1080c646dSJean-Christophe PLAGNIOL-VILLARD /*
2080c646dSJean-Christophe PLAGNIOL-VILLARD * (C) Copyright 2004 Tundra Semiconductor Corp.
3080c646dSJean-Christophe PLAGNIOL-VILLARD * Author: Alex Bounine
4080c646dSJean-Christophe PLAGNIOL-VILLARD *
51a459660SWolfgang Denk * SPDX-License-Identifier: GPL-2.0+
6*28527096SSimon Glass *
7*28527096SSimon Glass * NOTE: This driver should be converted to driver model before June 2017.
8*28527096SSimon Glass * Please see doc/driver-model/i2c-howto.txt for instructions.
9080c646dSJean-Christophe PLAGNIOL-VILLARD */
10080c646dSJean-Christophe PLAGNIOL-VILLARD
11080c646dSJean-Christophe PLAGNIOL-VILLARD #include <config.h>
12080c646dSJean-Christophe PLAGNIOL-VILLARD #include <common.h>
13080c646dSJean-Christophe PLAGNIOL-VILLARD
14080c646dSJean-Christophe PLAGNIOL-VILLARD #include <tsi108.h>
15080c646dSJean-Christophe PLAGNIOL-VILLARD
16080c646dSJean-Christophe PLAGNIOL-VILLARD #if defined(CONFIG_CMD_I2C)
17080c646dSJean-Christophe PLAGNIOL-VILLARD
18080c646dSJean-Christophe PLAGNIOL-VILLARD #define I2C_DELAY 100000
19080c646dSJean-Christophe PLAGNIOL-VILLARD #undef DEBUG_I2C
20080c646dSJean-Christophe PLAGNIOL-VILLARD
21080c646dSJean-Christophe PLAGNIOL-VILLARD #ifdef DEBUG_I2C
22080c646dSJean-Christophe PLAGNIOL-VILLARD #define DPRINT(x) printf (x)
23080c646dSJean-Christophe PLAGNIOL-VILLARD #else
24080c646dSJean-Christophe PLAGNIOL-VILLARD #define DPRINT(x)
25080c646dSJean-Christophe PLAGNIOL-VILLARD #endif
26080c646dSJean-Christophe PLAGNIOL-VILLARD
27080c646dSJean-Christophe PLAGNIOL-VILLARD /* All functions assume that Tsi108 I2C block is the only master on the bus */
28080c646dSJean-Christophe PLAGNIOL-VILLARD /* I2C read helper function */
29080c646dSJean-Christophe PLAGNIOL-VILLARD
i2c_init(int speed,int slaveaddr)30f0722ee7SPeter Tyser void i2c_init(int speed, int slaveaddr)
31f0722ee7SPeter Tyser {
32f0722ee7SPeter Tyser /*
33f0722ee7SPeter Tyser * The TSI108 has a fixed I2C clock rate and doesn't support slave
34f0722ee7SPeter Tyser * operation. This function only exists as a stub to fit into the
35f0722ee7SPeter Tyser * U-Boot I2C API.
36f0722ee7SPeter Tyser */
37f0722ee7SPeter Tyser }
38f0722ee7SPeter Tyser
i2c_read_byte(uint i2c_chan,uchar chip_addr,uint byte_addr,uchar * buffer)39080c646dSJean-Christophe PLAGNIOL-VILLARD static int i2c_read_byte (
40080c646dSJean-Christophe PLAGNIOL-VILLARD uint i2c_chan, /* I2C channel number: 0 - main, 1 - SDC SPD */
41080c646dSJean-Christophe PLAGNIOL-VILLARD uchar chip_addr,/* I2C device address on the bus */
42080c646dSJean-Christophe PLAGNIOL-VILLARD uint byte_addr, /* Byte address within I2C device */
43080c646dSJean-Christophe PLAGNIOL-VILLARD uchar * buffer /* pointer to data buffer */
44080c646dSJean-Christophe PLAGNIOL-VILLARD )
45080c646dSJean-Christophe PLAGNIOL-VILLARD {
46080c646dSJean-Christophe PLAGNIOL-VILLARD u32 temp;
47080c646dSJean-Christophe PLAGNIOL-VILLARD u32 to_count = I2C_DELAY;
48080c646dSJean-Christophe PLAGNIOL-VILLARD u32 op_status = TSI108_I2C_TIMEOUT_ERR;
49080c646dSJean-Christophe PLAGNIOL-VILLARD u32 chan_offset = TSI108_I2C_OFFSET;
50080c646dSJean-Christophe PLAGNIOL-VILLARD
51080c646dSJean-Christophe PLAGNIOL-VILLARD DPRINT (("I2C read_byte() %d 0x%02x 0x%02x\n",
52080c646dSJean-Christophe PLAGNIOL-VILLARD i2c_chan, chip_addr, byte_addr));
53080c646dSJean-Christophe PLAGNIOL-VILLARD
54080c646dSJean-Christophe PLAGNIOL-VILLARD if (0 != i2c_chan)
55080c646dSJean-Christophe PLAGNIOL-VILLARD chan_offset = TSI108_I2C_SDRAM_OFFSET;
56080c646dSJean-Christophe PLAGNIOL-VILLARD
57080c646dSJean-Christophe PLAGNIOL-VILLARD /* Check if I2C operation is in progress */
586d0f6bcfSJean-Christophe PLAGNIOL-VILLARD temp = *(u32 *) (CONFIG_SYS_TSI108_CSR_BASE + chan_offset + I2C_CNTRL2);
59080c646dSJean-Christophe PLAGNIOL-VILLARD
60080c646dSJean-Christophe PLAGNIOL-VILLARD if (0 == (temp & (I2C_CNTRL2_RD_STATUS | I2C_CNTRL2_WR_STATUS |
61080c646dSJean-Christophe PLAGNIOL-VILLARD I2C_CNTRL2_START))) {
62080c646dSJean-Christophe PLAGNIOL-VILLARD /* Set device address and operation (read = 0) */
63080c646dSJean-Christophe PLAGNIOL-VILLARD temp = (byte_addr << 16) | ((chip_addr & 0x07) << 8) |
64080c646dSJean-Christophe PLAGNIOL-VILLARD ((chip_addr >> 3) & 0x0F);
656d0f6bcfSJean-Christophe PLAGNIOL-VILLARD *(u32 *) (CONFIG_SYS_TSI108_CSR_BASE + chan_offset + I2C_CNTRL1) =
66080c646dSJean-Christophe PLAGNIOL-VILLARD temp;
67080c646dSJean-Christophe PLAGNIOL-VILLARD
68080c646dSJean-Christophe PLAGNIOL-VILLARD /* Issue the read command
69080c646dSJean-Christophe PLAGNIOL-VILLARD * (at this moment all other parameters are 0
70080c646dSJean-Christophe PLAGNIOL-VILLARD * (size = 1 byte, lane = 0)
71080c646dSJean-Christophe PLAGNIOL-VILLARD */
72080c646dSJean-Christophe PLAGNIOL-VILLARD
736d0f6bcfSJean-Christophe PLAGNIOL-VILLARD *(u32 *) (CONFIG_SYS_TSI108_CSR_BASE + chan_offset + I2C_CNTRL2) =
74080c646dSJean-Christophe PLAGNIOL-VILLARD (I2C_CNTRL2_START);
75080c646dSJean-Christophe PLAGNIOL-VILLARD
76080c646dSJean-Christophe PLAGNIOL-VILLARD /* Wait until operation completed */
77080c646dSJean-Christophe PLAGNIOL-VILLARD do {
78080c646dSJean-Christophe PLAGNIOL-VILLARD /* Read I2C operation status */
796d0f6bcfSJean-Christophe PLAGNIOL-VILLARD temp = *(u32 *) (CONFIG_SYS_TSI108_CSR_BASE + chan_offset + I2C_CNTRL2);
80080c646dSJean-Christophe PLAGNIOL-VILLARD
81080c646dSJean-Christophe PLAGNIOL-VILLARD if (0 == (temp & (I2C_CNTRL2_RD_STATUS | I2C_CNTRL2_START))) {
82080c646dSJean-Christophe PLAGNIOL-VILLARD if (0 == (temp &
83080c646dSJean-Christophe PLAGNIOL-VILLARD (I2C_CNTRL2_I2C_CFGERR |
84080c646dSJean-Christophe PLAGNIOL-VILLARD I2C_CNTRL2_I2C_TO_ERR))
85080c646dSJean-Christophe PLAGNIOL-VILLARD ) {
86080c646dSJean-Christophe PLAGNIOL-VILLARD op_status = TSI108_I2C_SUCCESS;
87080c646dSJean-Christophe PLAGNIOL-VILLARD
886d0f6bcfSJean-Christophe PLAGNIOL-VILLARD temp = *(u32 *) (CONFIG_SYS_TSI108_CSR_BASE +
89080c646dSJean-Christophe PLAGNIOL-VILLARD chan_offset +
90080c646dSJean-Christophe PLAGNIOL-VILLARD I2C_RD_DATA);
91080c646dSJean-Christophe PLAGNIOL-VILLARD
92080c646dSJean-Christophe PLAGNIOL-VILLARD *buffer = (u8) (temp & 0xFF);
93080c646dSJean-Christophe PLAGNIOL-VILLARD } else {
94080c646dSJean-Christophe PLAGNIOL-VILLARD /* report HW error */
95080c646dSJean-Christophe PLAGNIOL-VILLARD op_status = TSI108_I2C_IF_ERROR;
96080c646dSJean-Christophe PLAGNIOL-VILLARD
97080c646dSJean-Christophe PLAGNIOL-VILLARD DPRINT (("I2C HW error reported: 0x%02x\n", temp));
98080c646dSJean-Christophe PLAGNIOL-VILLARD }
99080c646dSJean-Christophe PLAGNIOL-VILLARD
100080c646dSJean-Christophe PLAGNIOL-VILLARD break;
101080c646dSJean-Christophe PLAGNIOL-VILLARD }
102080c646dSJean-Christophe PLAGNIOL-VILLARD } while (to_count--);
103080c646dSJean-Christophe PLAGNIOL-VILLARD } else {
104080c646dSJean-Christophe PLAGNIOL-VILLARD op_status = TSI108_I2C_IF_BUSY;
105080c646dSJean-Christophe PLAGNIOL-VILLARD
106080c646dSJean-Christophe PLAGNIOL-VILLARD DPRINT (("I2C Transaction start failed: 0x%02x\n", temp));
107080c646dSJean-Christophe PLAGNIOL-VILLARD }
108080c646dSJean-Christophe PLAGNIOL-VILLARD
109080c646dSJean-Christophe PLAGNIOL-VILLARD DPRINT (("I2C read_byte() status: 0x%02x\n", op_status));
110080c646dSJean-Christophe PLAGNIOL-VILLARD return op_status;
111080c646dSJean-Christophe PLAGNIOL-VILLARD }
112080c646dSJean-Christophe PLAGNIOL-VILLARD
113080c646dSJean-Christophe PLAGNIOL-VILLARD /*
114080c646dSJean-Christophe PLAGNIOL-VILLARD * I2C Read interface as defined in "include/i2c.h" :
115080c646dSJean-Christophe PLAGNIOL-VILLARD * chip_addr: I2C chip address, range 0..127
116080c646dSJean-Christophe PLAGNIOL-VILLARD * (to read from SPD channel EEPROM use (0xD0 ... 0xD7)
117080c646dSJean-Christophe PLAGNIOL-VILLARD * NOTE: The bit 7 in the chip_addr serves as a channel select.
1180f89c54bSPeter Tyser * This hack is for enabling "i2c sdram" command on Tsi108 boards
119080c646dSJean-Christophe PLAGNIOL-VILLARD * without changes to common code. Used for I2C reads only.
120080c646dSJean-Christophe PLAGNIOL-VILLARD * byte_addr: Memory or register address within the chip
121080c646dSJean-Christophe PLAGNIOL-VILLARD * alen: Number of bytes to use for addr (typically 1, 2 for larger
122080c646dSJean-Christophe PLAGNIOL-VILLARD * memories, 0 for register type devices with only one
123080c646dSJean-Christophe PLAGNIOL-VILLARD * register)
124080c646dSJean-Christophe PLAGNIOL-VILLARD * buffer: Pointer to destination buffer for data to be read
125080c646dSJean-Christophe PLAGNIOL-VILLARD * len: How many bytes to read
126080c646dSJean-Christophe PLAGNIOL-VILLARD *
127080c646dSJean-Christophe PLAGNIOL-VILLARD * Returns: 0 on success, not 0 on failure
128080c646dSJean-Christophe PLAGNIOL-VILLARD */
129080c646dSJean-Christophe PLAGNIOL-VILLARD
i2c_read(uchar chip_addr,uint byte_addr,int alen,uchar * buffer,int len)130080c646dSJean-Christophe PLAGNIOL-VILLARD int i2c_read (uchar chip_addr, uint byte_addr, int alen,
131080c646dSJean-Christophe PLAGNIOL-VILLARD uchar * buffer, int len)
132080c646dSJean-Christophe PLAGNIOL-VILLARD {
133080c646dSJean-Christophe PLAGNIOL-VILLARD u32 op_status = TSI108_I2C_PARAM_ERR;
134080c646dSJean-Christophe PLAGNIOL-VILLARD u32 i2c_if = 0;
135080c646dSJean-Christophe PLAGNIOL-VILLARD
136080c646dSJean-Christophe PLAGNIOL-VILLARD /* Hack to support second (SPD) I2C controller (SPD EEPROM read only).*/
137080c646dSJean-Christophe PLAGNIOL-VILLARD if (0xD0 == (chip_addr & ~0x07)) {
138080c646dSJean-Christophe PLAGNIOL-VILLARD i2c_if = 1;
139080c646dSJean-Christophe PLAGNIOL-VILLARD chip_addr &= 0x7F;
140080c646dSJean-Christophe PLAGNIOL-VILLARD }
141080c646dSJean-Christophe PLAGNIOL-VILLARD /* Check for valid I2C address */
142080c646dSJean-Christophe PLAGNIOL-VILLARD if (chip_addr <= 0x7F && (byte_addr + len) <= (0x01 << (alen * 8))) {
143080c646dSJean-Christophe PLAGNIOL-VILLARD while (len--) {
144080c646dSJean-Christophe PLAGNIOL-VILLARD op_status = i2c_read_byte(i2c_if, chip_addr, byte_addr++, buffer++);
145080c646dSJean-Christophe PLAGNIOL-VILLARD
146080c646dSJean-Christophe PLAGNIOL-VILLARD if (TSI108_I2C_SUCCESS != op_status) {
147080c646dSJean-Christophe PLAGNIOL-VILLARD DPRINT (("I2C read_byte() failed: 0x%02x (%d left)\n", op_status, len));
148080c646dSJean-Christophe PLAGNIOL-VILLARD
149080c646dSJean-Christophe PLAGNIOL-VILLARD break;
150080c646dSJean-Christophe PLAGNIOL-VILLARD }
151080c646dSJean-Christophe PLAGNIOL-VILLARD }
152080c646dSJean-Christophe PLAGNIOL-VILLARD }
153080c646dSJean-Christophe PLAGNIOL-VILLARD
154080c646dSJean-Christophe PLAGNIOL-VILLARD DPRINT (("I2C read() status: 0x%02x\n", op_status));
155080c646dSJean-Christophe PLAGNIOL-VILLARD return op_status;
156080c646dSJean-Christophe PLAGNIOL-VILLARD }
157080c646dSJean-Christophe PLAGNIOL-VILLARD
158080c646dSJean-Christophe PLAGNIOL-VILLARD /* I2C write helper function */
159080c646dSJean-Christophe PLAGNIOL-VILLARD
i2c_write_byte(uchar chip_addr,uint byte_addr,uchar * buffer)160080c646dSJean-Christophe PLAGNIOL-VILLARD static int i2c_write_byte (uchar chip_addr,/* I2C device address on the bus */
161080c646dSJean-Christophe PLAGNIOL-VILLARD uint byte_addr, /* Byte address within I2C device */
162080c646dSJean-Christophe PLAGNIOL-VILLARD uchar * buffer /* pointer to data buffer */
163080c646dSJean-Christophe PLAGNIOL-VILLARD )
164080c646dSJean-Christophe PLAGNIOL-VILLARD {
165080c646dSJean-Christophe PLAGNIOL-VILLARD u32 temp;
166080c646dSJean-Christophe PLAGNIOL-VILLARD u32 to_count = I2C_DELAY;
167080c646dSJean-Christophe PLAGNIOL-VILLARD u32 op_status = TSI108_I2C_TIMEOUT_ERR;
168080c646dSJean-Christophe PLAGNIOL-VILLARD
169080c646dSJean-Christophe PLAGNIOL-VILLARD /* Check if I2C operation is in progress */
1706d0f6bcfSJean-Christophe PLAGNIOL-VILLARD temp = *(u32 *) (CONFIG_SYS_TSI108_CSR_BASE + TSI108_I2C_OFFSET + I2C_CNTRL2);
171080c646dSJean-Christophe PLAGNIOL-VILLARD
172080c646dSJean-Christophe PLAGNIOL-VILLARD if (0 == (temp & (I2C_CNTRL2_RD_STATUS | I2C_CNTRL2_WR_STATUS | I2C_CNTRL2_START))) {
173080c646dSJean-Christophe PLAGNIOL-VILLARD /* Place data into the I2C Tx Register */
1746d0f6bcfSJean-Christophe PLAGNIOL-VILLARD *(u32 *) (CONFIG_SYS_TSI108_CSR_BASE + TSI108_I2C_OFFSET +
175080c646dSJean-Christophe PLAGNIOL-VILLARD I2C_TX_DATA) = (u32) * buffer;
176080c646dSJean-Christophe PLAGNIOL-VILLARD
177080c646dSJean-Christophe PLAGNIOL-VILLARD /* Set device address and operation */
178080c646dSJean-Christophe PLAGNIOL-VILLARD temp =
179080c646dSJean-Christophe PLAGNIOL-VILLARD I2C_CNTRL1_I2CWRITE | (byte_addr << 16) |
180080c646dSJean-Christophe PLAGNIOL-VILLARD ((chip_addr & 0x07) << 8) | ((chip_addr >> 3) & 0x0F);
1816d0f6bcfSJean-Christophe PLAGNIOL-VILLARD *(u32 *) (CONFIG_SYS_TSI108_CSR_BASE + TSI108_I2C_OFFSET +
182080c646dSJean-Christophe PLAGNIOL-VILLARD I2C_CNTRL1) = temp;
183080c646dSJean-Christophe PLAGNIOL-VILLARD
184080c646dSJean-Christophe PLAGNIOL-VILLARD /* Issue the write command (at this moment all other parameters
185080c646dSJean-Christophe PLAGNIOL-VILLARD * are 0 (size = 1 byte, lane = 0)
186080c646dSJean-Christophe PLAGNIOL-VILLARD */
187080c646dSJean-Christophe PLAGNIOL-VILLARD
1886d0f6bcfSJean-Christophe PLAGNIOL-VILLARD *(u32 *) (CONFIG_SYS_TSI108_CSR_BASE + TSI108_I2C_OFFSET +
189080c646dSJean-Christophe PLAGNIOL-VILLARD I2C_CNTRL2) = (I2C_CNTRL2_START);
190080c646dSJean-Christophe PLAGNIOL-VILLARD
191080c646dSJean-Christophe PLAGNIOL-VILLARD op_status = TSI108_I2C_TIMEOUT_ERR;
192080c646dSJean-Christophe PLAGNIOL-VILLARD
193080c646dSJean-Christophe PLAGNIOL-VILLARD /* Wait until operation completed */
194080c646dSJean-Christophe PLAGNIOL-VILLARD do {
195080c646dSJean-Christophe PLAGNIOL-VILLARD /* Read I2C operation status */
1966d0f6bcfSJean-Christophe PLAGNIOL-VILLARD temp = *(u32 *) (CONFIG_SYS_TSI108_CSR_BASE + TSI108_I2C_OFFSET + I2C_CNTRL2);
197080c646dSJean-Christophe PLAGNIOL-VILLARD
198080c646dSJean-Christophe PLAGNIOL-VILLARD if (0 == (temp & (I2C_CNTRL2_WR_STATUS | I2C_CNTRL2_START))) {
199080c646dSJean-Christophe PLAGNIOL-VILLARD if (0 == (temp &
200080c646dSJean-Christophe PLAGNIOL-VILLARD (I2C_CNTRL2_I2C_CFGERR |
201080c646dSJean-Christophe PLAGNIOL-VILLARD I2C_CNTRL2_I2C_TO_ERR))) {
202080c646dSJean-Christophe PLAGNIOL-VILLARD op_status = TSI108_I2C_SUCCESS;
203080c646dSJean-Christophe PLAGNIOL-VILLARD } else {
204080c646dSJean-Christophe PLAGNIOL-VILLARD /* report detected HW error */
205080c646dSJean-Christophe PLAGNIOL-VILLARD op_status = TSI108_I2C_IF_ERROR;
206080c646dSJean-Christophe PLAGNIOL-VILLARD
207080c646dSJean-Christophe PLAGNIOL-VILLARD DPRINT (("I2C HW error reported: 0x%02x\n", temp));
208080c646dSJean-Christophe PLAGNIOL-VILLARD }
209080c646dSJean-Christophe PLAGNIOL-VILLARD
210080c646dSJean-Christophe PLAGNIOL-VILLARD break;
211080c646dSJean-Christophe PLAGNIOL-VILLARD }
212080c646dSJean-Christophe PLAGNIOL-VILLARD
213080c646dSJean-Christophe PLAGNIOL-VILLARD } while (to_count--);
214080c646dSJean-Christophe PLAGNIOL-VILLARD } else {
215080c646dSJean-Christophe PLAGNIOL-VILLARD op_status = TSI108_I2C_IF_BUSY;
216080c646dSJean-Christophe PLAGNIOL-VILLARD
217080c646dSJean-Christophe PLAGNIOL-VILLARD DPRINT (("I2C Transaction start failed: 0x%02x\n", temp));
218080c646dSJean-Christophe PLAGNIOL-VILLARD }
219080c646dSJean-Christophe PLAGNIOL-VILLARD
220080c646dSJean-Christophe PLAGNIOL-VILLARD return op_status;
221080c646dSJean-Christophe PLAGNIOL-VILLARD }
222080c646dSJean-Christophe PLAGNIOL-VILLARD
223080c646dSJean-Christophe PLAGNIOL-VILLARD /*
224080c646dSJean-Christophe PLAGNIOL-VILLARD * I2C Write interface as defined in "include/i2c.h" :
225080c646dSJean-Christophe PLAGNIOL-VILLARD * chip_addr: I2C chip address, range 0..127
226080c646dSJean-Christophe PLAGNIOL-VILLARD * byte_addr: Memory or register address within the chip
227080c646dSJean-Christophe PLAGNIOL-VILLARD * alen: Number of bytes to use for addr (typically 1, 2 for larger
228080c646dSJean-Christophe PLAGNIOL-VILLARD * memories, 0 for register type devices with only one
229080c646dSJean-Christophe PLAGNIOL-VILLARD * register)
230080c646dSJean-Christophe PLAGNIOL-VILLARD * buffer: Pointer to data to be written
231080c646dSJean-Christophe PLAGNIOL-VILLARD * len: How many bytes to write
232080c646dSJean-Christophe PLAGNIOL-VILLARD *
233080c646dSJean-Christophe PLAGNIOL-VILLARD * Returns: 0 on success, not 0 on failure
234080c646dSJean-Christophe PLAGNIOL-VILLARD */
235080c646dSJean-Christophe PLAGNIOL-VILLARD
i2c_write(uchar chip_addr,uint byte_addr,int alen,uchar * buffer,int len)236080c646dSJean-Christophe PLAGNIOL-VILLARD int i2c_write (uchar chip_addr, uint byte_addr, int alen, uchar * buffer,
237080c646dSJean-Christophe PLAGNIOL-VILLARD int len)
238080c646dSJean-Christophe PLAGNIOL-VILLARD {
239080c646dSJean-Christophe PLAGNIOL-VILLARD u32 op_status = TSI108_I2C_PARAM_ERR;
240080c646dSJean-Christophe PLAGNIOL-VILLARD
241080c646dSJean-Christophe PLAGNIOL-VILLARD /* Check for valid I2C address */
242080c646dSJean-Christophe PLAGNIOL-VILLARD if (chip_addr <= 0x7F && (byte_addr + len) <= (0x01 << (alen * 8))) {
243080c646dSJean-Christophe PLAGNIOL-VILLARD while (len--) {
244080c646dSJean-Christophe PLAGNIOL-VILLARD op_status =
245080c646dSJean-Christophe PLAGNIOL-VILLARD i2c_write_byte (chip_addr, byte_addr++, buffer++);
246080c646dSJean-Christophe PLAGNIOL-VILLARD
247080c646dSJean-Christophe PLAGNIOL-VILLARD if (TSI108_I2C_SUCCESS != op_status) {
248080c646dSJean-Christophe PLAGNIOL-VILLARD DPRINT (("I2C write_byte() failed: 0x%02x (%d left)\n", op_status, len));
249080c646dSJean-Christophe PLAGNIOL-VILLARD
250080c646dSJean-Christophe PLAGNIOL-VILLARD break;
251080c646dSJean-Christophe PLAGNIOL-VILLARD }
252080c646dSJean-Christophe PLAGNIOL-VILLARD }
253080c646dSJean-Christophe PLAGNIOL-VILLARD }
254080c646dSJean-Christophe PLAGNIOL-VILLARD
255080c646dSJean-Christophe PLAGNIOL-VILLARD return op_status;
256080c646dSJean-Christophe PLAGNIOL-VILLARD }
257080c646dSJean-Christophe PLAGNIOL-VILLARD
258080c646dSJean-Christophe PLAGNIOL-VILLARD /*
259080c646dSJean-Christophe PLAGNIOL-VILLARD * I2C interface function as defined in "include/i2c.h".
260080c646dSJean-Christophe PLAGNIOL-VILLARD * Probe the given I2C chip address by reading single byte from offset 0.
261080c646dSJean-Christophe PLAGNIOL-VILLARD * Returns 0 if a chip responded, not 0 on failure.
262080c646dSJean-Christophe PLAGNIOL-VILLARD */
263080c646dSJean-Christophe PLAGNIOL-VILLARD
i2c_probe(uchar chip)264080c646dSJean-Christophe PLAGNIOL-VILLARD int i2c_probe (uchar chip)
265080c646dSJean-Christophe PLAGNIOL-VILLARD {
266080c646dSJean-Christophe PLAGNIOL-VILLARD u32 tmp;
267080c646dSJean-Christophe PLAGNIOL-VILLARD
268080c646dSJean-Christophe PLAGNIOL-VILLARD /*
269080c646dSJean-Christophe PLAGNIOL-VILLARD * Try to read the first location of the chip.
270080c646dSJean-Christophe PLAGNIOL-VILLARD * The Tsi108 HW doesn't support sending just the chip address
271080c646dSJean-Christophe PLAGNIOL-VILLARD * and checkong for an <ACK> back.
272080c646dSJean-Christophe PLAGNIOL-VILLARD */
273080c646dSJean-Christophe PLAGNIOL-VILLARD return i2c_read (chip, 0, 1, (uchar *)&tmp, 1);
274080c646dSJean-Christophe PLAGNIOL-VILLARD }
275080c646dSJean-Christophe PLAGNIOL-VILLARD
276080c646dSJean-Christophe PLAGNIOL-VILLARD #endif
277