xref: /rk3399_rockchip-uboot/drivers/i2c/tegra_i2c.c (revision d84eb856c4385c90f4f68594819744b638f77a02)
196a78ac0SYen Lin /*
296a78ac0SYen Lin  * Copyright (c) 2012 The Chromium OS Authors. All rights reserved.
396a78ac0SYen Lin  * Copyright (c) 2010-2011 NVIDIA Corporation
496a78ac0SYen Lin  *  NVIDIA Corporation <www.nvidia.com>
596a78ac0SYen Lin  *
696a78ac0SYen Lin  * See file CREDITS for list of people who contributed to this
796a78ac0SYen Lin  * project.
896a78ac0SYen Lin  *
996a78ac0SYen Lin  * This program is free software; you can redistribute it and/or
1096a78ac0SYen Lin  * modify it under the terms of the GNU General Public License as
1196a78ac0SYen Lin  * published by the Free Software Foundation; either version 2 of
1296a78ac0SYen Lin  * the License, or (at your option) any later version.
1396a78ac0SYen Lin  *
1496a78ac0SYen Lin  * This program is distributed in the hope that it will be useful,
1596a78ac0SYen Lin  * but WITHOUT ANY WARRANTY; without even the implied warranty of
1696a78ac0SYen Lin  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
1796a78ac0SYen Lin  * GNU General Public License for more details.
1896a78ac0SYen Lin  *
1996a78ac0SYen Lin  * You should have received a copy of the GNU General Public License
2096a78ac0SYen Lin  * along with this program; if not, write to the Free Software
2196a78ac0SYen Lin  * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
2296a78ac0SYen Lin  * MA 02111-1307 USA
2396a78ac0SYen Lin  */
2496a78ac0SYen Lin 
2596a78ac0SYen Lin #include <common.h>
2696a78ac0SYen Lin #include <fdtdec.h>
2796a78ac0SYen Lin #include <i2c.h>
2896a78ac0SYen Lin #include <asm/io.h>
2996a78ac0SYen Lin #include <asm/arch/clock.h>
3096a78ac0SYen Lin #include <asm/arch/funcmux.h>
3196a78ac0SYen Lin #include <asm/arch/gpio.h>
3296a78ac0SYen Lin #include <asm/arch/pinmux.h>
33150c2493STom Warren #include <asm/arch-tegra/clk_rst.h>
34150c2493STom Warren #include <asm/arch-tegra/tegra_i2c.h>
3596a78ac0SYen Lin 
3696a78ac0SYen Lin DECLARE_GLOBAL_DATA_PTR;
3796a78ac0SYen Lin 
3896a78ac0SYen Lin static unsigned int i2c_bus_num;
3996a78ac0SYen Lin 
4096a78ac0SYen Lin /* Information about i2c controller */
4196a78ac0SYen Lin struct i2c_bus {
4296a78ac0SYen Lin 	int			id;
4396a78ac0SYen Lin 	enum periph_id		periph_id;
4496a78ac0SYen Lin 	int			speed;
4596a78ac0SYen Lin 	int			pinmux_config;
4696a78ac0SYen Lin 	struct i2c_control	*control;
4796a78ac0SYen Lin 	struct i2c_ctlr		*regs;
4896a78ac0SYen Lin 	int			is_dvc;	/* DVC type, rather than I2C */
49e32624efSTom Warren 	int			is_scs;	/* single clock source (T114+) */
5096a78ac0SYen Lin 	int			inited;	/* bus is inited */
5196a78ac0SYen Lin };
5296a78ac0SYen Lin 
5396a78ac0SYen Lin static struct i2c_bus i2c_controllers[TEGRA_I2C_NUM_CONTROLLERS];
5496a78ac0SYen Lin 
5596a78ac0SYen Lin static void set_packet_mode(struct i2c_bus *i2c_bus)
5696a78ac0SYen Lin {
5796a78ac0SYen Lin 	u32 config;
5896a78ac0SYen Lin 
5996a78ac0SYen Lin 	config = I2C_CNFG_NEW_MASTER_FSM_MASK | I2C_CNFG_PACKET_MODE_MASK;
6096a78ac0SYen Lin 
6196a78ac0SYen Lin 	if (i2c_bus->is_dvc) {
6296a78ac0SYen Lin 		struct dvc_ctlr *dvc = (struct dvc_ctlr *)i2c_bus->regs;
6396a78ac0SYen Lin 
6496a78ac0SYen Lin 		writel(config, &dvc->cnfg);
6596a78ac0SYen Lin 	} else {
6696a78ac0SYen Lin 		writel(config, &i2c_bus->regs->cnfg);
6796a78ac0SYen Lin 		/*
6896a78ac0SYen Lin 		 * program I2C_SL_CNFG.NEWSL to ENABLE. This fixes probe
6996a78ac0SYen Lin 		 * issues, i.e., some slaves may be wrongly detected.
7096a78ac0SYen Lin 		 */
7196a78ac0SYen Lin 		setbits_le32(&i2c_bus->regs->sl_cnfg, I2C_SL_CNFG_NEWSL_MASK);
7296a78ac0SYen Lin 	}
7396a78ac0SYen Lin }
7496a78ac0SYen Lin 
7596a78ac0SYen Lin static void i2c_reset_controller(struct i2c_bus *i2c_bus)
7696a78ac0SYen Lin {
7796a78ac0SYen Lin 	/* Reset I2C controller. */
7896a78ac0SYen Lin 	reset_periph(i2c_bus->periph_id, 1);
7996a78ac0SYen Lin 
8096a78ac0SYen Lin 	/* re-program config register to packet mode */
8196a78ac0SYen Lin 	set_packet_mode(i2c_bus);
8296a78ac0SYen Lin }
8396a78ac0SYen Lin 
8496a78ac0SYen Lin static void i2c_init_controller(struct i2c_bus *i2c_bus)
8596a78ac0SYen Lin {
8696a78ac0SYen Lin 	/*
8796a78ac0SYen Lin 	 * Use PLLP - DP-04508-001_v06 datasheet indicates a divisor of 8
8896a78ac0SYen Lin 	 * here, in section 23.3.1, but in fact we seem to need a factor of
8996a78ac0SYen Lin 	 * 16 to get the right frequency.
9096a78ac0SYen Lin 	 */
9196a78ac0SYen Lin 	clock_start_periph_pll(i2c_bus->periph_id, CLOCK_ID_PERIPH,
9296a78ac0SYen Lin 		i2c_bus->speed * 2 * 8);
9396a78ac0SYen Lin 
94e32624efSTom Warren 	if (i2c_bus->is_scs) {
95e32624efSTom Warren 		/*
96e32624efSTom Warren 		 * T114 I2C went to a single clock source for standard/fast and
97e32624efSTom Warren 		 * HS clock speeds. The new clock rate setting calculation is:
98e32624efSTom Warren 		 *  SCL = CLK_SOURCE.I2C /
99e32624efSTom Warren 		 *   (CLK_MULT_STD_FAST_MODE * (I2C_CLK_DIV_STD_FAST_MODE+1) *
100e32624efSTom Warren 		 *   I2C FREQUENCY DIVISOR) as per the T114 TRM (sec 30.3.1).
101e32624efSTom Warren 		 *
102e32624efSTom Warren 		 * NOTE: We do this here, after the initial clock/pll start,
103e32624efSTom Warren 		 * because if we read the clk_div reg before the controller
104e32624efSTom Warren 		 * is running, we hang, and we need it for the new calc.
105e32624efSTom Warren 		 */
106e32624efSTom Warren 		int clk_div_stdfst_mode = readl(&i2c_bus->regs->clk_div) >> 16;
107e32624efSTom Warren 		debug("%s: CLK_DIV_STD_FAST_MODE setting = %d\n", __func__,
108e32624efSTom Warren 			clk_div_stdfst_mode);
109e32624efSTom Warren 
110e32624efSTom Warren 		clock_start_periph_pll(i2c_bus->periph_id, CLOCK_ID_PERIPH,
111e32624efSTom Warren 			CLK_MULT_STD_FAST_MODE * (clk_div_stdfst_mode + 1) *
112e32624efSTom Warren 			i2c_bus->speed * 2);
113e32624efSTom Warren 	}
114e32624efSTom Warren 
11596a78ac0SYen Lin 	/* Reset I2C controller. */
11696a78ac0SYen Lin 	i2c_reset_controller(i2c_bus);
11796a78ac0SYen Lin 
11896a78ac0SYen Lin 	/* Configure I2C controller. */
11996a78ac0SYen Lin 	if (i2c_bus->is_dvc) {	/* only for DVC I2C */
12096a78ac0SYen Lin 		struct dvc_ctlr *dvc = (struct dvc_ctlr *)i2c_bus->regs;
12196a78ac0SYen Lin 
12296a78ac0SYen Lin 		setbits_le32(&dvc->ctrl3, DVC_CTRL_REG3_I2C_HW_SW_PROG_MASK);
12396a78ac0SYen Lin 	}
12496a78ac0SYen Lin 
12596a78ac0SYen Lin 	funcmux_select(i2c_bus->periph_id, i2c_bus->pinmux_config);
12696a78ac0SYen Lin }
12796a78ac0SYen Lin 
12896a78ac0SYen Lin static void send_packet_headers(
12996a78ac0SYen Lin 	struct i2c_bus *i2c_bus,
13096a78ac0SYen Lin 	struct i2c_trans_info *trans,
13196a78ac0SYen Lin 	u32 packet_id)
13296a78ac0SYen Lin {
13396a78ac0SYen Lin 	u32 data;
13496a78ac0SYen Lin 
13596a78ac0SYen Lin 	/* prepare header1: Header size = 0 Protocol = I2C, pktType = 0 */
13696a78ac0SYen Lin 	data = PROTOCOL_TYPE_I2C << PKT_HDR1_PROTOCOL_SHIFT;
13796a78ac0SYen Lin 	data |= packet_id << PKT_HDR1_PKT_ID_SHIFT;
13896a78ac0SYen Lin 	data |= i2c_bus->id << PKT_HDR1_CTLR_ID_SHIFT;
13996a78ac0SYen Lin 	writel(data, &i2c_bus->control->tx_fifo);
14096a78ac0SYen Lin 	debug("pkt header 1 sent (0x%x)\n", data);
14196a78ac0SYen Lin 
14296a78ac0SYen Lin 	/* prepare header2 */
14396a78ac0SYen Lin 	data = (trans->num_bytes - 1) << PKT_HDR2_PAYLOAD_SIZE_SHIFT;
14496a78ac0SYen Lin 	writel(data, &i2c_bus->control->tx_fifo);
14596a78ac0SYen Lin 	debug("pkt header 2 sent (0x%x)\n", data);
14696a78ac0SYen Lin 
14796a78ac0SYen Lin 	/* prepare IO specific header: configure the slave address */
14896a78ac0SYen Lin 	data = trans->address << PKT_HDR3_SLAVE_ADDR_SHIFT;
14996a78ac0SYen Lin 
15096a78ac0SYen Lin 	/* Enable Read if it is not a write transaction */
15196a78ac0SYen Lin 	if (!(trans->flags & I2C_IS_WRITE))
15296a78ac0SYen Lin 		data |= PKT_HDR3_READ_MODE_MASK;
15396a78ac0SYen Lin 
15496a78ac0SYen Lin 	/* Write I2C specific header */
15596a78ac0SYen Lin 	writel(data, &i2c_bus->control->tx_fifo);
15696a78ac0SYen Lin 	debug("pkt header 3 sent (0x%x)\n", data);
15796a78ac0SYen Lin }
15896a78ac0SYen Lin 
15996a78ac0SYen Lin static int wait_for_tx_fifo_empty(struct i2c_control *control)
16096a78ac0SYen Lin {
16196a78ac0SYen Lin 	u32 count;
16296a78ac0SYen Lin 	int timeout_us = I2C_TIMEOUT_USEC;
16396a78ac0SYen Lin 
16496a78ac0SYen Lin 	while (timeout_us >= 0) {
16596a78ac0SYen Lin 		count = (readl(&control->fifo_status) & TX_FIFO_EMPTY_CNT_MASK)
16696a78ac0SYen Lin 				>> TX_FIFO_EMPTY_CNT_SHIFT;
16796a78ac0SYen Lin 		if (count == I2C_FIFO_DEPTH)
16896a78ac0SYen Lin 			return 1;
16996a78ac0SYen Lin 		udelay(10);
17096a78ac0SYen Lin 		timeout_us -= 10;
17196a78ac0SYen Lin 	}
17296a78ac0SYen Lin 
17396a78ac0SYen Lin 	return 0;
17496a78ac0SYen Lin }
17596a78ac0SYen Lin 
17696a78ac0SYen Lin static int wait_for_rx_fifo_notempty(struct i2c_control *control)
17796a78ac0SYen Lin {
17896a78ac0SYen Lin 	u32 count;
17996a78ac0SYen Lin 	int timeout_us = I2C_TIMEOUT_USEC;
18096a78ac0SYen Lin 
18196a78ac0SYen Lin 	while (timeout_us >= 0) {
18296a78ac0SYen Lin 		count = (readl(&control->fifo_status) & TX_FIFO_FULL_CNT_MASK)
18396a78ac0SYen Lin 				>> TX_FIFO_FULL_CNT_SHIFT;
18496a78ac0SYen Lin 		if (count)
18596a78ac0SYen Lin 			return 1;
18696a78ac0SYen Lin 		udelay(10);
18796a78ac0SYen Lin 		timeout_us -= 10;
18896a78ac0SYen Lin 	}
18996a78ac0SYen Lin 
19096a78ac0SYen Lin 	return 0;
19196a78ac0SYen Lin }
19296a78ac0SYen Lin 
19396a78ac0SYen Lin static int wait_for_transfer_complete(struct i2c_control *control)
19496a78ac0SYen Lin {
19596a78ac0SYen Lin 	int int_status;
19696a78ac0SYen Lin 	int timeout_us = I2C_TIMEOUT_USEC;
19796a78ac0SYen Lin 
19896a78ac0SYen Lin 	while (timeout_us >= 0) {
19996a78ac0SYen Lin 		int_status = readl(&control->int_status);
20096a78ac0SYen Lin 		if (int_status & I2C_INT_NO_ACK_MASK)
20196a78ac0SYen Lin 			return -int_status;
20296a78ac0SYen Lin 		if (int_status & I2C_INT_ARBITRATION_LOST_MASK)
20396a78ac0SYen Lin 			return -int_status;
20496a78ac0SYen Lin 		if (int_status & I2C_INT_XFER_COMPLETE_MASK)
20596a78ac0SYen Lin 			return 0;
20696a78ac0SYen Lin 
20796a78ac0SYen Lin 		udelay(10);
20896a78ac0SYen Lin 		timeout_us -= 10;
20996a78ac0SYen Lin 	}
21096a78ac0SYen Lin 
21196a78ac0SYen Lin 	return -1;
21296a78ac0SYen Lin }
21396a78ac0SYen Lin 
21496a78ac0SYen Lin static int send_recv_packets(struct i2c_bus *i2c_bus,
21596a78ac0SYen Lin 			     struct i2c_trans_info *trans)
21696a78ac0SYen Lin {
21796a78ac0SYen Lin 	struct i2c_control *control = i2c_bus->control;
21896a78ac0SYen Lin 	u32 int_status;
21996a78ac0SYen Lin 	u32 words;
22096a78ac0SYen Lin 	u8 *dptr;
22196a78ac0SYen Lin 	u32 local;
22296a78ac0SYen Lin 	uchar last_bytes;
22396a78ac0SYen Lin 	int error = 0;
22496a78ac0SYen Lin 	int is_write = trans->flags & I2C_IS_WRITE;
22596a78ac0SYen Lin 
22696a78ac0SYen Lin 	/* clear status from previous transaction, XFER_COMPLETE, NOACK, etc. */
22796a78ac0SYen Lin 	int_status = readl(&control->int_status);
22896a78ac0SYen Lin 	writel(int_status, &control->int_status);
22996a78ac0SYen Lin 
23096a78ac0SYen Lin 	send_packet_headers(i2c_bus, trans, 1);
23196a78ac0SYen Lin 
23296a78ac0SYen Lin 	words = DIV_ROUND_UP(trans->num_bytes, 4);
23396a78ac0SYen Lin 	last_bytes = trans->num_bytes & 3;
23496a78ac0SYen Lin 	dptr = trans->buf;
23596a78ac0SYen Lin 
23696a78ac0SYen Lin 	while (words) {
23796a78ac0SYen Lin 		u32 *wptr = (u32 *)dptr;
23896a78ac0SYen Lin 
23996a78ac0SYen Lin 		if (is_write) {
24096a78ac0SYen Lin 			/* deal with word alignment */
24196a78ac0SYen Lin 			if ((unsigned)dptr & 3) {
24296a78ac0SYen Lin 				memcpy(&local, dptr, sizeof(u32));
24396a78ac0SYen Lin 				writel(local, &control->tx_fifo);
24496a78ac0SYen Lin 				debug("pkt data sent (0x%x)\n", local);
24596a78ac0SYen Lin 			} else {
24696a78ac0SYen Lin 				writel(*wptr, &control->tx_fifo);
24796a78ac0SYen Lin 				debug("pkt data sent (0x%x)\n", *wptr);
24896a78ac0SYen Lin 			}
24996a78ac0SYen Lin 			if (!wait_for_tx_fifo_empty(control)) {
25096a78ac0SYen Lin 				error = -1;
25196a78ac0SYen Lin 				goto exit;
25296a78ac0SYen Lin 			}
25396a78ac0SYen Lin 		} else {
25496a78ac0SYen Lin 			if (!wait_for_rx_fifo_notempty(control)) {
25596a78ac0SYen Lin 				error = -1;
25696a78ac0SYen Lin 				goto exit;
25796a78ac0SYen Lin 			}
25896a78ac0SYen Lin 			/*
25996a78ac0SYen Lin 			 * for the last word, we read into our local buffer,
26096a78ac0SYen Lin 			 * in case that caller did not provide enough buffer.
26196a78ac0SYen Lin 			 */
26296a78ac0SYen Lin 			local = readl(&control->rx_fifo);
26396a78ac0SYen Lin 			if ((words == 1) && last_bytes)
26496a78ac0SYen Lin 				memcpy(dptr, (char *)&local, last_bytes);
26596a78ac0SYen Lin 			else if ((unsigned)dptr & 3)
26696a78ac0SYen Lin 				memcpy(dptr, &local, sizeof(u32));
26796a78ac0SYen Lin 			else
26896a78ac0SYen Lin 				*wptr = local;
26996a78ac0SYen Lin 			debug("pkt data received (0x%x)\n", local);
27096a78ac0SYen Lin 		}
27196a78ac0SYen Lin 		words--;
27296a78ac0SYen Lin 		dptr += sizeof(u32);
27396a78ac0SYen Lin 	}
27496a78ac0SYen Lin 
27596a78ac0SYen Lin 	if (wait_for_transfer_complete(control)) {
27696a78ac0SYen Lin 		error = -1;
27796a78ac0SYen Lin 		goto exit;
27896a78ac0SYen Lin 	}
27996a78ac0SYen Lin 	return 0;
28096a78ac0SYen Lin exit:
28196a78ac0SYen Lin 	/* error, reset the controller. */
28296a78ac0SYen Lin 	i2c_reset_controller(i2c_bus);
28396a78ac0SYen Lin 
28496a78ac0SYen Lin 	return error;
28596a78ac0SYen Lin }
28696a78ac0SYen Lin 
287*d84eb856SSimon Glass static int tegra_i2c_write_data(struct i2c_bus *bus, u32 addr, u8 *data,
288*d84eb856SSimon Glass 				u32 len)
28996a78ac0SYen Lin {
29096a78ac0SYen Lin 	int error;
29196a78ac0SYen Lin 	struct i2c_trans_info trans_info;
29296a78ac0SYen Lin 
29396a78ac0SYen Lin 	trans_info.address = addr;
29496a78ac0SYen Lin 	trans_info.buf = data;
29596a78ac0SYen Lin 	trans_info.flags = I2C_IS_WRITE;
29696a78ac0SYen Lin 	trans_info.num_bytes = len;
29796a78ac0SYen Lin 	trans_info.is_10bit_address = 0;
29896a78ac0SYen Lin 
299*d84eb856SSimon Glass 	error = send_recv_packets(bus, &trans_info);
30096a78ac0SYen Lin 	if (error)
30129f3e3f2STom Warren 		debug("tegra_i2c_write_data: Error (%d) !!!\n", error);
30296a78ac0SYen Lin 
30396a78ac0SYen Lin 	return error;
30496a78ac0SYen Lin }
30596a78ac0SYen Lin 
306*d84eb856SSimon Glass static int tegra_i2c_read_data(struct i2c_bus *bus, u32 addr, u8 *data,
307*d84eb856SSimon Glass 			       u32 len)
30896a78ac0SYen Lin {
30996a78ac0SYen Lin 	int error;
31096a78ac0SYen Lin 	struct i2c_trans_info trans_info;
31196a78ac0SYen Lin 
31296a78ac0SYen Lin 	trans_info.address = addr | 1;
31396a78ac0SYen Lin 	trans_info.buf = data;
31496a78ac0SYen Lin 	trans_info.flags = 0;
31596a78ac0SYen Lin 	trans_info.num_bytes = len;
31696a78ac0SYen Lin 	trans_info.is_10bit_address = 0;
31796a78ac0SYen Lin 
318*d84eb856SSimon Glass 	error = send_recv_packets(bus, &trans_info);
31996a78ac0SYen Lin 	if (error)
32029f3e3f2STom Warren 		debug("tegra_i2c_read_data: Error (%d) !!!\n", error);
32196a78ac0SYen Lin 
32296a78ac0SYen Lin 	return error;
32396a78ac0SYen Lin }
32496a78ac0SYen Lin 
32596a78ac0SYen Lin #ifndef CONFIG_OF_CONTROL
32696a78ac0SYen Lin #error "Please enable device tree support to use this driver"
32796a78ac0SYen Lin #endif
32896a78ac0SYen Lin 
329*d84eb856SSimon Glass /**
330*d84eb856SSimon Glass  * Check that a bus number is valid and return a pointer to it
331*d84eb856SSimon Glass  *
332*d84eb856SSimon Glass  * @param bus_num	Bus number to check / return
333*d84eb856SSimon Glass  * @return pointer to bus, if valid, else NULL
334*d84eb856SSimon Glass  */
335*d84eb856SSimon Glass static struct i2c_bus *tegra_i2c_get_bus(unsigned int bus_num)
336*d84eb856SSimon Glass {
337*d84eb856SSimon Glass 	struct i2c_bus *bus;
338*d84eb856SSimon Glass 
339*d84eb856SSimon Glass 	if (bus_num >= TEGRA_I2C_NUM_CONTROLLERS) {
340*d84eb856SSimon Glass 		debug("%s: Invalid bus number %u\n", __func__, bus_num);
341*d84eb856SSimon Glass 		return NULL;
342*d84eb856SSimon Glass 	}
343*d84eb856SSimon Glass 	bus = &i2c_controllers[bus_num];
344*d84eb856SSimon Glass 	if (!bus->inited) {
345*d84eb856SSimon Glass 		debug("%s: Bus %u not available\n", __func__, bus_num);
346*d84eb856SSimon Glass 		return NULL;
347*d84eb856SSimon Glass 	}
348*d84eb856SSimon Glass 
349*d84eb856SSimon Glass 	return bus;
350*d84eb856SSimon Glass }
351*d84eb856SSimon Glass 
35296a78ac0SYen Lin unsigned int i2c_get_bus_speed(void)
35396a78ac0SYen Lin {
354*d84eb856SSimon Glass 	struct i2c_bus *bus;
355*d84eb856SSimon Glass 
356*d84eb856SSimon Glass 	bus = tegra_i2c_get_bus(i2c_bus_num);
357*d84eb856SSimon Glass 	if (!bus)
358*d84eb856SSimon Glass 		return 0;
359*d84eb856SSimon Glass 	return bus->speed;
36096a78ac0SYen Lin }
36196a78ac0SYen Lin 
36296a78ac0SYen Lin int i2c_set_bus_speed(unsigned int speed)
36396a78ac0SYen Lin {
364*d84eb856SSimon Glass 	struct i2c_bus *bus;
36596a78ac0SYen Lin 
366*d84eb856SSimon Glass 	bus = tegra_i2c_get_bus(i2c_bus_num);
367*d84eb856SSimon Glass 	if (!bus)
368*d84eb856SSimon Glass 		return 0;
369*d84eb856SSimon Glass 	bus->speed = speed;
370*d84eb856SSimon Glass 	i2c_init_controller(bus);
37196a78ac0SYen Lin 
37296a78ac0SYen Lin 	return 0;
37396a78ac0SYen Lin }
37496a78ac0SYen Lin 
37596a78ac0SYen Lin static int i2c_get_config(const void *blob, int node, struct i2c_bus *i2c_bus)
37696a78ac0SYen Lin {
37796a78ac0SYen Lin 	i2c_bus->regs = (struct i2c_ctlr *)fdtdec_get_addr(blob, node, "reg");
37896a78ac0SYen Lin 
37996a78ac0SYen Lin 	/*
38096a78ac0SYen Lin 	 * We don't have a binding for pinmux yet. Leave it out for now. So
38196a78ac0SYen Lin 	 * far no one needs anything other than the default.
38296a78ac0SYen Lin 	 */
38396a78ac0SYen Lin 	i2c_bus->pinmux_config = FUNCMUX_DEFAULT;
38496a78ac0SYen Lin 	i2c_bus->speed = fdtdec_get_int(blob, node, "clock-frequency", 0);
38596a78ac0SYen Lin 	i2c_bus->periph_id = clock_decode_periph_id(blob, node);
38696a78ac0SYen Lin 
38796a78ac0SYen Lin 	/*
38896a78ac0SYen Lin 	 * We can't specify the pinmux config in the fdt, so I2C2 will not
38996a78ac0SYen Lin 	 * work on Seaboard. It normally has no devices on it anyway.
39096a78ac0SYen Lin 	 * You could add in this little hack if you need to use it.
39196a78ac0SYen Lin 	 * The correct solution is a pinmux binding in the fdt.
39296a78ac0SYen Lin 	 *
39396a78ac0SYen Lin 	 *	if (i2c_bus->periph_id == PERIPH_ID_I2C2)
39496a78ac0SYen Lin 	 *		i2c_bus->pinmux_config = FUNCMUX_I2C2_PTA;
39596a78ac0SYen Lin 	 */
39696a78ac0SYen Lin 	if (i2c_bus->periph_id == -1)
39796a78ac0SYen Lin 		return -FDT_ERR_NOTFOUND;
39896a78ac0SYen Lin 
39996a78ac0SYen Lin 	return 0;
40096a78ac0SYen Lin }
40196a78ac0SYen Lin 
40296a78ac0SYen Lin /*
40396a78ac0SYen Lin  * Process a list of nodes, adding them to our list of I2C ports.
40496a78ac0SYen Lin  *
40596a78ac0SYen Lin  * @param blob		fdt blob
40696a78ac0SYen Lin  * @param node_list	list of nodes to process (any <=0 are ignored)
40796a78ac0SYen Lin  * @param count		number of nodes to process
40896a78ac0SYen Lin  * @param is_dvc	1 if these are DVC ports, 0 if standard I2C
409e32624efSTom Warren  * @param is_scs	1 if this HW uses a single clock source (T114+)
41096a78ac0SYen Lin  * @return 0 if ok, -1 on error
41196a78ac0SYen Lin  */
41296a78ac0SYen Lin static int process_nodes(const void *blob, int node_list[], int count,
413e32624efSTom Warren 			 int is_dvc, int is_scs)
41496a78ac0SYen Lin {
41596a78ac0SYen Lin 	struct i2c_bus *i2c_bus;
41696a78ac0SYen Lin 	int i;
41796a78ac0SYen Lin 
41896a78ac0SYen Lin 	/* build the i2c_controllers[] for each controller */
41996a78ac0SYen Lin 	for (i = 0; i < count; i++) {
42096a78ac0SYen Lin 		int node = node_list[i];
42196a78ac0SYen Lin 
42296a78ac0SYen Lin 		if (node <= 0)
42396a78ac0SYen Lin 			continue;
42496a78ac0SYen Lin 
42596a78ac0SYen Lin 		i2c_bus = &i2c_controllers[i];
42696a78ac0SYen Lin 		i2c_bus->id = i;
42796a78ac0SYen Lin 
42896a78ac0SYen Lin 		if (i2c_get_config(blob, node, i2c_bus)) {
42996a78ac0SYen Lin 			printf("i2c_init_board: failed to decode bus %d\n", i);
43096a78ac0SYen Lin 			return -1;
43196a78ac0SYen Lin 		}
43296a78ac0SYen Lin 
433e32624efSTom Warren 		i2c_bus->is_scs = is_scs;
434e32624efSTom Warren 
43596a78ac0SYen Lin 		i2c_bus->is_dvc = is_dvc;
43696a78ac0SYen Lin 		if (is_dvc) {
43796a78ac0SYen Lin 			i2c_bus->control =
43896a78ac0SYen Lin 				&((struct dvc_ctlr *)i2c_bus->regs)->control;
43996a78ac0SYen Lin 		} else {
44096a78ac0SYen Lin 			i2c_bus->control = &i2c_bus->regs->control;
44196a78ac0SYen Lin 		}
44296a78ac0SYen Lin 		debug("%s: controller bus %d at %p, periph_id %d, speed %d: ",
44396a78ac0SYen Lin 		      is_dvc ? "dvc" : "i2c", i, i2c_bus->regs,
44496a78ac0SYen Lin 		      i2c_bus->periph_id, i2c_bus->speed);
44596a78ac0SYen Lin 		i2c_init_controller(i2c_bus);
44696a78ac0SYen Lin 		debug("ok\n");
44796a78ac0SYen Lin 		i2c_bus->inited = 1;
44896a78ac0SYen Lin 
44996a78ac0SYen Lin 		/* Mark position as used */
45096a78ac0SYen Lin 		node_list[i] = -1;
45196a78ac0SYen Lin 	}
45296a78ac0SYen Lin 
45396a78ac0SYen Lin 	return 0;
45496a78ac0SYen Lin }
45596a78ac0SYen Lin 
45696a78ac0SYen Lin /* Sadly there is no error return from this function */
45796a78ac0SYen Lin void i2c_init_board(void)
45896a78ac0SYen Lin {
45996a78ac0SYen Lin 	int node_list[TEGRA_I2C_NUM_CONTROLLERS];
46096a78ac0SYen Lin 	const void *blob = gd->fdt_blob;
46196a78ac0SYen Lin 	int count;
46296a78ac0SYen Lin 
463e32624efSTom Warren 	/* First check for newer (T114+) I2C ports */
464e32624efSTom Warren 	count = fdtdec_find_aliases_for_id(blob, "i2c",
465e32624efSTom Warren 			COMPAT_NVIDIA_TEGRA114_I2C, node_list,
466e32624efSTom Warren 			TEGRA_I2C_NUM_CONTROLLERS);
467e32624efSTom Warren 	if (process_nodes(blob, node_list, count, 0, 1))
468e32624efSTom Warren 		return;
469e32624efSTom Warren 
470e32624efSTom Warren 	/* Now get the older (T20/T30) normal I2C ports */
47196a78ac0SYen Lin 	count = fdtdec_find_aliases_for_id(blob, "i2c",
47296a78ac0SYen Lin 			COMPAT_NVIDIA_TEGRA20_I2C, node_list,
47396a78ac0SYen Lin 			TEGRA_I2C_NUM_CONTROLLERS);
474e32624efSTom Warren 	if (process_nodes(blob, node_list, count, 0, 0))
47596a78ac0SYen Lin 		return;
47696a78ac0SYen Lin 
47796a78ac0SYen Lin 	/* Now look for dvc ports */
47896a78ac0SYen Lin 	count = fdtdec_add_aliases_for_id(blob, "i2c",
47996a78ac0SYen Lin 			COMPAT_NVIDIA_TEGRA20_DVC, node_list,
48096a78ac0SYen Lin 			TEGRA_I2C_NUM_CONTROLLERS);
481e32624efSTom Warren 	if (process_nodes(blob, node_list, count, 1, 0))
48296a78ac0SYen Lin 		return;
48396a78ac0SYen Lin }
48496a78ac0SYen Lin 
48596a78ac0SYen Lin void i2c_init(int speed, int slaveaddr)
48696a78ac0SYen Lin {
48796a78ac0SYen Lin 	/* This will override the speed selected in the fdt for that port */
48896a78ac0SYen Lin 	debug("i2c_init(speed=%u, slaveaddr=0x%x)\n", speed, slaveaddr);
48996a78ac0SYen Lin 	i2c_set_bus_speed(speed);
49096a78ac0SYen Lin }
49196a78ac0SYen Lin 
49296a78ac0SYen Lin /* i2c write version without the register address */
493*d84eb856SSimon Glass int i2c_write_data(struct i2c_bus *bus, uchar chip, uchar *buffer, int len)
49496a78ac0SYen Lin {
49596a78ac0SYen Lin 	int rc;
49696a78ac0SYen Lin 
49796a78ac0SYen Lin 	debug("i2c_write_data: chip=0x%x, len=0x%x\n", chip, len);
49896a78ac0SYen Lin 	debug("write_data: ");
49996a78ac0SYen Lin 	/* use rc for counter */
50096a78ac0SYen Lin 	for (rc = 0; rc < len; ++rc)
50196a78ac0SYen Lin 		debug(" 0x%02x", buffer[rc]);
50296a78ac0SYen Lin 	debug("\n");
50396a78ac0SYen Lin 
50496a78ac0SYen Lin 	/* Shift 7-bit address over for lower-level i2c functions */
505*d84eb856SSimon Glass 	rc = tegra_i2c_write_data(bus, chip << 1, buffer, len);
50696a78ac0SYen Lin 	if (rc)
50796a78ac0SYen Lin 		debug("i2c_write_data(): rc=%d\n", rc);
50896a78ac0SYen Lin 
50996a78ac0SYen Lin 	return rc;
51096a78ac0SYen Lin }
51196a78ac0SYen Lin 
51296a78ac0SYen Lin /* i2c read version without the register address */
513*d84eb856SSimon Glass int i2c_read_data(struct i2c_bus *bus, uchar chip, uchar *buffer, int len)
51496a78ac0SYen Lin {
51596a78ac0SYen Lin 	int rc;
51696a78ac0SYen Lin 
51796a78ac0SYen Lin 	debug("inside i2c_read_data():\n");
51896a78ac0SYen Lin 	/* Shift 7-bit address over for lower-level i2c functions */
519*d84eb856SSimon Glass 	rc = tegra_i2c_read_data(bus, chip << 1, buffer, len);
52096a78ac0SYen Lin 	if (rc) {
52196a78ac0SYen Lin 		debug("i2c_read_data(): rc=%d\n", rc);
52296a78ac0SYen Lin 		return rc;
52396a78ac0SYen Lin 	}
52496a78ac0SYen Lin 
52596a78ac0SYen Lin 	debug("i2c_read_data: ");
52696a78ac0SYen Lin 	/* reuse rc for counter*/
52796a78ac0SYen Lin 	for (rc = 0; rc < len; ++rc)
52896a78ac0SYen Lin 		debug(" 0x%02x", buffer[rc]);
52996a78ac0SYen Lin 	debug("\n");
53096a78ac0SYen Lin 
53196a78ac0SYen Lin 	return 0;
53296a78ac0SYen Lin }
53396a78ac0SYen Lin 
53496a78ac0SYen Lin /* Probe to see if a chip is present. */
53596a78ac0SYen Lin int i2c_probe(uchar chip)
53696a78ac0SYen Lin {
537*d84eb856SSimon Glass 	struct i2c_bus *bus;
53896a78ac0SYen Lin 	int rc;
53996a78ac0SYen Lin 	uchar reg;
54096a78ac0SYen Lin 
54196a78ac0SYen Lin 	debug("i2c_probe: addr=0x%x\n", chip);
542*d84eb856SSimon Glass 	bus = tegra_i2c_get_bus(i2c_get_bus_num());
543*d84eb856SSimon Glass 	if (!bus)
544*d84eb856SSimon Glass 		return 1;
54596a78ac0SYen Lin 	reg = 0;
546*d84eb856SSimon Glass 	rc = i2c_write_data(bus, chip, &reg, 1);
54796a78ac0SYen Lin 	if (rc) {
54896a78ac0SYen Lin 		debug("Error probing 0x%x.\n", chip);
54996a78ac0SYen Lin 		return 1;
55096a78ac0SYen Lin 	}
55196a78ac0SYen Lin 	return 0;
55296a78ac0SYen Lin }
55396a78ac0SYen Lin 
55496a78ac0SYen Lin static int i2c_addr_ok(const uint addr, const int alen)
55596a78ac0SYen Lin {
55696a78ac0SYen Lin 	/* We support 7 or 10 bit addresses, so one or two bytes each */
55796a78ac0SYen Lin 	return alen == 1 || alen == 2;
55896a78ac0SYen Lin }
55996a78ac0SYen Lin 
56096a78ac0SYen Lin /* Read bytes */
56196a78ac0SYen Lin int i2c_read(uchar chip, uint addr, int alen, uchar *buffer, int len)
56296a78ac0SYen Lin {
563*d84eb856SSimon Glass 	struct i2c_bus *bus;
56496a78ac0SYen Lin 	uint offset;
56596a78ac0SYen Lin 	int i;
56696a78ac0SYen Lin 
56796a78ac0SYen Lin 	debug("i2c_read: chip=0x%x, addr=0x%x, len=0x%x\n",
56896a78ac0SYen Lin 				chip, addr, len);
569*d84eb856SSimon Glass 	bus = tegra_i2c_get_bus(i2c_bus_num);
570*d84eb856SSimon Glass 	if (!bus)
571*d84eb856SSimon Glass 		return 1;
57296a78ac0SYen Lin 	if (!i2c_addr_ok(addr, alen)) {
57396a78ac0SYen Lin 		debug("i2c_read: Bad address %x.%d.\n", addr, alen);
57496a78ac0SYen Lin 		return 1;
57596a78ac0SYen Lin 	}
57696a78ac0SYen Lin 	for (offset = 0; offset < len; offset++) {
57796a78ac0SYen Lin 		if (alen) {
57896a78ac0SYen Lin 			uchar data[alen];
57996a78ac0SYen Lin 			for (i = 0; i < alen; i++) {
58096a78ac0SYen Lin 				data[alen - i - 1] =
58196a78ac0SYen Lin 					(addr + offset) >> (8 * i);
58296a78ac0SYen Lin 			}
583*d84eb856SSimon Glass 			if (i2c_write_data(bus, chip, data, alen)) {
58496a78ac0SYen Lin 				debug("i2c_read: error sending (0x%x)\n",
58596a78ac0SYen Lin 					addr);
58696a78ac0SYen Lin 				return 1;
58796a78ac0SYen Lin 			}
58896a78ac0SYen Lin 		}
589*d84eb856SSimon Glass 		if (i2c_read_data(bus, chip, buffer + offset, 1)) {
59096a78ac0SYen Lin 			debug("i2c_read: error reading (0x%x)\n", addr);
59196a78ac0SYen Lin 			return 1;
59296a78ac0SYen Lin 		}
59396a78ac0SYen Lin 	}
59496a78ac0SYen Lin 
59596a78ac0SYen Lin 	return 0;
59696a78ac0SYen Lin }
59796a78ac0SYen Lin 
59896a78ac0SYen Lin /* Write bytes */
59996a78ac0SYen Lin int i2c_write(uchar chip, uint addr, int alen, uchar *buffer, int len)
60096a78ac0SYen Lin {
601*d84eb856SSimon Glass 	struct i2c_bus *bus;
60296a78ac0SYen Lin 	uint offset;
60396a78ac0SYen Lin 	int i;
60496a78ac0SYen Lin 
60596a78ac0SYen Lin 	debug("i2c_write: chip=0x%x, addr=0x%x, len=0x%x\n",
60696a78ac0SYen Lin 				chip, addr, len);
607*d84eb856SSimon Glass 	bus = tegra_i2c_get_bus(i2c_bus_num);
608*d84eb856SSimon Glass 	if (!bus)
609*d84eb856SSimon Glass 		return 1;
61096a78ac0SYen Lin 	if (!i2c_addr_ok(addr, alen)) {
61196a78ac0SYen Lin 		debug("i2c_write: Bad address %x.%d.\n", addr, alen);
61296a78ac0SYen Lin 		return 1;
61396a78ac0SYen Lin 	}
61496a78ac0SYen Lin 	for (offset = 0; offset < len; offset++) {
61596a78ac0SYen Lin 		uchar data[alen + 1];
61696a78ac0SYen Lin 		for (i = 0; i < alen; i++)
61796a78ac0SYen Lin 			data[alen - i - 1] = (addr + offset) >> (8 * i);
61896a78ac0SYen Lin 		data[alen] = buffer[offset];
619*d84eb856SSimon Glass 		if (i2c_write_data(bus, chip, data, alen + 1)) {
62096a78ac0SYen Lin 			debug("i2c_write: error sending (0x%x)\n", addr);
62196a78ac0SYen Lin 			return 1;
62296a78ac0SYen Lin 		}
62396a78ac0SYen Lin 	}
62496a78ac0SYen Lin 
62596a78ac0SYen Lin 	return 0;
62696a78ac0SYen Lin }
62796a78ac0SYen Lin 
62896a78ac0SYen Lin #if defined(CONFIG_I2C_MULTI_BUS)
62996a78ac0SYen Lin /*
63096a78ac0SYen Lin  * Functions for multiple I2C bus handling
63196a78ac0SYen Lin  */
63296a78ac0SYen Lin unsigned int i2c_get_bus_num(void)
63396a78ac0SYen Lin {
63496a78ac0SYen Lin 	return i2c_bus_num;
63596a78ac0SYen Lin }
63696a78ac0SYen Lin 
63796a78ac0SYen Lin int i2c_set_bus_num(unsigned int bus)
63896a78ac0SYen Lin {
63996a78ac0SYen Lin 	if (bus >= TEGRA_I2C_NUM_CONTROLLERS || !i2c_controllers[bus].inited)
64096a78ac0SYen Lin 		return -1;
64196a78ac0SYen Lin 	i2c_bus_num = bus;
64296a78ac0SYen Lin 
64396a78ac0SYen Lin 	return 0;
64496a78ac0SYen Lin }
64596a78ac0SYen Lin #endif
646e31c1e50SSimon Glass 
647e31c1e50SSimon Glass int tegra_i2c_get_dvc_bus_num(void)
648e31c1e50SSimon Glass {
649e31c1e50SSimon Glass 	int i;
650e31c1e50SSimon Glass 
651e31c1e50SSimon Glass 	for (i = 0; i < CONFIG_SYS_MAX_I2C_BUS; i++) {
652e31c1e50SSimon Glass 		struct i2c_bus *bus = &i2c_controllers[i];
653e31c1e50SSimon Glass 
654e31c1e50SSimon Glass 		if (bus->inited && bus->is_dvc)
655e31c1e50SSimon Glass 			return i;
656e31c1e50SSimon Glass 	}
657e31c1e50SSimon Glass 
658e31c1e50SSimon Glass 	return -1;
659e31c1e50SSimon Glass }
660