196a78ac0SYen Lin /* 296a78ac0SYen Lin * Copyright (c) 2012 The Chromium OS Authors. All rights reserved. 396a78ac0SYen Lin * Copyright (c) 2010-2011 NVIDIA Corporation 496a78ac0SYen Lin * NVIDIA Corporation <www.nvidia.com> 596a78ac0SYen Lin * 61a459660SWolfgang Denk * SPDX-License-Identifier: GPL-2.0+ 796a78ac0SYen Lin */ 896a78ac0SYen Lin 996a78ac0SYen Lin #include <common.h> 1096a78ac0SYen Lin #include <fdtdec.h> 1196a78ac0SYen Lin #include <i2c.h> 1296a78ac0SYen Lin #include <asm/io.h> 1396a78ac0SYen Lin #include <asm/arch/clock.h> 1496a78ac0SYen Lin #include <asm/arch/funcmux.h> 1596a78ac0SYen Lin #include <asm/arch/gpio.h> 1696a78ac0SYen Lin #include <asm/arch/pinmux.h> 17150c2493STom Warren #include <asm/arch-tegra/clk_rst.h> 18150c2493STom Warren #include <asm/arch-tegra/tegra_i2c.h> 1996a78ac0SYen Lin 2096a78ac0SYen Lin DECLARE_GLOBAL_DATA_PTR; 2196a78ac0SYen Lin 2296a78ac0SYen Lin /* Information about i2c controller */ 2396a78ac0SYen Lin struct i2c_bus { 2496a78ac0SYen Lin int id; 2596a78ac0SYen Lin enum periph_id periph_id; 2696a78ac0SYen Lin int speed; 2796a78ac0SYen Lin int pinmux_config; 2896a78ac0SYen Lin struct i2c_control *control; 2996a78ac0SYen Lin struct i2c_ctlr *regs; 3096a78ac0SYen Lin int is_dvc; /* DVC type, rather than I2C */ 31e32624efSTom Warren int is_scs; /* single clock source (T114+) */ 3296a78ac0SYen Lin int inited; /* bus is inited */ 3396a78ac0SYen Lin }; 3496a78ac0SYen Lin 3596a78ac0SYen Lin static struct i2c_bus i2c_controllers[TEGRA_I2C_NUM_CONTROLLERS]; 3696a78ac0SYen Lin 3796a78ac0SYen Lin static void set_packet_mode(struct i2c_bus *i2c_bus) 3896a78ac0SYen Lin { 3996a78ac0SYen Lin u32 config; 4096a78ac0SYen Lin 4196a78ac0SYen Lin config = I2C_CNFG_NEW_MASTER_FSM_MASK | I2C_CNFG_PACKET_MODE_MASK; 4296a78ac0SYen Lin 4396a78ac0SYen Lin if (i2c_bus->is_dvc) { 4496a78ac0SYen Lin struct dvc_ctlr *dvc = (struct dvc_ctlr *)i2c_bus->regs; 4596a78ac0SYen Lin 4696a78ac0SYen Lin writel(config, &dvc->cnfg); 4796a78ac0SYen Lin } else { 4896a78ac0SYen Lin writel(config, &i2c_bus->regs->cnfg); 4996a78ac0SYen Lin /* 5096a78ac0SYen Lin * program I2C_SL_CNFG.NEWSL to ENABLE. This fixes probe 5196a78ac0SYen Lin * issues, i.e., some slaves may be wrongly detected. 5296a78ac0SYen Lin */ 5396a78ac0SYen Lin setbits_le32(&i2c_bus->regs->sl_cnfg, I2C_SL_CNFG_NEWSL_MASK); 5496a78ac0SYen Lin } 5596a78ac0SYen Lin } 5696a78ac0SYen Lin 5796a78ac0SYen Lin static void i2c_reset_controller(struct i2c_bus *i2c_bus) 5896a78ac0SYen Lin { 5996a78ac0SYen Lin /* Reset I2C controller. */ 6096a78ac0SYen Lin reset_periph(i2c_bus->periph_id, 1); 6196a78ac0SYen Lin 6296a78ac0SYen Lin /* re-program config register to packet mode */ 6396a78ac0SYen Lin set_packet_mode(i2c_bus); 6496a78ac0SYen Lin } 6596a78ac0SYen Lin 6696a78ac0SYen Lin static void i2c_init_controller(struct i2c_bus *i2c_bus) 6796a78ac0SYen Lin { 6896a78ac0SYen Lin /* 6996a78ac0SYen Lin * Use PLLP - DP-04508-001_v06 datasheet indicates a divisor of 8 7096a78ac0SYen Lin * here, in section 23.3.1, but in fact we seem to need a factor of 7196a78ac0SYen Lin * 16 to get the right frequency. 7296a78ac0SYen Lin */ 7396a78ac0SYen Lin clock_start_periph_pll(i2c_bus->periph_id, CLOCK_ID_PERIPH, 7496a78ac0SYen Lin i2c_bus->speed * 2 * 8); 7596a78ac0SYen Lin 76e32624efSTom Warren if (i2c_bus->is_scs) { 77e32624efSTom Warren /* 78e32624efSTom Warren * T114 I2C went to a single clock source for standard/fast and 79e32624efSTom Warren * HS clock speeds. The new clock rate setting calculation is: 80e32624efSTom Warren * SCL = CLK_SOURCE.I2C / 81e32624efSTom Warren * (CLK_MULT_STD_FAST_MODE * (I2C_CLK_DIV_STD_FAST_MODE+1) * 82e32624efSTom Warren * I2C FREQUENCY DIVISOR) as per the T114 TRM (sec 30.3.1). 83e32624efSTom Warren * 84e32624efSTom Warren * NOTE: We do this here, after the initial clock/pll start, 85e32624efSTom Warren * because if we read the clk_div reg before the controller 86e32624efSTom Warren * is running, we hang, and we need it for the new calc. 87e32624efSTom Warren */ 88e32624efSTom Warren int clk_div_stdfst_mode = readl(&i2c_bus->regs->clk_div) >> 16; 89e32624efSTom Warren debug("%s: CLK_DIV_STD_FAST_MODE setting = %d\n", __func__, 90e32624efSTom Warren clk_div_stdfst_mode); 91e32624efSTom Warren 92e32624efSTom Warren clock_start_periph_pll(i2c_bus->periph_id, CLOCK_ID_PERIPH, 93e32624efSTom Warren CLK_MULT_STD_FAST_MODE * (clk_div_stdfst_mode + 1) * 94e32624efSTom Warren i2c_bus->speed * 2); 95e32624efSTom Warren } 96e32624efSTom Warren 9796a78ac0SYen Lin /* Reset I2C controller. */ 9896a78ac0SYen Lin i2c_reset_controller(i2c_bus); 9996a78ac0SYen Lin 10096a78ac0SYen Lin /* Configure I2C controller. */ 10196a78ac0SYen Lin if (i2c_bus->is_dvc) { /* only for DVC I2C */ 10296a78ac0SYen Lin struct dvc_ctlr *dvc = (struct dvc_ctlr *)i2c_bus->regs; 10396a78ac0SYen Lin 10496a78ac0SYen Lin setbits_le32(&dvc->ctrl3, DVC_CTRL_REG3_I2C_HW_SW_PROG_MASK); 10596a78ac0SYen Lin } 10696a78ac0SYen Lin 10796a78ac0SYen Lin funcmux_select(i2c_bus->periph_id, i2c_bus->pinmux_config); 10896a78ac0SYen Lin } 10996a78ac0SYen Lin 11096a78ac0SYen Lin static void send_packet_headers( 11196a78ac0SYen Lin struct i2c_bus *i2c_bus, 11296a78ac0SYen Lin struct i2c_trans_info *trans, 11396a78ac0SYen Lin u32 packet_id) 11496a78ac0SYen Lin { 11596a78ac0SYen Lin u32 data; 11696a78ac0SYen Lin 11796a78ac0SYen Lin /* prepare header1: Header size = 0 Protocol = I2C, pktType = 0 */ 11896a78ac0SYen Lin data = PROTOCOL_TYPE_I2C << PKT_HDR1_PROTOCOL_SHIFT; 11996a78ac0SYen Lin data |= packet_id << PKT_HDR1_PKT_ID_SHIFT; 12096a78ac0SYen Lin data |= i2c_bus->id << PKT_HDR1_CTLR_ID_SHIFT; 12196a78ac0SYen Lin writel(data, &i2c_bus->control->tx_fifo); 12296a78ac0SYen Lin debug("pkt header 1 sent (0x%x)\n", data); 12396a78ac0SYen Lin 12496a78ac0SYen Lin /* prepare header2 */ 12596a78ac0SYen Lin data = (trans->num_bytes - 1) << PKT_HDR2_PAYLOAD_SIZE_SHIFT; 12696a78ac0SYen Lin writel(data, &i2c_bus->control->tx_fifo); 12796a78ac0SYen Lin debug("pkt header 2 sent (0x%x)\n", data); 12896a78ac0SYen Lin 12996a78ac0SYen Lin /* prepare IO specific header: configure the slave address */ 13096a78ac0SYen Lin data = trans->address << PKT_HDR3_SLAVE_ADDR_SHIFT; 13196a78ac0SYen Lin 13296a78ac0SYen Lin /* Enable Read if it is not a write transaction */ 13396a78ac0SYen Lin if (!(trans->flags & I2C_IS_WRITE)) 13496a78ac0SYen Lin data |= PKT_HDR3_READ_MODE_MASK; 13596a78ac0SYen Lin 13696a78ac0SYen Lin /* Write I2C specific header */ 13796a78ac0SYen Lin writel(data, &i2c_bus->control->tx_fifo); 13896a78ac0SYen Lin debug("pkt header 3 sent (0x%x)\n", data); 13996a78ac0SYen Lin } 14096a78ac0SYen Lin 14196a78ac0SYen Lin static int wait_for_tx_fifo_empty(struct i2c_control *control) 14296a78ac0SYen Lin { 14396a78ac0SYen Lin u32 count; 14496a78ac0SYen Lin int timeout_us = I2C_TIMEOUT_USEC; 14596a78ac0SYen Lin 14696a78ac0SYen Lin while (timeout_us >= 0) { 14796a78ac0SYen Lin count = (readl(&control->fifo_status) & TX_FIFO_EMPTY_CNT_MASK) 14896a78ac0SYen Lin >> TX_FIFO_EMPTY_CNT_SHIFT; 14996a78ac0SYen Lin if (count == I2C_FIFO_DEPTH) 15096a78ac0SYen Lin return 1; 15196a78ac0SYen Lin udelay(10); 15296a78ac0SYen Lin timeout_us -= 10; 15396a78ac0SYen Lin } 15496a78ac0SYen Lin 15596a78ac0SYen Lin return 0; 15696a78ac0SYen Lin } 15796a78ac0SYen Lin 15896a78ac0SYen Lin static int wait_for_rx_fifo_notempty(struct i2c_control *control) 15996a78ac0SYen Lin { 16096a78ac0SYen Lin u32 count; 16196a78ac0SYen Lin int timeout_us = I2C_TIMEOUT_USEC; 16296a78ac0SYen Lin 16396a78ac0SYen Lin while (timeout_us >= 0) { 16496a78ac0SYen Lin count = (readl(&control->fifo_status) & TX_FIFO_FULL_CNT_MASK) 16596a78ac0SYen Lin >> TX_FIFO_FULL_CNT_SHIFT; 16696a78ac0SYen Lin if (count) 16796a78ac0SYen Lin return 1; 16896a78ac0SYen Lin udelay(10); 16996a78ac0SYen Lin timeout_us -= 10; 17096a78ac0SYen Lin } 17196a78ac0SYen Lin 17296a78ac0SYen Lin return 0; 17396a78ac0SYen Lin } 17496a78ac0SYen Lin 17596a78ac0SYen Lin static int wait_for_transfer_complete(struct i2c_control *control) 17696a78ac0SYen Lin { 17796a78ac0SYen Lin int int_status; 17896a78ac0SYen Lin int timeout_us = I2C_TIMEOUT_USEC; 17996a78ac0SYen Lin 18096a78ac0SYen Lin while (timeout_us >= 0) { 18196a78ac0SYen Lin int_status = readl(&control->int_status); 18296a78ac0SYen Lin if (int_status & I2C_INT_NO_ACK_MASK) 18396a78ac0SYen Lin return -int_status; 18496a78ac0SYen Lin if (int_status & I2C_INT_ARBITRATION_LOST_MASK) 18596a78ac0SYen Lin return -int_status; 18696a78ac0SYen Lin if (int_status & I2C_INT_XFER_COMPLETE_MASK) 18796a78ac0SYen Lin return 0; 18896a78ac0SYen Lin 18996a78ac0SYen Lin udelay(10); 19096a78ac0SYen Lin timeout_us -= 10; 19196a78ac0SYen Lin } 19296a78ac0SYen Lin 19396a78ac0SYen Lin return -1; 19496a78ac0SYen Lin } 19596a78ac0SYen Lin 19696a78ac0SYen Lin static int send_recv_packets(struct i2c_bus *i2c_bus, 19796a78ac0SYen Lin struct i2c_trans_info *trans) 19896a78ac0SYen Lin { 19996a78ac0SYen Lin struct i2c_control *control = i2c_bus->control; 20096a78ac0SYen Lin u32 int_status; 20196a78ac0SYen Lin u32 words; 20296a78ac0SYen Lin u8 *dptr; 20396a78ac0SYen Lin u32 local; 20496a78ac0SYen Lin uchar last_bytes; 20596a78ac0SYen Lin int error = 0; 20696a78ac0SYen Lin int is_write = trans->flags & I2C_IS_WRITE; 20796a78ac0SYen Lin 20896a78ac0SYen Lin /* clear status from previous transaction, XFER_COMPLETE, NOACK, etc. */ 20996a78ac0SYen Lin int_status = readl(&control->int_status); 21096a78ac0SYen Lin writel(int_status, &control->int_status); 21196a78ac0SYen Lin 21296a78ac0SYen Lin send_packet_headers(i2c_bus, trans, 1); 21396a78ac0SYen Lin 21496a78ac0SYen Lin words = DIV_ROUND_UP(trans->num_bytes, 4); 21596a78ac0SYen Lin last_bytes = trans->num_bytes & 3; 21696a78ac0SYen Lin dptr = trans->buf; 21796a78ac0SYen Lin 21896a78ac0SYen Lin while (words) { 21996a78ac0SYen Lin u32 *wptr = (u32 *)dptr; 22096a78ac0SYen Lin 22196a78ac0SYen Lin if (is_write) { 22296a78ac0SYen Lin /* deal with word alignment */ 22396a78ac0SYen Lin if ((unsigned)dptr & 3) { 22496a78ac0SYen Lin memcpy(&local, dptr, sizeof(u32)); 22596a78ac0SYen Lin writel(local, &control->tx_fifo); 22696a78ac0SYen Lin debug("pkt data sent (0x%x)\n", local); 22796a78ac0SYen Lin } else { 22896a78ac0SYen Lin writel(*wptr, &control->tx_fifo); 22996a78ac0SYen Lin debug("pkt data sent (0x%x)\n", *wptr); 23096a78ac0SYen Lin } 23196a78ac0SYen Lin if (!wait_for_tx_fifo_empty(control)) { 23296a78ac0SYen Lin error = -1; 23396a78ac0SYen Lin goto exit; 23496a78ac0SYen Lin } 23596a78ac0SYen Lin } else { 23696a78ac0SYen Lin if (!wait_for_rx_fifo_notempty(control)) { 23796a78ac0SYen Lin error = -1; 23896a78ac0SYen Lin goto exit; 23996a78ac0SYen Lin } 24096a78ac0SYen Lin /* 24196a78ac0SYen Lin * for the last word, we read into our local buffer, 24296a78ac0SYen Lin * in case that caller did not provide enough buffer. 24396a78ac0SYen Lin */ 24496a78ac0SYen Lin local = readl(&control->rx_fifo); 24596a78ac0SYen Lin if ((words == 1) && last_bytes) 24696a78ac0SYen Lin memcpy(dptr, (char *)&local, last_bytes); 24796a78ac0SYen Lin else if ((unsigned)dptr & 3) 24896a78ac0SYen Lin memcpy(dptr, &local, sizeof(u32)); 24996a78ac0SYen Lin else 25096a78ac0SYen Lin *wptr = local; 25196a78ac0SYen Lin debug("pkt data received (0x%x)\n", local); 25296a78ac0SYen Lin } 25396a78ac0SYen Lin words--; 25496a78ac0SYen Lin dptr += sizeof(u32); 25596a78ac0SYen Lin } 25696a78ac0SYen Lin 25796a78ac0SYen Lin if (wait_for_transfer_complete(control)) { 25896a78ac0SYen Lin error = -1; 25996a78ac0SYen Lin goto exit; 26096a78ac0SYen Lin } 26196a78ac0SYen Lin return 0; 26296a78ac0SYen Lin exit: 26396a78ac0SYen Lin /* error, reset the controller. */ 26496a78ac0SYen Lin i2c_reset_controller(i2c_bus); 26596a78ac0SYen Lin 26696a78ac0SYen Lin return error; 26796a78ac0SYen Lin } 26896a78ac0SYen Lin 269d84eb856SSimon Glass static int tegra_i2c_write_data(struct i2c_bus *bus, u32 addr, u8 *data, 270d84eb856SSimon Glass u32 len) 27196a78ac0SYen Lin { 27296a78ac0SYen Lin int error; 27396a78ac0SYen Lin struct i2c_trans_info trans_info; 27496a78ac0SYen Lin 27596a78ac0SYen Lin trans_info.address = addr; 27696a78ac0SYen Lin trans_info.buf = data; 27796a78ac0SYen Lin trans_info.flags = I2C_IS_WRITE; 27896a78ac0SYen Lin trans_info.num_bytes = len; 27996a78ac0SYen Lin trans_info.is_10bit_address = 0; 28096a78ac0SYen Lin 281d84eb856SSimon Glass error = send_recv_packets(bus, &trans_info); 28296a78ac0SYen Lin if (error) 28329f3e3f2STom Warren debug("tegra_i2c_write_data: Error (%d) !!!\n", error); 28496a78ac0SYen Lin 28596a78ac0SYen Lin return error; 28696a78ac0SYen Lin } 28796a78ac0SYen Lin 288d84eb856SSimon Glass static int tegra_i2c_read_data(struct i2c_bus *bus, u32 addr, u8 *data, 289d84eb856SSimon Glass u32 len) 29096a78ac0SYen Lin { 29196a78ac0SYen Lin int error; 29296a78ac0SYen Lin struct i2c_trans_info trans_info; 29396a78ac0SYen Lin 29496a78ac0SYen Lin trans_info.address = addr | 1; 29596a78ac0SYen Lin trans_info.buf = data; 29696a78ac0SYen Lin trans_info.flags = 0; 29796a78ac0SYen Lin trans_info.num_bytes = len; 29896a78ac0SYen Lin trans_info.is_10bit_address = 0; 29996a78ac0SYen Lin 300d84eb856SSimon Glass error = send_recv_packets(bus, &trans_info); 30196a78ac0SYen Lin if (error) 30229f3e3f2STom Warren debug("tegra_i2c_read_data: Error (%d) !!!\n", error); 30396a78ac0SYen Lin 30496a78ac0SYen Lin return error; 30596a78ac0SYen Lin } 30696a78ac0SYen Lin 30796a78ac0SYen Lin #ifndef CONFIG_OF_CONTROL 30896a78ac0SYen Lin #error "Please enable device tree support to use this driver" 30996a78ac0SYen Lin #endif 31096a78ac0SYen Lin 311d84eb856SSimon Glass /** 312d84eb856SSimon Glass * Check that a bus number is valid and return a pointer to it 313d84eb856SSimon Glass * 314d84eb856SSimon Glass * @param bus_num Bus number to check / return 315d84eb856SSimon Glass * @return pointer to bus, if valid, else NULL 316d84eb856SSimon Glass */ 3171f2ba722SSimon Glass static struct i2c_bus *tegra_i2c_get_bus(struct i2c_adapter *adap) 31896a78ac0SYen Lin { 319d84eb856SSimon Glass struct i2c_bus *bus; 320d84eb856SSimon Glass 3211f2ba722SSimon Glass bus = &i2c_controllers[adap->hwadapnr]; 322d84eb856SSimon Glass if (!bus->inited) { 3231f2ba722SSimon Glass debug("%s: Bus %u not available\n", __func__, adap->hwadapnr); 324d84eb856SSimon Glass return NULL; 32596a78ac0SYen Lin } 32696a78ac0SYen Lin 327d84eb856SSimon Glass return bus; 328d84eb856SSimon Glass } 32996a78ac0SYen Lin 3301f2ba722SSimon Glass static unsigned int tegra_i2c_set_bus_speed(struct i2c_adapter *adap, 3311f2ba722SSimon Glass unsigned int speed) 33296a78ac0SYen Lin { 333d84eb856SSimon Glass struct i2c_bus *bus; 334d84eb856SSimon Glass 3351f2ba722SSimon Glass bus = tegra_i2c_get_bus(adap); 336d84eb856SSimon Glass if (!bus) 337d84eb856SSimon Glass return 0; 338d84eb856SSimon Glass bus->speed = speed; 339d84eb856SSimon Glass i2c_init_controller(bus); 34096a78ac0SYen Lin 34196a78ac0SYen Lin return 0; 34296a78ac0SYen Lin } 34396a78ac0SYen Lin 34496a78ac0SYen Lin static int i2c_get_config(const void *blob, int node, struct i2c_bus *i2c_bus) 34596a78ac0SYen Lin { 34696a78ac0SYen Lin i2c_bus->regs = (struct i2c_ctlr *)fdtdec_get_addr(blob, node, "reg"); 34796a78ac0SYen Lin 34896a78ac0SYen Lin /* 34996a78ac0SYen Lin * We don't have a binding for pinmux yet. Leave it out for now. So 35096a78ac0SYen Lin * far no one needs anything other than the default. 35196a78ac0SYen Lin */ 35296a78ac0SYen Lin i2c_bus->pinmux_config = FUNCMUX_DEFAULT; 35396a78ac0SYen Lin i2c_bus->speed = fdtdec_get_int(blob, node, "clock-frequency", 0); 35496a78ac0SYen Lin i2c_bus->periph_id = clock_decode_periph_id(blob, node); 35596a78ac0SYen Lin 35696a78ac0SYen Lin /* 35796a78ac0SYen Lin * We can't specify the pinmux config in the fdt, so I2C2 will not 35896a78ac0SYen Lin * work on Seaboard. It normally has no devices on it anyway. 35996a78ac0SYen Lin * You could add in this little hack if you need to use it. 36096a78ac0SYen Lin * The correct solution is a pinmux binding in the fdt. 36196a78ac0SYen Lin * 36296a78ac0SYen Lin * if (i2c_bus->periph_id == PERIPH_ID_I2C2) 36396a78ac0SYen Lin * i2c_bus->pinmux_config = FUNCMUX_I2C2_PTA; 36496a78ac0SYen Lin */ 36596a78ac0SYen Lin if (i2c_bus->periph_id == -1) 36696a78ac0SYen Lin return -FDT_ERR_NOTFOUND; 36796a78ac0SYen Lin 36896a78ac0SYen Lin return 0; 36996a78ac0SYen Lin } 37096a78ac0SYen Lin 37196a78ac0SYen Lin /* 37296a78ac0SYen Lin * Process a list of nodes, adding them to our list of I2C ports. 37396a78ac0SYen Lin * 37496a78ac0SYen Lin * @param blob fdt blob 37596a78ac0SYen Lin * @param node_list list of nodes to process (any <=0 are ignored) 37696a78ac0SYen Lin * @param count number of nodes to process 37796a78ac0SYen Lin * @param is_dvc 1 if these are DVC ports, 0 if standard I2C 378e32624efSTom Warren * @param is_scs 1 if this HW uses a single clock source (T114+) 37996a78ac0SYen Lin * @return 0 if ok, -1 on error 38096a78ac0SYen Lin */ 38196a78ac0SYen Lin static int process_nodes(const void *blob, int node_list[], int count, 382e32624efSTom Warren int is_dvc, int is_scs) 38396a78ac0SYen Lin { 38496a78ac0SYen Lin struct i2c_bus *i2c_bus; 38596a78ac0SYen Lin int i; 38696a78ac0SYen Lin 38796a78ac0SYen Lin /* build the i2c_controllers[] for each controller */ 38896a78ac0SYen Lin for (i = 0; i < count; i++) { 38996a78ac0SYen Lin int node = node_list[i]; 39096a78ac0SYen Lin 39196a78ac0SYen Lin if (node <= 0) 39296a78ac0SYen Lin continue; 39396a78ac0SYen Lin 39496a78ac0SYen Lin i2c_bus = &i2c_controllers[i]; 39596a78ac0SYen Lin i2c_bus->id = i; 39696a78ac0SYen Lin 39796a78ac0SYen Lin if (i2c_get_config(blob, node, i2c_bus)) { 39896a78ac0SYen Lin printf("i2c_init_board: failed to decode bus %d\n", i); 39996a78ac0SYen Lin return -1; 40096a78ac0SYen Lin } 40196a78ac0SYen Lin 402e32624efSTom Warren i2c_bus->is_scs = is_scs; 403e32624efSTom Warren 40496a78ac0SYen Lin i2c_bus->is_dvc = is_dvc; 40596a78ac0SYen Lin if (is_dvc) { 40696a78ac0SYen Lin i2c_bus->control = 40796a78ac0SYen Lin &((struct dvc_ctlr *)i2c_bus->regs)->control; 40896a78ac0SYen Lin } else { 40996a78ac0SYen Lin i2c_bus->control = &i2c_bus->regs->control; 41096a78ac0SYen Lin } 41196a78ac0SYen Lin debug("%s: controller bus %d at %p, periph_id %d, speed %d: ", 41296a78ac0SYen Lin is_dvc ? "dvc" : "i2c", i, i2c_bus->regs, 41396a78ac0SYen Lin i2c_bus->periph_id, i2c_bus->speed); 41496a78ac0SYen Lin i2c_init_controller(i2c_bus); 41596a78ac0SYen Lin debug("ok\n"); 41696a78ac0SYen Lin i2c_bus->inited = 1; 41796a78ac0SYen Lin 41896a78ac0SYen Lin /* Mark position as used */ 41996a78ac0SYen Lin node_list[i] = -1; 42096a78ac0SYen Lin } 42196a78ac0SYen Lin 42296a78ac0SYen Lin return 0; 42396a78ac0SYen Lin } 42496a78ac0SYen Lin 42596a78ac0SYen Lin /* Sadly there is no error return from this function */ 42696a78ac0SYen Lin void i2c_init_board(void) 42796a78ac0SYen Lin { 42896a78ac0SYen Lin int node_list[TEGRA_I2C_NUM_CONTROLLERS]; 42996a78ac0SYen Lin const void *blob = gd->fdt_blob; 43096a78ac0SYen Lin int count; 43196a78ac0SYen Lin 432e32624efSTom Warren /* First check for newer (T114+) I2C ports */ 433e32624efSTom Warren count = fdtdec_find_aliases_for_id(blob, "i2c", 434e32624efSTom Warren COMPAT_NVIDIA_TEGRA114_I2C, node_list, 435e32624efSTom Warren TEGRA_I2C_NUM_CONTROLLERS); 436e32624efSTom Warren if (process_nodes(blob, node_list, count, 0, 1)) 437e32624efSTom Warren return; 438e32624efSTom Warren 439e32624efSTom Warren /* Now get the older (T20/T30) normal I2C ports */ 44096a78ac0SYen Lin count = fdtdec_find_aliases_for_id(blob, "i2c", 44196a78ac0SYen Lin COMPAT_NVIDIA_TEGRA20_I2C, node_list, 44296a78ac0SYen Lin TEGRA_I2C_NUM_CONTROLLERS); 443e32624efSTom Warren if (process_nodes(blob, node_list, count, 0, 0)) 44496a78ac0SYen Lin return; 44596a78ac0SYen Lin 44696a78ac0SYen Lin /* Now look for dvc ports */ 44796a78ac0SYen Lin count = fdtdec_add_aliases_for_id(blob, "i2c", 44896a78ac0SYen Lin COMPAT_NVIDIA_TEGRA20_DVC, node_list, 44996a78ac0SYen Lin TEGRA_I2C_NUM_CONTROLLERS); 450e32624efSTom Warren if (process_nodes(blob, node_list, count, 1, 0)) 45196a78ac0SYen Lin return; 45296a78ac0SYen Lin } 45396a78ac0SYen Lin 4541f2ba722SSimon Glass static void tegra_i2c_init(struct i2c_adapter *adap, int speed, int slaveaddr) 45596a78ac0SYen Lin { 456cdce8899SSimon Glass /* No i2c support prior to relocation */ 457cdce8899SSimon Glass if (!(gd->flags & GD_FLG_RELOC)) 458cdce8899SSimon Glass return; 459cdce8899SSimon Glass 46096a78ac0SYen Lin /* This will override the speed selected in the fdt for that port */ 46196a78ac0SYen Lin debug("i2c_init(speed=%u, slaveaddr=0x%x)\n", speed, slaveaddr); 46296a78ac0SYen Lin i2c_set_bus_speed(speed); 46396a78ac0SYen Lin } 46496a78ac0SYen Lin 46596a78ac0SYen Lin /* i2c write version without the register address */ 466d84eb856SSimon Glass int i2c_write_data(struct i2c_bus *bus, uchar chip, uchar *buffer, int len) 46796a78ac0SYen Lin { 46896a78ac0SYen Lin int rc; 46996a78ac0SYen Lin 47096a78ac0SYen Lin debug("i2c_write_data: chip=0x%x, len=0x%x\n", chip, len); 47196a78ac0SYen Lin debug("write_data: "); 47296a78ac0SYen Lin /* use rc for counter */ 47396a78ac0SYen Lin for (rc = 0; rc < len; ++rc) 47496a78ac0SYen Lin debug(" 0x%02x", buffer[rc]); 47596a78ac0SYen Lin debug("\n"); 47696a78ac0SYen Lin 47796a78ac0SYen Lin /* Shift 7-bit address over for lower-level i2c functions */ 478d84eb856SSimon Glass rc = tegra_i2c_write_data(bus, chip << 1, buffer, len); 47996a78ac0SYen Lin if (rc) 48096a78ac0SYen Lin debug("i2c_write_data(): rc=%d\n", rc); 48196a78ac0SYen Lin 48296a78ac0SYen Lin return rc; 48396a78ac0SYen Lin } 48496a78ac0SYen Lin 48596a78ac0SYen Lin /* i2c read version without the register address */ 486d84eb856SSimon Glass int i2c_read_data(struct i2c_bus *bus, uchar chip, uchar *buffer, int len) 48796a78ac0SYen Lin { 48896a78ac0SYen Lin int rc; 48996a78ac0SYen Lin 49096a78ac0SYen Lin debug("inside i2c_read_data():\n"); 49196a78ac0SYen Lin /* Shift 7-bit address over for lower-level i2c functions */ 492d84eb856SSimon Glass rc = tegra_i2c_read_data(bus, chip << 1, buffer, len); 49396a78ac0SYen Lin if (rc) { 49496a78ac0SYen Lin debug("i2c_read_data(): rc=%d\n", rc); 49596a78ac0SYen Lin return rc; 49696a78ac0SYen Lin } 49796a78ac0SYen Lin 49896a78ac0SYen Lin debug("i2c_read_data: "); 49996a78ac0SYen Lin /* reuse rc for counter*/ 50096a78ac0SYen Lin for (rc = 0; rc < len; ++rc) 50196a78ac0SYen Lin debug(" 0x%02x", buffer[rc]); 50296a78ac0SYen Lin debug("\n"); 50396a78ac0SYen Lin 50496a78ac0SYen Lin return 0; 50596a78ac0SYen Lin } 50696a78ac0SYen Lin 50796a78ac0SYen Lin /* Probe to see if a chip is present. */ 5081f2ba722SSimon Glass static int tegra_i2c_probe(struct i2c_adapter *adap, uchar chip) 50996a78ac0SYen Lin { 510d84eb856SSimon Glass struct i2c_bus *bus; 51196a78ac0SYen Lin int rc; 51296a78ac0SYen Lin uchar reg; 51396a78ac0SYen Lin 51496a78ac0SYen Lin debug("i2c_probe: addr=0x%x\n", chip); 5151f2ba722SSimon Glass bus = tegra_i2c_get_bus(adap); 516d84eb856SSimon Glass if (!bus) 517d84eb856SSimon Glass return 1; 51896a78ac0SYen Lin reg = 0; 519d84eb856SSimon Glass rc = i2c_write_data(bus, chip, ®, 1); 52096a78ac0SYen Lin if (rc) { 52196a78ac0SYen Lin debug("Error probing 0x%x.\n", chip); 52296a78ac0SYen Lin return 1; 52396a78ac0SYen Lin } 52496a78ac0SYen Lin return 0; 52596a78ac0SYen Lin } 52696a78ac0SYen Lin 52796a78ac0SYen Lin static int i2c_addr_ok(const uint addr, const int alen) 52896a78ac0SYen Lin { 52996a78ac0SYen Lin /* We support 7 or 10 bit addresses, so one or two bytes each */ 53096a78ac0SYen Lin return alen == 1 || alen == 2; 53196a78ac0SYen Lin } 53296a78ac0SYen Lin 53396a78ac0SYen Lin /* Read bytes */ 5341f2ba722SSimon Glass static int tegra_i2c_read(struct i2c_adapter *adap, uchar chip, uint addr, 5351f2ba722SSimon Glass int alen, uchar *buffer, int len) 53696a78ac0SYen Lin { 537d84eb856SSimon Glass struct i2c_bus *bus; 53896a78ac0SYen Lin uint offset; 53996a78ac0SYen Lin int i; 54096a78ac0SYen Lin 54196a78ac0SYen Lin debug("i2c_read: chip=0x%x, addr=0x%x, len=0x%x\n", 54296a78ac0SYen Lin chip, addr, len); 5431f2ba722SSimon Glass bus = tegra_i2c_get_bus(adap); 544d84eb856SSimon Glass if (!bus) 545d84eb856SSimon Glass return 1; 54696a78ac0SYen Lin if (!i2c_addr_ok(addr, alen)) { 54796a78ac0SYen Lin debug("i2c_read: Bad address %x.%d.\n", addr, alen); 54896a78ac0SYen Lin return 1; 54996a78ac0SYen Lin } 55096a78ac0SYen Lin for (offset = 0; offset < len; offset++) { 55196a78ac0SYen Lin if (alen) { 55296a78ac0SYen Lin uchar data[alen]; 55396a78ac0SYen Lin for (i = 0; i < alen; i++) { 55496a78ac0SYen Lin data[alen - i - 1] = 55596a78ac0SYen Lin (addr + offset) >> (8 * i); 55696a78ac0SYen Lin } 557d84eb856SSimon Glass if (i2c_write_data(bus, chip, data, alen)) { 55896a78ac0SYen Lin debug("i2c_read: error sending (0x%x)\n", 55996a78ac0SYen Lin addr); 56096a78ac0SYen Lin return 1; 56196a78ac0SYen Lin } 56296a78ac0SYen Lin } 563d84eb856SSimon Glass if (i2c_read_data(bus, chip, buffer + offset, 1)) { 56496a78ac0SYen Lin debug("i2c_read: error reading (0x%x)\n", addr); 56596a78ac0SYen Lin return 1; 56696a78ac0SYen Lin } 56796a78ac0SYen Lin } 56896a78ac0SYen Lin 56996a78ac0SYen Lin return 0; 57096a78ac0SYen Lin } 57196a78ac0SYen Lin 57296a78ac0SYen Lin /* Write bytes */ 5731f2ba722SSimon Glass static int tegra_i2c_write(struct i2c_adapter *adap, uchar chip, uint addr, 5741f2ba722SSimon Glass int alen, uchar *buffer, int len) 57596a78ac0SYen Lin { 576d84eb856SSimon Glass struct i2c_bus *bus; 57796a78ac0SYen Lin uint offset; 57896a78ac0SYen Lin int i; 57996a78ac0SYen Lin 58096a78ac0SYen Lin debug("i2c_write: chip=0x%x, addr=0x%x, len=0x%x\n", 58196a78ac0SYen Lin chip, addr, len); 5821f2ba722SSimon Glass bus = tegra_i2c_get_bus(adap); 583d84eb856SSimon Glass if (!bus) 584d84eb856SSimon Glass return 1; 58596a78ac0SYen Lin if (!i2c_addr_ok(addr, alen)) { 58696a78ac0SYen Lin debug("i2c_write: Bad address %x.%d.\n", addr, alen); 58796a78ac0SYen Lin return 1; 58896a78ac0SYen Lin } 58996a78ac0SYen Lin for (offset = 0; offset < len; offset++) { 59096a78ac0SYen Lin uchar data[alen + 1]; 59196a78ac0SYen Lin for (i = 0; i < alen; i++) 59296a78ac0SYen Lin data[alen - i - 1] = (addr + offset) >> (8 * i); 59396a78ac0SYen Lin data[alen] = buffer[offset]; 594d84eb856SSimon Glass if (i2c_write_data(bus, chip, data, alen + 1)) { 59596a78ac0SYen Lin debug("i2c_write: error sending (0x%x)\n", addr); 59696a78ac0SYen Lin return 1; 59796a78ac0SYen Lin } 59896a78ac0SYen Lin } 59996a78ac0SYen Lin 60096a78ac0SYen Lin return 0; 60196a78ac0SYen Lin } 60296a78ac0SYen Lin 603e31c1e50SSimon Glass int tegra_i2c_get_dvc_bus_num(void) 604e31c1e50SSimon Glass { 605e31c1e50SSimon Glass int i; 606e31c1e50SSimon Glass 6071f2ba722SSimon Glass for (i = 0; i < TEGRA_I2C_NUM_CONTROLLERS; i++) { 608e31c1e50SSimon Glass struct i2c_bus *bus = &i2c_controllers[i]; 609e31c1e50SSimon Glass 610e31c1e50SSimon Glass if (bus->inited && bus->is_dvc) 611e31c1e50SSimon Glass return i; 612e31c1e50SSimon Glass } 613e31c1e50SSimon Glass 614e31c1e50SSimon Glass return -1; 615e31c1e50SSimon Glass } 6161f2ba722SSimon Glass 6171f2ba722SSimon Glass /* 6181f2ba722SSimon Glass * Register soft i2c adapters 6191f2ba722SSimon Glass */ 6201f2ba722SSimon Glass U_BOOT_I2C_ADAP_COMPLETE(tegra0, tegra_i2c_init, tegra_i2c_probe, 6211f2ba722SSimon Glass tegra_i2c_read, tegra_i2c_write, 6221f2ba722SSimon Glass tegra_i2c_set_bus_speed, 100000, 0, 0) 6231f2ba722SSimon Glass U_BOOT_I2C_ADAP_COMPLETE(tegra1, tegra_i2c_init, tegra_i2c_probe, 6241f2ba722SSimon Glass tegra_i2c_read, tegra_i2c_write, 6251f2ba722SSimon Glass tegra_i2c_set_bus_speed, 100000, 0, 1) 6261f2ba722SSimon Glass U_BOOT_I2C_ADAP_COMPLETE(tegra2, tegra_i2c_init, tegra_i2c_probe, 6271f2ba722SSimon Glass tegra_i2c_read, tegra_i2c_write, 6281f2ba722SSimon Glass tegra_i2c_set_bus_speed, 100000, 0, 2) 6291f2ba722SSimon Glass U_BOOT_I2C_ADAP_COMPLETE(tegra3, tegra_i2c_init, tegra_i2c_probe, 6301f2ba722SSimon Glass tegra_i2c_read, tegra_i2c_write, 6311f2ba722SSimon Glass tegra_i2c_set_bus_speed, 100000, 0, 3) 632*ac2ff538SAlban Bedel #if TEGRA_I2C_NUM_CONTROLLERS > 4 633*ac2ff538SAlban Bedel U_BOOT_I2C_ADAP_COMPLETE(tegra4, tegra_i2c_init, tegra_i2c_probe, 634*ac2ff538SAlban Bedel tegra_i2c_read, tegra_i2c_write, 635*ac2ff538SAlban Bedel tegra_i2c_set_bus_speed, 100000, 0, 4) 636*ac2ff538SAlban Bedel #endif 637