xref: /rk3399_rockchip-uboot/drivers/i2c/tegra_i2c.c (revision 981b14f01ae79f85eae3dc6873456abd08de2d86)
196a78ac0SYen Lin /*
296a78ac0SYen Lin  * Copyright (c) 2012 The Chromium OS Authors. All rights reserved.
396a78ac0SYen Lin  * Copyright (c) 2010-2011 NVIDIA Corporation
496a78ac0SYen Lin  *  NVIDIA Corporation <www.nvidia.com>
596a78ac0SYen Lin  *
61a459660SWolfgang Denk  * SPDX-License-Identifier:	GPL-2.0+
796a78ac0SYen Lin  */
896a78ac0SYen Lin 
996a78ac0SYen Lin #include <common.h>
1096a78ac0SYen Lin #include <fdtdec.h>
1196a78ac0SYen Lin #include <i2c.h>
1296a78ac0SYen Lin #include <asm/io.h>
1396a78ac0SYen Lin #include <asm/arch/clock.h>
1496a78ac0SYen Lin #include <asm/arch/funcmux.h>
1596a78ac0SYen Lin #include <asm/arch/gpio.h>
1696a78ac0SYen Lin #include <asm/arch/pinmux.h>
17150c2493STom Warren #include <asm/arch-tegra/clk_rst.h>
18150c2493STom Warren #include <asm/arch-tegra/tegra_i2c.h>
1996a78ac0SYen Lin 
2096a78ac0SYen Lin DECLARE_GLOBAL_DATA_PTR;
2196a78ac0SYen Lin 
2296a78ac0SYen Lin /* Information about i2c controller */
2396a78ac0SYen Lin struct i2c_bus {
2496a78ac0SYen Lin 	int			id;
2596a78ac0SYen Lin 	enum periph_id		periph_id;
2696a78ac0SYen Lin 	int			speed;
2796a78ac0SYen Lin 	int			pinmux_config;
2896a78ac0SYen Lin 	struct i2c_control	*control;
2996a78ac0SYen Lin 	struct i2c_ctlr		*regs;
3096a78ac0SYen Lin 	int			is_dvc;	/* DVC type, rather than I2C */
31e32624efSTom Warren 	int			is_scs;	/* single clock source (T114+) */
3296a78ac0SYen Lin 	int			inited;	/* bus is inited */
3396a78ac0SYen Lin };
3496a78ac0SYen Lin 
3596a78ac0SYen Lin static struct i2c_bus i2c_controllers[TEGRA_I2C_NUM_CONTROLLERS];
3696a78ac0SYen Lin 
3796a78ac0SYen Lin static void set_packet_mode(struct i2c_bus *i2c_bus)
3896a78ac0SYen Lin {
3996a78ac0SYen Lin 	u32 config;
4096a78ac0SYen Lin 
4196a78ac0SYen Lin 	config = I2C_CNFG_NEW_MASTER_FSM_MASK | I2C_CNFG_PACKET_MODE_MASK;
4296a78ac0SYen Lin 
4396a78ac0SYen Lin 	if (i2c_bus->is_dvc) {
4496a78ac0SYen Lin 		struct dvc_ctlr *dvc = (struct dvc_ctlr *)i2c_bus->regs;
4596a78ac0SYen Lin 
4696a78ac0SYen Lin 		writel(config, &dvc->cnfg);
4796a78ac0SYen Lin 	} else {
4896a78ac0SYen Lin 		writel(config, &i2c_bus->regs->cnfg);
4996a78ac0SYen Lin 		/*
5096a78ac0SYen Lin 		 * program I2C_SL_CNFG.NEWSL to ENABLE. This fixes probe
5196a78ac0SYen Lin 		 * issues, i.e., some slaves may be wrongly detected.
5296a78ac0SYen Lin 		 */
5396a78ac0SYen Lin 		setbits_le32(&i2c_bus->regs->sl_cnfg, I2C_SL_CNFG_NEWSL_MASK);
5496a78ac0SYen Lin 	}
5596a78ac0SYen Lin }
5696a78ac0SYen Lin 
5796a78ac0SYen Lin static void i2c_reset_controller(struct i2c_bus *i2c_bus)
5896a78ac0SYen Lin {
5996a78ac0SYen Lin 	/* Reset I2C controller. */
6096a78ac0SYen Lin 	reset_periph(i2c_bus->periph_id, 1);
6196a78ac0SYen Lin 
6296a78ac0SYen Lin 	/* re-program config register to packet mode */
6396a78ac0SYen Lin 	set_packet_mode(i2c_bus);
6496a78ac0SYen Lin }
6596a78ac0SYen Lin 
6696a78ac0SYen Lin static void i2c_init_controller(struct i2c_bus *i2c_bus)
6796a78ac0SYen Lin {
6896a78ac0SYen Lin 	/*
6996a78ac0SYen Lin 	 * Use PLLP - DP-04508-001_v06 datasheet indicates a divisor of 8
7096a78ac0SYen Lin 	 * here, in section 23.3.1, but in fact we seem to need a factor of
7196a78ac0SYen Lin 	 * 16 to get the right frequency.
7296a78ac0SYen Lin 	 */
7396a78ac0SYen Lin 	clock_start_periph_pll(i2c_bus->periph_id, CLOCK_ID_PERIPH,
7496a78ac0SYen Lin 		i2c_bus->speed * 2 * 8);
7596a78ac0SYen Lin 
76e32624efSTom Warren 	if (i2c_bus->is_scs) {
77e32624efSTom Warren 		/*
78e32624efSTom Warren 		 * T114 I2C went to a single clock source for standard/fast and
79e32624efSTom Warren 		 * HS clock speeds. The new clock rate setting calculation is:
80e32624efSTom Warren 		 *  SCL = CLK_SOURCE.I2C /
81e32624efSTom Warren 		 *   (CLK_MULT_STD_FAST_MODE * (I2C_CLK_DIV_STD_FAST_MODE+1) *
82e32624efSTom Warren 		 *   I2C FREQUENCY DIVISOR) as per the T114 TRM (sec 30.3.1).
83e32624efSTom Warren 		 *
84e32624efSTom Warren 		 * NOTE: We do this here, after the initial clock/pll start,
85e32624efSTom Warren 		 * because if we read the clk_div reg before the controller
86e32624efSTom Warren 		 * is running, we hang, and we need it for the new calc.
87e32624efSTom Warren 		 */
88e32624efSTom Warren 		int clk_div_stdfst_mode = readl(&i2c_bus->regs->clk_div) >> 16;
89e32624efSTom Warren 		debug("%s: CLK_DIV_STD_FAST_MODE setting = %d\n", __func__,
90e32624efSTom Warren 			clk_div_stdfst_mode);
91e32624efSTom Warren 
92e32624efSTom Warren 		clock_start_periph_pll(i2c_bus->periph_id, CLOCK_ID_PERIPH,
93e32624efSTom Warren 			CLK_MULT_STD_FAST_MODE * (clk_div_stdfst_mode + 1) *
94e32624efSTom Warren 			i2c_bus->speed * 2);
95e32624efSTom Warren 	}
96e32624efSTom Warren 
9796a78ac0SYen Lin 	/* Reset I2C controller. */
9896a78ac0SYen Lin 	i2c_reset_controller(i2c_bus);
9996a78ac0SYen Lin 
10096a78ac0SYen Lin 	/* Configure I2C controller. */
10196a78ac0SYen Lin 	if (i2c_bus->is_dvc) {	/* only for DVC I2C */
10296a78ac0SYen Lin 		struct dvc_ctlr *dvc = (struct dvc_ctlr *)i2c_bus->regs;
10396a78ac0SYen Lin 
10496a78ac0SYen Lin 		setbits_le32(&dvc->ctrl3, DVC_CTRL_REG3_I2C_HW_SW_PROG_MASK);
10596a78ac0SYen Lin 	}
10696a78ac0SYen Lin 
10796a78ac0SYen Lin 	funcmux_select(i2c_bus->periph_id, i2c_bus->pinmux_config);
10896a78ac0SYen Lin }
10996a78ac0SYen Lin 
11096a78ac0SYen Lin static void send_packet_headers(
11196a78ac0SYen Lin 	struct i2c_bus *i2c_bus,
11296a78ac0SYen Lin 	struct i2c_trans_info *trans,
11368049a08SStephen Warren 	u32 packet_id,
11468049a08SStephen Warren 	bool end_with_repeated_start)
11596a78ac0SYen Lin {
11696a78ac0SYen Lin 	u32 data;
11796a78ac0SYen Lin 
11896a78ac0SYen Lin 	/* prepare header1: Header size = 0 Protocol = I2C, pktType = 0 */
11996a78ac0SYen Lin 	data = PROTOCOL_TYPE_I2C << PKT_HDR1_PROTOCOL_SHIFT;
12096a78ac0SYen Lin 	data |= packet_id << PKT_HDR1_PKT_ID_SHIFT;
12196a78ac0SYen Lin 	data |= i2c_bus->id << PKT_HDR1_CTLR_ID_SHIFT;
12296a78ac0SYen Lin 	writel(data, &i2c_bus->control->tx_fifo);
12396a78ac0SYen Lin 	debug("pkt header 1 sent (0x%x)\n", data);
12496a78ac0SYen Lin 
12596a78ac0SYen Lin 	/* prepare header2 */
12696a78ac0SYen Lin 	data = (trans->num_bytes - 1) << PKT_HDR2_PAYLOAD_SIZE_SHIFT;
12796a78ac0SYen Lin 	writel(data, &i2c_bus->control->tx_fifo);
12896a78ac0SYen Lin 	debug("pkt header 2 sent (0x%x)\n", data);
12996a78ac0SYen Lin 
13096a78ac0SYen Lin 	/* prepare IO specific header: configure the slave address */
13196a78ac0SYen Lin 	data = trans->address << PKT_HDR3_SLAVE_ADDR_SHIFT;
13296a78ac0SYen Lin 
13396a78ac0SYen Lin 	/* Enable Read if it is not a write transaction */
13496a78ac0SYen Lin 	if (!(trans->flags & I2C_IS_WRITE))
13596a78ac0SYen Lin 		data |= PKT_HDR3_READ_MODE_MASK;
13668049a08SStephen Warren 	if (end_with_repeated_start)
13768049a08SStephen Warren 		data |= PKT_HDR3_REPEAT_START_MASK;
13896a78ac0SYen Lin 
13996a78ac0SYen Lin 	/* Write I2C specific header */
14096a78ac0SYen Lin 	writel(data, &i2c_bus->control->tx_fifo);
14196a78ac0SYen Lin 	debug("pkt header 3 sent (0x%x)\n", data);
14296a78ac0SYen Lin }
14396a78ac0SYen Lin 
14496a78ac0SYen Lin static int wait_for_tx_fifo_empty(struct i2c_control *control)
14596a78ac0SYen Lin {
14696a78ac0SYen Lin 	u32 count;
14796a78ac0SYen Lin 	int timeout_us = I2C_TIMEOUT_USEC;
14896a78ac0SYen Lin 
14996a78ac0SYen Lin 	while (timeout_us >= 0) {
15096a78ac0SYen Lin 		count = (readl(&control->fifo_status) & TX_FIFO_EMPTY_CNT_MASK)
15196a78ac0SYen Lin 				>> TX_FIFO_EMPTY_CNT_SHIFT;
15296a78ac0SYen Lin 		if (count == I2C_FIFO_DEPTH)
15396a78ac0SYen Lin 			return 1;
15496a78ac0SYen Lin 		udelay(10);
15596a78ac0SYen Lin 		timeout_us -= 10;
15696a78ac0SYen Lin 	}
15796a78ac0SYen Lin 
15896a78ac0SYen Lin 	return 0;
15996a78ac0SYen Lin }
16096a78ac0SYen Lin 
16196a78ac0SYen Lin static int wait_for_rx_fifo_notempty(struct i2c_control *control)
16296a78ac0SYen Lin {
16396a78ac0SYen Lin 	u32 count;
16496a78ac0SYen Lin 	int timeout_us = I2C_TIMEOUT_USEC;
16596a78ac0SYen Lin 
16696a78ac0SYen Lin 	while (timeout_us >= 0) {
16796a78ac0SYen Lin 		count = (readl(&control->fifo_status) & TX_FIFO_FULL_CNT_MASK)
16896a78ac0SYen Lin 				>> TX_FIFO_FULL_CNT_SHIFT;
16996a78ac0SYen Lin 		if (count)
17096a78ac0SYen Lin 			return 1;
17196a78ac0SYen Lin 		udelay(10);
17296a78ac0SYen Lin 		timeout_us -= 10;
17396a78ac0SYen Lin 	}
17496a78ac0SYen Lin 
17596a78ac0SYen Lin 	return 0;
17696a78ac0SYen Lin }
17796a78ac0SYen Lin 
17896a78ac0SYen Lin static int wait_for_transfer_complete(struct i2c_control *control)
17996a78ac0SYen Lin {
18096a78ac0SYen Lin 	int int_status;
18196a78ac0SYen Lin 	int timeout_us = I2C_TIMEOUT_USEC;
18296a78ac0SYen Lin 
18396a78ac0SYen Lin 	while (timeout_us >= 0) {
18496a78ac0SYen Lin 		int_status = readl(&control->int_status);
18596a78ac0SYen Lin 		if (int_status & I2C_INT_NO_ACK_MASK)
18696a78ac0SYen Lin 			return -int_status;
18796a78ac0SYen Lin 		if (int_status & I2C_INT_ARBITRATION_LOST_MASK)
18896a78ac0SYen Lin 			return -int_status;
18996a78ac0SYen Lin 		if (int_status & I2C_INT_XFER_COMPLETE_MASK)
19096a78ac0SYen Lin 			return 0;
19196a78ac0SYen Lin 
19296a78ac0SYen Lin 		udelay(10);
19396a78ac0SYen Lin 		timeout_us -= 10;
19496a78ac0SYen Lin 	}
19596a78ac0SYen Lin 
19696a78ac0SYen Lin 	return -1;
19796a78ac0SYen Lin }
19896a78ac0SYen Lin 
19996a78ac0SYen Lin static int send_recv_packets(struct i2c_bus *i2c_bus,
20096a78ac0SYen Lin 			     struct i2c_trans_info *trans)
20196a78ac0SYen Lin {
20296a78ac0SYen Lin 	struct i2c_control *control = i2c_bus->control;
20396a78ac0SYen Lin 	u32 int_status;
20496a78ac0SYen Lin 	u32 words;
20596a78ac0SYen Lin 	u8 *dptr;
20696a78ac0SYen Lin 	u32 local;
20796a78ac0SYen Lin 	uchar last_bytes;
20896a78ac0SYen Lin 	int error = 0;
20996a78ac0SYen Lin 	int is_write = trans->flags & I2C_IS_WRITE;
21096a78ac0SYen Lin 
21196a78ac0SYen Lin 	/* clear status from previous transaction, XFER_COMPLETE, NOACK, etc. */
21296a78ac0SYen Lin 	int_status = readl(&control->int_status);
21396a78ac0SYen Lin 	writel(int_status, &control->int_status);
21496a78ac0SYen Lin 
21568049a08SStephen Warren 	send_packet_headers(i2c_bus, trans, 1,
21668049a08SStephen Warren 			    trans->flags & I2C_USE_REPEATED_START);
21796a78ac0SYen Lin 
21896a78ac0SYen Lin 	words = DIV_ROUND_UP(trans->num_bytes, 4);
21996a78ac0SYen Lin 	last_bytes = trans->num_bytes & 3;
22096a78ac0SYen Lin 	dptr = trans->buf;
22196a78ac0SYen Lin 
22296a78ac0SYen Lin 	while (words) {
22396a78ac0SYen Lin 		u32 *wptr = (u32 *)dptr;
22496a78ac0SYen Lin 
22596a78ac0SYen Lin 		if (is_write) {
22696a78ac0SYen Lin 			/* deal with word alignment */
227*981b14f0SStephen Warren 			if ((words == 1) && last_bytes) {
228*981b14f0SStephen Warren 				local = 0;
229*981b14f0SStephen Warren 				memcpy(&local, dptr, last_bytes);
230*981b14f0SStephen Warren 			} else if ((unsigned)dptr & 3) {
23196a78ac0SYen Lin 				memcpy(&local, dptr, sizeof(u32));
232*981b14f0SStephen Warren 			} else {
233*981b14f0SStephen Warren 				local = *wptr;
234*981b14f0SStephen Warren 			}
23596a78ac0SYen Lin 			writel(local, &control->tx_fifo);
23696a78ac0SYen Lin 			debug("pkt data sent (0x%x)\n", local);
23796a78ac0SYen Lin 			if (!wait_for_tx_fifo_empty(control)) {
23896a78ac0SYen Lin 				error = -1;
23996a78ac0SYen Lin 				goto exit;
24096a78ac0SYen Lin 			}
24196a78ac0SYen Lin 		} else {
24296a78ac0SYen Lin 			if (!wait_for_rx_fifo_notempty(control)) {
24396a78ac0SYen Lin 				error = -1;
24496a78ac0SYen Lin 				goto exit;
24596a78ac0SYen Lin 			}
24696a78ac0SYen Lin 			/*
24796a78ac0SYen Lin 			 * for the last word, we read into our local buffer,
24896a78ac0SYen Lin 			 * in case that caller did not provide enough buffer.
24996a78ac0SYen Lin 			 */
25096a78ac0SYen Lin 			local = readl(&control->rx_fifo);
25196a78ac0SYen Lin 			if ((words == 1) && last_bytes)
25296a78ac0SYen Lin 				memcpy(dptr, (char *)&local, last_bytes);
25396a78ac0SYen Lin 			else if ((unsigned)dptr & 3)
25496a78ac0SYen Lin 				memcpy(dptr, &local, sizeof(u32));
25596a78ac0SYen Lin 			else
25696a78ac0SYen Lin 				*wptr = local;
25796a78ac0SYen Lin 			debug("pkt data received (0x%x)\n", local);
25896a78ac0SYen Lin 		}
25996a78ac0SYen Lin 		words--;
26096a78ac0SYen Lin 		dptr += sizeof(u32);
26196a78ac0SYen Lin 	}
26296a78ac0SYen Lin 
26396a78ac0SYen Lin 	if (wait_for_transfer_complete(control)) {
26496a78ac0SYen Lin 		error = -1;
26596a78ac0SYen Lin 		goto exit;
26696a78ac0SYen Lin 	}
26796a78ac0SYen Lin 	return 0;
26896a78ac0SYen Lin exit:
26996a78ac0SYen Lin 	/* error, reset the controller. */
27096a78ac0SYen Lin 	i2c_reset_controller(i2c_bus);
27196a78ac0SYen Lin 
27296a78ac0SYen Lin 	return error;
27396a78ac0SYen Lin }
27496a78ac0SYen Lin 
275d84eb856SSimon Glass static int tegra_i2c_write_data(struct i2c_bus *bus, u32 addr, u8 *data,
27668049a08SStephen Warren 				u32 len, bool end_with_repeated_start)
27796a78ac0SYen Lin {
27896a78ac0SYen Lin 	int error;
27996a78ac0SYen Lin 	struct i2c_trans_info trans_info;
28096a78ac0SYen Lin 
28196a78ac0SYen Lin 	trans_info.address = addr;
28296a78ac0SYen Lin 	trans_info.buf = data;
28396a78ac0SYen Lin 	trans_info.flags = I2C_IS_WRITE;
28468049a08SStephen Warren 	if (end_with_repeated_start)
28568049a08SStephen Warren 		trans_info.flags |= I2C_USE_REPEATED_START;
28696a78ac0SYen Lin 	trans_info.num_bytes = len;
28796a78ac0SYen Lin 	trans_info.is_10bit_address = 0;
28896a78ac0SYen Lin 
289d84eb856SSimon Glass 	error = send_recv_packets(bus, &trans_info);
29096a78ac0SYen Lin 	if (error)
29129f3e3f2STom Warren 		debug("tegra_i2c_write_data: Error (%d) !!!\n", error);
29296a78ac0SYen Lin 
29396a78ac0SYen Lin 	return error;
29496a78ac0SYen Lin }
29596a78ac0SYen Lin 
296d84eb856SSimon Glass static int tegra_i2c_read_data(struct i2c_bus *bus, u32 addr, u8 *data,
297d84eb856SSimon Glass 			       u32 len)
29896a78ac0SYen Lin {
29996a78ac0SYen Lin 	int error;
30096a78ac0SYen Lin 	struct i2c_trans_info trans_info;
30196a78ac0SYen Lin 
30296a78ac0SYen Lin 	trans_info.address = addr | 1;
30396a78ac0SYen Lin 	trans_info.buf = data;
30496a78ac0SYen Lin 	trans_info.flags = 0;
30596a78ac0SYen Lin 	trans_info.num_bytes = len;
30696a78ac0SYen Lin 	trans_info.is_10bit_address = 0;
30796a78ac0SYen Lin 
308d84eb856SSimon Glass 	error = send_recv_packets(bus, &trans_info);
30996a78ac0SYen Lin 	if (error)
31029f3e3f2STom Warren 		debug("tegra_i2c_read_data: Error (%d) !!!\n", error);
31196a78ac0SYen Lin 
31296a78ac0SYen Lin 	return error;
31396a78ac0SYen Lin }
31496a78ac0SYen Lin 
31596a78ac0SYen Lin #ifndef CONFIG_OF_CONTROL
31696a78ac0SYen Lin #error "Please enable device tree support to use this driver"
31796a78ac0SYen Lin #endif
31896a78ac0SYen Lin 
319d84eb856SSimon Glass /**
320d84eb856SSimon Glass  * Check that a bus number is valid and return a pointer to it
321d84eb856SSimon Glass  *
322d84eb856SSimon Glass  * @param bus_num	Bus number to check / return
323d84eb856SSimon Glass  * @return pointer to bus, if valid, else NULL
324d84eb856SSimon Glass  */
3251f2ba722SSimon Glass static struct i2c_bus *tegra_i2c_get_bus(struct i2c_adapter *adap)
32696a78ac0SYen Lin {
327d84eb856SSimon Glass 	struct i2c_bus *bus;
328d84eb856SSimon Glass 
3291f2ba722SSimon Glass 	bus = &i2c_controllers[adap->hwadapnr];
330d84eb856SSimon Glass 	if (!bus->inited) {
3311f2ba722SSimon Glass 		debug("%s: Bus %u not available\n", __func__, adap->hwadapnr);
332d84eb856SSimon Glass 		return NULL;
33396a78ac0SYen Lin 	}
33496a78ac0SYen Lin 
335d84eb856SSimon Glass 	return bus;
336d84eb856SSimon Glass }
33796a78ac0SYen Lin 
3381f2ba722SSimon Glass static unsigned int tegra_i2c_set_bus_speed(struct i2c_adapter *adap,
3391f2ba722SSimon Glass 			unsigned int speed)
34096a78ac0SYen Lin {
341d84eb856SSimon Glass 	struct i2c_bus *bus;
342d84eb856SSimon Glass 
3431f2ba722SSimon Glass 	bus = tegra_i2c_get_bus(adap);
344d84eb856SSimon Glass 	if (!bus)
345d84eb856SSimon Glass 		return 0;
346d84eb856SSimon Glass 	bus->speed = speed;
347d84eb856SSimon Glass 	i2c_init_controller(bus);
34896a78ac0SYen Lin 
34996a78ac0SYen Lin 	return 0;
35096a78ac0SYen Lin }
35196a78ac0SYen Lin 
35296a78ac0SYen Lin static int i2c_get_config(const void *blob, int node, struct i2c_bus *i2c_bus)
35396a78ac0SYen Lin {
35496a78ac0SYen Lin 	i2c_bus->regs = (struct i2c_ctlr *)fdtdec_get_addr(blob, node, "reg");
35596a78ac0SYen Lin 
35696a78ac0SYen Lin 	/*
35796a78ac0SYen Lin 	 * We don't have a binding for pinmux yet. Leave it out for now. So
35896a78ac0SYen Lin 	 * far no one needs anything other than the default.
35996a78ac0SYen Lin 	 */
36096a78ac0SYen Lin 	i2c_bus->pinmux_config = FUNCMUX_DEFAULT;
36196a78ac0SYen Lin 	i2c_bus->speed = fdtdec_get_int(blob, node, "clock-frequency", 0);
36296a78ac0SYen Lin 	i2c_bus->periph_id = clock_decode_periph_id(blob, node);
36396a78ac0SYen Lin 
36496a78ac0SYen Lin 	/*
36596a78ac0SYen Lin 	 * We can't specify the pinmux config in the fdt, so I2C2 will not
36696a78ac0SYen Lin 	 * work on Seaboard. It normally has no devices on it anyway.
36796a78ac0SYen Lin 	 * You could add in this little hack if you need to use it.
36896a78ac0SYen Lin 	 * The correct solution is a pinmux binding in the fdt.
36996a78ac0SYen Lin 	 *
37096a78ac0SYen Lin 	 *	if (i2c_bus->periph_id == PERIPH_ID_I2C2)
37196a78ac0SYen Lin 	 *		i2c_bus->pinmux_config = FUNCMUX_I2C2_PTA;
37296a78ac0SYen Lin 	 */
37396a78ac0SYen Lin 	if (i2c_bus->periph_id == -1)
37496a78ac0SYen Lin 		return -FDT_ERR_NOTFOUND;
37596a78ac0SYen Lin 
37696a78ac0SYen Lin 	return 0;
37796a78ac0SYen Lin }
37896a78ac0SYen Lin 
37996a78ac0SYen Lin /*
38096a78ac0SYen Lin  * Process a list of nodes, adding them to our list of I2C ports.
38196a78ac0SYen Lin  *
38296a78ac0SYen Lin  * @param blob		fdt blob
38396a78ac0SYen Lin  * @param node_list	list of nodes to process (any <=0 are ignored)
38496a78ac0SYen Lin  * @param count		number of nodes to process
38596a78ac0SYen Lin  * @param is_dvc	1 if these are DVC ports, 0 if standard I2C
386e32624efSTom Warren  * @param is_scs	1 if this HW uses a single clock source (T114+)
38796a78ac0SYen Lin  * @return 0 if ok, -1 on error
38896a78ac0SYen Lin  */
38996a78ac0SYen Lin static int process_nodes(const void *blob, int node_list[], int count,
390e32624efSTom Warren 			 int is_dvc, int is_scs)
39196a78ac0SYen Lin {
39296a78ac0SYen Lin 	struct i2c_bus *i2c_bus;
39396a78ac0SYen Lin 	int i;
39496a78ac0SYen Lin 
39596a78ac0SYen Lin 	/* build the i2c_controllers[] for each controller */
39696a78ac0SYen Lin 	for (i = 0; i < count; i++) {
39796a78ac0SYen Lin 		int node = node_list[i];
39896a78ac0SYen Lin 
39996a78ac0SYen Lin 		if (node <= 0)
40096a78ac0SYen Lin 			continue;
40196a78ac0SYen Lin 
40296a78ac0SYen Lin 		i2c_bus = &i2c_controllers[i];
40396a78ac0SYen Lin 		i2c_bus->id = i;
40496a78ac0SYen Lin 
40596a78ac0SYen Lin 		if (i2c_get_config(blob, node, i2c_bus)) {
40696a78ac0SYen Lin 			printf("i2c_init_board: failed to decode bus %d\n", i);
40796a78ac0SYen Lin 			return -1;
40896a78ac0SYen Lin 		}
40996a78ac0SYen Lin 
410e32624efSTom Warren 		i2c_bus->is_scs = is_scs;
411e32624efSTom Warren 
41296a78ac0SYen Lin 		i2c_bus->is_dvc = is_dvc;
41396a78ac0SYen Lin 		if (is_dvc) {
41496a78ac0SYen Lin 			i2c_bus->control =
41596a78ac0SYen Lin 				&((struct dvc_ctlr *)i2c_bus->regs)->control;
41696a78ac0SYen Lin 		} else {
41796a78ac0SYen Lin 			i2c_bus->control = &i2c_bus->regs->control;
41896a78ac0SYen Lin 		}
41996a78ac0SYen Lin 		debug("%s: controller bus %d at %p, periph_id %d, speed %d: ",
42096a78ac0SYen Lin 		      is_dvc ? "dvc" : "i2c", i, i2c_bus->regs,
42196a78ac0SYen Lin 		      i2c_bus->periph_id, i2c_bus->speed);
42296a78ac0SYen Lin 		i2c_init_controller(i2c_bus);
42396a78ac0SYen Lin 		debug("ok\n");
42496a78ac0SYen Lin 		i2c_bus->inited = 1;
42596a78ac0SYen Lin 
42696a78ac0SYen Lin 		/* Mark position as used */
42796a78ac0SYen Lin 		node_list[i] = -1;
42896a78ac0SYen Lin 	}
42996a78ac0SYen Lin 
43096a78ac0SYen Lin 	return 0;
43196a78ac0SYen Lin }
43296a78ac0SYen Lin 
43396a78ac0SYen Lin /* Sadly there is no error return from this function */
43496a78ac0SYen Lin void i2c_init_board(void)
43596a78ac0SYen Lin {
43696a78ac0SYen Lin 	int node_list[TEGRA_I2C_NUM_CONTROLLERS];
43796a78ac0SYen Lin 	const void *blob = gd->fdt_blob;
43896a78ac0SYen Lin 	int count;
43996a78ac0SYen Lin 
440e32624efSTom Warren 	/* First check for newer (T114+) I2C ports */
441e32624efSTom Warren 	count = fdtdec_find_aliases_for_id(blob, "i2c",
442e32624efSTom Warren 			COMPAT_NVIDIA_TEGRA114_I2C, node_list,
443e32624efSTom Warren 			TEGRA_I2C_NUM_CONTROLLERS);
444e32624efSTom Warren 	if (process_nodes(blob, node_list, count, 0, 1))
445e32624efSTom Warren 		return;
446e32624efSTom Warren 
447e32624efSTom Warren 	/* Now get the older (T20/T30) normal I2C ports */
44896a78ac0SYen Lin 	count = fdtdec_find_aliases_for_id(blob, "i2c",
44996a78ac0SYen Lin 			COMPAT_NVIDIA_TEGRA20_I2C, node_list,
45096a78ac0SYen Lin 			TEGRA_I2C_NUM_CONTROLLERS);
451e32624efSTom Warren 	if (process_nodes(blob, node_list, count, 0, 0))
45296a78ac0SYen Lin 		return;
45396a78ac0SYen Lin 
45496a78ac0SYen Lin 	/* Now look for dvc ports */
45596a78ac0SYen Lin 	count = fdtdec_add_aliases_for_id(blob, "i2c",
45696a78ac0SYen Lin 			COMPAT_NVIDIA_TEGRA20_DVC, node_list,
45796a78ac0SYen Lin 			TEGRA_I2C_NUM_CONTROLLERS);
458e32624efSTom Warren 	if (process_nodes(blob, node_list, count, 1, 0))
45996a78ac0SYen Lin 		return;
46096a78ac0SYen Lin }
46196a78ac0SYen Lin 
4621f2ba722SSimon Glass static void tegra_i2c_init(struct i2c_adapter *adap, int speed, int slaveaddr)
46396a78ac0SYen Lin {
464cdce8899SSimon Glass 	/* No i2c support prior to relocation */
465cdce8899SSimon Glass 	if (!(gd->flags & GD_FLG_RELOC))
466cdce8899SSimon Glass 		return;
467cdce8899SSimon Glass 
46896a78ac0SYen Lin 	/* This will override the speed selected in the fdt for that port */
46996a78ac0SYen Lin 	debug("i2c_init(speed=%u, slaveaddr=0x%x)\n", speed, slaveaddr);
47096a78ac0SYen Lin 	i2c_set_bus_speed(speed);
47196a78ac0SYen Lin }
47296a78ac0SYen Lin 
47396a78ac0SYen Lin /* i2c write version without the register address */
47468049a08SStephen Warren int i2c_write_data(struct i2c_bus *bus, uchar chip, uchar *buffer, int len,
47568049a08SStephen Warren 		   bool end_with_repeated_start)
47696a78ac0SYen Lin {
47796a78ac0SYen Lin 	int rc;
47896a78ac0SYen Lin 
47996a78ac0SYen Lin 	debug("i2c_write_data: chip=0x%x, len=0x%x\n", chip, len);
48096a78ac0SYen Lin 	debug("write_data: ");
48196a78ac0SYen Lin 	/* use rc for counter */
48296a78ac0SYen Lin 	for (rc = 0; rc < len; ++rc)
48396a78ac0SYen Lin 		debug(" 0x%02x", buffer[rc]);
48496a78ac0SYen Lin 	debug("\n");
48596a78ac0SYen Lin 
48696a78ac0SYen Lin 	/* Shift 7-bit address over for lower-level i2c functions */
48768049a08SStephen Warren 	rc = tegra_i2c_write_data(bus, chip << 1, buffer, len,
48868049a08SStephen Warren 				  end_with_repeated_start);
48996a78ac0SYen Lin 	if (rc)
49096a78ac0SYen Lin 		debug("i2c_write_data(): rc=%d\n", rc);
49196a78ac0SYen Lin 
49296a78ac0SYen Lin 	return rc;
49396a78ac0SYen Lin }
49496a78ac0SYen Lin 
49596a78ac0SYen Lin /* i2c read version without the register address */
496d84eb856SSimon Glass int i2c_read_data(struct i2c_bus *bus, uchar chip, uchar *buffer, int len)
49796a78ac0SYen Lin {
49896a78ac0SYen Lin 	int rc;
49996a78ac0SYen Lin 
50096a78ac0SYen Lin 	debug("inside i2c_read_data():\n");
50196a78ac0SYen Lin 	/* Shift 7-bit address over for lower-level i2c functions */
502d84eb856SSimon Glass 	rc = tegra_i2c_read_data(bus, chip << 1, buffer, len);
50396a78ac0SYen Lin 	if (rc) {
50496a78ac0SYen Lin 		debug("i2c_read_data(): rc=%d\n", rc);
50596a78ac0SYen Lin 		return rc;
50696a78ac0SYen Lin 	}
50796a78ac0SYen Lin 
50896a78ac0SYen Lin 	debug("i2c_read_data: ");
50996a78ac0SYen Lin 	/* reuse rc for counter*/
51096a78ac0SYen Lin 	for (rc = 0; rc < len; ++rc)
51196a78ac0SYen Lin 		debug(" 0x%02x", buffer[rc]);
51296a78ac0SYen Lin 	debug("\n");
51396a78ac0SYen Lin 
51496a78ac0SYen Lin 	return 0;
51596a78ac0SYen Lin }
51696a78ac0SYen Lin 
51796a78ac0SYen Lin /* Probe to see if a chip is present. */
5181f2ba722SSimon Glass static int tegra_i2c_probe(struct i2c_adapter *adap, uchar chip)
51996a78ac0SYen Lin {
520d84eb856SSimon Glass 	struct i2c_bus *bus;
52196a78ac0SYen Lin 	int rc;
52296a78ac0SYen Lin 	uchar reg;
52396a78ac0SYen Lin 
52496a78ac0SYen Lin 	debug("i2c_probe: addr=0x%x\n", chip);
5251f2ba722SSimon Glass 	bus = tegra_i2c_get_bus(adap);
526d84eb856SSimon Glass 	if (!bus)
527d84eb856SSimon Glass 		return 1;
52896a78ac0SYen Lin 	reg = 0;
52968049a08SStephen Warren 	rc = i2c_write_data(bus, chip, &reg, 1, false);
53096a78ac0SYen Lin 	if (rc) {
53196a78ac0SYen Lin 		debug("Error probing 0x%x.\n", chip);
53296a78ac0SYen Lin 		return 1;
53396a78ac0SYen Lin 	}
53496a78ac0SYen Lin 	return 0;
53596a78ac0SYen Lin }
53696a78ac0SYen Lin 
53796a78ac0SYen Lin static int i2c_addr_ok(const uint addr, const int alen)
53896a78ac0SYen Lin {
53996a78ac0SYen Lin 	/* We support 7 or 10 bit addresses, so one or two bytes each */
54096a78ac0SYen Lin 	return alen == 1 || alen == 2;
54196a78ac0SYen Lin }
54296a78ac0SYen Lin 
54396a78ac0SYen Lin /* Read bytes */
5441f2ba722SSimon Glass static int tegra_i2c_read(struct i2c_adapter *adap, uchar chip, uint addr,
5451f2ba722SSimon Glass 			int alen, uchar *buffer, int len)
54696a78ac0SYen Lin {
547d84eb856SSimon Glass 	struct i2c_bus *bus;
54896a78ac0SYen Lin 	uint offset;
54996a78ac0SYen Lin 	int i;
55096a78ac0SYen Lin 
55196a78ac0SYen Lin 	debug("i2c_read: chip=0x%x, addr=0x%x, len=0x%x\n",
55296a78ac0SYen Lin 				chip, addr, len);
5531f2ba722SSimon Glass 	bus = tegra_i2c_get_bus(adap);
554d84eb856SSimon Glass 	if (!bus)
555d84eb856SSimon Glass 		return 1;
55696a78ac0SYen Lin 	if (!i2c_addr_ok(addr, alen)) {
55796a78ac0SYen Lin 		debug("i2c_read: Bad address %x.%d.\n", addr, alen);
55896a78ac0SYen Lin 		return 1;
55996a78ac0SYen Lin 	}
56096a78ac0SYen Lin 	for (offset = 0; offset < len; offset++) {
56196a78ac0SYen Lin 		if (alen) {
56296a78ac0SYen Lin 			uchar data[alen];
56396a78ac0SYen Lin 			for (i = 0; i < alen; i++) {
56496a78ac0SYen Lin 				data[alen - i - 1] =
56596a78ac0SYen Lin 					(addr + offset) >> (8 * i);
56696a78ac0SYen Lin 			}
56768049a08SStephen Warren 			if (i2c_write_data(bus, chip, data, alen, true)) {
56896a78ac0SYen Lin 				debug("i2c_read: error sending (0x%x)\n",
56996a78ac0SYen Lin 					addr);
57096a78ac0SYen Lin 				return 1;
57196a78ac0SYen Lin 			}
57296a78ac0SYen Lin 		}
573d84eb856SSimon Glass 		if (i2c_read_data(bus, chip, buffer + offset, 1)) {
57496a78ac0SYen Lin 			debug("i2c_read: error reading (0x%x)\n", addr);
57596a78ac0SYen Lin 			return 1;
57696a78ac0SYen Lin 		}
57796a78ac0SYen Lin 	}
57896a78ac0SYen Lin 
57996a78ac0SYen Lin 	return 0;
58096a78ac0SYen Lin }
58196a78ac0SYen Lin 
58296a78ac0SYen Lin /* Write bytes */
5831f2ba722SSimon Glass static int tegra_i2c_write(struct i2c_adapter *adap, uchar chip, uint addr,
5841f2ba722SSimon Glass 			int alen, uchar *buffer, int len)
58596a78ac0SYen Lin {
586d84eb856SSimon Glass 	struct i2c_bus *bus;
58796a78ac0SYen Lin 	uint offset;
58896a78ac0SYen Lin 	int i;
58996a78ac0SYen Lin 
59096a78ac0SYen Lin 	debug("i2c_write: chip=0x%x, addr=0x%x, len=0x%x\n",
59196a78ac0SYen Lin 				chip, addr, len);
5921f2ba722SSimon Glass 	bus = tegra_i2c_get_bus(adap);
593d84eb856SSimon Glass 	if (!bus)
594d84eb856SSimon Glass 		return 1;
59596a78ac0SYen Lin 	if (!i2c_addr_ok(addr, alen)) {
59696a78ac0SYen Lin 		debug("i2c_write: Bad address %x.%d.\n", addr, alen);
59796a78ac0SYen Lin 		return 1;
59896a78ac0SYen Lin 	}
59996a78ac0SYen Lin 	for (offset = 0; offset < len; offset++) {
60096a78ac0SYen Lin 		uchar data[alen + 1];
60196a78ac0SYen Lin 		for (i = 0; i < alen; i++)
60296a78ac0SYen Lin 			data[alen - i - 1] = (addr + offset) >> (8 * i);
60396a78ac0SYen Lin 		data[alen] = buffer[offset];
60468049a08SStephen Warren 		if (i2c_write_data(bus, chip, data, alen + 1, false)) {
60596a78ac0SYen Lin 			debug("i2c_write: error sending (0x%x)\n", addr);
60696a78ac0SYen Lin 			return 1;
60796a78ac0SYen Lin 		}
60896a78ac0SYen Lin 	}
60996a78ac0SYen Lin 
61096a78ac0SYen Lin 	return 0;
61196a78ac0SYen Lin }
61296a78ac0SYen Lin 
613e31c1e50SSimon Glass int tegra_i2c_get_dvc_bus_num(void)
614e31c1e50SSimon Glass {
615e31c1e50SSimon Glass 	int i;
616e31c1e50SSimon Glass 
6171f2ba722SSimon Glass 	for (i = 0; i < TEGRA_I2C_NUM_CONTROLLERS; i++) {
618e31c1e50SSimon Glass 		struct i2c_bus *bus = &i2c_controllers[i];
619e31c1e50SSimon Glass 
620e31c1e50SSimon Glass 		if (bus->inited && bus->is_dvc)
621e31c1e50SSimon Glass 			return i;
622e31c1e50SSimon Glass 	}
623e31c1e50SSimon Glass 
624e31c1e50SSimon Glass 	return -1;
625e31c1e50SSimon Glass }
6261f2ba722SSimon Glass 
6271f2ba722SSimon Glass /*
6281f2ba722SSimon Glass  * Register soft i2c adapters
6291f2ba722SSimon Glass  */
6301f2ba722SSimon Glass U_BOOT_I2C_ADAP_COMPLETE(tegra0, tegra_i2c_init, tegra_i2c_probe,
6311f2ba722SSimon Glass 			 tegra_i2c_read, tegra_i2c_write,
6321f2ba722SSimon Glass 			 tegra_i2c_set_bus_speed, 100000, 0, 0)
6331f2ba722SSimon Glass U_BOOT_I2C_ADAP_COMPLETE(tegra1, tegra_i2c_init, tegra_i2c_probe,
6341f2ba722SSimon Glass 			 tegra_i2c_read, tegra_i2c_write,
6351f2ba722SSimon Glass 			 tegra_i2c_set_bus_speed, 100000, 0, 1)
6361f2ba722SSimon Glass U_BOOT_I2C_ADAP_COMPLETE(tegra2, tegra_i2c_init, tegra_i2c_probe,
6371f2ba722SSimon Glass 			 tegra_i2c_read, tegra_i2c_write,
6381f2ba722SSimon Glass 			 tegra_i2c_set_bus_speed, 100000, 0, 2)
6391f2ba722SSimon Glass U_BOOT_I2C_ADAP_COMPLETE(tegra3, tegra_i2c_init, tegra_i2c_probe,
6401f2ba722SSimon Glass 			 tegra_i2c_read, tegra_i2c_write,
6411f2ba722SSimon Glass 			 tegra_i2c_set_bus_speed, 100000, 0, 3)
642ac2ff538SAlban Bedel #if TEGRA_I2C_NUM_CONTROLLERS > 4
643ac2ff538SAlban Bedel U_BOOT_I2C_ADAP_COMPLETE(tegra4, tegra_i2c_init, tegra_i2c_probe,
644ac2ff538SAlban Bedel 			 tegra_i2c_read, tegra_i2c_write,
645ac2ff538SAlban Bedel 			 tegra_i2c_set_bus_speed, 100000, 0, 4)
646ac2ff538SAlban Bedel #endif
647