xref: /rk3399_rockchip-uboot/drivers/i2c/tegra_i2c.c (revision 3c27fa2193f761e93d64e3c538c6931e6172adef)
196a78ac0SYen Lin /*
296a78ac0SYen Lin  * Copyright (c) 2012 The Chromium OS Authors. All rights reserved.
396a78ac0SYen Lin  * Copyright (c) 2010-2011 NVIDIA Corporation
496a78ac0SYen Lin  *  NVIDIA Corporation <www.nvidia.com>
596a78ac0SYen Lin  *
61a459660SWolfgang Denk  * SPDX-License-Identifier:	GPL-2.0+
796a78ac0SYen Lin  */
896a78ac0SYen Lin 
996a78ac0SYen Lin #include <common.h>
10b0e6ef46SSimon Glass #include <dm.h>
11b0e6ef46SSimon Glass #include <errno.h>
1296a78ac0SYen Lin #include <fdtdec.h>
1396a78ac0SYen Lin #include <i2c.h>
1496a78ac0SYen Lin #include <asm/io.h>
15*3c27fa21SBryan Wu #ifdef CONFIG_TEGRA186
16*3c27fa21SBryan Wu #include <clk.h>
17*3c27fa21SBryan Wu #include <reset.h>
18*3c27fa21SBryan Wu #else
1996a78ac0SYen Lin #include <asm/arch/clock.h>
2096a78ac0SYen Lin #include <asm/arch/funcmux.h>
2196a78ac0SYen Lin #include <asm/arch/pinmux.h>
22150c2493STom Warren #include <asm/arch-tegra/clk_rst.h>
23*3c27fa21SBryan Wu #endif
24*3c27fa21SBryan Wu #include <asm/arch/gpio.h>
25150c2493STom Warren #include <asm/arch-tegra/tegra_i2c.h>
2696a78ac0SYen Lin 
27*3c27fa21SBryan Wu /*
28*3c27fa21SBryan Wu  * FIXME: TODO: This driver contains a number of ifdef CONFIG_TEGRA186 that
29*3c27fa21SBryan Wu  * should not be present. These are needed because newer Tegra SoCs support
30*3c27fa21SBryan Wu  * only the standard clock/reset APIs, whereas older Tegra SoCs support only
31*3c27fa21SBryan Wu  * a custom Tegra-specific API. ASAP the older Tegra SoCs' code should be
32*3c27fa21SBryan Wu  * fixed to implement the standard APIs, and all drivers converted to solely
33*3c27fa21SBryan Wu  * use the new standard APIs, with no ifdefs.
34*3c27fa21SBryan Wu  */
35*3c27fa21SBryan Wu 
3696a78ac0SYen Lin DECLARE_GLOBAL_DATA_PTR;
3796a78ac0SYen Lin 
38b0e6ef46SSimon Glass enum i2c_type {
39b0e6ef46SSimon Glass 	TYPE_114,
40b0e6ef46SSimon Glass 	TYPE_STD,
41b0e6ef46SSimon Glass 	TYPE_DVC,
42b0e6ef46SSimon Glass };
43b0e6ef46SSimon Glass 
4496a78ac0SYen Lin /* Information about i2c controller */
4596a78ac0SYen Lin struct i2c_bus {
4696a78ac0SYen Lin 	int			id;
47*3c27fa21SBryan Wu #ifdef CONFIG_TEGRA186
48*3c27fa21SBryan Wu 	struct reset_ctl	reset_ctl;
49*3c27fa21SBryan Wu 	struct clk		clk;
50*3c27fa21SBryan Wu #else
5196a78ac0SYen Lin 	enum periph_id		periph_id;
52*3c27fa21SBryan Wu #endif
5396a78ac0SYen Lin 	int			speed;
5496a78ac0SYen Lin 	int			pinmux_config;
5596a78ac0SYen Lin 	struct i2c_control	*control;
5696a78ac0SYen Lin 	struct i2c_ctlr		*regs;
57b0e6ef46SSimon Glass 	enum i2c_type		type;
5896a78ac0SYen Lin 	int			inited;	/* bus is inited */
5996a78ac0SYen Lin };
6096a78ac0SYen Lin 
6196a78ac0SYen Lin static void set_packet_mode(struct i2c_bus *i2c_bus)
6296a78ac0SYen Lin {
6396a78ac0SYen Lin 	u32 config;
6496a78ac0SYen Lin 
6596a78ac0SYen Lin 	config = I2C_CNFG_NEW_MASTER_FSM_MASK | I2C_CNFG_PACKET_MODE_MASK;
6696a78ac0SYen Lin 
67b0e6ef46SSimon Glass 	if (i2c_bus->type == TYPE_DVC) {
6896a78ac0SYen Lin 		struct dvc_ctlr *dvc = (struct dvc_ctlr *)i2c_bus->regs;
6996a78ac0SYen Lin 
7096a78ac0SYen Lin 		writel(config, &dvc->cnfg);
7196a78ac0SYen Lin 	} else {
7296a78ac0SYen Lin 		writel(config, &i2c_bus->regs->cnfg);
7396a78ac0SYen Lin 		/*
7496a78ac0SYen Lin 		 * program I2C_SL_CNFG.NEWSL to ENABLE. This fixes probe
7596a78ac0SYen Lin 		 * issues, i.e., some slaves may be wrongly detected.
7696a78ac0SYen Lin 		 */
7796a78ac0SYen Lin 		setbits_le32(&i2c_bus->regs->sl_cnfg, I2C_SL_CNFG_NEWSL_MASK);
7896a78ac0SYen Lin 	}
7996a78ac0SYen Lin }
8096a78ac0SYen Lin 
8196a78ac0SYen Lin static void i2c_reset_controller(struct i2c_bus *i2c_bus)
8296a78ac0SYen Lin {
8396a78ac0SYen Lin 	/* Reset I2C controller. */
84*3c27fa21SBryan Wu #ifdef CONFIG_TEGRA186
85*3c27fa21SBryan Wu 	reset_assert(&i2c_bus->reset_ctl);
86*3c27fa21SBryan Wu 	udelay(1);
87*3c27fa21SBryan Wu 	reset_deassert(&i2c_bus->reset_ctl);
88*3c27fa21SBryan Wu 	udelay(1);
89*3c27fa21SBryan Wu #else
9096a78ac0SYen Lin 	reset_periph(i2c_bus->periph_id, 1);
91*3c27fa21SBryan Wu #endif
9296a78ac0SYen Lin 
9396a78ac0SYen Lin 	/* re-program config register to packet mode */
9496a78ac0SYen Lin 	set_packet_mode(i2c_bus);
9596a78ac0SYen Lin }
9696a78ac0SYen Lin 
97*3c27fa21SBryan Wu #ifdef CONFIG_TEGRA186
98*3c27fa21SBryan Wu static int i2c_init_clock(struct i2c_bus *i2c_bus, unsigned rate)
99*3c27fa21SBryan Wu {
100*3c27fa21SBryan Wu 	int ret;
101*3c27fa21SBryan Wu 
102*3c27fa21SBryan Wu 	ret = reset_assert(&i2c_bus->reset_ctl);
103*3c27fa21SBryan Wu 	if (ret)
104*3c27fa21SBryan Wu 		return ret;
105*3c27fa21SBryan Wu 	ret = clk_enable(&i2c_bus->clk);
106*3c27fa21SBryan Wu 	if (ret)
107*3c27fa21SBryan Wu 		return ret;
108*3c27fa21SBryan Wu 	ret = clk_set_rate(&i2c_bus->clk, rate);
109*3c27fa21SBryan Wu 	if (IS_ERR_VALUE(ret))
110*3c27fa21SBryan Wu 		return ret;
111*3c27fa21SBryan Wu 	ret = reset_deassert(&i2c_bus->reset_ctl);
112*3c27fa21SBryan Wu 	if (ret)
113*3c27fa21SBryan Wu 		return ret;
114*3c27fa21SBryan Wu 
115*3c27fa21SBryan Wu 	return 0;
116*3c27fa21SBryan Wu }
117*3c27fa21SBryan Wu #endif
118*3c27fa21SBryan Wu 
11996a78ac0SYen Lin static void i2c_init_controller(struct i2c_bus *i2c_bus)
12096a78ac0SYen Lin {
121b0e6ef46SSimon Glass 	if (!i2c_bus->speed)
122b0e6ef46SSimon Glass 		return;
123b0e6ef46SSimon Glass 	debug("%s: speed=%d\n", __func__, i2c_bus->speed);
12496a78ac0SYen Lin 	/*
12596a78ac0SYen Lin 	 * Use PLLP - DP-04508-001_v06 datasheet indicates a divisor of 8
12696a78ac0SYen Lin 	 * here, in section 23.3.1, but in fact we seem to need a factor of
12796a78ac0SYen Lin 	 * 16 to get the right frequency.
12896a78ac0SYen Lin 	 */
129*3c27fa21SBryan Wu #ifdef CONFIG_TEGRA186
130*3c27fa21SBryan Wu 	i2c_init_clock(i2c_bus, i2c_bus->speed * 2 * 8);
131*3c27fa21SBryan Wu #else
13296a78ac0SYen Lin 	clock_start_periph_pll(i2c_bus->periph_id, CLOCK_ID_PERIPH,
13396a78ac0SYen Lin 		i2c_bus->speed * 2 * 8);
134*3c27fa21SBryan Wu #endif
13596a78ac0SYen Lin 
136b0e6ef46SSimon Glass 	if (i2c_bus->type == TYPE_114) {
137e32624efSTom Warren 		/*
138e32624efSTom Warren 		 * T114 I2C went to a single clock source for standard/fast and
139e32624efSTom Warren 		 * HS clock speeds. The new clock rate setting calculation is:
140e32624efSTom Warren 		 *  SCL = CLK_SOURCE.I2C /
141e32624efSTom Warren 		 *   (CLK_MULT_STD_FAST_MODE * (I2C_CLK_DIV_STD_FAST_MODE+1) *
142e32624efSTom Warren 		 *   I2C FREQUENCY DIVISOR) as per the T114 TRM (sec 30.3.1).
143e32624efSTom Warren 		 *
144e32624efSTom Warren 		 * NOTE: We do this here, after the initial clock/pll start,
145e32624efSTom Warren 		 * because if we read the clk_div reg before the controller
146e32624efSTom Warren 		 * is running, we hang, and we need it for the new calc.
147e32624efSTom Warren 		 */
148e32624efSTom Warren 		int clk_div_stdfst_mode = readl(&i2c_bus->regs->clk_div) >> 16;
149*3c27fa21SBryan Wu 		unsigned rate = CLK_MULT_STD_FAST_MODE *
150*3c27fa21SBryan Wu 				(clk_div_stdfst_mode + 1) * i2c_bus->speed * 2;
151e32624efSTom Warren 		debug("%s: CLK_DIV_STD_FAST_MODE setting = %d\n", __func__,
152e32624efSTom Warren 			clk_div_stdfst_mode);
153e32624efSTom Warren 
154*3c27fa21SBryan Wu #ifdef CONFIG_TEGRA186
155*3c27fa21SBryan Wu 		i2c_init_clock(i2c_bus, rate);
156*3c27fa21SBryan Wu #else
157e32624efSTom Warren 		clock_start_periph_pll(i2c_bus->periph_id, CLOCK_ID_PERIPH,
158*3c27fa21SBryan Wu 				       rate);
159*3c27fa21SBryan Wu #endif
160e32624efSTom Warren 	}
161e32624efSTom Warren 
16296a78ac0SYen Lin 	/* Reset I2C controller. */
16396a78ac0SYen Lin 	i2c_reset_controller(i2c_bus);
16496a78ac0SYen Lin 
16596a78ac0SYen Lin 	/* Configure I2C controller. */
166b0e6ef46SSimon Glass 	if (i2c_bus->type == TYPE_DVC) {	/* only for DVC I2C */
16796a78ac0SYen Lin 		struct dvc_ctlr *dvc = (struct dvc_ctlr *)i2c_bus->regs;
16896a78ac0SYen Lin 
16996a78ac0SYen Lin 		setbits_le32(&dvc->ctrl3, DVC_CTRL_REG3_I2C_HW_SW_PROG_MASK);
17096a78ac0SYen Lin 	}
17196a78ac0SYen Lin 
172*3c27fa21SBryan Wu #ifndef CONFIG_TEGRA186
17396a78ac0SYen Lin 	funcmux_select(i2c_bus->periph_id, i2c_bus->pinmux_config);
174*3c27fa21SBryan Wu #endif
17596a78ac0SYen Lin }
17696a78ac0SYen Lin 
17796a78ac0SYen Lin static void send_packet_headers(
17896a78ac0SYen Lin 	struct i2c_bus *i2c_bus,
17996a78ac0SYen Lin 	struct i2c_trans_info *trans,
18068049a08SStephen Warren 	u32 packet_id,
18168049a08SStephen Warren 	bool end_with_repeated_start)
18296a78ac0SYen Lin {
18396a78ac0SYen Lin 	u32 data;
18496a78ac0SYen Lin 
18596a78ac0SYen Lin 	/* prepare header1: Header size = 0 Protocol = I2C, pktType = 0 */
18696a78ac0SYen Lin 	data = PROTOCOL_TYPE_I2C << PKT_HDR1_PROTOCOL_SHIFT;
18796a78ac0SYen Lin 	data |= packet_id << PKT_HDR1_PKT_ID_SHIFT;
18896a78ac0SYen Lin 	data |= i2c_bus->id << PKT_HDR1_CTLR_ID_SHIFT;
18996a78ac0SYen Lin 	writel(data, &i2c_bus->control->tx_fifo);
19096a78ac0SYen Lin 	debug("pkt header 1 sent (0x%x)\n", data);
19196a78ac0SYen Lin 
19296a78ac0SYen Lin 	/* prepare header2 */
19396a78ac0SYen Lin 	data = (trans->num_bytes - 1) << PKT_HDR2_PAYLOAD_SIZE_SHIFT;
19496a78ac0SYen Lin 	writel(data, &i2c_bus->control->tx_fifo);
19596a78ac0SYen Lin 	debug("pkt header 2 sent (0x%x)\n", data);
19696a78ac0SYen Lin 
19796a78ac0SYen Lin 	/* prepare IO specific header: configure the slave address */
19896a78ac0SYen Lin 	data = trans->address << PKT_HDR3_SLAVE_ADDR_SHIFT;
19996a78ac0SYen Lin 
20096a78ac0SYen Lin 	/* Enable Read if it is not a write transaction */
20196a78ac0SYen Lin 	if (!(trans->flags & I2C_IS_WRITE))
20296a78ac0SYen Lin 		data |= PKT_HDR3_READ_MODE_MASK;
20368049a08SStephen Warren 	if (end_with_repeated_start)
20468049a08SStephen Warren 		data |= PKT_HDR3_REPEAT_START_MASK;
20596a78ac0SYen Lin 
20696a78ac0SYen Lin 	/* Write I2C specific header */
20796a78ac0SYen Lin 	writel(data, &i2c_bus->control->tx_fifo);
20896a78ac0SYen Lin 	debug("pkt header 3 sent (0x%x)\n", data);
20996a78ac0SYen Lin }
21096a78ac0SYen Lin 
21196a78ac0SYen Lin static int wait_for_tx_fifo_empty(struct i2c_control *control)
21296a78ac0SYen Lin {
21396a78ac0SYen Lin 	u32 count;
21496a78ac0SYen Lin 	int timeout_us = I2C_TIMEOUT_USEC;
21596a78ac0SYen Lin 
21696a78ac0SYen Lin 	while (timeout_us >= 0) {
21796a78ac0SYen Lin 		count = (readl(&control->fifo_status) & TX_FIFO_EMPTY_CNT_MASK)
21896a78ac0SYen Lin 				>> TX_FIFO_EMPTY_CNT_SHIFT;
21996a78ac0SYen Lin 		if (count == I2C_FIFO_DEPTH)
22096a78ac0SYen Lin 			return 1;
22196a78ac0SYen Lin 		udelay(10);
22296a78ac0SYen Lin 		timeout_us -= 10;
22396a78ac0SYen Lin 	}
22496a78ac0SYen Lin 
22596a78ac0SYen Lin 	return 0;
22696a78ac0SYen Lin }
22796a78ac0SYen Lin 
22896a78ac0SYen Lin static int wait_for_rx_fifo_notempty(struct i2c_control *control)
22996a78ac0SYen Lin {
23096a78ac0SYen Lin 	u32 count;
23196a78ac0SYen Lin 	int timeout_us = I2C_TIMEOUT_USEC;
23296a78ac0SYen Lin 
23396a78ac0SYen Lin 	while (timeout_us >= 0) {
23496a78ac0SYen Lin 		count = (readl(&control->fifo_status) & TX_FIFO_FULL_CNT_MASK)
23596a78ac0SYen Lin 				>> TX_FIFO_FULL_CNT_SHIFT;
23696a78ac0SYen Lin 		if (count)
23796a78ac0SYen Lin 			return 1;
23896a78ac0SYen Lin 		udelay(10);
23996a78ac0SYen Lin 		timeout_us -= 10;
24096a78ac0SYen Lin 	}
24196a78ac0SYen Lin 
24296a78ac0SYen Lin 	return 0;
24396a78ac0SYen Lin }
24496a78ac0SYen Lin 
24596a78ac0SYen Lin static int wait_for_transfer_complete(struct i2c_control *control)
24696a78ac0SYen Lin {
24796a78ac0SYen Lin 	int int_status;
24896a78ac0SYen Lin 	int timeout_us = I2C_TIMEOUT_USEC;
24996a78ac0SYen Lin 
25096a78ac0SYen Lin 	while (timeout_us >= 0) {
25196a78ac0SYen Lin 		int_status = readl(&control->int_status);
25296a78ac0SYen Lin 		if (int_status & I2C_INT_NO_ACK_MASK)
25396a78ac0SYen Lin 			return -int_status;
25496a78ac0SYen Lin 		if (int_status & I2C_INT_ARBITRATION_LOST_MASK)
25596a78ac0SYen Lin 			return -int_status;
25696a78ac0SYen Lin 		if (int_status & I2C_INT_XFER_COMPLETE_MASK)
25796a78ac0SYen Lin 			return 0;
25896a78ac0SYen Lin 
25996a78ac0SYen Lin 		udelay(10);
26096a78ac0SYen Lin 		timeout_us -= 10;
26196a78ac0SYen Lin 	}
26296a78ac0SYen Lin 
26396a78ac0SYen Lin 	return -1;
26496a78ac0SYen Lin }
26596a78ac0SYen Lin 
26696a78ac0SYen Lin static int send_recv_packets(struct i2c_bus *i2c_bus,
26796a78ac0SYen Lin 			     struct i2c_trans_info *trans)
26896a78ac0SYen Lin {
26996a78ac0SYen Lin 	struct i2c_control *control = i2c_bus->control;
27096a78ac0SYen Lin 	u32 int_status;
27196a78ac0SYen Lin 	u32 words;
27296a78ac0SYen Lin 	u8 *dptr;
27396a78ac0SYen Lin 	u32 local;
27496a78ac0SYen Lin 	uchar last_bytes;
27596a78ac0SYen Lin 	int error = 0;
27696a78ac0SYen Lin 	int is_write = trans->flags & I2C_IS_WRITE;
27796a78ac0SYen Lin 
27896a78ac0SYen Lin 	/* clear status from previous transaction, XFER_COMPLETE, NOACK, etc. */
27996a78ac0SYen Lin 	int_status = readl(&control->int_status);
28096a78ac0SYen Lin 	writel(int_status, &control->int_status);
28196a78ac0SYen Lin 
28268049a08SStephen Warren 	send_packet_headers(i2c_bus, trans, 1,
28368049a08SStephen Warren 			    trans->flags & I2C_USE_REPEATED_START);
28496a78ac0SYen Lin 
28596a78ac0SYen Lin 	words = DIV_ROUND_UP(trans->num_bytes, 4);
28696a78ac0SYen Lin 	last_bytes = trans->num_bytes & 3;
28796a78ac0SYen Lin 	dptr = trans->buf;
28896a78ac0SYen Lin 
28996a78ac0SYen Lin 	while (words) {
29096a78ac0SYen Lin 		u32 *wptr = (u32 *)dptr;
29196a78ac0SYen Lin 
29296a78ac0SYen Lin 		if (is_write) {
29396a78ac0SYen Lin 			/* deal with word alignment */
294981b14f0SStephen Warren 			if ((words == 1) && last_bytes) {
295981b14f0SStephen Warren 				local = 0;
296981b14f0SStephen Warren 				memcpy(&local, dptr, last_bytes);
2978e67c5d0SThierry Reding 			} else if ((unsigned long)dptr & 3) {
29896a78ac0SYen Lin 				memcpy(&local, dptr, sizeof(u32));
299981b14f0SStephen Warren 			} else {
300981b14f0SStephen Warren 				local = *wptr;
301981b14f0SStephen Warren 			}
30296a78ac0SYen Lin 			writel(local, &control->tx_fifo);
30396a78ac0SYen Lin 			debug("pkt data sent (0x%x)\n", local);
30496a78ac0SYen Lin 			if (!wait_for_tx_fifo_empty(control)) {
30596a78ac0SYen Lin 				error = -1;
30696a78ac0SYen Lin 				goto exit;
30796a78ac0SYen Lin 			}
30896a78ac0SYen Lin 		} else {
30996a78ac0SYen Lin 			if (!wait_for_rx_fifo_notempty(control)) {
31096a78ac0SYen Lin 				error = -1;
31196a78ac0SYen Lin 				goto exit;
31296a78ac0SYen Lin 			}
31396a78ac0SYen Lin 			/*
31496a78ac0SYen Lin 			 * for the last word, we read into our local buffer,
31596a78ac0SYen Lin 			 * in case that caller did not provide enough buffer.
31696a78ac0SYen Lin 			 */
31796a78ac0SYen Lin 			local = readl(&control->rx_fifo);
31896a78ac0SYen Lin 			if ((words == 1) && last_bytes)
31996a78ac0SYen Lin 				memcpy(dptr, (char *)&local, last_bytes);
3208e67c5d0SThierry Reding 			else if ((unsigned long)dptr & 3)
32196a78ac0SYen Lin 				memcpy(dptr, &local, sizeof(u32));
32296a78ac0SYen Lin 			else
32396a78ac0SYen Lin 				*wptr = local;
32496a78ac0SYen Lin 			debug("pkt data received (0x%x)\n", local);
32596a78ac0SYen Lin 		}
32696a78ac0SYen Lin 		words--;
32796a78ac0SYen Lin 		dptr += sizeof(u32);
32896a78ac0SYen Lin 	}
32996a78ac0SYen Lin 
33096a78ac0SYen Lin 	if (wait_for_transfer_complete(control)) {
33196a78ac0SYen Lin 		error = -1;
33296a78ac0SYen Lin 		goto exit;
33396a78ac0SYen Lin 	}
33496a78ac0SYen Lin 	return 0;
33596a78ac0SYen Lin exit:
33696a78ac0SYen Lin 	/* error, reset the controller. */
33796a78ac0SYen Lin 	i2c_reset_controller(i2c_bus);
33896a78ac0SYen Lin 
33996a78ac0SYen Lin 	return error;
34096a78ac0SYen Lin }
34196a78ac0SYen Lin 
342b0e6ef46SSimon Glass static int tegra_i2c_write_data(struct i2c_bus *i2c_bus, u32 addr, u8 *data,
34368049a08SStephen Warren 				u32 len, bool end_with_repeated_start)
34496a78ac0SYen Lin {
34596a78ac0SYen Lin 	int error;
34696a78ac0SYen Lin 	struct i2c_trans_info trans_info;
34796a78ac0SYen Lin 
34896a78ac0SYen Lin 	trans_info.address = addr;
34996a78ac0SYen Lin 	trans_info.buf = data;
35096a78ac0SYen Lin 	trans_info.flags = I2C_IS_WRITE;
35168049a08SStephen Warren 	if (end_with_repeated_start)
35268049a08SStephen Warren 		trans_info.flags |= I2C_USE_REPEATED_START;
35396a78ac0SYen Lin 	trans_info.num_bytes = len;
35496a78ac0SYen Lin 	trans_info.is_10bit_address = 0;
35596a78ac0SYen Lin 
356b0e6ef46SSimon Glass 	error = send_recv_packets(i2c_bus, &trans_info);
35796a78ac0SYen Lin 	if (error)
35829f3e3f2STom Warren 		debug("tegra_i2c_write_data: Error (%d) !!!\n", error);
35996a78ac0SYen Lin 
36096a78ac0SYen Lin 	return error;
36196a78ac0SYen Lin }
36296a78ac0SYen Lin 
363b0e6ef46SSimon Glass static int tegra_i2c_read_data(struct i2c_bus *i2c_bus, u32 addr, u8 *data,
364d84eb856SSimon Glass 			       u32 len)
36596a78ac0SYen Lin {
36696a78ac0SYen Lin 	int error;
36796a78ac0SYen Lin 	struct i2c_trans_info trans_info;
36896a78ac0SYen Lin 
36996a78ac0SYen Lin 	trans_info.address = addr | 1;
37096a78ac0SYen Lin 	trans_info.buf = data;
37196a78ac0SYen Lin 	trans_info.flags = 0;
37296a78ac0SYen Lin 	trans_info.num_bytes = len;
37396a78ac0SYen Lin 	trans_info.is_10bit_address = 0;
37496a78ac0SYen Lin 
375b0e6ef46SSimon Glass 	error = send_recv_packets(i2c_bus, &trans_info);
37696a78ac0SYen Lin 	if (error)
37729f3e3f2STom Warren 		debug("tegra_i2c_read_data: Error (%d) !!!\n", error);
37896a78ac0SYen Lin 
37996a78ac0SYen Lin 	return error;
38096a78ac0SYen Lin }
38196a78ac0SYen Lin 
382b0e6ef46SSimon Glass static int tegra_i2c_set_bus_speed(struct udevice *dev, unsigned int speed)
38396a78ac0SYen Lin {
384b0e6ef46SSimon Glass 	struct i2c_bus *i2c_bus = dev_get_priv(dev);
385d84eb856SSimon Glass 
386b0e6ef46SSimon Glass 	i2c_bus->speed = speed;
387b0e6ef46SSimon Glass 	i2c_init_controller(i2c_bus);
38896a78ac0SYen Lin 
38996a78ac0SYen Lin 	return 0;
39096a78ac0SYen Lin }
39196a78ac0SYen Lin 
392b0e6ef46SSimon Glass static int tegra_i2c_probe(struct udevice *dev)
39396a78ac0SYen Lin {
394b0e6ef46SSimon Glass 	struct i2c_bus *i2c_bus = dev_get_priv(dev);
395*3c27fa21SBryan Wu #ifdef CONFIG_TEGRA186
396*3c27fa21SBryan Wu 	int ret;
397*3c27fa21SBryan Wu #else
398b0e6ef46SSimon Glass 	const void *blob = gd->fdt_blob;
399b0e6ef46SSimon Glass 	int node = dev->of_offset;
400*3c27fa21SBryan Wu #endif
401b0e6ef46SSimon Glass 	bool is_dvc;
402b0e6ef46SSimon Glass 
403b0e6ef46SSimon Glass 	i2c_bus->id = dev->seq;
40439de8433SSimon Glass 	i2c_bus->type = dev_get_driver_data(dev);
4054e9838c1SSimon Glass 	i2c_bus->regs = (struct i2c_ctlr *)dev_get_addr(dev);
40696a78ac0SYen Lin 
40796a78ac0SYen Lin 	/*
40896a78ac0SYen Lin 	 * We don't have a binding for pinmux yet. Leave it out for now. So
40996a78ac0SYen Lin 	 * far no one needs anything other than the default.
41096a78ac0SYen Lin 	 */
411*3c27fa21SBryan Wu #ifdef CONFIG_TEGRA186
412*3c27fa21SBryan Wu 	ret = reset_get_by_name(dev, "i2c", &i2c_bus->reset_ctl);
413*3c27fa21SBryan Wu 	if (ret) {
414*3c27fa21SBryan Wu 		error("reset_get_by_name() failed: %d\n", ret);
415*3c27fa21SBryan Wu 		return ret;
416*3c27fa21SBryan Wu 	}
417*3c27fa21SBryan Wu 	ret = clk_get_by_name(dev, "i2c", &i2c_bus->clk);
418*3c27fa21SBryan Wu 	if (ret) {
419*3c27fa21SBryan Wu 		error("clk_get_by_name() failed: %d\n", ret);
420*3c27fa21SBryan Wu 		return ret;
421*3c27fa21SBryan Wu 	}
422*3c27fa21SBryan Wu #else
42396a78ac0SYen Lin 	i2c_bus->pinmux_config = FUNCMUX_DEFAULT;
42496a78ac0SYen Lin 	i2c_bus->periph_id = clock_decode_periph_id(blob, node);
42596a78ac0SYen Lin 
42696a78ac0SYen Lin 	/*
42796a78ac0SYen Lin 	 * We can't specify the pinmux config in the fdt, so I2C2 will not
42896a78ac0SYen Lin 	 * work on Seaboard. It normally has no devices on it anyway.
42996a78ac0SYen Lin 	 * You could add in this little hack if you need to use it.
43096a78ac0SYen Lin 	 * The correct solution is a pinmux binding in the fdt.
43196a78ac0SYen Lin 	 *
43296a78ac0SYen Lin 	 *	if (i2c_bus->periph_id == PERIPH_ID_I2C2)
43396a78ac0SYen Lin 	 *		i2c_bus->pinmux_config = FUNCMUX_I2C2_PTA;
43496a78ac0SYen Lin 	 */
43596a78ac0SYen Lin 	if (i2c_bus->periph_id == -1)
436b0e6ef46SSimon Glass 		return -EINVAL;
437*3c27fa21SBryan Wu #endif
43896a78ac0SYen Lin 
43939de8433SSimon Glass 	is_dvc = dev_get_driver_data(dev) == TYPE_DVC;
44096a78ac0SYen Lin 	if (is_dvc) {
44196a78ac0SYen Lin 		i2c_bus->control =
44296a78ac0SYen Lin 			&((struct dvc_ctlr *)i2c_bus->regs)->control;
44396a78ac0SYen Lin 	} else {
44496a78ac0SYen Lin 		i2c_bus->control = &i2c_bus->regs->control;
44596a78ac0SYen Lin 	}
44696a78ac0SYen Lin 	i2c_init_controller(i2c_bus);
447b0e6ef46SSimon Glass 	debug("%s: controller bus %d at %p, periph_id %d, speed %d: ",
448b0e6ef46SSimon Glass 	      is_dvc ? "dvc" : "i2c", dev->seq, i2c_bus->regs,
449*3c27fa21SBryan Wu #ifndef CONFIG_TEGRA186
450*3c27fa21SBryan Wu 	      i2c_bus->periph_id,
451*3c27fa21SBryan Wu #else
452*3c27fa21SBryan Wu 	      -1,
453*3c27fa21SBryan Wu #endif
454*3c27fa21SBryan Wu 	      i2c_bus->speed);
45596a78ac0SYen Lin 
45696a78ac0SYen Lin 	return 0;
45796a78ac0SYen Lin }
45896a78ac0SYen Lin 
45996a78ac0SYen Lin /* i2c write version without the register address */
460b0e6ef46SSimon Glass static int i2c_write_data(struct i2c_bus *i2c_bus, uchar chip, uchar *buffer,
46119d7bf3dSJeroen Hofstee 			  int len, bool end_with_repeated_start)
46296a78ac0SYen Lin {
46396a78ac0SYen Lin 	int rc;
46496a78ac0SYen Lin 
46596a78ac0SYen Lin 	debug("i2c_write_data: chip=0x%x, len=0x%x\n", chip, len);
46696a78ac0SYen Lin 	debug("write_data: ");
46796a78ac0SYen Lin 	/* use rc for counter */
46896a78ac0SYen Lin 	for (rc = 0; rc < len; ++rc)
46996a78ac0SYen Lin 		debug(" 0x%02x", buffer[rc]);
47096a78ac0SYen Lin 	debug("\n");
47196a78ac0SYen Lin 
47296a78ac0SYen Lin 	/* Shift 7-bit address over for lower-level i2c functions */
473b0e6ef46SSimon Glass 	rc = tegra_i2c_write_data(i2c_bus, chip << 1, buffer, len,
47468049a08SStephen Warren 				  end_with_repeated_start);
47596a78ac0SYen Lin 	if (rc)
47696a78ac0SYen Lin 		debug("i2c_write_data(): rc=%d\n", rc);
47796a78ac0SYen Lin 
47896a78ac0SYen Lin 	return rc;
47996a78ac0SYen Lin }
48096a78ac0SYen Lin 
48196a78ac0SYen Lin /* i2c read version without the register address */
482b0e6ef46SSimon Glass static int i2c_read_data(struct i2c_bus *i2c_bus, uchar chip, uchar *buffer,
48319d7bf3dSJeroen Hofstee 			 int len)
48496a78ac0SYen Lin {
48596a78ac0SYen Lin 	int rc;
48696a78ac0SYen Lin 
48796a78ac0SYen Lin 	debug("inside i2c_read_data():\n");
48896a78ac0SYen Lin 	/* Shift 7-bit address over for lower-level i2c functions */
489b0e6ef46SSimon Glass 	rc = tegra_i2c_read_data(i2c_bus, chip << 1, buffer, len);
49096a78ac0SYen Lin 	if (rc) {
49196a78ac0SYen Lin 		debug("i2c_read_data(): rc=%d\n", rc);
49296a78ac0SYen Lin 		return rc;
49396a78ac0SYen Lin 	}
49496a78ac0SYen Lin 
49596a78ac0SYen Lin 	debug("i2c_read_data: ");
49696a78ac0SYen Lin 	/* reuse rc for counter*/
49796a78ac0SYen Lin 	for (rc = 0; rc < len; ++rc)
49896a78ac0SYen Lin 		debug(" 0x%02x", buffer[rc]);
49996a78ac0SYen Lin 	debug("\n");
50096a78ac0SYen Lin 
50196a78ac0SYen Lin 	return 0;
50296a78ac0SYen Lin }
50396a78ac0SYen Lin 
50496a78ac0SYen Lin /* Probe to see if a chip is present. */
505b0e6ef46SSimon Glass static int tegra_i2c_probe_chip(struct udevice *bus, uint chip_addr,
506b0e6ef46SSimon Glass 				uint chip_flags)
50796a78ac0SYen Lin {
508b0e6ef46SSimon Glass 	struct i2c_bus *i2c_bus = dev_get_priv(bus);
50996a78ac0SYen Lin 	int rc;
510b0e6ef46SSimon Glass 	u8 reg;
51196a78ac0SYen Lin 
512b0e6ef46SSimon Glass 	/* Shift 7-bit address over for lower-level i2c functions */
513b0e6ef46SSimon Glass 	rc = tegra_i2c_write_data(i2c_bus, chip_addr << 1, &reg, sizeof(reg),
514b0e6ef46SSimon Glass 				  false);
515b0e6ef46SSimon Glass 
516b0e6ef46SSimon Glass 	return rc;
51796a78ac0SYen Lin }
51896a78ac0SYen Lin 
519b0e6ef46SSimon Glass static int tegra_i2c_xfer(struct udevice *bus, struct i2c_msg *msg,
520b0e6ef46SSimon Glass 			  int nmsgs)
52196a78ac0SYen Lin {
522b0e6ef46SSimon Glass 	struct i2c_bus *i2c_bus = dev_get_priv(bus);
523b0e6ef46SSimon Glass 	int ret;
52496a78ac0SYen Lin 
525b0e6ef46SSimon Glass 	debug("i2c_xfer: %d messages\n", nmsgs);
526b0e6ef46SSimon Glass 	for (; nmsgs > 0; nmsgs--, msg++) {
527b0e6ef46SSimon Glass 		bool next_is_read = nmsgs > 1 && (msg[1].flags & I2C_M_RD);
52896a78ac0SYen Lin 
529b0e6ef46SSimon Glass 		debug("i2c_xfer: chip=0x%x, len=0x%x\n", msg->addr, msg->len);
530b0e6ef46SSimon Glass 		if (msg->flags & I2C_M_RD) {
531b0e6ef46SSimon Glass 			ret = i2c_read_data(i2c_bus, msg->addr, msg->buf,
532b0e6ef46SSimon Glass 					    msg->len);
533b0e6ef46SSimon Glass 		} else {
534b0e6ef46SSimon Glass 			ret = i2c_write_data(i2c_bus, msg->addr, msg->buf,
535b0e6ef46SSimon Glass 					     msg->len, next_is_read);
53696a78ac0SYen Lin 		}
537b0e6ef46SSimon Glass 		if (ret) {
538b0e6ef46SSimon Glass 			debug("i2c_write: error sending\n");
539b0e6ef46SSimon Glass 			return -EREMOTEIO;
54096a78ac0SYen Lin 		}
54196a78ac0SYen Lin 	}
54296a78ac0SYen Lin 
54396a78ac0SYen Lin 	return 0;
54496a78ac0SYen Lin }
54596a78ac0SYen Lin 
546b0e6ef46SSimon Glass int tegra_i2c_get_dvc_bus(struct udevice **busp)
54796a78ac0SYen Lin {
548b0e6ef46SSimon Glass 	struct udevice *bus;
54996a78ac0SYen Lin 
550b0e6ef46SSimon Glass 	for (uclass_first_device(UCLASS_I2C, &bus);
551b0e6ef46SSimon Glass 	     bus;
552b0e6ef46SSimon Glass 	     uclass_next_device(&bus)) {
55339de8433SSimon Glass 		if (dev_get_driver_data(bus) == TYPE_DVC) {
554b0e6ef46SSimon Glass 			*busp = bus;
555b0e6ef46SSimon Glass 			return 0;
55696a78ac0SYen Lin 		}
55796a78ac0SYen Lin 	}
55896a78ac0SYen Lin 
559b0e6ef46SSimon Glass 	return -ENODEV;
560b0e6ef46SSimon Glass }
561b0e6ef46SSimon Glass 
562b0e6ef46SSimon Glass static const struct dm_i2c_ops tegra_i2c_ops = {
563b0e6ef46SSimon Glass 	.xfer		= tegra_i2c_xfer,
564b0e6ef46SSimon Glass 	.probe_chip	= tegra_i2c_probe_chip,
565b0e6ef46SSimon Glass 	.set_bus_speed	= tegra_i2c_set_bus_speed,
566b0e6ef46SSimon Glass };
567b0e6ef46SSimon Glass 
568b0e6ef46SSimon Glass static const struct udevice_id tegra_i2c_ids[] = {
569b0e6ef46SSimon Glass 	{ .compatible = "nvidia,tegra114-i2c", .data = TYPE_114 },
570b0e6ef46SSimon Glass 	{ .compatible = "nvidia,tegra20-i2c", .data = TYPE_STD },
571b0e6ef46SSimon Glass 	{ .compatible = "nvidia,tegra20-i2c-dvc", .data = TYPE_DVC },
572b0e6ef46SSimon Glass 	{ }
573b0e6ef46SSimon Glass };
574e31c1e50SSimon Glass 
575b0e6ef46SSimon Glass U_BOOT_DRIVER(i2c_tegra) = {
576b0e6ef46SSimon Glass 	.name	= "i2c_tegra",
577b0e6ef46SSimon Glass 	.id	= UCLASS_I2C,
578b0e6ef46SSimon Glass 	.of_match = tegra_i2c_ids,
579b0e6ef46SSimon Glass 	.probe	= tegra_i2c_probe,
580b0e6ef46SSimon Glass 	.priv_auto_alloc_size = sizeof(struct i2c_bus),
581b0e6ef46SSimon Glass 	.ops	= &tegra_i2c_ops,
582b0e6ef46SSimon Glass };
583