196a78ac0SYen Lin /* 296a78ac0SYen Lin * Copyright (c) 2012 The Chromium OS Authors. All rights reserved. 396a78ac0SYen Lin * Copyright (c) 2010-2011 NVIDIA Corporation 496a78ac0SYen Lin * NVIDIA Corporation <www.nvidia.com> 596a78ac0SYen Lin * 696a78ac0SYen Lin * See file CREDITS for list of people who contributed to this 796a78ac0SYen Lin * project. 896a78ac0SYen Lin * 996a78ac0SYen Lin * This program is free software; you can redistribute it and/or 1096a78ac0SYen Lin * modify it under the terms of the GNU General Public License as 1196a78ac0SYen Lin * published by the Free Software Foundation; either version 2 of 1296a78ac0SYen Lin * the License, or (at your option) any later version. 1396a78ac0SYen Lin * 1496a78ac0SYen Lin * This program is distributed in the hope that it will be useful, 1596a78ac0SYen Lin * but WITHOUT ANY WARRANTY; without even the implied warranty of 1696a78ac0SYen Lin * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 1796a78ac0SYen Lin * GNU General Public License for more details. 1896a78ac0SYen Lin * 1996a78ac0SYen Lin * You should have received a copy of the GNU General Public License 2096a78ac0SYen Lin * along with this program; if not, write to the Free Software 2196a78ac0SYen Lin * Foundation, Inc., 59 Temple Place, Suite 330, Boston, 2296a78ac0SYen Lin * MA 02111-1307 USA 2396a78ac0SYen Lin */ 2496a78ac0SYen Lin 2596a78ac0SYen Lin #include <common.h> 2696a78ac0SYen Lin #include <fdtdec.h> 2796a78ac0SYen Lin #include <i2c.h> 2896a78ac0SYen Lin #include <asm/io.h> 2996a78ac0SYen Lin #include <asm/arch/clk_rst.h> 3096a78ac0SYen Lin #include <asm/arch/clock.h> 3196a78ac0SYen Lin #include <asm/arch/funcmux.h> 3296a78ac0SYen Lin #include <asm/arch/gpio.h> 3396a78ac0SYen Lin #include <asm/arch/pinmux.h> 3496a78ac0SYen Lin #include <asm/arch/tegra_i2c.h> 3596a78ac0SYen Lin 3696a78ac0SYen Lin DECLARE_GLOBAL_DATA_PTR; 3796a78ac0SYen Lin 3896a78ac0SYen Lin static unsigned int i2c_bus_num; 3996a78ac0SYen Lin 4096a78ac0SYen Lin /* Information about i2c controller */ 4196a78ac0SYen Lin struct i2c_bus { 4296a78ac0SYen Lin int id; 4396a78ac0SYen Lin enum periph_id periph_id; 4496a78ac0SYen Lin int speed; 4596a78ac0SYen Lin int pinmux_config; 4696a78ac0SYen Lin struct i2c_control *control; 4796a78ac0SYen Lin struct i2c_ctlr *regs; 4896a78ac0SYen Lin int is_dvc; /* DVC type, rather than I2C */ 4996a78ac0SYen Lin int inited; /* bus is inited */ 5096a78ac0SYen Lin }; 5196a78ac0SYen Lin 5296a78ac0SYen Lin static struct i2c_bus i2c_controllers[TEGRA_I2C_NUM_CONTROLLERS]; 5396a78ac0SYen Lin 5496a78ac0SYen Lin static void set_packet_mode(struct i2c_bus *i2c_bus) 5596a78ac0SYen Lin { 5696a78ac0SYen Lin u32 config; 5796a78ac0SYen Lin 5896a78ac0SYen Lin config = I2C_CNFG_NEW_MASTER_FSM_MASK | I2C_CNFG_PACKET_MODE_MASK; 5996a78ac0SYen Lin 6096a78ac0SYen Lin if (i2c_bus->is_dvc) { 6196a78ac0SYen Lin struct dvc_ctlr *dvc = (struct dvc_ctlr *)i2c_bus->regs; 6296a78ac0SYen Lin 6396a78ac0SYen Lin writel(config, &dvc->cnfg); 6496a78ac0SYen Lin } else { 6596a78ac0SYen Lin writel(config, &i2c_bus->regs->cnfg); 6696a78ac0SYen Lin /* 6796a78ac0SYen Lin * program I2C_SL_CNFG.NEWSL to ENABLE. This fixes probe 6896a78ac0SYen Lin * issues, i.e., some slaves may be wrongly detected. 6996a78ac0SYen Lin */ 7096a78ac0SYen Lin setbits_le32(&i2c_bus->regs->sl_cnfg, I2C_SL_CNFG_NEWSL_MASK); 7196a78ac0SYen Lin } 7296a78ac0SYen Lin } 7396a78ac0SYen Lin 7496a78ac0SYen Lin static void i2c_reset_controller(struct i2c_bus *i2c_bus) 7596a78ac0SYen Lin { 7696a78ac0SYen Lin /* Reset I2C controller. */ 7796a78ac0SYen Lin reset_periph(i2c_bus->periph_id, 1); 7896a78ac0SYen Lin 7996a78ac0SYen Lin /* re-program config register to packet mode */ 8096a78ac0SYen Lin set_packet_mode(i2c_bus); 8196a78ac0SYen Lin } 8296a78ac0SYen Lin 8396a78ac0SYen Lin static void i2c_init_controller(struct i2c_bus *i2c_bus) 8496a78ac0SYen Lin { 8596a78ac0SYen Lin /* 8696a78ac0SYen Lin * Use PLLP - DP-04508-001_v06 datasheet indicates a divisor of 8 8796a78ac0SYen Lin * here, in section 23.3.1, but in fact we seem to need a factor of 8896a78ac0SYen Lin * 16 to get the right frequency. 8996a78ac0SYen Lin */ 9096a78ac0SYen Lin clock_start_periph_pll(i2c_bus->periph_id, CLOCK_ID_PERIPH, 9196a78ac0SYen Lin i2c_bus->speed * 2 * 8); 9296a78ac0SYen Lin 9396a78ac0SYen Lin /* Reset I2C controller. */ 9496a78ac0SYen Lin i2c_reset_controller(i2c_bus); 9596a78ac0SYen Lin 9696a78ac0SYen Lin /* Configure I2C controller. */ 9796a78ac0SYen Lin if (i2c_bus->is_dvc) { /* only for DVC I2C */ 9896a78ac0SYen Lin struct dvc_ctlr *dvc = (struct dvc_ctlr *)i2c_bus->regs; 9996a78ac0SYen Lin 10096a78ac0SYen Lin setbits_le32(&dvc->ctrl3, DVC_CTRL_REG3_I2C_HW_SW_PROG_MASK); 10196a78ac0SYen Lin } 10296a78ac0SYen Lin 10396a78ac0SYen Lin funcmux_select(i2c_bus->periph_id, i2c_bus->pinmux_config); 10496a78ac0SYen Lin } 10596a78ac0SYen Lin 10696a78ac0SYen Lin static void send_packet_headers( 10796a78ac0SYen Lin struct i2c_bus *i2c_bus, 10896a78ac0SYen Lin struct i2c_trans_info *trans, 10996a78ac0SYen Lin u32 packet_id) 11096a78ac0SYen Lin { 11196a78ac0SYen Lin u32 data; 11296a78ac0SYen Lin 11396a78ac0SYen Lin /* prepare header1: Header size = 0 Protocol = I2C, pktType = 0 */ 11496a78ac0SYen Lin data = PROTOCOL_TYPE_I2C << PKT_HDR1_PROTOCOL_SHIFT; 11596a78ac0SYen Lin data |= packet_id << PKT_HDR1_PKT_ID_SHIFT; 11696a78ac0SYen Lin data |= i2c_bus->id << PKT_HDR1_CTLR_ID_SHIFT; 11796a78ac0SYen Lin writel(data, &i2c_bus->control->tx_fifo); 11896a78ac0SYen Lin debug("pkt header 1 sent (0x%x)\n", data); 11996a78ac0SYen Lin 12096a78ac0SYen Lin /* prepare header2 */ 12196a78ac0SYen Lin data = (trans->num_bytes - 1) << PKT_HDR2_PAYLOAD_SIZE_SHIFT; 12296a78ac0SYen Lin writel(data, &i2c_bus->control->tx_fifo); 12396a78ac0SYen Lin debug("pkt header 2 sent (0x%x)\n", data); 12496a78ac0SYen Lin 12596a78ac0SYen Lin /* prepare IO specific header: configure the slave address */ 12696a78ac0SYen Lin data = trans->address << PKT_HDR3_SLAVE_ADDR_SHIFT; 12796a78ac0SYen Lin 12896a78ac0SYen Lin /* Enable Read if it is not a write transaction */ 12996a78ac0SYen Lin if (!(trans->flags & I2C_IS_WRITE)) 13096a78ac0SYen Lin data |= PKT_HDR3_READ_MODE_MASK; 13196a78ac0SYen Lin 13296a78ac0SYen Lin /* Write I2C specific header */ 13396a78ac0SYen Lin writel(data, &i2c_bus->control->tx_fifo); 13496a78ac0SYen Lin debug("pkt header 3 sent (0x%x)\n", data); 13596a78ac0SYen Lin } 13696a78ac0SYen Lin 13796a78ac0SYen Lin static int wait_for_tx_fifo_empty(struct i2c_control *control) 13896a78ac0SYen Lin { 13996a78ac0SYen Lin u32 count; 14096a78ac0SYen Lin int timeout_us = I2C_TIMEOUT_USEC; 14196a78ac0SYen Lin 14296a78ac0SYen Lin while (timeout_us >= 0) { 14396a78ac0SYen Lin count = (readl(&control->fifo_status) & TX_FIFO_EMPTY_CNT_MASK) 14496a78ac0SYen Lin >> TX_FIFO_EMPTY_CNT_SHIFT; 14596a78ac0SYen Lin if (count == I2C_FIFO_DEPTH) 14696a78ac0SYen Lin return 1; 14796a78ac0SYen Lin udelay(10); 14896a78ac0SYen Lin timeout_us -= 10; 14996a78ac0SYen Lin } 15096a78ac0SYen Lin 15196a78ac0SYen Lin return 0; 15296a78ac0SYen Lin } 15396a78ac0SYen Lin 15496a78ac0SYen Lin static int wait_for_rx_fifo_notempty(struct i2c_control *control) 15596a78ac0SYen Lin { 15696a78ac0SYen Lin u32 count; 15796a78ac0SYen Lin int timeout_us = I2C_TIMEOUT_USEC; 15896a78ac0SYen Lin 15996a78ac0SYen Lin while (timeout_us >= 0) { 16096a78ac0SYen Lin count = (readl(&control->fifo_status) & TX_FIFO_FULL_CNT_MASK) 16196a78ac0SYen Lin >> TX_FIFO_FULL_CNT_SHIFT; 16296a78ac0SYen Lin if (count) 16396a78ac0SYen Lin return 1; 16496a78ac0SYen Lin udelay(10); 16596a78ac0SYen Lin timeout_us -= 10; 16696a78ac0SYen Lin } 16796a78ac0SYen Lin 16896a78ac0SYen Lin return 0; 16996a78ac0SYen Lin } 17096a78ac0SYen Lin 17196a78ac0SYen Lin static int wait_for_transfer_complete(struct i2c_control *control) 17296a78ac0SYen Lin { 17396a78ac0SYen Lin int int_status; 17496a78ac0SYen Lin int timeout_us = I2C_TIMEOUT_USEC; 17596a78ac0SYen Lin 17696a78ac0SYen Lin while (timeout_us >= 0) { 17796a78ac0SYen Lin int_status = readl(&control->int_status); 17896a78ac0SYen Lin if (int_status & I2C_INT_NO_ACK_MASK) 17996a78ac0SYen Lin return -int_status; 18096a78ac0SYen Lin if (int_status & I2C_INT_ARBITRATION_LOST_MASK) 18196a78ac0SYen Lin return -int_status; 18296a78ac0SYen Lin if (int_status & I2C_INT_XFER_COMPLETE_MASK) 18396a78ac0SYen Lin return 0; 18496a78ac0SYen Lin 18596a78ac0SYen Lin udelay(10); 18696a78ac0SYen Lin timeout_us -= 10; 18796a78ac0SYen Lin } 18896a78ac0SYen Lin 18996a78ac0SYen Lin return -1; 19096a78ac0SYen Lin } 19196a78ac0SYen Lin 19296a78ac0SYen Lin static int send_recv_packets(struct i2c_bus *i2c_bus, 19396a78ac0SYen Lin struct i2c_trans_info *trans) 19496a78ac0SYen Lin { 19596a78ac0SYen Lin struct i2c_control *control = i2c_bus->control; 19696a78ac0SYen Lin u32 int_status; 19796a78ac0SYen Lin u32 words; 19896a78ac0SYen Lin u8 *dptr; 19996a78ac0SYen Lin u32 local; 20096a78ac0SYen Lin uchar last_bytes; 20196a78ac0SYen Lin int error = 0; 20296a78ac0SYen Lin int is_write = trans->flags & I2C_IS_WRITE; 20396a78ac0SYen Lin 20496a78ac0SYen Lin /* clear status from previous transaction, XFER_COMPLETE, NOACK, etc. */ 20596a78ac0SYen Lin int_status = readl(&control->int_status); 20696a78ac0SYen Lin writel(int_status, &control->int_status); 20796a78ac0SYen Lin 20896a78ac0SYen Lin send_packet_headers(i2c_bus, trans, 1); 20996a78ac0SYen Lin 21096a78ac0SYen Lin words = DIV_ROUND_UP(trans->num_bytes, 4); 21196a78ac0SYen Lin last_bytes = trans->num_bytes & 3; 21296a78ac0SYen Lin dptr = trans->buf; 21396a78ac0SYen Lin 21496a78ac0SYen Lin while (words) { 21596a78ac0SYen Lin u32 *wptr = (u32 *)dptr; 21696a78ac0SYen Lin 21796a78ac0SYen Lin if (is_write) { 21896a78ac0SYen Lin /* deal with word alignment */ 21996a78ac0SYen Lin if ((unsigned)dptr & 3) { 22096a78ac0SYen Lin memcpy(&local, dptr, sizeof(u32)); 22196a78ac0SYen Lin writel(local, &control->tx_fifo); 22296a78ac0SYen Lin debug("pkt data sent (0x%x)\n", local); 22396a78ac0SYen Lin } else { 22496a78ac0SYen Lin writel(*wptr, &control->tx_fifo); 22596a78ac0SYen Lin debug("pkt data sent (0x%x)\n", *wptr); 22696a78ac0SYen Lin } 22796a78ac0SYen Lin if (!wait_for_tx_fifo_empty(control)) { 22896a78ac0SYen Lin error = -1; 22996a78ac0SYen Lin goto exit; 23096a78ac0SYen Lin } 23196a78ac0SYen Lin } else { 23296a78ac0SYen Lin if (!wait_for_rx_fifo_notempty(control)) { 23396a78ac0SYen Lin error = -1; 23496a78ac0SYen Lin goto exit; 23596a78ac0SYen Lin } 23696a78ac0SYen Lin /* 23796a78ac0SYen Lin * for the last word, we read into our local buffer, 23896a78ac0SYen Lin * in case that caller did not provide enough buffer. 23996a78ac0SYen Lin */ 24096a78ac0SYen Lin local = readl(&control->rx_fifo); 24196a78ac0SYen Lin if ((words == 1) && last_bytes) 24296a78ac0SYen Lin memcpy(dptr, (char *)&local, last_bytes); 24396a78ac0SYen Lin else if ((unsigned)dptr & 3) 24496a78ac0SYen Lin memcpy(dptr, &local, sizeof(u32)); 24596a78ac0SYen Lin else 24696a78ac0SYen Lin *wptr = local; 24796a78ac0SYen Lin debug("pkt data received (0x%x)\n", local); 24896a78ac0SYen Lin } 24996a78ac0SYen Lin words--; 25096a78ac0SYen Lin dptr += sizeof(u32); 25196a78ac0SYen Lin } 25296a78ac0SYen Lin 25396a78ac0SYen Lin if (wait_for_transfer_complete(control)) { 25496a78ac0SYen Lin error = -1; 25596a78ac0SYen Lin goto exit; 25696a78ac0SYen Lin } 25796a78ac0SYen Lin return 0; 25896a78ac0SYen Lin exit: 25996a78ac0SYen Lin /* error, reset the controller. */ 26096a78ac0SYen Lin i2c_reset_controller(i2c_bus); 26196a78ac0SYen Lin 26296a78ac0SYen Lin return error; 26396a78ac0SYen Lin } 26496a78ac0SYen Lin 265*29f3e3f2STom Warren static int tegra_i2c_write_data(u32 addr, u8 *data, u32 len) 26696a78ac0SYen Lin { 26796a78ac0SYen Lin int error; 26896a78ac0SYen Lin struct i2c_trans_info trans_info; 26996a78ac0SYen Lin 27096a78ac0SYen Lin trans_info.address = addr; 27196a78ac0SYen Lin trans_info.buf = data; 27296a78ac0SYen Lin trans_info.flags = I2C_IS_WRITE; 27396a78ac0SYen Lin trans_info.num_bytes = len; 27496a78ac0SYen Lin trans_info.is_10bit_address = 0; 27596a78ac0SYen Lin 27696a78ac0SYen Lin error = send_recv_packets(&i2c_controllers[i2c_bus_num], &trans_info); 27796a78ac0SYen Lin if (error) 278*29f3e3f2STom Warren debug("tegra_i2c_write_data: Error (%d) !!!\n", error); 27996a78ac0SYen Lin 28096a78ac0SYen Lin return error; 28196a78ac0SYen Lin } 28296a78ac0SYen Lin 283*29f3e3f2STom Warren static int tegra_i2c_read_data(u32 addr, u8 *data, u32 len) 28496a78ac0SYen Lin { 28596a78ac0SYen Lin int error; 28696a78ac0SYen Lin struct i2c_trans_info trans_info; 28796a78ac0SYen Lin 28896a78ac0SYen Lin trans_info.address = addr | 1; 28996a78ac0SYen Lin trans_info.buf = data; 29096a78ac0SYen Lin trans_info.flags = 0; 29196a78ac0SYen Lin trans_info.num_bytes = len; 29296a78ac0SYen Lin trans_info.is_10bit_address = 0; 29396a78ac0SYen Lin 29496a78ac0SYen Lin error = send_recv_packets(&i2c_controllers[i2c_bus_num], &trans_info); 29596a78ac0SYen Lin if (error) 296*29f3e3f2STom Warren debug("tegra_i2c_read_data: Error (%d) !!!\n", error); 29796a78ac0SYen Lin 29896a78ac0SYen Lin return error; 29996a78ac0SYen Lin } 30096a78ac0SYen Lin 30196a78ac0SYen Lin #ifndef CONFIG_OF_CONTROL 30296a78ac0SYen Lin #error "Please enable device tree support to use this driver" 30396a78ac0SYen Lin #endif 30496a78ac0SYen Lin 30596a78ac0SYen Lin unsigned int i2c_get_bus_speed(void) 30696a78ac0SYen Lin { 30796a78ac0SYen Lin return i2c_controllers[i2c_bus_num].speed; 30896a78ac0SYen Lin } 30996a78ac0SYen Lin 31096a78ac0SYen Lin int i2c_set_bus_speed(unsigned int speed) 31196a78ac0SYen Lin { 31296a78ac0SYen Lin struct i2c_bus *i2c_bus; 31396a78ac0SYen Lin 31496a78ac0SYen Lin i2c_bus = &i2c_controllers[i2c_bus_num]; 31596a78ac0SYen Lin i2c_bus->speed = speed; 31696a78ac0SYen Lin i2c_init_controller(i2c_bus); 31796a78ac0SYen Lin 31896a78ac0SYen Lin return 0; 31996a78ac0SYen Lin } 32096a78ac0SYen Lin 32196a78ac0SYen Lin static int i2c_get_config(const void *blob, int node, struct i2c_bus *i2c_bus) 32296a78ac0SYen Lin { 32396a78ac0SYen Lin i2c_bus->regs = (struct i2c_ctlr *)fdtdec_get_addr(blob, node, "reg"); 32496a78ac0SYen Lin 32596a78ac0SYen Lin /* 32696a78ac0SYen Lin * We don't have a binding for pinmux yet. Leave it out for now. So 32796a78ac0SYen Lin * far no one needs anything other than the default. 32896a78ac0SYen Lin */ 32996a78ac0SYen Lin i2c_bus->pinmux_config = FUNCMUX_DEFAULT; 33096a78ac0SYen Lin i2c_bus->speed = fdtdec_get_int(blob, node, "clock-frequency", 0); 33196a78ac0SYen Lin i2c_bus->periph_id = clock_decode_periph_id(blob, node); 33296a78ac0SYen Lin 33396a78ac0SYen Lin /* 33496a78ac0SYen Lin * We can't specify the pinmux config in the fdt, so I2C2 will not 33596a78ac0SYen Lin * work on Seaboard. It normally has no devices on it anyway. 33696a78ac0SYen Lin * You could add in this little hack if you need to use it. 33796a78ac0SYen Lin * The correct solution is a pinmux binding in the fdt. 33896a78ac0SYen Lin * 33996a78ac0SYen Lin * if (i2c_bus->periph_id == PERIPH_ID_I2C2) 34096a78ac0SYen Lin * i2c_bus->pinmux_config = FUNCMUX_I2C2_PTA; 34196a78ac0SYen Lin */ 34296a78ac0SYen Lin if (i2c_bus->periph_id == -1) 34396a78ac0SYen Lin return -FDT_ERR_NOTFOUND; 34496a78ac0SYen Lin 34596a78ac0SYen Lin return 0; 34696a78ac0SYen Lin } 34796a78ac0SYen Lin 34896a78ac0SYen Lin /* 34996a78ac0SYen Lin * Process a list of nodes, adding them to our list of I2C ports. 35096a78ac0SYen Lin * 35196a78ac0SYen Lin * @param blob fdt blob 35296a78ac0SYen Lin * @param node_list list of nodes to process (any <=0 are ignored) 35396a78ac0SYen Lin * @param count number of nodes to process 35496a78ac0SYen Lin * @param is_dvc 1 if these are DVC ports, 0 if standard I2C 35596a78ac0SYen Lin * @return 0 if ok, -1 on error 35696a78ac0SYen Lin */ 35796a78ac0SYen Lin static int process_nodes(const void *blob, int node_list[], int count, 35896a78ac0SYen Lin int is_dvc) 35996a78ac0SYen Lin { 36096a78ac0SYen Lin struct i2c_bus *i2c_bus; 36196a78ac0SYen Lin int i; 36296a78ac0SYen Lin 36396a78ac0SYen Lin /* build the i2c_controllers[] for each controller */ 36496a78ac0SYen Lin for (i = 0; i < count; i++) { 36596a78ac0SYen Lin int node = node_list[i]; 36696a78ac0SYen Lin 36796a78ac0SYen Lin if (node <= 0) 36896a78ac0SYen Lin continue; 36996a78ac0SYen Lin 37096a78ac0SYen Lin i2c_bus = &i2c_controllers[i]; 37196a78ac0SYen Lin i2c_bus->id = i; 37296a78ac0SYen Lin 37396a78ac0SYen Lin if (i2c_get_config(blob, node, i2c_bus)) { 37496a78ac0SYen Lin printf("i2c_init_board: failed to decode bus %d\n", i); 37596a78ac0SYen Lin return -1; 37696a78ac0SYen Lin } 37796a78ac0SYen Lin 37896a78ac0SYen Lin i2c_bus->is_dvc = is_dvc; 37996a78ac0SYen Lin if (is_dvc) { 38096a78ac0SYen Lin i2c_bus->control = 38196a78ac0SYen Lin &((struct dvc_ctlr *)i2c_bus->regs)->control; 38296a78ac0SYen Lin } else { 38396a78ac0SYen Lin i2c_bus->control = &i2c_bus->regs->control; 38496a78ac0SYen Lin } 38596a78ac0SYen Lin debug("%s: controller bus %d at %p, periph_id %d, speed %d: ", 38696a78ac0SYen Lin is_dvc ? "dvc" : "i2c", i, i2c_bus->regs, 38796a78ac0SYen Lin i2c_bus->periph_id, i2c_bus->speed); 38896a78ac0SYen Lin i2c_init_controller(i2c_bus); 38996a78ac0SYen Lin debug("ok\n"); 39096a78ac0SYen Lin i2c_bus->inited = 1; 39196a78ac0SYen Lin 39296a78ac0SYen Lin /* Mark position as used */ 39396a78ac0SYen Lin node_list[i] = -1; 39496a78ac0SYen Lin } 39596a78ac0SYen Lin 39696a78ac0SYen Lin return 0; 39796a78ac0SYen Lin } 39896a78ac0SYen Lin 39996a78ac0SYen Lin /* Sadly there is no error return from this function */ 40096a78ac0SYen Lin void i2c_init_board(void) 40196a78ac0SYen Lin { 40296a78ac0SYen Lin int node_list[TEGRA_I2C_NUM_CONTROLLERS]; 40396a78ac0SYen Lin const void *blob = gd->fdt_blob; 40496a78ac0SYen Lin int count; 40596a78ac0SYen Lin 40696a78ac0SYen Lin /* First get the normal i2c ports */ 40796a78ac0SYen Lin count = fdtdec_find_aliases_for_id(blob, "i2c", 40896a78ac0SYen Lin COMPAT_NVIDIA_TEGRA20_I2C, node_list, 40996a78ac0SYen Lin TEGRA_I2C_NUM_CONTROLLERS); 41096a78ac0SYen Lin if (process_nodes(blob, node_list, count, 0)) 41196a78ac0SYen Lin return; 41296a78ac0SYen Lin 41396a78ac0SYen Lin /* Now look for dvc ports */ 41496a78ac0SYen Lin count = fdtdec_add_aliases_for_id(blob, "i2c", 41596a78ac0SYen Lin COMPAT_NVIDIA_TEGRA20_DVC, node_list, 41696a78ac0SYen Lin TEGRA_I2C_NUM_CONTROLLERS); 41796a78ac0SYen Lin if (process_nodes(blob, node_list, count, 1)) 41896a78ac0SYen Lin return; 41996a78ac0SYen Lin } 42096a78ac0SYen Lin 42196a78ac0SYen Lin void i2c_init(int speed, int slaveaddr) 42296a78ac0SYen Lin { 42396a78ac0SYen Lin /* This will override the speed selected in the fdt for that port */ 42496a78ac0SYen Lin debug("i2c_init(speed=%u, slaveaddr=0x%x)\n", speed, slaveaddr); 42596a78ac0SYen Lin i2c_set_bus_speed(speed); 42696a78ac0SYen Lin } 42796a78ac0SYen Lin 42896a78ac0SYen Lin /* i2c write version without the register address */ 42996a78ac0SYen Lin int i2c_write_data(uchar chip, uchar *buffer, int len) 43096a78ac0SYen Lin { 43196a78ac0SYen Lin int rc; 43296a78ac0SYen Lin 43396a78ac0SYen Lin debug("i2c_write_data: chip=0x%x, len=0x%x\n", chip, len); 43496a78ac0SYen Lin debug("write_data: "); 43596a78ac0SYen Lin /* use rc for counter */ 43696a78ac0SYen Lin for (rc = 0; rc < len; ++rc) 43796a78ac0SYen Lin debug(" 0x%02x", buffer[rc]); 43896a78ac0SYen Lin debug("\n"); 43996a78ac0SYen Lin 44096a78ac0SYen Lin /* Shift 7-bit address over for lower-level i2c functions */ 441*29f3e3f2STom Warren rc = tegra_i2c_write_data(chip << 1, buffer, len); 44296a78ac0SYen Lin if (rc) 44396a78ac0SYen Lin debug("i2c_write_data(): rc=%d\n", rc); 44496a78ac0SYen Lin 44596a78ac0SYen Lin return rc; 44696a78ac0SYen Lin } 44796a78ac0SYen Lin 44896a78ac0SYen Lin /* i2c read version without the register address */ 44996a78ac0SYen Lin int i2c_read_data(uchar chip, uchar *buffer, int len) 45096a78ac0SYen Lin { 45196a78ac0SYen Lin int rc; 45296a78ac0SYen Lin 45396a78ac0SYen Lin debug("inside i2c_read_data():\n"); 45496a78ac0SYen Lin /* Shift 7-bit address over for lower-level i2c functions */ 455*29f3e3f2STom Warren rc = tegra_i2c_read_data(chip << 1, buffer, len); 45696a78ac0SYen Lin if (rc) { 45796a78ac0SYen Lin debug("i2c_read_data(): rc=%d\n", rc); 45896a78ac0SYen Lin return rc; 45996a78ac0SYen Lin } 46096a78ac0SYen Lin 46196a78ac0SYen Lin debug("i2c_read_data: "); 46296a78ac0SYen Lin /* reuse rc for counter*/ 46396a78ac0SYen Lin for (rc = 0; rc < len; ++rc) 46496a78ac0SYen Lin debug(" 0x%02x", buffer[rc]); 46596a78ac0SYen Lin debug("\n"); 46696a78ac0SYen Lin 46796a78ac0SYen Lin return 0; 46896a78ac0SYen Lin } 46996a78ac0SYen Lin 47096a78ac0SYen Lin /* Probe to see if a chip is present. */ 47196a78ac0SYen Lin int i2c_probe(uchar chip) 47296a78ac0SYen Lin { 47396a78ac0SYen Lin int rc; 47496a78ac0SYen Lin uchar reg; 47596a78ac0SYen Lin 47696a78ac0SYen Lin debug("i2c_probe: addr=0x%x\n", chip); 47796a78ac0SYen Lin reg = 0; 47896a78ac0SYen Lin rc = i2c_write_data(chip, ®, 1); 47996a78ac0SYen Lin if (rc) { 48096a78ac0SYen Lin debug("Error probing 0x%x.\n", chip); 48196a78ac0SYen Lin return 1; 48296a78ac0SYen Lin } 48396a78ac0SYen Lin return 0; 48496a78ac0SYen Lin } 48596a78ac0SYen Lin 48696a78ac0SYen Lin static int i2c_addr_ok(const uint addr, const int alen) 48796a78ac0SYen Lin { 48896a78ac0SYen Lin /* We support 7 or 10 bit addresses, so one or two bytes each */ 48996a78ac0SYen Lin return alen == 1 || alen == 2; 49096a78ac0SYen Lin } 49196a78ac0SYen Lin 49296a78ac0SYen Lin /* Read bytes */ 49396a78ac0SYen Lin int i2c_read(uchar chip, uint addr, int alen, uchar *buffer, int len) 49496a78ac0SYen Lin { 49596a78ac0SYen Lin uint offset; 49696a78ac0SYen Lin int i; 49796a78ac0SYen Lin 49896a78ac0SYen Lin debug("i2c_read: chip=0x%x, addr=0x%x, len=0x%x\n", 49996a78ac0SYen Lin chip, addr, len); 50096a78ac0SYen Lin if (!i2c_addr_ok(addr, alen)) { 50196a78ac0SYen Lin debug("i2c_read: Bad address %x.%d.\n", addr, alen); 50296a78ac0SYen Lin return 1; 50396a78ac0SYen Lin } 50496a78ac0SYen Lin for (offset = 0; offset < len; offset++) { 50596a78ac0SYen Lin if (alen) { 50696a78ac0SYen Lin uchar data[alen]; 50796a78ac0SYen Lin for (i = 0; i < alen; i++) { 50896a78ac0SYen Lin data[alen - i - 1] = 50996a78ac0SYen Lin (addr + offset) >> (8 * i); 51096a78ac0SYen Lin } 51196a78ac0SYen Lin if (i2c_write_data(chip, data, alen)) { 51296a78ac0SYen Lin debug("i2c_read: error sending (0x%x)\n", 51396a78ac0SYen Lin addr); 51496a78ac0SYen Lin return 1; 51596a78ac0SYen Lin } 51696a78ac0SYen Lin } 51796a78ac0SYen Lin if (i2c_read_data(chip, buffer + offset, 1)) { 51896a78ac0SYen Lin debug("i2c_read: error reading (0x%x)\n", addr); 51996a78ac0SYen Lin return 1; 52096a78ac0SYen Lin } 52196a78ac0SYen Lin } 52296a78ac0SYen Lin 52396a78ac0SYen Lin return 0; 52496a78ac0SYen Lin } 52596a78ac0SYen Lin 52696a78ac0SYen Lin /* Write bytes */ 52796a78ac0SYen Lin int i2c_write(uchar chip, uint addr, int alen, uchar *buffer, int len) 52896a78ac0SYen Lin { 52996a78ac0SYen Lin uint offset; 53096a78ac0SYen Lin int i; 53196a78ac0SYen Lin 53296a78ac0SYen Lin debug("i2c_write: chip=0x%x, addr=0x%x, len=0x%x\n", 53396a78ac0SYen Lin chip, addr, len); 53496a78ac0SYen Lin if (!i2c_addr_ok(addr, alen)) { 53596a78ac0SYen Lin debug("i2c_write: Bad address %x.%d.\n", addr, alen); 53696a78ac0SYen Lin return 1; 53796a78ac0SYen Lin } 53896a78ac0SYen Lin for (offset = 0; offset < len; offset++) { 53996a78ac0SYen Lin uchar data[alen + 1]; 54096a78ac0SYen Lin for (i = 0; i < alen; i++) 54196a78ac0SYen Lin data[alen - i - 1] = (addr + offset) >> (8 * i); 54296a78ac0SYen Lin data[alen] = buffer[offset]; 54396a78ac0SYen Lin if (i2c_write_data(chip, data, alen + 1)) { 54496a78ac0SYen Lin debug("i2c_write: error sending (0x%x)\n", addr); 54596a78ac0SYen Lin return 1; 54696a78ac0SYen Lin } 54796a78ac0SYen Lin } 54896a78ac0SYen Lin 54996a78ac0SYen Lin return 0; 55096a78ac0SYen Lin } 55196a78ac0SYen Lin 55296a78ac0SYen Lin #if defined(CONFIG_I2C_MULTI_BUS) 55396a78ac0SYen Lin /* 55496a78ac0SYen Lin * Functions for multiple I2C bus handling 55596a78ac0SYen Lin */ 55696a78ac0SYen Lin unsigned int i2c_get_bus_num(void) 55796a78ac0SYen Lin { 55896a78ac0SYen Lin return i2c_bus_num; 55996a78ac0SYen Lin } 56096a78ac0SYen Lin 56196a78ac0SYen Lin int i2c_set_bus_num(unsigned int bus) 56296a78ac0SYen Lin { 56396a78ac0SYen Lin if (bus >= TEGRA_I2C_NUM_CONTROLLERS || !i2c_controllers[bus].inited) 56496a78ac0SYen Lin return -1; 56596a78ac0SYen Lin i2c_bus_num = bus; 56696a78ac0SYen Lin 56796a78ac0SYen Lin return 0; 56896a78ac0SYen Lin } 56996a78ac0SYen Lin #endif 570e31c1e50SSimon Glass 571e31c1e50SSimon Glass int tegra_i2c_get_dvc_bus_num(void) 572e31c1e50SSimon Glass { 573e31c1e50SSimon Glass int i; 574e31c1e50SSimon Glass 575e31c1e50SSimon Glass for (i = 0; i < CONFIG_SYS_MAX_I2C_BUS; i++) { 576e31c1e50SSimon Glass struct i2c_bus *bus = &i2c_controllers[i]; 577e31c1e50SSimon Glass 578e31c1e50SSimon Glass if (bus->inited && bus->is_dvc) 579e31c1e50SSimon Glass return i; 580e31c1e50SSimon Glass } 581e31c1e50SSimon Glass 582e31c1e50SSimon Glass return -1; 583e31c1e50SSimon Glass } 584