xref: /rk3399_rockchip-uboot/drivers/i2c/tegra_i2c.c (revision 1a4596601fd395f3afb8f82f3f840c5e00bdd57a)
196a78ac0SYen Lin /*
296a78ac0SYen Lin  * Copyright (c) 2012 The Chromium OS Authors. All rights reserved.
396a78ac0SYen Lin  * Copyright (c) 2010-2011 NVIDIA Corporation
496a78ac0SYen Lin  *  NVIDIA Corporation <www.nvidia.com>
596a78ac0SYen Lin  *
6*1a459660SWolfgang Denk  * SPDX-License-Identifier:	GPL-2.0+
796a78ac0SYen Lin  */
896a78ac0SYen Lin 
996a78ac0SYen Lin #include <common.h>
1096a78ac0SYen Lin #include <fdtdec.h>
1196a78ac0SYen Lin #include <i2c.h>
1296a78ac0SYen Lin #include <asm/io.h>
1396a78ac0SYen Lin #include <asm/arch/clock.h>
1496a78ac0SYen Lin #include <asm/arch/funcmux.h>
1596a78ac0SYen Lin #include <asm/arch/gpio.h>
1696a78ac0SYen Lin #include <asm/arch/pinmux.h>
17150c2493STom Warren #include <asm/arch-tegra/clk_rst.h>
18150c2493STom Warren #include <asm/arch-tegra/tegra_i2c.h>
1996a78ac0SYen Lin 
2096a78ac0SYen Lin DECLARE_GLOBAL_DATA_PTR;
2196a78ac0SYen Lin 
2296a78ac0SYen Lin static unsigned int i2c_bus_num;
2396a78ac0SYen Lin 
2496a78ac0SYen Lin /* Information about i2c controller */
2596a78ac0SYen Lin struct i2c_bus {
2696a78ac0SYen Lin 	int			id;
2796a78ac0SYen Lin 	enum periph_id		periph_id;
2896a78ac0SYen Lin 	int			speed;
2996a78ac0SYen Lin 	int			pinmux_config;
3096a78ac0SYen Lin 	struct i2c_control	*control;
3196a78ac0SYen Lin 	struct i2c_ctlr		*regs;
3296a78ac0SYen Lin 	int			is_dvc;	/* DVC type, rather than I2C */
33e32624efSTom Warren 	int			is_scs;	/* single clock source (T114+) */
3496a78ac0SYen Lin 	int			inited;	/* bus is inited */
3596a78ac0SYen Lin };
3696a78ac0SYen Lin 
3796a78ac0SYen Lin static struct i2c_bus i2c_controllers[TEGRA_I2C_NUM_CONTROLLERS];
3896a78ac0SYen Lin 
3996a78ac0SYen Lin static void set_packet_mode(struct i2c_bus *i2c_bus)
4096a78ac0SYen Lin {
4196a78ac0SYen Lin 	u32 config;
4296a78ac0SYen Lin 
4396a78ac0SYen Lin 	config = I2C_CNFG_NEW_MASTER_FSM_MASK | I2C_CNFG_PACKET_MODE_MASK;
4496a78ac0SYen Lin 
4596a78ac0SYen Lin 	if (i2c_bus->is_dvc) {
4696a78ac0SYen Lin 		struct dvc_ctlr *dvc = (struct dvc_ctlr *)i2c_bus->regs;
4796a78ac0SYen Lin 
4896a78ac0SYen Lin 		writel(config, &dvc->cnfg);
4996a78ac0SYen Lin 	} else {
5096a78ac0SYen Lin 		writel(config, &i2c_bus->regs->cnfg);
5196a78ac0SYen Lin 		/*
5296a78ac0SYen Lin 		 * program I2C_SL_CNFG.NEWSL to ENABLE. This fixes probe
5396a78ac0SYen Lin 		 * issues, i.e., some slaves may be wrongly detected.
5496a78ac0SYen Lin 		 */
5596a78ac0SYen Lin 		setbits_le32(&i2c_bus->regs->sl_cnfg, I2C_SL_CNFG_NEWSL_MASK);
5696a78ac0SYen Lin 	}
5796a78ac0SYen Lin }
5896a78ac0SYen Lin 
5996a78ac0SYen Lin static void i2c_reset_controller(struct i2c_bus *i2c_bus)
6096a78ac0SYen Lin {
6196a78ac0SYen Lin 	/* Reset I2C controller. */
6296a78ac0SYen Lin 	reset_periph(i2c_bus->periph_id, 1);
6396a78ac0SYen Lin 
6496a78ac0SYen Lin 	/* re-program config register to packet mode */
6596a78ac0SYen Lin 	set_packet_mode(i2c_bus);
6696a78ac0SYen Lin }
6796a78ac0SYen Lin 
6896a78ac0SYen Lin static void i2c_init_controller(struct i2c_bus *i2c_bus)
6996a78ac0SYen Lin {
7096a78ac0SYen Lin 	/*
7196a78ac0SYen Lin 	 * Use PLLP - DP-04508-001_v06 datasheet indicates a divisor of 8
7296a78ac0SYen Lin 	 * here, in section 23.3.1, but in fact we seem to need a factor of
7396a78ac0SYen Lin 	 * 16 to get the right frequency.
7496a78ac0SYen Lin 	 */
7596a78ac0SYen Lin 	clock_start_periph_pll(i2c_bus->periph_id, CLOCK_ID_PERIPH,
7696a78ac0SYen Lin 		i2c_bus->speed * 2 * 8);
7796a78ac0SYen Lin 
78e32624efSTom Warren 	if (i2c_bus->is_scs) {
79e32624efSTom Warren 		/*
80e32624efSTom Warren 		 * T114 I2C went to a single clock source for standard/fast and
81e32624efSTom Warren 		 * HS clock speeds. The new clock rate setting calculation is:
82e32624efSTom Warren 		 *  SCL = CLK_SOURCE.I2C /
83e32624efSTom Warren 		 *   (CLK_MULT_STD_FAST_MODE * (I2C_CLK_DIV_STD_FAST_MODE+1) *
84e32624efSTom Warren 		 *   I2C FREQUENCY DIVISOR) as per the T114 TRM (sec 30.3.1).
85e32624efSTom Warren 		 *
86e32624efSTom Warren 		 * NOTE: We do this here, after the initial clock/pll start,
87e32624efSTom Warren 		 * because if we read the clk_div reg before the controller
88e32624efSTom Warren 		 * is running, we hang, and we need it for the new calc.
89e32624efSTom Warren 		 */
90e32624efSTom Warren 		int clk_div_stdfst_mode = readl(&i2c_bus->regs->clk_div) >> 16;
91e32624efSTom Warren 		debug("%s: CLK_DIV_STD_FAST_MODE setting = %d\n", __func__,
92e32624efSTom Warren 			clk_div_stdfst_mode);
93e32624efSTom Warren 
94e32624efSTom Warren 		clock_start_periph_pll(i2c_bus->periph_id, CLOCK_ID_PERIPH,
95e32624efSTom Warren 			CLK_MULT_STD_FAST_MODE * (clk_div_stdfst_mode + 1) *
96e32624efSTom Warren 			i2c_bus->speed * 2);
97e32624efSTom Warren 	}
98e32624efSTom Warren 
9996a78ac0SYen Lin 	/* Reset I2C controller. */
10096a78ac0SYen Lin 	i2c_reset_controller(i2c_bus);
10196a78ac0SYen Lin 
10296a78ac0SYen Lin 	/* Configure I2C controller. */
10396a78ac0SYen Lin 	if (i2c_bus->is_dvc) {	/* only for DVC I2C */
10496a78ac0SYen Lin 		struct dvc_ctlr *dvc = (struct dvc_ctlr *)i2c_bus->regs;
10596a78ac0SYen Lin 
10696a78ac0SYen Lin 		setbits_le32(&dvc->ctrl3, DVC_CTRL_REG3_I2C_HW_SW_PROG_MASK);
10796a78ac0SYen Lin 	}
10896a78ac0SYen Lin 
10996a78ac0SYen Lin 	funcmux_select(i2c_bus->periph_id, i2c_bus->pinmux_config);
11096a78ac0SYen Lin }
11196a78ac0SYen Lin 
11296a78ac0SYen Lin static void send_packet_headers(
11396a78ac0SYen Lin 	struct i2c_bus *i2c_bus,
11496a78ac0SYen Lin 	struct i2c_trans_info *trans,
11596a78ac0SYen Lin 	u32 packet_id)
11696a78ac0SYen Lin {
11796a78ac0SYen Lin 	u32 data;
11896a78ac0SYen Lin 
11996a78ac0SYen Lin 	/* prepare header1: Header size = 0 Protocol = I2C, pktType = 0 */
12096a78ac0SYen Lin 	data = PROTOCOL_TYPE_I2C << PKT_HDR1_PROTOCOL_SHIFT;
12196a78ac0SYen Lin 	data |= packet_id << PKT_HDR1_PKT_ID_SHIFT;
12296a78ac0SYen Lin 	data |= i2c_bus->id << PKT_HDR1_CTLR_ID_SHIFT;
12396a78ac0SYen Lin 	writel(data, &i2c_bus->control->tx_fifo);
12496a78ac0SYen Lin 	debug("pkt header 1 sent (0x%x)\n", data);
12596a78ac0SYen Lin 
12696a78ac0SYen Lin 	/* prepare header2 */
12796a78ac0SYen Lin 	data = (trans->num_bytes - 1) << PKT_HDR2_PAYLOAD_SIZE_SHIFT;
12896a78ac0SYen Lin 	writel(data, &i2c_bus->control->tx_fifo);
12996a78ac0SYen Lin 	debug("pkt header 2 sent (0x%x)\n", data);
13096a78ac0SYen Lin 
13196a78ac0SYen Lin 	/* prepare IO specific header: configure the slave address */
13296a78ac0SYen Lin 	data = trans->address << PKT_HDR3_SLAVE_ADDR_SHIFT;
13396a78ac0SYen Lin 
13496a78ac0SYen Lin 	/* Enable Read if it is not a write transaction */
13596a78ac0SYen Lin 	if (!(trans->flags & I2C_IS_WRITE))
13696a78ac0SYen Lin 		data |= PKT_HDR3_READ_MODE_MASK;
13796a78ac0SYen Lin 
13896a78ac0SYen Lin 	/* Write I2C specific header */
13996a78ac0SYen Lin 	writel(data, &i2c_bus->control->tx_fifo);
14096a78ac0SYen Lin 	debug("pkt header 3 sent (0x%x)\n", data);
14196a78ac0SYen Lin }
14296a78ac0SYen Lin 
14396a78ac0SYen Lin static int wait_for_tx_fifo_empty(struct i2c_control *control)
14496a78ac0SYen Lin {
14596a78ac0SYen Lin 	u32 count;
14696a78ac0SYen Lin 	int timeout_us = I2C_TIMEOUT_USEC;
14796a78ac0SYen Lin 
14896a78ac0SYen Lin 	while (timeout_us >= 0) {
14996a78ac0SYen Lin 		count = (readl(&control->fifo_status) & TX_FIFO_EMPTY_CNT_MASK)
15096a78ac0SYen Lin 				>> TX_FIFO_EMPTY_CNT_SHIFT;
15196a78ac0SYen Lin 		if (count == I2C_FIFO_DEPTH)
15296a78ac0SYen Lin 			return 1;
15396a78ac0SYen Lin 		udelay(10);
15496a78ac0SYen Lin 		timeout_us -= 10;
15596a78ac0SYen Lin 	}
15696a78ac0SYen Lin 
15796a78ac0SYen Lin 	return 0;
15896a78ac0SYen Lin }
15996a78ac0SYen Lin 
16096a78ac0SYen Lin static int wait_for_rx_fifo_notempty(struct i2c_control *control)
16196a78ac0SYen Lin {
16296a78ac0SYen Lin 	u32 count;
16396a78ac0SYen Lin 	int timeout_us = I2C_TIMEOUT_USEC;
16496a78ac0SYen Lin 
16596a78ac0SYen Lin 	while (timeout_us >= 0) {
16696a78ac0SYen Lin 		count = (readl(&control->fifo_status) & TX_FIFO_FULL_CNT_MASK)
16796a78ac0SYen Lin 				>> TX_FIFO_FULL_CNT_SHIFT;
16896a78ac0SYen Lin 		if (count)
16996a78ac0SYen Lin 			return 1;
17096a78ac0SYen Lin 		udelay(10);
17196a78ac0SYen Lin 		timeout_us -= 10;
17296a78ac0SYen Lin 	}
17396a78ac0SYen Lin 
17496a78ac0SYen Lin 	return 0;
17596a78ac0SYen Lin }
17696a78ac0SYen Lin 
17796a78ac0SYen Lin static int wait_for_transfer_complete(struct i2c_control *control)
17896a78ac0SYen Lin {
17996a78ac0SYen Lin 	int int_status;
18096a78ac0SYen Lin 	int timeout_us = I2C_TIMEOUT_USEC;
18196a78ac0SYen Lin 
18296a78ac0SYen Lin 	while (timeout_us >= 0) {
18396a78ac0SYen Lin 		int_status = readl(&control->int_status);
18496a78ac0SYen Lin 		if (int_status & I2C_INT_NO_ACK_MASK)
18596a78ac0SYen Lin 			return -int_status;
18696a78ac0SYen Lin 		if (int_status & I2C_INT_ARBITRATION_LOST_MASK)
18796a78ac0SYen Lin 			return -int_status;
18896a78ac0SYen Lin 		if (int_status & I2C_INT_XFER_COMPLETE_MASK)
18996a78ac0SYen Lin 			return 0;
19096a78ac0SYen Lin 
19196a78ac0SYen Lin 		udelay(10);
19296a78ac0SYen Lin 		timeout_us -= 10;
19396a78ac0SYen Lin 	}
19496a78ac0SYen Lin 
19596a78ac0SYen Lin 	return -1;
19696a78ac0SYen Lin }
19796a78ac0SYen Lin 
19896a78ac0SYen Lin static int send_recv_packets(struct i2c_bus *i2c_bus,
19996a78ac0SYen Lin 			     struct i2c_trans_info *trans)
20096a78ac0SYen Lin {
20196a78ac0SYen Lin 	struct i2c_control *control = i2c_bus->control;
20296a78ac0SYen Lin 	u32 int_status;
20396a78ac0SYen Lin 	u32 words;
20496a78ac0SYen Lin 	u8 *dptr;
20596a78ac0SYen Lin 	u32 local;
20696a78ac0SYen Lin 	uchar last_bytes;
20796a78ac0SYen Lin 	int error = 0;
20896a78ac0SYen Lin 	int is_write = trans->flags & I2C_IS_WRITE;
20996a78ac0SYen Lin 
21096a78ac0SYen Lin 	/* clear status from previous transaction, XFER_COMPLETE, NOACK, etc. */
21196a78ac0SYen Lin 	int_status = readl(&control->int_status);
21296a78ac0SYen Lin 	writel(int_status, &control->int_status);
21396a78ac0SYen Lin 
21496a78ac0SYen Lin 	send_packet_headers(i2c_bus, trans, 1);
21596a78ac0SYen Lin 
21696a78ac0SYen Lin 	words = DIV_ROUND_UP(trans->num_bytes, 4);
21796a78ac0SYen Lin 	last_bytes = trans->num_bytes & 3;
21896a78ac0SYen Lin 	dptr = trans->buf;
21996a78ac0SYen Lin 
22096a78ac0SYen Lin 	while (words) {
22196a78ac0SYen Lin 		u32 *wptr = (u32 *)dptr;
22296a78ac0SYen Lin 
22396a78ac0SYen Lin 		if (is_write) {
22496a78ac0SYen Lin 			/* deal with word alignment */
22596a78ac0SYen Lin 			if ((unsigned)dptr & 3) {
22696a78ac0SYen Lin 				memcpy(&local, dptr, sizeof(u32));
22796a78ac0SYen Lin 				writel(local, &control->tx_fifo);
22896a78ac0SYen Lin 				debug("pkt data sent (0x%x)\n", local);
22996a78ac0SYen Lin 			} else {
23096a78ac0SYen Lin 				writel(*wptr, &control->tx_fifo);
23196a78ac0SYen Lin 				debug("pkt data sent (0x%x)\n", *wptr);
23296a78ac0SYen Lin 			}
23396a78ac0SYen Lin 			if (!wait_for_tx_fifo_empty(control)) {
23496a78ac0SYen Lin 				error = -1;
23596a78ac0SYen Lin 				goto exit;
23696a78ac0SYen Lin 			}
23796a78ac0SYen Lin 		} else {
23896a78ac0SYen Lin 			if (!wait_for_rx_fifo_notempty(control)) {
23996a78ac0SYen Lin 				error = -1;
24096a78ac0SYen Lin 				goto exit;
24196a78ac0SYen Lin 			}
24296a78ac0SYen Lin 			/*
24396a78ac0SYen Lin 			 * for the last word, we read into our local buffer,
24496a78ac0SYen Lin 			 * in case that caller did not provide enough buffer.
24596a78ac0SYen Lin 			 */
24696a78ac0SYen Lin 			local = readl(&control->rx_fifo);
24796a78ac0SYen Lin 			if ((words == 1) && last_bytes)
24896a78ac0SYen Lin 				memcpy(dptr, (char *)&local, last_bytes);
24996a78ac0SYen Lin 			else if ((unsigned)dptr & 3)
25096a78ac0SYen Lin 				memcpy(dptr, &local, sizeof(u32));
25196a78ac0SYen Lin 			else
25296a78ac0SYen Lin 				*wptr = local;
25396a78ac0SYen Lin 			debug("pkt data received (0x%x)\n", local);
25496a78ac0SYen Lin 		}
25596a78ac0SYen Lin 		words--;
25696a78ac0SYen Lin 		dptr += sizeof(u32);
25796a78ac0SYen Lin 	}
25896a78ac0SYen Lin 
25996a78ac0SYen Lin 	if (wait_for_transfer_complete(control)) {
26096a78ac0SYen Lin 		error = -1;
26196a78ac0SYen Lin 		goto exit;
26296a78ac0SYen Lin 	}
26396a78ac0SYen Lin 	return 0;
26496a78ac0SYen Lin exit:
26596a78ac0SYen Lin 	/* error, reset the controller. */
26696a78ac0SYen Lin 	i2c_reset_controller(i2c_bus);
26796a78ac0SYen Lin 
26896a78ac0SYen Lin 	return error;
26996a78ac0SYen Lin }
27096a78ac0SYen Lin 
27129f3e3f2STom Warren static int tegra_i2c_write_data(u32 addr, u8 *data, u32 len)
27296a78ac0SYen Lin {
27396a78ac0SYen Lin 	int error;
27496a78ac0SYen Lin 	struct i2c_trans_info trans_info;
27596a78ac0SYen Lin 
27696a78ac0SYen Lin 	trans_info.address = addr;
27796a78ac0SYen Lin 	trans_info.buf = data;
27896a78ac0SYen Lin 	trans_info.flags = I2C_IS_WRITE;
27996a78ac0SYen Lin 	trans_info.num_bytes = len;
28096a78ac0SYen Lin 	trans_info.is_10bit_address = 0;
28196a78ac0SYen Lin 
28296a78ac0SYen Lin 	error = send_recv_packets(&i2c_controllers[i2c_bus_num], &trans_info);
28396a78ac0SYen Lin 	if (error)
28429f3e3f2STom Warren 		debug("tegra_i2c_write_data: Error (%d) !!!\n", error);
28596a78ac0SYen Lin 
28696a78ac0SYen Lin 	return error;
28796a78ac0SYen Lin }
28896a78ac0SYen Lin 
28929f3e3f2STom Warren static int tegra_i2c_read_data(u32 addr, u8 *data, u32 len)
29096a78ac0SYen Lin {
29196a78ac0SYen Lin 	int error;
29296a78ac0SYen Lin 	struct i2c_trans_info trans_info;
29396a78ac0SYen Lin 
29496a78ac0SYen Lin 	trans_info.address = addr | 1;
29596a78ac0SYen Lin 	trans_info.buf = data;
29696a78ac0SYen Lin 	trans_info.flags = 0;
29796a78ac0SYen Lin 	trans_info.num_bytes = len;
29896a78ac0SYen Lin 	trans_info.is_10bit_address = 0;
29996a78ac0SYen Lin 
30096a78ac0SYen Lin 	error = send_recv_packets(&i2c_controllers[i2c_bus_num], &trans_info);
30196a78ac0SYen Lin 	if (error)
30229f3e3f2STom Warren 		debug("tegra_i2c_read_data: Error (%d) !!!\n", error);
30396a78ac0SYen Lin 
30496a78ac0SYen Lin 	return error;
30596a78ac0SYen Lin }
30696a78ac0SYen Lin 
30796a78ac0SYen Lin #ifndef CONFIG_OF_CONTROL
30896a78ac0SYen Lin #error "Please enable device tree support to use this driver"
30996a78ac0SYen Lin #endif
31096a78ac0SYen Lin 
31196a78ac0SYen Lin unsigned int i2c_get_bus_speed(void)
31296a78ac0SYen Lin {
31396a78ac0SYen Lin 	return i2c_controllers[i2c_bus_num].speed;
31496a78ac0SYen Lin }
31596a78ac0SYen Lin 
31696a78ac0SYen Lin int i2c_set_bus_speed(unsigned int speed)
31796a78ac0SYen Lin {
31896a78ac0SYen Lin 	struct i2c_bus *i2c_bus;
31996a78ac0SYen Lin 
32096a78ac0SYen Lin 	i2c_bus = &i2c_controllers[i2c_bus_num];
32196a78ac0SYen Lin 	i2c_bus->speed = speed;
32296a78ac0SYen Lin 	i2c_init_controller(i2c_bus);
32396a78ac0SYen Lin 
32496a78ac0SYen Lin 	return 0;
32596a78ac0SYen Lin }
32696a78ac0SYen Lin 
32796a78ac0SYen Lin static int i2c_get_config(const void *blob, int node, struct i2c_bus *i2c_bus)
32896a78ac0SYen Lin {
32996a78ac0SYen Lin 	i2c_bus->regs = (struct i2c_ctlr *)fdtdec_get_addr(blob, node, "reg");
33096a78ac0SYen Lin 
33196a78ac0SYen Lin 	/*
33296a78ac0SYen Lin 	 * We don't have a binding for pinmux yet. Leave it out for now. So
33396a78ac0SYen Lin 	 * far no one needs anything other than the default.
33496a78ac0SYen Lin 	 */
33596a78ac0SYen Lin 	i2c_bus->pinmux_config = FUNCMUX_DEFAULT;
33696a78ac0SYen Lin 	i2c_bus->speed = fdtdec_get_int(blob, node, "clock-frequency", 0);
33796a78ac0SYen Lin 	i2c_bus->periph_id = clock_decode_periph_id(blob, node);
33896a78ac0SYen Lin 
33996a78ac0SYen Lin 	/*
34096a78ac0SYen Lin 	 * We can't specify the pinmux config in the fdt, so I2C2 will not
34196a78ac0SYen Lin 	 * work on Seaboard. It normally has no devices on it anyway.
34296a78ac0SYen Lin 	 * You could add in this little hack if you need to use it.
34396a78ac0SYen Lin 	 * The correct solution is a pinmux binding in the fdt.
34496a78ac0SYen Lin 	 *
34596a78ac0SYen Lin 	 *	if (i2c_bus->periph_id == PERIPH_ID_I2C2)
34696a78ac0SYen Lin 	 *		i2c_bus->pinmux_config = FUNCMUX_I2C2_PTA;
34796a78ac0SYen Lin 	 */
34896a78ac0SYen Lin 	if (i2c_bus->periph_id == -1)
34996a78ac0SYen Lin 		return -FDT_ERR_NOTFOUND;
35096a78ac0SYen Lin 
35196a78ac0SYen Lin 	return 0;
35296a78ac0SYen Lin }
35396a78ac0SYen Lin 
35496a78ac0SYen Lin /*
35596a78ac0SYen Lin  * Process a list of nodes, adding them to our list of I2C ports.
35696a78ac0SYen Lin  *
35796a78ac0SYen Lin  * @param blob		fdt blob
35896a78ac0SYen Lin  * @param node_list	list of nodes to process (any <=0 are ignored)
35996a78ac0SYen Lin  * @param count		number of nodes to process
36096a78ac0SYen Lin  * @param is_dvc	1 if these are DVC ports, 0 if standard I2C
361e32624efSTom Warren  * @param is_scs	1 if this HW uses a single clock source (T114+)
36296a78ac0SYen Lin  * @return 0 if ok, -1 on error
36396a78ac0SYen Lin  */
36496a78ac0SYen Lin static int process_nodes(const void *blob, int node_list[], int count,
365e32624efSTom Warren 			 int is_dvc, int is_scs)
36696a78ac0SYen Lin {
36796a78ac0SYen Lin 	struct i2c_bus *i2c_bus;
36896a78ac0SYen Lin 	int i;
36996a78ac0SYen Lin 
37096a78ac0SYen Lin 	/* build the i2c_controllers[] for each controller */
37196a78ac0SYen Lin 	for (i = 0; i < count; i++) {
37296a78ac0SYen Lin 		int node = node_list[i];
37396a78ac0SYen Lin 
37496a78ac0SYen Lin 		if (node <= 0)
37596a78ac0SYen Lin 			continue;
37696a78ac0SYen Lin 
37796a78ac0SYen Lin 		i2c_bus = &i2c_controllers[i];
37896a78ac0SYen Lin 		i2c_bus->id = i;
37996a78ac0SYen Lin 
38096a78ac0SYen Lin 		if (i2c_get_config(blob, node, i2c_bus)) {
38196a78ac0SYen Lin 			printf("i2c_init_board: failed to decode bus %d\n", i);
38296a78ac0SYen Lin 			return -1;
38396a78ac0SYen Lin 		}
38496a78ac0SYen Lin 
385e32624efSTom Warren 		i2c_bus->is_scs = is_scs;
386e32624efSTom Warren 
38796a78ac0SYen Lin 		i2c_bus->is_dvc = is_dvc;
38896a78ac0SYen Lin 		if (is_dvc) {
38996a78ac0SYen Lin 			i2c_bus->control =
39096a78ac0SYen Lin 				&((struct dvc_ctlr *)i2c_bus->regs)->control;
39196a78ac0SYen Lin 		} else {
39296a78ac0SYen Lin 			i2c_bus->control = &i2c_bus->regs->control;
39396a78ac0SYen Lin 		}
39496a78ac0SYen Lin 		debug("%s: controller bus %d at %p, periph_id %d, speed %d: ",
39596a78ac0SYen Lin 		      is_dvc ? "dvc" : "i2c", i, i2c_bus->regs,
39696a78ac0SYen Lin 		      i2c_bus->periph_id, i2c_bus->speed);
39796a78ac0SYen Lin 		i2c_init_controller(i2c_bus);
39896a78ac0SYen Lin 		debug("ok\n");
39996a78ac0SYen Lin 		i2c_bus->inited = 1;
40096a78ac0SYen Lin 
40196a78ac0SYen Lin 		/* Mark position as used */
40296a78ac0SYen Lin 		node_list[i] = -1;
40396a78ac0SYen Lin 	}
40496a78ac0SYen Lin 
40596a78ac0SYen Lin 	return 0;
40696a78ac0SYen Lin }
40796a78ac0SYen Lin 
40896a78ac0SYen Lin /* Sadly there is no error return from this function */
40996a78ac0SYen Lin void i2c_init_board(void)
41096a78ac0SYen Lin {
41196a78ac0SYen Lin 	int node_list[TEGRA_I2C_NUM_CONTROLLERS];
41296a78ac0SYen Lin 	const void *blob = gd->fdt_blob;
41396a78ac0SYen Lin 	int count;
41496a78ac0SYen Lin 
415e32624efSTom Warren 	/* First check for newer (T114+) I2C ports */
416e32624efSTom Warren 	count = fdtdec_find_aliases_for_id(blob, "i2c",
417e32624efSTom Warren 			COMPAT_NVIDIA_TEGRA114_I2C, node_list,
418e32624efSTom Warren 			TEGRA_I2C_NUM_CONTROLLERS);
419e32624efSTom Warren 	if (process_nodes(blob, node_list, count, 0, 1))
420e32624efSTom Warren 		return;
421e32624efSTom Warren 
422e32624efSTom Warren 	/* Now get the older (T20/T30) normal I2C ports */
42396a78ac0SYen Lin 	count = fdtdec_find_aliases_for_id(blob, "i2c",
42496a78ac0SYen Lin 			COMPAT_NVIDIA_TEGRA20_I2C, node_list,
42596a78ac0SYen Lin 			TEGRA_I2C_NUM_CONTROLLERS);
426e32624efSTom Warren 	if (process_nodes(blob, node_list, count, 0, 0))
42796a78ac0SYen Lin 		return;
42896a78ac0SYen Lin 
42996a78ac0SYen Lin 	/* Now look for dvc ports */
43096a78ac0SYen Lin 	count = fdtdec_add_aliases_for_id(blob, "i2c",
43196a78ac0SYen Lin 			COMPAT_NVIDIA_TEGRA20_DVC, node_list,
43296a78ac0SYen Lin 			TEGRA_I2C_NUM_CONTROLLERS);
433e32624efSTom Warren 	if (process_nodes(blob, node_list, count, 1, 0))
43496a78ac0SYen Lin 		return;
43596a78ac0SYen Lin }
43696a78ac0SYen Lin 
43796a78ac0SYen Lin void i2c_init(int speed, int slaveaddr)
43896a78ac0SYen Lin {
43996a78ac0SYen Lin 	/* This will override the speed selected in the fdt for that port */
44096a78ac0SYen Lin 	debug("i2c_init(speed=%u, slaveaddr=0x%x)\n", speed, slaveaddr);
44196a78ac0SYen Lin 	i2c_set_bus_speed(speed);
44296a78ac0SYen Lin }
44396a78ac0SYen Lin 
44496a78ac0SYen Lin /* i2c write version without the register address */
44596a78ac0SYen Lin int i2c_write_data(uchar chip, uchar *buffer, int len)
44696a78ac0SYen Lin {
44796a78ac0SYen Lin 	int rc;
44896a78ac0SYen Lin 
44996a78ac0SYen Lin 	debug("i2c_write_data: chip=0x%x, len=0x%x\n", chip, len);
45096a78ac0SYen Lin 	debug("write_data: ");
45196a78ac0SYen Lin 	/* use rc for counter */
45296a78ac0SYen Lin 	for (rc = 0; rc < len; ++rc)
45396a78ac0SYen Lin 		debug(" 0x%02x", buffer[rc]);
45496a78ac0SYen Lin 	debug("\n");
45596a78ac0SYen Lin 
45696a78ac0SYen Lin 	/* Shift 7-bit address over for lower-level i2c functions */
45729f3e3f2STom Warren 	rc = tegra_i2c_write_data(chip << 1, buffer, len);
45896a78ac0SYen Lin 	if (rc)
45996a78ac0SYen Lin 		debug("i2c_write_data(): rc=%d\n", rc);
46096a78ac0SYen Lin 
46196a78ac0SYen Lin 	return rc;
46296a78ac0SYen Lin }
46396a78ac0SYen Lin 
46496a78ac0SYen Lin /* i2c read version without the register address */
46596a78ac0SYen Lin int i2c_read_data(uchar chip, uchar *buffer, int len)
46696a78ac0SYen Lin {
46796a78ac0SYen Lin 	int rc;
46896a78ac0SYen Lin 
46996a78ac0SYen Lin 	debug("inside i2c_read_data():\n");
47096a78ac0SYen Lin 	/* Shift 7-bit address over for lower-level i2c functions */
47129f3e3f2STom Warren 	rc = tegra_i2c_read_data(chip << 1, buffer, len);
47296a78ac0SYen Lin 	if (rc) {
47396a78ac0SYen Lin 		debug("i2c_read_data(): rc=%d\n", rc);
47496a78ac0SYen Lin 		return rc;
47596a78ac0SYen Lin 	}
47696a78ac0SYen Lin 
47796a78ac0SYen Lin 	debug("i2c_read_data: ");
47896a78ac0SYen Lin 	/* reuse rc for counter*/
47996a78ac0SYen Lin 	for (rc = 0; rc < len; ++rc)
48096a78ac0SYen Lin 		debug(" 0x%02x", buffer[rc]);
48196a78ac0SYen Lin 	debug("\n");
48296a78ac0SYen Lin 
48396a78ac0SYen Lin 	return 0;
48496a78ac0SYen Lin }
48596a78ac0SYen Lin 
48696a78ac0SYen Lin /* Probe to see if a chip is present. */
48796a78ac0SYen Lin int i2c_probe(uchar chip)
48896a78ac0SYen Lin {
48996a78ac0SYen Lin 	int rc;
49096a78ac0SYen Lin 	uchar reg;
49196a78ac0SYen Lin 
49296a78ac0SYen Lin 	debug("i2c_probe: addr=0x%x\n", chip);
49396a78ac0SYen Lin 	reg = 0;
49496a78ac0SYen Lin 	rc = i2c_write_data(chip, &reg, 1);
49596a78ac0SYen Lin 	if (rc) {
49696a78ac0SYen Lin 		debug("Error probing 0x%x.\n", chip);
49796a78ac0SYen Lin 		return 1;
49896a78ac0SYen Lin 	}
49996a78ac0SYen Lin 	return 0;
50096a78ac0SYen Lin }
50196a78ac0SYen Lin 
50296a78ac0SYen Lin static int i2c_addr_ok(const uint addr, const int alen)
50396a78ac0SYen Lin {
50496a78ac0SYen Lin 	/* We support 7 or 10 bit addresses, so one or two bytes each */
50596a78ac0SYen Lin 	return alen == 1 || alen == 2;
50696a78ac0SYen Lin }
50796a78ac0SYen Lin 
50896a78ac0SYen Lin /* Read bytes */
50996a78ac0SYen Lin int i2c_read(uchar chip, uint addr, int alen, uchar *buffer, int len)
51096a78ac0SYen Lin {
51196a78ac0SYen Lin 	uint offset;
51296a78ac0SYen Lin 	int i;
51396a78ac0SYen Lin 
51496a78ac0SYen Lin 	debug("i2c_read: chip=0x%x, addr=0x%x, len=0x%x\n",
51596a78ac0SYen Lin 				chip, addr, len);
51696a78ac0SYen Lin 	if (!i2c_addr_ok(addr, alen)) {
51796a78ac0SYen Lin 		debug("i2c_read: Bad address %x.%d.\n", addr, alen);
51896a78ac0SYen Lin 		return 1;
51996a78ac0SYen Lin 	}
52096a78ac0SYen Lin 	for (offset = 0; offset < len; offset++) {
52196a78ac0SYen Lin 		if (alen) {
52296a78ac0SYen Lin 			uchar data[alen];
52396a78ac0SYen Lin 			for (i = 0; i < alen; i++) {
52496a78ac0SYen Lin 				data[alen - i - 1] =
52596a78ac0SYen Lin 					(addr + offset) >> (8 * i);
52696a78ac0SYen Lin 			}
52796a78ac0SYen Lin 			if (i2c_write_data(chip, data, alen)) {
52896a78ac0SYen Lin 				debug("i2c_read: error sending (0x%x)\n",
52996a78ac0SYen Lin 					addr);
53096a78ac0SYen Lin 				return 1;
53196a78ac0SYen Lin 			}
53296a78ac0SYen Lin 		}
53396a78ac0SYen Lin 		if (i2c_read_data(chip, buffer + offset, 1)) {
53496a78ac0SYen Lin 			debug("i2c_read: error reading (0x%x)\n", addr);
53596a78ac0SYen Lin 			return 1;
53696a78ac0SYen Lin 		}
53796a78ac0SYen Lin 	}
53896a78ac0SYen Lin 
53996a78ac0SYen Lin 	return 0;
54096a78ac0SYen Lin }
54196a78ac0SYen Lin 
54296a78ac0SYen Lin /* Write bytes */
54396a78ac0SYen Lin int i2c_write(uchar chip, uint addr, int alen, uchar *buffer, int len)
54496a78ac0SYen Lin {
54596a78ac0SYen Lin 	uint offset;
54696a78ac0SYen Lin 	int i;
54796a78ac0SYen Lin 
54896a78ac0SYen Lin 	debug("i2c_write: chip=0x%x, addr=0x%x, len=0x%x\n",
54996a78ac0SYen Lin 				chip, addr, len);
55096a78ac0SYen Lin 	if (!i2c_addr_ok(addr, alen)) {
55196a78ac0SYen Lin 		debug("i2c_write: Bad address %x.%d.\n", addr, alen);
55296a78ac0SYen Lin 		return 1;
55396a78ac0SYen Lin 	}
55496a78ac0SYen Lin 	for (offset = 0; offset < len; offset++) {
55596a78ac0SYen Lin 		uchar data[alen + 1];
55696a78ac0SYen Lin 		for (i = 0; i < alen; i++)
55796a78ac0SYen Lin 			data[alen - i - 1] = (addr + offset) >> (8 * i);
55896a78ac0SYen Lin 		data[alen] = buffer[offset];
55996a78ac0SYen Lin 		if (i2c_write_data(chip, data, alen + 1)) {
56096a78ac0SYen Lin 			debug("i2c_write: error sending (0x%x)\n", addr);
56196a78ac0SYen Lin 			return 1;
56296a78ac0SYen Lin 		}
56396a78ac0SYen Lin 	}
56496a78ac0SYen Lin 
56596a78ac0SYen Lin 	return 0;
56696a78ac0SYen Lin }
56796a78ac0SYen Lin 
56896a78ac0SYen Lin #if defined(CONFIG_I2C_MULTI_BUS)
56996a78ac0SYen Lin /*
57096a78ac0SYen Lin  * Functions for multiple I2C bus handling
57196a78ac0SYen Lin  */
57296a78ac0SYen Lin unsigned int i2c_get_bus_num(void)
57396a78ac0SYen Lin {
57496a78ac0SYen Lin 	return i2c_bus_num;
57596a78ac0SYen Lin }
57696a78ac0SYen Lin 
57796a78ac0SYen Lin int i2c_set_bus_num(unsigned int bus)
57896a78ac0SYen Lin {
57996a78ac0SYen Lin 	if (bus >= TEGRA_I2C_NUM_CONTROLLERS || !i2c_controllers[bus].inited)
58096a78ac0SYen Lin 		return -1;
58196a78ac0SYen Lin 	i2c_bus_num = bus;
58296a78ac0SYen Lin 
58396a78ac0SYen Lin 	return 0;
58496a78ac0SYen Lin }
58596a78ac0SYen Lin #endif
586e31c1e50SSimon Glass 
587e31c1e50SSimon Glass int tegra_i2c_get_dvc_bus_num(void)
588e31c1e50SSimon Glass {
589e31c1e50SSimon Glass 	int i;
590e31c1e50SSimon Glass 
591e31c1e50SSimon Glass 	for (i = 0; i < CONFIG_SYS_MAX_I2C_BUS; i++) {
592e31c1e50SSimon Glass 		struct i2c_bus *bus = &i2c_controllers[i];
593e31c1e50SSimon Glass 
594e31c1e50SSimon Glass 		if (bus->inited && bus->is_dvc)
595e31c1e50SSimon Glass 			return i;
596e31c1e50SSimon Glass 	}
597e31c1e50SSimon Glass 
598e31c1e50SSimon Glass 	return -1;
599e31c1e50SSimon Glass }
600