xref: /rk3399_rockchip-uboot/drivers/i2c/tegra_i2c.c (revision 90aa625c9a9e1fb7a2f001fd8e50099bacaf92b8)
196a78ac0SYen Lin /*
296a78ac0SYen Lin  * Copyright (c) 2012 The Chromium OS Authors. All rights reserved.
396a78ac0SYen Lin  * Copyright (c) 2010-2011 NVIDIA Corporation
496a78ac0SYen Lin  *  NVIDIA Corporation <www.nvidia.com>
596a78ac0SYen Lin  *
61a459660SWolfgang Denk  * SPDX-License-Identifier:	GPL-2.0+
796a78ac0SYen Lin  */
896a78ac0SYen Lin 
996a78ac0SYen Lin #include <common.h>
10b0e6ef46SSimon Glass #include <dm.h>
11b0e6ef46SSimon Glass #include <errno.h>
1296a78ac0SYen Lin #include <i2c.h>
1396a78ac0SYen Lin #include <asm/io.h>
143c27fa21SBryan Wu #include <clk.h>
153c27fa21SBryan Wu #include <reset.h>
16fc607d9aSStephen Warren #ifndef CONFIG_TEGRA186
1796a78ac0SYen Lin #include <asm/arch/clock.h>
1896a78ac0SYen Lin #include <asm/arch/funcmux.h>
193c27fa21SBryan Wu #endif
203c27fa21SBryan Wu #include <asm/arch/gpio.h>
21150c2493STom Warren #include <asm/arch-tegra/tegra_i2c.h>
2296a78ac0SYen Lin 
2396a78ac0SYen Lin DECLARE_GLOBAL_DATA_PTR;
2496a78ac0SYen Lin 
25b0e6ef46SSimon Glass enum i2c_type {
26b0e6ef46SSimon Glass 	TYPE_114,
27b0e6ef46SSimon Glass 	TYPE_STD,
28b0e6ef46SSimon Glass 	TYPE_DVC,
29b0e6ef46SSimon Glass };
30b0e6ef46SSimon Glass 
3196a78ac0SYen Lin /* Information about i2c controller */
3296a78ac0SYen Lin struct i2c_bus {
3396a78ac0SYen Lin 	int			id;
343c27fa21SBryan Wu 	struct reset_ctl	reset_ctl;
353c27fa21SBryan Wu 	struct clk		clk;
3696a78ac0SYen Lin 	int			speed;
3796a78ac0SYen Lin 	int			pinmux_config;
3896a78ac0SYen Lin 	struct i2c_control	*control;
3996a78ac0SYen Lin 	struct i2c_ctlr		*regs;
40b0e6ef46SSimon Glass 	enum i2c_type		type;
4196a78ac0SYen Lin 	int			inited;	/* bus is inited */
4296a78ac0SYen Lin };
4396a78ac0SYen Lin 
set_packet_mode(struct i2c_bus * i2c_bus)4496a78ac0SYen Lin static void set_packet_mode(struct i2c_bus *i2c_bus)
4596a78ac0SYen Lin {
4696a78ac0SYen Lin 	u32 config;
4796a78ac0SYen Lin 
4896a78ac0SYen Lin 	config = I2C_CNFG_NEW_MASTER_FSM_MASK | I2C_CNFG_PACKET_MODE_MASK;
4996a78ac0SYen Lin 
50b0e6ef46SSimon Glass 	if (i2c_bus->type == TYPE_DVC) {
5196a78ac0SYen Lin 		struct dvc_ctlr *dvc = (struct dvc_ctlr *)i2c_bus->regs;
5296a78ac0SYen Lin 
5396a78ac0SYen Lin 		writel(config, &dvc->cnfg);
5496a78ac0SYen Lin 	} else {
5596a78ac0SYen Lin 		writel(config, &i2c_bus->regs->cnfg);
5696a78ac0SYen Lin 		/*
5796a78ac0SYen Lin 		 * program I2C_SL_CNFG.NEWSL to ENABLE. This fixes probe
5896a78ac0SYen Lin 		 * issues, i.e., some slaves may be wrongly detected.
5996a78ac0SYen Lin 		 */
6096a78ac0SYen Lin 		setbits_le32(&i2c_bus->regs->sl_cnfg, I2C_SL_CNFG_NEWSL_MASK);
6196a78ac0SYen Lin 	}
6296a78ac0SYen Lin }
6396a78ac0SYen Lin 
i2c_reset_controller(struct i2c_bus * i2c_bus)6496a78ac0SYen Lin static void i2c_reset_controller(struct i2c_bus *i2c_bus)
6596a78ac0SYen Lin {
6696a78ac0SYen Lin 	/* Reset I2C controller. */
673c27fa21SBryan Wu 	reset_assert(&i2c_bus->reset_ctl);
683c27fa21SBryan Wu 	udelay(1);
693c27fa21SBryan Wu 	reset_deassert(&i2c_bus->reset_ctl);
703c27fa21SBryan Wu 	udelay(1);
7196a78ac0SYen Lin 
7296a78ac0SYen Lin 	/* re-program config register to packet mode */
7396a78ac0SYen Lin 	set_packet_mode(i2c_bus);
7496a78ac0SYen Lin }
7596a78ac0SYen Lin 
i2c_init_clock(struct i2c_bus * i2c_bus,unsigned rate)763c27fa21SBryan Wu static int i2c_init_clock(struct i2c_bus *i2c_bus, unsigned rate)
773c27fa21SBryan Wu {
783c27fa21SBryan Wu 	int ret;
793c27fa21SBryan Wu 
803c27fa21SBryan Wu 	ret = reset_assert(&i2c_bus->reset_ctl);
813c27fa21SBryan Wu 	if (ret)
823c27fa21SBryan Wu 		return ret;
833c27fa21SBryan Wu 	ret = clk_enable(&i2c_bus->clk);
843c27fa21SBryan Wu 	if (ret)
853c27fa21SBryan Wu 		return ret;
863c27fa21SBryan Wu 	ret = clk_set_rate(&i2c_bus->clk, rate);
873c27fa21SBryan Wu 	if (IS_ERR_VALUE(ret))
883c27fa21SBryan Wu 		return ret;
893c27fa21SBryan Wu 	ret = reset_deassert(&i2c_bus->reset_ctl);
903c27fa21SBryan Wu 	if (ret)
913c27fa21SBryan Wu 		return ret;
923c27fa21SBryan Wu 
933c27fa21SBryan Wu 	return 0;
943c27fa21SBryan Wu }
953c27fa21SBryan Wu 
i2c_init_controller(struct i2c_bus * i2c_bus)9696a78ac0SYen Lin static void i2c_init_controller(struct i2c_bus *i2c_bus)
9796a78ac0SYen Lin {
98b0e6ef46SSimon Glass 	if (!i2c_bus->speed)
99b0e6ef46SSimon Glass 		return;
100b0e6ef46SSimon Glass 	debug("%s: speed=%d\n", __func__, i2c_bus->speed);
10196a78ac0SYen Lin 	/*
10296a78ac0SYen Lin 	 * Use PLLP - DP-04508-001_v06 datasheet indicates a divisor of 8
10396a78ac0SYen Lin 	 * here, in section 23.3.1, but in fact we seem to need a factor of
10496a78ac0SYen Lin 	 * 16 to get the right frequency.
10596a78ac0SYen Lin 	 */
1063c27fa21SBryan Wu 	i2c_init_clock(i2c_bus, i2c_bus->speed * 2 * 8);
10796a78ac0SYen Lin 
108b0e6ef46SSimon Glass 	if (i2c_bus->type == TYPE_114) {
109e32624efSTom Warren 		/*
110e32624efSTom Warren 		 * T114 I2C went to a single clock source for standard/fast and
111e32624efSTom Warren 		 * HS clock speeds. The new clock rate setting calculation is:
112e32624efSTom Warren 		 *  SCL = CLK_SOURCE.I2C /
113e32624efSTom Warren 		 *   (CLK_MULT_STD_FAST_MODE * (I2C_CLK_DIV_STD_FAST_MODE+1) *
114e32624efSTom Warren 		 *   I2C FREQUENCY DIVISOR) as per the T114 TRM (sec 30.3.1).
115e32624efSTom Warren 		 *
116e32624efSTom Warren 		 * NOTE: We do this here, after the initial clock/pll start,
117e32624efSTom Warren 		 * because if we read the clk_div reg before the controller
118e32624efSTom Warren 		 * is running, we hang, and we need it for the new calc.
119e32624efSTom Warren 		 */
120e32624efSTom Warren 		int clk_div_stdfst_mode = readl(&i2c_bus->regs->clk_div) >> 16;
1213c27fa21SBryan Wu 		unsigned rate = CLK_MULT_STD_FAST_MODE *
1223c27fa21SBryan Wu 				(clk_div_stdfst_mode + 1) * i2c_bus->speed * 2;
123e32624efSTom Warren 		debug("%s: CLK_DIV_STD_FAST_MODE setting = %d\n", __func__,
124e32624efSTom Warren 			clk_div_stdfst_mode);
125e32624efSTom Warren 
1263c27fa21SBryan Wu 		i2c_init_clock(i2c_bus, rate);
127e32624efSTom Warren 	}
128e32624efSTom Warren 
12996a78ac0SYen Lin 	/* Reset I2C controller. */
13096a78ac0SYen Lin 	i2c_reset_controller(i2c_bus);
13196a78ac0SYen Lin 
13296a78ac0SYen Lin 	/* Configure I2C controller. */
133b0e6ef46SSimon Glass 	if (i2c_bus->type == TYPE_DVC) {	/* only for DVC I2C */
13496a78ac0SYen Lin 		struct dvc_ctlr *dvc = (struct dvc_ctlr *)i2c_bus->regs;
13596a78ac0SYen Lin 
13696a78ac0SYen Lin 		setbits_le32(&dvc->ctrl3, DVC_CTRL_REG3_I2C_HW_SW_PROG_MASK);
13796a78ac0SYen Lin 	}
13896a78ac0SYen Lin 
1393c27fa21SBryan Wu #ifndef CONFIG_TEGRA186
140fc607d9aSStephen Warren 	funcmux_select(i2c_bus->clk.id, i2c_bus->pinmux_config);
1413c27fa21SBryan Wu #endif
14296a78ac0SYen Lin }
14396a78ac0SYen Lin 
send_packet_headers(struct i2c_bus * i2c_bus,struct i2c_trans_info * trans,u32 packet_id,bool end_with_repeated_start)14496a78ac0SYen Lin static void send_packet_headers(
14596a78ac0SYen Lin 	struct i2c_bus *i2c_bus,
14696a78ac0SYen Lin 	struct i2c_trans_info *trans,
14768049a08SStephen Warren 	u32 packet_id,
14868049a08SStephen Warren 	bool end_with_repeated_start)
14996a78ac0SYen Lin {
15096a78ac0SYen Lin 	u32 data;
15196a78ac0SYen Lin 
15296a78ac0SYen Lin 	/* prepare header1: Header size = 0 Protocol = I2C, pktType = 0 */
15396a78ac0SYen Lin 	data = PROTOCOL_TYPE_I2C << PKT_HDR1_PROTOCOL_SHIFT;
15496a78ac0SYen Lin 	data |= packet_id << PKT_HDR1_PKT_ID_SHIFT;
15596a78ac0SYen Lin 	data |= i2c_bus->id << PKT_HDR1_CTLR_ID_SHIFT;
15696a78ac0SYen Lin 	writel(data, &i2c_bus->control->tx_fifo);
15796a78ac0SYen Lin 	debug("pkt header 1 sent (0x%x)\n", data);
15896a78ac0SYen Lin 
15996a78ac0SYen Lin 	/* prepare header2 */
16096a78ac0SYen Lin 	data = (trans->num_bytes - 1) << PKT_HDR2_PAYLOAD_SIZE_SHIFT;
16196a78ac0SYen Lin 	writel(data, &i2c_bus->control->tx_fifo);
16296a78ac0SYen Lin 	debug("pkt header 2 sent (0x%x)\n", data);
16396a78ac0SYen Lin 
16496a78ac0SYen Lin 	/* prepare IO specific header: configure the slave address */
16596a78ac0SYen Lin 	data = trans->address << PKT_HDR3_SLAVE_ADDR_SHIFT;
16696a78ac0SYen Lin 
16796a78ac0SYen Lin 	/* Enable Read if it is not a write transaction */
16896a78ac0SYen Lin 	if (!(trans->flags & I2C_IS_WRITE))
16996a78ac0SYen Lin 		data |= PKT_HDR3_READ_MODE_MASK;
17068049a08SStephen Warren 	if (end_with_repeated_start)
17168049a08SStephen Warren 		data |= PKT_HDR3_REPEAT_START_MASK;
17296a78ac0SYen Lin 
17396a78ac0SYen Lin 	/* Write I2C specific header */
17496a78ac0SYen Lin 	writel(data, &i2c_bus->control->tx_fifo);
17596a78ac0SYen Lin 	debug("pkt header 3 sent (0x%x)\n", data);
17696a78ac0SYen Lin }
17796a78ac0SYen Lin 
wait_for_tx_fifo_empty(struct i2c_control * control)17896a78ac0SYen Lin static int wait_for_tx_fifo_empty(struct i2c_control *control)
17996a78ac0SYen Lin {
18096a78ac0SYen Lin 	u32 count;
18196a78ac0SYen Lin 	int timeout_us = I2C_TIMEOUT_USEC;
18296a78ac0SYen Lin 
18396a78ac0SYen Lin 	while (timeout_us >= 0) {
18496a78ac0SYen Lin 		count = (readl(&control->fifo_status) & TX_FIFO_EMPTY_CNT_MASK)
18596a78ac0SYen Lin 				>> TX_FIFO_EMPTY_CNT_SHIFT;
18696a78ac0SYen Lin 		if (count == I2C_FIFO_DEPTH)
18796a78ac0SYen Lin 			return 1;
18896a78ac0SYen Lin 		udelay(10);
18996a78ac0SYen Lin 		timeout_us -= 10;
19096a78ac0SYen Lin 	}
19196a78ac0SYen Lin 
19296a78ac0SYen Lin 	return 0;
19396a78ac0SYen Lin }
19496a78ac0SYen Lin 
wait_for_rx_fifo_notempty(struct i2c_control * control)19596a78ac0SYen Lin static int wait_for_rx_fifo_notempty(struct i2c_control *control)
19696a78ac0SYen Lin {
19796a78ac0SYen Lin 	u32 count;
19896a78ac0SYen Lin 	int timeout_us = I2C_TIMEOUT_USEC;
19996a78ac0SYen Lin 
20096a78ac0SYen Lin 	while (timeout_us >= 0) {
20196a78ac0SYen Lin 		count = (readl(&control->fifo_status) & TX_FIFO_FULL_CNT_MASK)
20296a78ac0SYen Lin 				>> TX_FIFO_FULL_CNT_SHIFT;
20396a78ac0SYen Lin 		if (count)
20496a78ac0SYen Lin 			return 1;
20596a78ac0SYen Lin 		udelay(10);
20696a78ac0SYen Lin 		timeout_us -= 10;
20796a78ac0SYen Lin 	}
20896a78ac0SYen Lin 
20996a78ac0SYen Lin 	return 0;
21096a78ac0SYen Lin }
21196a78ac0SYen Lin 
wait_for_transfer_complete(struct i2c_control * control)21296a78ac0SYen Lin static int wait_for_transfer_complete(struct i2c_control *control)
21396a78ac0SYen Lin {
21496a78ac0SYen Lin 	int int_status;
21596a78ac0SYen Lin 	int timeout_us = I2C_TIMEOUT_USEC;
21696a78ac0SYen Lin 
21796a78ac0SYen Lin 	while (timeout_us >= 0) {
21896a78ac0SYen Lin 		int_status = readl(&control->int_status);
21996a78ac0SYen Lin 		if (int_status & I2C_INT_NO_ACK_MASK)
22096a78ac0SYen Lin 			return -int_status;
22196a78ac0SYen Lin 		if (int_status & I2C_INT_ARBITRATION_LOST_MASK)
22296a78ac0SYen Lin 			return -int_status;
22396a78ac0SYen Lin 		if (int_status & I2C_INT_XFER_COMPLETE_MASK)
22496a78ac0SYen Lin 			return 0;
22596a78ac0SYen Lin 
22696a78ac0SYen Lin 		udelay(10);
22796a78ac0SYen Lin 		timeout_us -= 10;
22896a78ac0SYen Lin 	}
22996a78ac0SYen Lin 
23096a78ac0SYen Lin 	return -1;
23196a78ac0SYen Lin }
23296a78ac0SYen Lin 
send_recv_packets(struct i2c_bus * i2c_bus,struct i2c_trans_info * trans)23396a78ac0SYen Lin static int send_recv_packets(struct i2c_bus *i2c_bus,
23496a78ac0SYen Lin 			     struct i2c_trans_info *trans)
23596a78ac0SYen Lin {
23696a78ac0SYen Lin 	struct i2c_control *control = i2c_bus->control;
23796a78ac0SYen Lin 	u32 int_status;
23896a78ac0SYen Lin 	u32 words;
23996a78ac0SYen Lin 	u8 *dptr;
24096a78ac0SYen Lin 	u32 local;
24196a78ac0SYen Lin 	uchar last_bytes;
24296a78ac0SYen Lin 	int error = 0;
24396a78ac0SYen Lin 	int is_write = trans->flags & I2C_IS_WRITE;
24496a78ac0SYen Lin 
24596a78ac0SYen Lin 	/* clear status from previous transaction, XFER_COMPLETE, NOACK, etc. */
24696a78ac0SYen Lin 	int_status = readl(&control->int_status);
24796a78ac0SYen Lin 	writel(int_status, &control->int_status);
24896a78ac0SYen Lin 
24968049a08SStephen Warren 	send_packet_headers(i2c_bus, trans, 1,
25068049a08SStephen Warren 			    trans->flags & I2C_USE_REPEATED_START);
25196a78ac0SYen Lin 
25296a78ac0SYen Lin 	words = DIV_ROUND_UP(trans->num_bytes, 4);
25396a78ac0SYen Lin 	last_bytes = trans->num_bytes & 3;
25496a78ac0SYen Lin 	dptr = trans->buf;
25596a78ac0SYen Lin 
25696a78ac0SYen Lin 	while (words) {
25796a78ac0SYen Lin 		u32 *wptr = (u32 *)dptr;
25896a78ac0SYen Lin 
25996a78ac0SYen Lin 		if (is_write) {
26096a78ac0SYen Lin 			/* deal with word alignment */
261981b14f0SStephen Warren 			if ((words == 1) && last_bytes) {
262981b14f0SStephen Warren 				local = 0;
263981b14f0SStephen Warren 				memcpy(&local, dptr, last_bytes);
2648e67c5d0SThierry Reding 			} else if ((unsigned long)dptr & 3) {
26596a78ac0SYen Lin 				memcpy(&local, dptr, sizeof(u32));
266981b14f0SStephen Warren 			} else {
267981b14f0SStephen Warren 				local = *wptr;
268981b14f0SStephen Warren 			}
26996a78ac0SYen Lin 			writel(local, &control->tx_fifo);
27096a78ac0SYen Lin 			debug("pkt data sent (0x%x)\n", local);
27196a78ac0SYen Lin 			if (!wait_for_tx_fifo_empty(control)) {
27296a78ac0SYen Lin 				error = -1;
27396a78ac0SYen Lin 				goto exit;
27496a78ac0SYen Lin 			}
27596a78ac0SYen Lin 		} else {
27696a78ac0SYen Lin 			if (!wait_for_rx_fifo_notempty(control)) {
27796a78ac0SYen Lin 				error = -1;
27896a78ac0SYen Lin 				goto exit;
27996a78ac0SYen Lin 			}
28096a78ac0SYen Lin 			/*
28196a78ac0SYen Lin 			 * for the last word, we read into our local buffer,
28296a78ac0SYen Lin 			 * in case that caller did not provide enough buffer.
28396a78ac0SYen Lin 			 */
28496a78ac0SYen Lin 			local = readl(&control->rx_fifo);
28596a78ac0SYen Lin 			if ((words == 1) && last_bytes)
28696a78ac0SYen Lin 				memcpy(dptr, (char *)&local, last_bytes);
2878e67c5d0SThierry Reding 			else if ((unsigned long)dptr & 3)
28896a78ac0SYen Lin 				memcpy(dptr, &local, sizeof(u32));
28996a78ac0SYen Lin 			else
29096a78ac0SYen Lin 				*wptr = local;
29196a78ac0SYen Lin 			debug("pkt data received (0x%x)\n", local);
29296a78ac0SYen Lin 		}
29396a78ac0SYen Lin 		words--;
29496a78ac0SYen Lin 		dptr += sizeof(u32);
29596a78ac0SYen Lin 	}
29696a78ac0SYen Lin 
29796a78ac0SYen Lin 	if (wait_for_transfer_complete(control)) {
29896a78ac0SYen Lin 		error = -1;
29996a78ac0SYen Lin 		goto exit;
30096a78ac0SYen Lin 	}
30196a78ac0SYen Lin 	return 0;
30296a78ac0SYen Lin exit:
30396a78ac0SYen Lin 	/* error, reset the controller. */
30496a78ac0SYen Lin 	i2c_reset_controller(i2c_bus);
30596a78ac0SYen Lin 
30696a78ac0SYen Lin 	return error;
30796a78ac0SYen Lin }
30896a78ac0SYen Lin 
tegra_i2c_write_data(struct i2c_bus * i2c_bus,u32 addr,u8 * data,u32 len,bool end_with_repeated_start)309b0e6ef46SSimon Glass static int tegra_i2c_write_data(struct i2c_bus *i2c_bus, u32 addr, u8 *data,
31068049a08SStephen Warren 				u32 len, bool end_with_repeated_start)
31196a78ac0SYen Lin {
31296a78ac0SYen Lin 	int error;
31396a78ac0SYen Lin 	struct i2c_trans_info trans_info;
31496a78ac0SYen Lin 
31596a78ac0SYen Lin 	trans_info.address = addr;
31696a78ac0SYen Lin 	trans_info.buf = data;
31796a78ac0SYen Lin 	trans_info.flags = I2C_IS_WRITE;
31868049a08SStephen Warren 	if (end_with_repeated_start)
31968049a08SStephen Warren 		trans_info.flags |= I2C_USE_REPEATED_START;
32096a78ac0SYen Lin 	trans_info.num_bytes = len;
32196a78ac0SYen Lin 	trans_info.is_10bit_address = 0;
32296a78ac0SYen Lin 
323b0e6ef46SSimon Glass 	error = send_recv_packets(i2c_bus, &trans_info);
32496a78ac0SYen Lin 	if (error)
32529f3e3f2STom Warren 		debug("tegra_i2c_write_data: Error (%d) !!!\n", error);
32696a78ac0SYen Lin 
32796a78ac0SYen Lin 	return error;
32896a78ac0SYen Lin }
32996a78ac0SYen Lin 
tegra_i2c_read_data(struct i2c_bus * i2c_bus,u32 addr,u8 * data,u32 len)330b0e6ef46SSimon Glass static int tegra_i2c_read_data(struct i2c_bus *i2c_bus, u32 addr, u8 *data,
331d84eb856SSimon Glass 			       u32 len)
33296a78ac0SYen Lin {
33396a78ac0SYen Lin 	int error;
33496a78ac0SYen Lin 	struct i2c_trans_info trans_info;
33596a78ac0SYen Lin 
33696a78ac0SYen Lin 	trans_info.address = addr | 1;
33796a78ac0SYen Lin 	trans_info.buf = data;
33896a78ac0SYen Lin 	trans_info.flags = 0;
33996a78ac0SYen Lin 	trans_info.num_bytes = len;
34096a78ac0SYen Lin 	trans_info.is_10bit_address = 0;
34196a78ac0SYen Lin 
342b0e6ef46SSimon Glass 	error = send_recv_packets(i2c_bus, &trans_info);
34396a78ac0SYen Lin 	if (error)
34429f3e3f2STom Warren 		debug("tegra_i2c_read_data: Error (%d) !!!\n", error);
34596a78ac0SYen Lin 
34696a78ac0SYen Lin 	return error;
34796a78ac0SYen Lin }
34896a78ac0SYen Lin 
tegra_i2c_set_bus_speed(struct udevice * dev,unsigned int speed)349b0e6ef46SSimon Glass static int tegra_i2c_set_bus_speed(struct udevice *dev, unsigned int speed)
35096a78ac0SYen Lin {
351b0e6ef46SSimon Glass 	struct i2c_bus *i2c_bus = dev_get_priv(dev);
352d84eb856SSimon Glass 
353b0e6ef46SSimon Glass 	i2c_bus->speed = speed;
354b0e6ef46SSimon Glass 	i2c_init_controller(i2c_bus);
35596a78ac0SYen Lin 
35696a78ac0SYen Lin 	return 0;
35796a78ac0SYen Lin }
35896a78ac0SYen Lin 
tegra_i2c_probe(struct udevice * dev)359b0e6ef46SSimon Glass static int tegra_i2c_probe(struct udevice *dev)
36096a78ac0SYen Lin {
361b0e6ef46SSimon Glass 	struct i2c_bus *i2c_bus = dev_get_priv(dev);
3623c27fa21SBryan Wu 	int ret;
363b0e6ef46SSimon Glass 	bool is_dvc;
364b0e6ef46SSimon Glass 
365b0e6ef46SSimon Glass 	i2c_bus->id = dev->seq;
36639de8433SSimon Glass 	i2c_bus->type = dev_get_driver_data(dev);
367d8554d08SSimon Glass 	i2c_bus->regs = (struct i2c_ctlr *)dev_read_addr(dev);
368d8554d08SSimon Glass 	if ((ulong)i2c_bus->regs == FDT_ADDR_T_NONE) {
369d8554d08SSimon Glass 		debug("%s: Cannot get regs address\n", __func__);
370d8554d08SSimon Glass 		return -EINVAL;
371d8554d08SSimon Glass 	}
37296a78ac0SYen Lin 
3733c27fa21SBryan Wu 	ret = reset_get_by_name(dev, "i2c", &i2c_bus->reset_ctl);
3743c27fa21SBryan Wu 	if (ret) {
375*90aa625cSMasahiro Yamada 		pr_err("reset_get_by_name() failed: %d\n", ret);
3763c27fa21SBryan Wu 		return ret;
3773c27fa21SBryan Wu 	}
378b4ee081eSStephen Warren 	ret = clk_get_by_name(dev, "div-clk", &i2c_bus->clk);
3793c27fa21SBryan Wu 	if (ret) {
380*90aa625cSMasahiro Yamada 		pr_err("clk_get_by_name() failed: %d\n", ret);
3813c27fa21SBryan Wu 		return ret;
3823c27fa21SBryan Wu 	}
383fc607d9aSStephen Warren 
384fc607d9aSStephen Warren #ifndef CONFIG_TEGRA186
385fc607d9aSStephen Warren 	/*
386fc607d9aSStephen Warren 	 * We don't have a binding for pinmux yet. Leave it out for now. So
387fc607d9aSStephen Warren 	 * far no one needs anything other than the default.
388fc607d9aSStephen Warren 	 */
38996a78ac0SYen Lin 	i2c_bus->pinmux_config = FUNCMUX_DEFAULT;
39096a78ac0SYen Lin 
39196a78ac0SYen Lin 	/*
39296a78ac0SYen Lin 	 * We can't specify the pinmux config in the fdt, so I2C2 will not
39396a78ac0SYen Lin 	 * work on Seaboard. It normally has no devices on it anyway.
39496a78ac0SYen Lin 	 * You could add in this little hack if you need to use it.
39596a78ac0SYen Lin 	 * The correct solution is a pinmux binding in the fdt.
39696a78ac0SYen Lin 	 *
397fc607d9aSStephen Warren 	 *	if (i2c_bus->clk.id == PERIPH_ID_I2C2)
39896a78ac0SYen Lin 	 *		i2c_bus->pinmux_config = FUNCMUX_I2C2_PTA;
39996a78ac0SYen Lin 	 */
4003c27fa21SBryan Wu #endif
40196a78ac0SYen Lin 
40239de8433SSimon Glass 	is_dvc = dev_get_driver_data(dev) == TYPE_DVC;
40396a78ac0SYen Lin 	if (is_dvc) {
40496a78ac0SYen Lin 		i2c_bus->control =
40596a78ac0SYen Lin 			&((struct dvc_ctlr *)i2c_bus->regs)->control;
40696a78ac0SYen Lin 	} else {
40796a78ac0SYen Lin 		i2c_bus->control = &i2c_bus->regs->control;
40896a78ac0SYen Lin 	}
40996a78ac0SYen Lin 	i2c_init_controller(i2c_bus);
410fc607d9aSStephen Warren 	debug("%s: controller bus %d at %p, speed %d: ",
411fc607d9aSStephen Warren 	      is_dvc ? "dvc" : "i2c", dev->seq, i2c_bus->regs, i2c_bus->speed);
41296a78ac0SYen Lin 
41396a78ac0SYen Lin 	return 0;
41496a78ac0SYen Lin }
41596a78ac0SYen Lin 
41696a78ac0SYen Lin /* i2c write version without the register address */
i2c_write_data(struct i2c_bus * i2c_bus,uchar chip,uchar * buffer,int len,bool end_with_repeated_start)417b0e6ef46SSimon Glass static int i2c_write_data(struct i2c_bus *i2c_bus, uchar chip, uchar *buffer,
41819d7bf3dSJeroen Hofstee 			  int len, bool end_with_repeated_start)
41996a78ac0SYen Lin {
42096a78ac0SYen Lin 	int rc;
42196a78ac0SYen Lin 
42296a78ac0SYen Lin 	debug("i2c_write_data: chip=0x%x, len=0x%x\n", chip, len);
42396a78ac0SYen Lin 	debug("write_data: ");
42496a78ac0SYen Lin 	/* use rc for counter */
42596a78ac0SYen Lin 	for (rc = 0; rc < len; ++rc)
42696a78ac0SYen Lin 		debug(" 0x%02x", buffer[rc]);
42796a78ac0SYen Lin 	debug("\n");
42896a78ac0SYen Lin 
42996a78ac0SYen Lin 	/* Shift 7-bit address over for lower-level i2c functions */
430b0e6ef46SSimon Glass 	rc = tegra_i2c_write_data(i2c_bus, chip << 1, buffer, len,
43168049a08SStephen Warren 				  end_with_repeated_start);
43296a78ac0SYen Lin 	if (rc)
43396a78ac0SYen Lin 		debug("i2c_write_data(): rc=%d\n", rc);
43496a78ac0SYen Lin 
43596a78ac0SYen Lin 	return rc;
43696a78ac0SYen Lin }
43796a78ac0SYen Lin 
43896a78ac0SYen Lin /* i2c read version without the register address */
i2c_read_data(struct i2c_bus * i2c_bus,uchar chip,uchar * buffer,int len)439b0e6ef46SSimon Glass static int i2c_read_data(struct i2c_bus *i2c_bus, uchar chip, uchar *buffer,
44019d7bf3dSJeroen Hofstee 			 int len)
44196a78ac0SYen Lin {
44296a78ac0SYen Lin 	int rc;
44396a78ac0SYen Lin 
44496a78ac0SYen Lin 	debug("inside i2c_read_data():\n");
44596a78ac0SYen Lin 	/* Shift 7-bit address over for lower-level i2c functions */
446b0e6ef46SSimon Glass 	rc = tegra_i2c_read_data(i2c_bus, chip << 1, buffer, len);
44796a78ac0SYen Lin 	if (rc) {
44896a78ac0SYen Lin 		debug("i2c_read_data(): rc=%d\n", rc);
44996a78ac0SYen Lin 		return rc;
45096a78ac0SYen Lin 	}
45196a78ac0SYen Lin 
45296a78ac0SYen Lin 	debug("i2c_read_data: ");
45396a78ac0SYen Lin 	/* reuse rc for counter*/
45496a78ac0SYen Lin 	for (rc = 0; rc < len; ++rc)
45596a78ac0SYen Lin 		debug(" 0x%02x", buffer[rc]);
45696a78ac0SYen Lin 	debug("\n");
45796a78ac0SYen Lin 
45896a78ac0SYen Lin 	return 0;
45996a78ac0SYen Lin }
46096a78ac0SYen Lin 
46196a78ac0SYen Lin /* Probe to see if a chip is present. */
tegra_i2c_probe_chip(struct udevice * bus,uint chip_addr,uint chip_flags)462b0e6ef46SSimon Glass static int tegra_i2c_probe_chip(struct udevice *bus, uint chip_addr,
463b0e6ef46SSimon Glass 				uint chip_flags)
46496a78ac0SYen Lin {
465b0e6ef46SSimon Glass 	struct i2c_bus *i2c_bus = dev_get_priv(bus);
46696a78ac0SYen Lin 	int rc;
467b0e6ef46SSimon Glass 	u8 reg;
46896a78ac0SYen Lin 
469b0e6ef46SSimon Glass 	/* Shift 7-bit address over for lower-level i2c functions */
470b0e6ef46SSimon Glass 	rc = tegra_i2c_write_data(i2c_bus, chip_addr << 1, &reg, sizeof(reg),
471b0e6ef46SSimon Glass 				  false);
472b0e6ef46SSimon Glass 
473b0e6ef46SSimon Glass 	return rc;
47496a78ac0SYen Lin }
47596a78ac0SYen Lin 
tegra_i2c_xfer(struct udevice * bus,struct i2c_msg * msg,int nmsgs)476b0e6ef46SSimon Glass static int tegra_i2c_xfer(struct udevice *bus, struct i2c_msg *msg,
477b0e6ef46SSimon Glass 			  int nmsgs)
47896a78ac0SYen Lin {
479b0e6ef46SSimon Glass 	struct i2c_bus *i2c_bus = dev_get_priv(bus);
480b0e6ef46SSimon Glass 	int ret;
48196a78ac0SYen Lin 
482b0e6ef46SSimon Glass 	debug("i2c_xfer: %d messages\n", nmsgs);
483b0e6ef46SSimon Glass 	for (; nmsgs > 0; nmsgs--, msg++) {
484b0e6ef46SSimon Glass 		bool next_is_read = nmsgs > 1 && (msg[1].flags & I2C_M_RD);
48596a78ac0SYen Lin 
486b0e6ef46SSimon Glass 		debug("i2c_xfer: chip=0x%x, len=0x%x\n", msg->addr, msg->len);
487b0e6ef46SSimon Glass 		if (msg->flags & I2C_M_RD) {
488b0e6ef46SSimon Glass 			ret = i2c_read_data(i2c_bus, msg->addr, msg->buf,
489b0e6ef46SSimon Glass 					    msg->len);
490b0e6ef46SSimon Glass 		} else {
491b0e6ef46SSimon Glass 			ret = i2c_write_data(i2c_bus, msg->addr, msg->buf,
492b0e6ef46SSimon Glass 					     msg->len, next_is_read);
49396a78ac0SYen Lin 		}
494b0e6ef46SSimon Glass 		if (ret) {
495b0e6ef46SSimon Glass 			debug("i2c_write: error sending\n");
496b0e6ef46SSimon Glass 			return -EREMOTEIO;
49796a78ac0SYen Lin 		}
49896a78ac0SYen Lin 	}
49996a78ac0SYen Lin 
50096a78ac0SYen Lin 	return 0;
50196a78ac0SYen Lin }
50296a78ac0SYen Lin 
tegra_i2c_get_dvc_bus(struct udevice ** busp)503b0e6ef46SSimon Glass int tegra_i2c_get_dvc_bus(struct udevice **busp)
50496a78ac0SYen Lin {
505b0e6ef46SSimon Glass 	struct udevice *bus;
50696a78ac0SYen Lin 
507b0e6ef46SSimon Glass 	for (uclass_first_device(UCLASS_I2C, &bus);
508b0e6ef46SSimon Glass 	     bus;
509b0e6ef46SSimon Glass 	     uclass_next_device(&bus)) {
51039de8433SSimon Glass 		if (dev_get_driver_data(bus) == TYPE_DVC) {
511b0e6ef46SSimon Glass 			*busp = bus;
512b0e6ef46SSimon Glass 			return 0;
51396a78ac0SYen Lin 		}
51496a78ac0SYen Lin 	}
51596a78ac0SYen Lin 
516b0e6ef46SSimon Glass 	return -ENODEV;
517b0e6ef46SSimon Glass }
518b0e6ef46SSimon Glass 
519b0e6ef46SSimon Glass static const struct dm_i2c_ops tegra_i2c_ops = {
520b0e6ef46SSimon Glass 	.xfer		= tegra_i2c_xfer,
521b0e6ef46SSimon Glass 	.probe_chip	= tegra_i2c_probe_chip,
522b0e6ef46SSimon Glass 	.set_bus_speed	= tegra_i2c_set_bus_speed,
523b0e6ef46SSimon Glass };
524b0e6ef46SSimon Glass 
525b0e6ef46SSimon Glass static const struct udevice_id tegra_i2c_ids[] = {
526b0e6ef46SSimon Glass 	{ .compatible = "nvidia,tegra114-i2c", .data = TYPE_114 },
527b0e6ef46SSimon Glass 	{ .compatible = "nvidia,tegra20-i2c", .data = TYPE_STD },
528b0e6ef46SSimon Glass 	{ .compatible = "nvidia,tegra20-i2c-dvc", .data = TYPE_DVC },
529b0e6ef46SSimon Glass 	{ }
530b0e6ef46SSimon Glass };
531e31c1e50SSimon Glass 
532b0e6ef46SSimon Glass U_BOOT_DRIVER(i2c_tegra) = {
533b0e6ef46SSimon Glass 	.name	= "i2c_tegra",
534b0e6ef46SSimon Glass 	.id	= UCLASS_I2C,
535b0e6ef46SSimon Glass 	.of_match = tegra_i2c_ids,
536b0e6ef46SSimon Glass 	.probe	= tegra_i2c_probe,
537b0e6ef46SSimon Glass 	.priv_auto_alloc_size = sizeof(struct i2c_bus),
538b0e6ef46SSimon Glass 	.ops	= &tegra_i2c_ops,
539b0e6ef46SSimon Glass };
540