xref: /rk3399_rockchip-uboot/drivers/i2c/s3c24x0_i2c.c (revision 5a8ba315f1cb259b1022e5d85e4034b9bfb2bea5)
1d3b63577SJean-Christophe PLAGNIOL-VILLARD /*
2d3b63577SJean-Christophe PLAGNIOL-VILLARD  * (C) Copyright 2002
3d3b63577SJean-Christophe PLAGNIOL-VILLARD  * David Mueller, ELSOFT AG, d.mueller@elsoft.ch
4d3b63577SJean-Christophe PLAGNIOL-VILLARD  *
51a459660SWolfgang Denk  * SPDX-License-Identifier:	GPL-2.0+
6d3b63577SJean-Christophe PLAGNIOL-VILLARD  */
7d3b63577SJean-Christophe PLAGNIOL-VILLARD 
8d3b63577SJean-Christophe PLAGNIOL-VILLARD #include <common.h>
98dfcbaa6SPrzemyslaw Marczak #include <errno.h>
108dfcbaa6SPrzemyslaw Marczak #include <dm.h>
11a9d2ae70SRajeshwari Shinde #include <fdtdec.h>
12c86d9ed3SPiotr Wilczek #if (defined CONFIG_EXYNOS4 || defined CONFIG_EXYNOS5)
13ab7e52bbSRajeshwari Shinde #include <asm/arch/clk.h>
14ab7e52bbSRajeshwari Shinde #include <asm/arch/cpu.h>
15a9d2ae70SRajeshwari Shinde #include <asm/arch/pinmux.h>
16ab7e52bbSRajeshwari Shinde #else
17ac67804fSkevin.morfitt@fearnside-systems.co.uk #include <asm/arch/s3c24x0_cpu.h>
18ab7e52bbSRajeshwari Shinde #endif
19eb0ae7f5Skevin.morfitt@fearnside-systems.co.uk #include <asm/io.h>
20d3b63577SJean-Christophe PLAGNIOL-VILLARD #include <i2c.h>
21ab7e52bbSRajeshwari Shinde #include "s3c24x0_i2c.h"
22d3b63577SJean-Christophe PLAGNIOL-VILLARD 
23a298712eSJaehoon Chung #ifndef CONFIG_SYS_I2C_S3C24X0_SLAVE
24a298712eSJaehoon Chung #define SYS_I2C_S3C24X0_SLAVE_ADDR	0
25a298712eSJaehoon Chung #else
26a298712eSJaehoon Chung #define SYS_I2C_S3C24X0_SLAVE_ADDR	CONFIG_SYS_I2C_S3C24X0_SLAVE
27a298712eSJaehoon Chung #endif
28a298712eSJaehoon Chung 
298dfcbaa6SPrzemyslaw Marczak DECLARE_GLOBAL_DATA_PTR;
308dfcbaa6SPrzemyslaw Marczak 
31e4e24020SNaveen Krishna Ch /*
32e4e24020SNaveen Krishna Ch  * Wait til the byte transfer is completed.
33e4e24020SNaveen Krishna Ch  *
34e4e24020SNaveen Krishna Ch  * @param i2c- pointer to the appropriate i2c register bank.
35e4e24020SNaveen Krishna Ch  * @return I2C_OK, if transmission was ACKED
36e4e24020SNaveen Krishna Ch  *         I2C_NACK, if transmission was NACKED
37e4e24020SNaveen Krishna Ch  *         I2C_NOK_TIMEOUT, if transaction did not complete in I2C_TIMEOUT_MS
38e4e24020SNaveen Krishna Ch  */
39e4e24020SNaveen Krishna Ch 
WaitForXfer(struct s3c24x0_i2c * i2c)40ab7e52bbSRajeshwari Shinde static int WaitForXfer(struct s3c24x0_i2c *i2c)
41d3b63577SJean-Christophe PLAGNIOL-VILLARD {
42e4e24020SNaveen Krishna Ch 	ulong start_time = get_timer(0);
43d3b63577SJean-Christophe PLAGNIOL-VILLARD 
44e4e24020SNaveen Krishna Ch 	do {
45e4e24020SNaveen Krishna Ch 		if (readl(&i2c->iiccon) & I2CCON_IRPND)
46e4e24020SNaveen Krishna Ch 			return (readl(&i2c->iicstat) & I2CSTAT_NACK) ?
47e4e24020SNaveen Krishna Ch 				I2C_NACK : I2C_OK;
48e4e24020SNaveen Krishna Ch 	} while (get_timer(start_time) < I2C_TIMEOUT_MS);
49d3b63577SJean-Christophe PLAGNIOL-VILLARD 
50e4e24020SNaveen Krishna Ch 	return I2C_NOK_TOUT;
51d3b63577SJean-Christophe PLAGNIOL-VILLARD }
52d3b63577SJean-Christophe PLAGNIOL-VILLARD 
read_write_byte(struct s3c24x0_i2c * i2c)5326ea7685SSimon Glass static void read_write_byte(struct s3c24x0_i2c *i2c)
54d3b63577SJean-Christophe PLAGNIOL-VILLARD {
5526ea7685SSimon Glass 	clrbits_le32(&i2c->iiccon, I2CCON_IRPND);
56d3b63577SJean-Christophe PLAGNIOL-VILLARD }
57d3b63577SJean-Christophe PLAGNIOL-VILLARD 
i2c_ch_init(struct s3c24x0_i2c * i2c,int speed,int slaveadd)58ab7e52bbSRajeshwari Shinde static void i2c_ch_init(struct s3c24x0_i2c *i2c, int speed, int slaveadd)
59ab7e52bbSRajeshwari Shinde {
60ab7e52bbSRajeshwari Shinde 	ulong freq, pres = 16, div;
61c86d9ed3SPiotr Wilczek #if (defined CONFIG_EXYNOS4 || defined CONFIG_EXYNOS5)
62ab7e52bbSRajeshwari Shinde 	freq = get_i2c_clk();
63ab7e52bbSRajeshwari Shinde #else
64ab7e52bbSRajeshwari Shinde 	freq = get_PCLK();
65ab7e52bbSRajeshwari Shinde #endif
66ab7e52bbSRajeshwari Shinde 	/* calculate prescaler and divisor values */
67ab7e52bbSRajeshwari Shinde 	if ((freq / pres / (16 + 1)) > speed)
68ab7e52bbSRajeshwari Shinde 		/* set prescaler to 512 */
69ab7e52bbSRajeshwari Shinde 		pres = 512;
70ab7e52bbSRajeshwari Shinde 
71ab7e52bbSRajeshwari Shinde 	div = 0;
72ab7e52bbSRajeshwari Shinde 	while ((freq / pres / (div + 1)) > speed)
73ab7e52bbSRajeshwari Shinde 		div++;
74ab7e52bbSRajeshwari Shinde 
75ab7e52bbSRajeshwari Shinde 	/* set prescaler, divisor according to freq, also set ACKGEN, IRQ */
76ab7e52bbSRajeshwari Shinde 	writel((div & 0x0F) | 0xA0 | ((pres == 512) ? 0x40 : 0), &i2c->iiccon);
77ab7e52bbSRajeshwari Shinde 
78ab7e52bbSRajeshwari Shinde 	/* init to SLAVE REVEIVE and set slaveaddr */
79ab7e52bbSRajeshwari Shinde 	writel(0, &i2c->iicstat);
80ab7e52bbSRajeshwari Shinde 	writel(slaveadd, &i2c->iicadd);
81ab7e52bbSRajeshwari Shinde 	/* program Master Transmit (and implicit STOP) */
82ab7e52bbSRajeshwari Shinde 	writel(I2C_MODE_MT | I2C_TXRX_ENA, &i2c->iicstat);
83ab7e52bbSRajeshwari Shinde }
84ab7e52bbSRajeshwari Shinde 
s3c24x0_i2c_set_bus_speed(struct udevice * dev,unsigned int speed)858dfcbaa6SPrzemyslaw Marczak static int s3c24x0_i2c_set_bus_speed(struct udevice *dev, unsigned int speed)
862d8f1e27SPiotr Wilczek {
879a1bff69SSimon Glass 	struct s3c24x0_i2c_bus *i2c_bus = dev_get_priv(dev);
882d8f1e27SPiotr Wilczek 
892d8f1e27SPiotr Wilczek 	i2c_bus->clock_frequency = speed;
902d8f1e27SPiotr Wilczek 
912d8f1e27SPiotr Wilczek 	i2c_ch_init(i2c_bus->regs, i2c_bus->clock_frequency,
92a298712eSJaehoon Chung 		    SYS_I2C_S3C24X0_SLAVE_ADDR);
932d8f1e27SPiotr Wilczek 
942d8f1e27SPiotr Wilczek 	return 0;
952d8f1e27SPiotr Wilczek }
962d8f1e27SPiotr Wilczek 
97296a461dSNaveen Krishna Ch /*
98d3b63577SJean-Christophe PLAGNIOL-VILLARD  * cmd_type is 0 for write, 1 for read.
99d3b63577SJean-Christophe PLAGNIOL-VILLARD  *
100d3b63577SJean-Christophe PLAGNIOL-VILLARD  * addr_len can take any value from 0-255, it is only limited
101d3b63577SJean-Christophe PLAGNIOL-VILLARD  * by the char, we could make it larger if needed. If it is
102d3b63577SJean-Christophe PLAGNIOL-VILLARD  * 0 we skip the address write cycle.
103d3b63577SJean-Christophe PLAGNIOL-VILLARD  */
i2c_transfer(struct s3c24x0_i2c * i2c,unsigned char cmd_type,unsigned char chip,unsigned char addr[],unsigned char addr_len,unsigned char data[],unsigned short data_len)104ab7e52bbSRajeshwari Shinde static int i2c_transfer(struct s3c24x0_i2c *i2c,
105ab7e52bbSRajeshwari Shinde 			unsigned char cmd_type,
106d3b63577SJean-Christophe PLAGNIOL-VILLARD 			unsigned char chip,
107d3b63577SJean-Christophe PLAGNIOL-VILLARD 			unsigned char addr[],
108d3b63577SJean-Christophe PLAGNIOL-VILLARD 			unsigned char addr_len,
109ab7e52bbSRajeshwari Shinde 			unsigned char data[],
110ab7e52bbSRajeshwari Shinde 			unsigned short data_len)
111d3b63577SJean-Christophe PLAGNIOL-VILLARD {
112e4e24020SNaveen Krishna Ch 	int i = 0, result;
113e4e24020SNaveen Krishna Ch 	ulong start_time = get_timer(0);
114d3b63577SJean-Christophe PLAGNIOL-VILLARD 
115d3b63577SJean-Christophe PLAGNIOL-VILLARD 	if (data == 0 || data_len == 0) {
116d3b63577SJean-Christophe PLAGNIOL-VILLARD 		/*Don't support data transfer of no length or to address 0 */
117ab7e52bbSRajeshwari Shinde 		debug("i2c_transfer: bad call\n");
118d3b63577SJean-Christophe PLAGNIOL-VILLARD 		return I2C_NOK;
119d3b63577SJean-Christophe PLAGNIOL-VILLARD 	}
120d3b63577SJean-Christophe PLAGNIOL-VILLARD 
121e4e24020SNaveen Krishna Ch 	while (readl(&i2c->iicstat) & I2CSTAT_BSY) {
122e4e24020SNaveen Krishna Ch 		if (get_timer(start_time) > I2C_TIMEOUT_MS)
123e4e24020SNaveen Krishna Ch 			return I2C_NOK_TOUT;
124d3b63577SJean-Christophe PLAGNIOL-VILLARD 	}
125d3b63577SJean-Christophe PLAGNIOL-VILLARD 
126ab7e52bbSRajeshwari Shinde 	writel(readl(&i2c->iiccon) | I2CCON_ACKGEN, &i2c->iiccon);
127e4e24020SNaveen Krishna Ch 
128e4e24020SNaveen Krishna Ch 	/* Get the slave chip address going */
129e4e24020SNaveen Krishna Ch 	writel(chip, &i2c->iicds);
130e4e24020SNaveen Krishna Ch 	if ((cmd_type == I2C_WRITE) || (addr && addr_len))
131e4e24020SNaveen Krishna Ch 		writel(I2C_MODE_MT | I2C_TXRX_ENA | I2C_START_STOP,
132e4e24020SNaveen Krishna Ch 		       &i2c->iicstat);
133e4e24020SNaveen Krishna Ch 	else
134e4e24020SNaveen Krishna Ch 		writel(I2C_MODE_MR | I2C_TXRX_ENA | I2C_START_STOP,
135e4e24020SNaveen Krishna Ch 		       &i2c->iicstat);
136e4e24020SNaveen Krishna Ch 
137e4e24020SNaveen Krishna Ch 	/* Wait for chip address to transmit. */
138e4e24020SNaveen Krishna Ch 	result = WaitForXfer(i2c);
139e4e24020SNaveen Krishna Ch 	if (result != I2C_OK)
140e4e24020SNaveen Krishna Ch 		goto bailout;
141e4e24020SNaveen Krishna Ch 
142e4e24020SNaveen Krishna Ch 	/* If register address needs to be transmitted - do it now. */
143e4e24020SNaveen Krishna Ch 	if (addr && addr_len) {
144e4e24020SNaveen Krishna Ch 		while ((i < addr_len) && (result == I2C_OK)) {
145e4e24020SNaveen Krishna Ch 			writel(addr[i++], &i2c->iicds);
14626ea7685SSimon Glass 			read_write_byte(i2c);
147e4e24020SNaveen Krishna Ch 			result = WaitForXfer(i2c);
148e4e24020SNaveen Krishna Ch 		}
149e4e24020SNaveen Krishna Ch 		i = 0;
150e4e24020SNaveen Krishna Ch 		if (result != I2C_OK)
151e4e24020SNaveen Krishna Ch 			goto bailout;
152e4e24020SNaveen Krishna Ch 	}
153d3b63577SJean-Christophe PLAGNIOL-VILLARD 
154d3b63577SJean-Christophe PLAGNIOL-VILLARD 	switch (cmd_type) {
155d3b63577SJean-Christophe PLAGNIOL-VILLARD 	case I2C_WRITE:
156d3b63577SJean-Christophe PLAGNIOL-VILLARD 		while ((i < data_len) && (result == I2C_OK)) {
157e4e24020SNaveen Krishna Ch 			writel(data[i++], &i2c->iicds);
15826ea7685SSimon Glass 			read_write_byte(i2c);
159ab7e52bbSRajeshwari Shinde 			result = WaitForXfer(i2c);
160d3b63577SJean-Christophe PLAGNIOL-VILLARD 		}
161d3b63577SJean-Christophe PLAGNIOL-VILLARD 		break;
162d3b63577SJean-Christophe PLAGNIOL-VILLARD 
163d3b63577SJean-Christophe PLAGNIOL-VILLARD 	case I2C_READ:
164d3b63577SJean-Christophe PLAGNIOL-VILLARD 		if (addr && addr_len) {
165e4e24020SNaveen Krishna Ch 			/*
166e4e24020SNaveen Krishna Ch 			 * Register address has been sent, now send slave chip
167e4e24020SNaveen Krishna Ch 			 * address again to start the actual read transaction.
168e4e24020SNaveen Krishna Ch 			 */
169d9abba82SC Nauman 			writel(chip, &i2c->iicds);
170e4e24020SNaveen Krishna Ch 
171e4e24020SNaveen Krishna Ch 			/* Generate a re-START. */
172e4e24020SNaveen Krishna Ch 			writel(I2C_MODE_MR | I2C_TXRX_ENA | I2C_START_STOP,
173d9abba82SC Nauman 				&i2c->iicstat);
17426ea7685SSimon Glass 			read_write_byte(i2c);
175ab7e52bbSRajeshwari Shinde 			result = WaitForXfer(i2c);
176e4e24020SNaveen Krishna Ch 
177e4e24020SNaveen Krishna Ch 			if (result != I2C_OK)
178e4e24020SNaveen Krishna Ch 				goto bailout;
179d3b63577SJean-Christophe PLAGNIOL-VILLARD 		}
180d3b63577SJean-Christophe PLAGNIOL-VILLARD 
181d3b63577SJean-Christophe PLAGNIOL-VILLARD 		while ((i < data_len) && (result == I2C_OK)) {
182d3b63577SJean-Christophe PLAGNIOL-VILLARD 			/* disable ACK for final READ */
183d3b63577SJean-Christophe PLAGNIOL-VILLARD 			if (i == data_len - 1)
184d9abba82SC Nauman 				writel(readl(&i2c->iiccon)
185ab7e52bbSRajeshwari Shinde 				       & ~I2CCON_ACKGEN,
186ab7e52bbSRajeshwari Shinde 				       &i2c->iiccon);
18726ea7685SSimon Glass 			read_write_byte(i2c);
188ab7e52bbSRajeshwari Shinde 			result = WaitForXfer(i2c);
189e4e24020SNaveen Krishna Ch 			data[i++] = readl(&i2c->iicds);
190d3b63577SJean-Christophe PLAGNIOL-VILLARD 		}
191e4e24020SNaveen Krishna Ch 		if (result == I2C_NACK)
192e4e24020SNaveen Krishna Ch 			result = I2C_OK; /* Normal terminated read. */
193d3b63577SJean-Christophe PLAGNIOL-VILLARD 		break;
194d3b63577SJean-Christophe PLAGNIOL-VILLARD 
195d3b63577SJean-Christophe PLAGNIOL-VILLARD 	default:
196ab7e52bbSRajeshwari Shinde 		debug("i2c_transfer: bad call\n");
197d3b63577SJean-Christophe PLAGNIOL-VILLARD 		result = I2C_NOK;
198d3b63577SJean-Christophe PLAGNIOL-VILLARD 		break;
199d3b63577SJean-Christophe PLAGNIOL-VILLARD 	}
200d3b63577SJean-Christophe PLAGNIOL-VILLARD 
201e4e24020SNaveen Krishna Ch bailout:
202e4e24020SNaveen Krishna Ch 	/* Send STOP. */
203e4e24020SNaveen Krishna Ch 	writel(I2C_MODE_MR | I2C_TXRX_ENA, &i2c->iicstat);
20426ea7685SSimon Glass 	read_write_byte(i2c);
205e4e24020SNaveen Krishna Ch 
206ab7e52bbSRajeshwari Shinde 	return result;
207d3b63577SJean-Christophe PLAGNIOL-VILLARD }
208d3b63577SJean-Christophe PLAGNIOL-VILLARD 
s3c24x0_i2c_probe(struct udevice * dev,uint chip,uint chip_flags)2098dfcbaa6SPrzemyslaw Marczak static int s3c24x0_i2c_probe(struct udevice *dev, uint chip, uint chip_flags)
210d3b63577SJean-Christophe PLAGNIOL-VILLARD {
2119a1bff69SSimon Glass 	struct s3c24x0_i2c_bus *i2c_bus = dev_get_priv(dev);
212d3b63577SJean-Christophe PLAGNIOL-VILLARD 	uchar buf[1];
213296a461dSNaveen Krishna Ch 	int ret;
214d3b63577SJean-Christophe PLAGNIOL-VILLARD 
215d3b63577SJean-Christophe PLAGNIOL-VILLARD 	buf[0] = 0;
216d3b63577SJean-Christophe PLAGNIOL-VILLARD 
217d3b63577SJean-Christophe PLAGNIOL-VILLARD 	/*
218d3b63577SJean-Christophe PLAGNIOL-VILLARD 	 * What is needed is to send the chip address and verify that the
219d3b63577SJean-Christophe PLAGNIOL-VILLARD 	 * address was <ACK>ed (i.e. there was a chip at that address which
220d3b63577SJean-Christophe PLAGNIOL-VILLARD 	 * drove the data line low).
221d3b63577SJean-Christophe PLAGNIOL-VILLARD 	 */
22237b8eb37SSimon Glass 	ret = i2c_transfer(i2c_bus->regs, I2C_READ, chip << 1, 0, 0, buf, 1);
223296a461dSNaveen Krishna Ch 
224296a461dSNaveen Krishna Ch 	return ret != I2C_OK;
225d3b63577SJean-Christophe PLAGNIOL-VILLARD }
226d3b63577SJean-Christophe PLAGNIOL-VILLARD 
s3c24x0_do_msg(struct s3c24x0_i2c_bus * i2c_bus,struct i2c_msg * msg,int seq)22745d9ae87SSimon Glass static int s3c24x0_do_msg(struct s3c24x0_i2c_bus *i2c_bus, struct i2c_msg *msg,
22845d9ae87SSimon Glass 			  int seq)
2298dfcbaa6SPrzemyslaw Marczak {
23045d9ae87SSimon Glass 	struct s3c24x0_i2c *i2c = i2c_bus->regs;
23145d9ae87SSimon Glass 	bool is_read = msg->flags & I2C_M_RD;
23245d9ae87SSimon Glass 	uint status;
23345d9ae87SSimon Glass 	uint addr;
23445d9ae87SSimon Glass 	int ret, i;
2358dfcbaa6SPrzemyslaw Marczak 
23645d9ae87SSimon Glass 	if (!seq)
23745d9ae87SSimon Glass 		setbits_le32(&i2c->iiccon, I2CCON_ACKGEN);
23845d9ae87SSimon Glass 
23945d9ae87SSimon Glass 	/* Get the slave chip address going */
24045d9ae87SSimon Glass 	addr = msg->addr << 1;
24145d9ae87SSimon Glass 	writel(addr, &i2c->iicds);
24245d9ae87SSimon Glass 	status = I2C_TXRX_ENA | I2C_START_STOP;
24345d9ae87SSimon Glass 	if (is_read)
24445d9ae87SSimon Glass 		status |= I2C_MODE_MR;
24545d9ae87SSimon Glass 	else
24645d9ae87SSimon Glass 		status |= I2C_MODE_MT;
24745d9ae87SSimon Glass 	writel(status, &i2c->iicstat);
24845d9ae87SSimon Glass 	if (seq)
24945d9ae87SSimon Glass 		read_write_byte(i2c);
25045d9ae87SSimon Glass 
25145d9ae87SSimon Glass 	/* Wait for chip address to transmit */
25245d9ae87SSimon Glass 	ret = WaitForXfer(i2c);
2538dfcbaa6SPrzemyslaw Marczak 	if (ret)
25445d9ae87SSimon Glass 		goto err;
25545d9ae87SSimon Glass 
25645d9ae87SSimon Glass 	if (is_read) {
25745d9ae87SSimon Glass 		for (i = 0; !ret && i < msg->len; i++) {
25845d9ae87SSimon Glass 			/* disable ACK for final READ */
25945d9ae87SSimon Glass 			if (i == msg->len - 1)
26045d9ae87SSimon Glass 				clrbits_le32(&i2c->iiccon, I2CCON_ACKGEN);
26145d9ae87SSimon Glass 			read_write_byte(i2c);
26245d9ae87SSimon Glass 			ret = WaitForXfer(i2c);
26345d9ae87SSimon Glass 			msg->buf[i] = readl(&i2c->iicds);
26445d9ae87SSimon Glass 		}
26545d9ae87SSimon Glass 		if (ret == I2C_NACK)
26645d9ae87SSimon Glass 			ret = I2C_OK; /* Normal terminated read */
2678dfcbaa6SPrzemyslaw Marczak 	} else {
26845d9ae87SSimon Glass 		for (i = 0; !ret && i < msg->len; i++) {
26945d9ae87SSimon Glass 			writel(msg->buf[i], &i2c->iicds);
27045d9ae87SSimon Glass 			read_write_byte(i2c);
27145d9ae87SSimon Glass 			ret = WaitForXfer(i2c);
27245d9ae87SSimon Glass 		}
2738dfcbaa6SPrzemyslaw Marczak 	}
2748dfcbaa6SPrzemyslaw Marczak 
27545d9ae87SSimon Glass err:
27645d9ae87SSimon Glass 	return ret;
2778dfcbaa6SPrzemyslaw Marczak }
2788dfcbaa6SPrzemyslaw Marczak 
s3c24x0_i2c_xfer(struct udevice * dev,struct i2c_msg * msg,int nmsgs)2798dfcbaa6SPrzemyslaw Marczak static int s3c24x0_i2c_xfer(struct udevice *dev, struct i2c_msg *msg,
2808dfcbaa6SPrzemyslaw Marczak 			    int nmsgs)
2818dfcbaa6SPrzemyslaw Marczak {
2828dfcbaa6SPrzemyslaw Marczak 	struct s3c24x0_i2c_bus *i2c_bus = dev_get_priv(dev);
28345d9ae87SSimon Glass 	struct s3c24x0_i2c *i2c = i2c_bus->regs;
28445d9ae87SSimon Glass 	ulong start_time;
28545d9ae87SSimon Glass 	int ret, i;
2868dfcbaa6SPrzemyslaw Marczak 
28745d9ae87SSimon Glass 	start_time = get_timer(0);
28845d9ae87SSimon Glass 	while (readl(&i2c->iicstat) & I2CSTAT_BSY) {
28945d9ae87SSimon Glass 		if (get_timer(start_time) > I2C_TIMEOUT_MS) {
29045d9ae87SSimon Glass 			debug("Timeout\n");
29145d9ae87SSimon Glass 			return -ETIMEDOUT;
2928dfcbaa6SPrzemyslaw Marczak 		}
2938dfcbaa6SPrzemyslaw Marczak 	}
2948dfcbaa6SPrzemyslaw Marczak 
29545d9ae87SSimon Glass 	for (ret = 0, i = 0; !ret && i < nmsgs; i++)
29645d9ae87SSimon Glass 		ret = s3c24x0_do_msg(i2c_bus, &msg[i], i);
29745d9ae87SSimon Glass 
29845d9ae87SSimon Glass 	/* Send STOP */
29945d9ae87SSimon Glass 	writel(I2C_MODE_MR | I2C_TXRX_ENA, &i2c->iicstat);
30045d9ae87SSimon Glass 	read_write_byte(i2c);
30145d9ae87SSimon Glass 
30245d9ae87SSimon Glass 	return ret ? -EREMOTEIO : 0;
3038dfcbaa6SPrzemyslaw Marczak }
3048dfcbaa6SPrzemyslaw Marczak 
s3c_i2c_ofdata_to_platdata(struct udevice * dev)3058dfcbaa6SPrzemyslaw Marczak static int s3c_i2c_ofdata_to_platdata(struct udevice *dev)
3068dfcbaa6SPrzemyslaw Marczak {
3078dfcbaa6SPrzemyslaw Marczak 	const void *blob = gd->fdt_blob;
3088dfcbaa6SPrzemyslaw Marczak 	struct s3c24x0_i2c_bus *i2c_bus = dev_get_priv(dev);
30937b8eb37SSimon Glass 	int node;
3108dfcbaa6SPrzemyslaw Marczak 
311e160f7d4SSimon Glass 	node = dev_of_offset(dev);
3128dfcbaa6SPrzemyslaw Marczak 
313*a821c4afSSimon Glass 	i2c_bus->regs = (struct s3c24x0_i2c *)devfdt_get_addr(dev);
3148dfcbaa6SPrzemyslaw Marczak 
3158dfcbaa6SPrzemyslaw Marczak 	i2c_bus->id = pinmux_decode_periph_id(blob, node);
3168dfcbaa6SPrzemyslaw Marczak 
3178dfcbaa6SPrzemyslaw Marczak 	i2c_bus->clock_frequency = fdtdec_get_int(blob, node,
31845d9ae87SSimon Glass 						  "clock-frequency", 100000);
3198dfcbaa6SPrzemyslaw Marczak 	i2c_bus->node = node;
3208dfcbaa6SPrzemyslaw Marczak 	i2c_bus->bus_num = dev->seq;
3218dfcbaa6SPrzemyslaw Marczak 
32237b8eb37SSimon Glass 	exynos_pinmux_config(i2c_bus->id, 0);
3238dfcbaa6SPrzemyslaw Marczak 
3248dfcbaa6SPrzemyslaw Marczak 	i2c_bus->active = true;
3258dfcbaa6SPrzemyslaw Marczak 
3268dfcbaa6SPrzemyslaw Marczak 	return 0;
3278dfcbaa6SPrzemyslaw Marczak }
3288dfcbaa6SPrzemyslaw Marczak 
3298dfcbaa6SPrzemyslaw Marczak static const struct dm_i2c_ops s3c_i2c_ops = {
3308dfcbaa6SPrzemyslaw Marczak 	.xfer		= s3c24x0_i2c_xfer,
3318dfcbaa6SPrzemyslaw Marczak 	.probe_chip	= s3c24x0_i2c_probe,
3328dfcbaa6SPrzemyslaw Marczak 	.set_bus_speed	= s3c24x0_i2c_set_bus_speed,
3338dfcbaa6SPrzemyslaw Marczak };
3348dfcbaa6SPrzemyslaw Marczak 
3358dfcbaa6SPrzemyslaw Marczak static const struct udevice_id s3c_i2c_ids[] = {
33637b8eb37SSimon Glass 	{ .compatible = "samsung,s3c2440-i2c" },
3378dfcbaa6SPrzemyslaw Marczak 	{ }
3388dfcbaa6SPrzemyslaw Marczak };
3398dfcbaa6SPrzemyslaw Marczak 
3408dfcbaa6SPrzemyslaw Marczak U_BOOT_DRIVER(i2c_s3c) = {
3418dfcbaa6SPrzemyslaw Marczak 	.name	= "i2c_s3c",
3428dfcbaa6SPrzemyslaw Marczak 	.id	= UCLASS_I2C,
3438dfcbaa6SPrzemyslaw Marczak 	.of_match = s3c_i2c_ids,
3448dfcbaa6SPrzemyslaw Marczak 	.ofdata_to_platdata = s3c_i2c_ofdata_to_platdata,
3458dfcbaa6SPrzemyslaw Marczak 	.priv_auto_alloc_size = sizeof(struct s3c24x0_i2c_bus),
3468dfcbaa6SPrzemyslaw Marczak 	.ops	= &s3c_i2c_ops,
3478dfcbaa6SPrzemyslaw Marczak };
348