1f4f680aaSMarek Vasut /*
2f4f680aaSMarek Vasut * Freescale i.MX28 I2C Driver
3f4f680aaSMarek Vasut *
4f4f680aaSMarek Vasut * Copyright (C) 2011 Marek Vasut <marek.vasut@gmail.com>
5f4f680aaSMarek Vasut * on behalf of DENX Software Engineering GmbH
6f4f680aaSMarek Vasut *
7f4f680aaSMarek Vasut * Partly based on Linux kernel i2c-mxs.c driver:
8f4f680aaSMarek Vasut * Copyright (C) 2011 Wolfram Sang, Pengutronix e.K.
9f4f680aaSMarek Vasut *
10f4f680aaSMarek Vasut * Which was based on a (non-working) driver which was:
11f4f680aaSMarek Vasut * Copyright (C) 2009-2010 Freescale Semiconductor, Inc. All Rights Reserved.
12f4f680aaSMarek Vasut *
131a459660SWolfgang Denk * SPDX-License-Identifier: GPL-2.0+
14f4f680aaSMarek Vasut */
15f4f680aaSMarek Vasut
16f4f680aaSMarek Vasut #include <common.h>
17f4f680aaSMarek Vasut #include <malloc.h>
18fa5e2845SMarek Vasut #include <i2c.h>
19*1221ce45SMasahiro Yamada #include <linux/errno.h>
20f4f680aaSMarek Vasut #include <asm/io.h>
21f4f680aaSMarek Vasut #include <asm/arch/clock.h>
22f4f680aaSMarek Vasut #include <asm/arch/imx-regs.h>
23f4f680aaSMarek Vasut #include <asm/arch/sys_proto.h>
24f4f680aaSMarek Vasut
25f4f680aaSMarek Vasut #define MXS_I2C_MAX_TIMEOUT 1000000
26f4f680aaSMarek Vasut
mxs_i2c_get_base(struct i2c_adapter * adap)279536099dSMarek Vasut static struct mxs_i2c_regs *mxs_i2c_get_base(struct i2c_adapter *adap)
289536099dSMarek Vasut {
29318a9ceaSMarek Vasut if (adap->hwadapnr == 0)
309536099dSMarek Vasut return (struct mxs_i2c_regs *)MXS_I2C0_BASE;
31318a9ceaSMarek Vasut else
32318a9ceaSMarek Vasut return (struct mxs_i2c_regs *)MXS_I2C1_BASE;
339536099dSMarek Vasut }
349536099dSMarek Vasut
mxs_i2c_get_bus_speed(struct i2c_adapter * adap)3558a7d1c1SMarek Vasut static unsigned int mxs_i2c_get_bus_speed(struct i2c_adapter *adap)
361fa96e80SMarek Vasut {
3758a7d1c1SMarek Vasut struct mxs_i2c_regs *i2c_regs = mxs_i2c_get_base(adap);
381fa96e80SMarek Vasut uint32_t clk = mxc_get_clock(MXC_XTAL_CLK);
391fa96e80SMarek Vasut uint32_t timing0;
401fa96e80SMarek Vasut
411fa96e80SMarek Vasut timing0 = readl(&i2c_regs->hw_i2c_timing0);
421fa96e80SMarek Vasut /*
431fa96e80SMarek Vasut * This is a reverse version of the algorithm presented in
441fa96e80SMarek Vasut * i2c_set_bus_speed(). Please refer there for details.
451fa96e80SMarek Vasut */
461fa96e80SMarek Vasut return clk / ((((timing0 >> 16) - 3) * 2) + 38);
471fa96e80SMarek Vasut }
481fa96e80SMarek Vasut
mxs_i2c_set_bus_speed(struct i2c_adapter * adap,uint speed)4958a7d1c1SMarek Vasut static uint mxs_i2c_set_bus_speed(struct i2c_adapter *adap, uint speed)
50f4f680aaSMarek Vasut {
5158a7d1c1SMarek Vasut struct mxs_i2c_regs *i2c_regs = mxs_i2c_get_base(adap);
5258a7d1c1SMarek Vasut /*
5358a7d1c1SMarek Vasut * The timing derivation algorithm. There is no documentation for this
5458a7d1c1SMarek Vasut * algorithm available, it was derived by using the scope and fiddling
5558a7d1c1SMarek Vasut * with constants until the result observed on the scope was good enough
5658a7d1c1SMarek Vasut * for 20kHz, 50kHz, 100kHz, 200kHz, 300kHz and 400kHz. It should be
5758a7d1c1SMarek Vasut * possible to assume the algorithm works for other frequencies as well.
5858a7d1c1SMarek Vasut *
5958a7d1c1SMarek Vasut * Note it was necessary to cap the frequency on both ends as it's not
6058a7d1c1SMarek Vasut * possible to configure completely arbitrary frequency for the I2C bus
6158a7d1c1SMarek Vasut * clock.
6258a7d1c1SMarek Vasut */
6358a7d1c1SMarek Vasut uint32_t clk = mxc_get_clock(MXC_XTAL_CLK);
6458a7d1c1SMarek Vasut uint32_t base = ((clk / speed) - 38) / 2;
6558a7d1c1SMarek Vasut uint16_t high_count = base + 3;
6658a7d1c1SMarek Vasut uint16_t low_count = base - 3;
6758a7d1c1SMarek Vasut uint16_t rcv_count = (high_count * 3) / 4;
6858a7d1c1SMarek Vasut uint16_t xmit_count = low_count / 4;
6958a7d1c1SMarek Vasut
7058a7d1c1SMarek Vasut if (speed > 540000) {
7158a7d1c1SMarek Vasut printf("MXS I2C: Speed too high (%d Hz)\n", speed);
7258a7d1c1SMarek Vasut return -EINVAL;
7358a7d1c1SMarek Vasut }
7458a7d1c1SMarek Vasut
7558a7d1c1SMarek Vasut if (speed < 12000) {
7658a7d1c1SMarek Vasut printf("MXS I2C: Speed too low (%d Hz)\n", speed);
7758a7d1c1SMarek Vasut return -EINVAL;
7858a7d1c1SMarek Vasut }
7958a7d1c1SMarek Vasut
8058a7d1c1SMarek Vasut writel((high_count << 16) | rcv_count, &i2c_regs->hw_i2c_timing0);
8158a7d1c1SMarek Vasut writel((low_count << 16) | xmit_count, &i2c_regs->hw_i2c_timing1);
8258a7d1c1SMarek Vasut
8358a7d1c1SMarek Vasut writel((0x0030 << I2C_TIMING2_BUS_FREE_OFFSET) |
8458a7d1c1SMarek Vasut (0x0030 << I2C_TIMING2_LEADIN_COUNT_OFFSET),
8558a7d1c1SMarek Vasut &i2c_regs->hw_i2c_timing2);
8658a7d1c1SMarek Vasut
8758a7d1c1SMarek Vasut return 0;
8858a7d1c1SMarek Vasut }
8958a7d1c1SMarek Vasut
mxs_i2c_reset(struct i2c_adapter * adap)9058a7d1c1SMarek Vasut static void mxs_i2c_reset(struct i2c_adapter *adap)
9158a7d1c1SMarek Vasut {
9258a7d1c1SMarek Vasut struct mxs_i2c_regs *i2c_regs = mxs_i2c_get_base(adap);
93f4f680aaSMarek Vasut int ret;
9458a7d1c1SMarek Vasut int speed = mxs_i2c_get_bus_speed(adap);
95f4f680aaSMarek Vasut
96fa7a51cbSOtavio Salvador ret = mxs_reset_block(&i2c_regs->hw_i2c_ctrl0_reg);
97f4f680aaSMarek Vasut if (ret) {
98f4f680aaSMarek Vasut debug("MXS I2C: Block reset timeout\n");
99f4f680aaSMarek Vasut return;
100f4f680aaSMarek Vasut }
101f4f680aaSMarek Vasut
102f4f680aaSMarek Vasut writel(I2C_CTRL1_DATA_ENGINE_CMPLT_IRQ | I2C_CTRL1_NO_SLAVE_ACK_IRQ |
103f4f680aaSMarek Vasut I2C_CTRL1_EARLY_TERM_IRQ | I2C_CTRL1_MASTER_LOSS_IRQ |
104f4f680aaSMarek Vasut I2C_CTRL1_SLAVE_STOP_IRQ | I2C_CTRL1_SLAVE_IRQ,
105f4f680aaSMarek Vasut &i2c_regs->hw_i2c_ctrl1_clr);
106f4f680aaSMarek Vasut
107f4f680aaSMarek Vasut writel(I2C_QUEUECTRL_PIO_QUEUE_MODE, &i2c_regs->hw_i2c_queuectrl_set);
1081e2fc0d1SMarek Vasut
10958a7d1c1SMarek Vasut mxs_i2c_set_bus_speed(adap, speed);
110f4f680aaSMarek Vasut }
111f4f680aaSMarek Vasut
mxs_i2c_setup_read(struct i2c_adapter * adap,uint8_t chip,int len)11258a7d1c1SMarek Vasut static void mxs_i2c_setup_read(struct i2c_adapter *adap, uint8_t chip, int len)
113f4f680aaSMarek Vasut {
11458a7d1c1SMarek Vasut struct mxs_i2c_regs *i2c_regs = mxs_i2c_get_base(adap);
115f4f680aaSMarek Vasut
116f4f680aaSMarek Vasut writel(I2C_QUEUECMD_RETAIN_CLOCK | I2C_QUEUECMD_PRE_SEND_START |
117f4f680aaSMarek Vasut I2C_QUEUECMD_MASTER_MODE | I2C_QUEUECMD_DIRECTION |
118f4f680aaSMarek Vasut (1 << I2C_QUEUECMD_XFER_COUNT_OFFSET),
119f4f680aaSMarek Vasut &i2c_regs->hw_i2c_queuecmd);
120f4f680aaSMarek Vasut
121f4f680aaSMarek Vasut writel((chip << 1) | 1, &i2c_regs->hw_i2c_data);
122f4f680aaSMarek Vasut
123f4f680aaSMarek Vasut writel(I2C_QUEUECMD_SEND_NAK_ON_LAST | I2C_QUEUECMD_MASTER_MODE |
124f4f680aaSMarek Vasut (len << I2C_QUEUECMD_XFER_COUNT_OFFSET) |
125f4f680aaSMarek Vasut I2C_QUEUECMD_POST_SEND_STOP, &i2c_regs->hw_i2c_queuecmd);
126f4f680aaSMarek Vasut
127f4f680aaSMarek Vasut writel(I2C_QUEUECTRL_QUEUE_RUN, &i2c_regs->hw_i2c_queuectrl_set);
128f4f680aaSMarek Vasut }
129f4f680aaSMarek Vasut
mxs_i2c_write(struct i2c_adapter * adap,uchar chip,uint addr,int alen,uchar * buf,int blen,int stop)13058a7d1c1SMarek Vasut static int mxs_i2c_write(struct i2c_adapter *adap, uchar chip, uint addr,
13158a7d1c1SMarek Vasut int alen, uchar *buf, int blen, int stop)
132f4f680aaSMarek Vasut {
13358a7d1c1SMarek Vasut struct mxs_i2c_regs *i2c_regs = mxs_i2c_get_base(adap);
134d22643e7SMarek Vasut uint32_t data, tmp;
135f4f680aaSMarek Vasut int i, remain, off;
136d22643e7SMarek Vasut int timeout = MXS_I2C_MAX_TIMEOUT;
137f4f680aaSMarek Vasut
138f4f680aaSMarek Vasut if ((alen > 4) || (alen == 0)) {
139f4f680aaSMarek Vasut debug("MXS I2C: Invalid address length\n");
140d22643e7SMarek Vasut return -EINVAL;
141f4f680aaSMarek Vasut }
142f4f680aaSMarek Vasut
143f4f680aaSMarek Vasut if (stop)
144f4f680aaSMarek Vasut stop = I2C_QUEUECMD_POST_SEND_STOP;
145f4f680aaSMarek Vasut
146f4f680aaSMarek Vasut writel(I2C_QUEUECMD_PRE_SEND_START |
147f4f680aaSMarek Vasut I2C_QUEUECMD_MASTER_MODE | I2C_QUEUECMD_DIRECTION |
148f4f680aaSMarek Vasut ((blen + alen + 1) << I2C_QUEUECMD_XFER_COUNT_OFFSET) | stop,
149f4f680aaSMarek Vasut &i2c_regs->hw_i2c_queuecmd);
150f4f680aaSMarek Vasut
151f4f680aaSMarek Vasut data = (chip << 1) << 24;
152f4f680aaSMarek Vasut
153f4f680aaSMarek Vasut for (i = 0; i < alen; i++) {
154f4f680aaSMarek Vasut data >>= 8;
155fa86d1c0STorsten Fleischer data |= ((char *)&addr)[alen - i - 1] << 24;
156f4f680aaSMarek Vasut if ((i & 3) == 2)
157f4f680aaSMarek Vasut writel(data, &i2c_regs->hw_i2c_data);
158f4f680aaSMarek Vasut }
159f4f680aaSMarek Vasut
160f4f680aaSMarek Vasut off = i;
161f4f680aaSMarek Vasut for (; i < off + blen; i++) {
162f4f680aaSMarek Vasut data >>= 8;
163f4f680aaSMarek Vasut data |= buf[i - off] << 24;
164f4f680aaSMarek Vasut if ((i & 3) == 2)
165f4f680aaSMarek Vasut writel(data, &i2c_regs->hw_i2c_data);
166f4f680aaSMarek Vasut }
167f4f680aaSMarek Vasut
168f4f680aaSMarek Vasut remain = 24 - ((i & 3) * 8);
169f4f680aaSMarek Vasut if (remain)
170f4f680aaSMarek Vasut writel(data >> remain, &i2c_regs->hw_i2c_data);
171f4f680aaSMarek Vasut
172f4f680aaSMarek Vasut writel(I2C_QUEUECTRL_QUEUE_RUN, &i2c_regs->hw_i2c_queuectrl_set);
173d22643e7SMarek Vasut
174d22643e7SMarek Vasut while (--timeout) {
175d22643e7SMarek Vasut tmp = readl(&i2c_regs->hw_i2c_queuestat);
176d22643e7SMarek Vasut if (tmp & I2C_QUEUESTAT_WR_QUEUE_EMPTY)
177d22643e7SMarek Vasut break;
178d22643e7SMarek Vasut }
179d22643e7SMarek Vasut
180d22643e7SMarek Vasut if (!timeout) {
181d22643e7SMarek Vasut debug("MXS I2C: Failed transmitting data!\n");
182d22643e7SMarek Vasut return -EINVAL;
183d22643e7SMarek Vasut }
184d22643e7SMarek Vasut
185d22643e7SMarek Vasut return 0;
186f4f680aaSMarek Vasut }
187f4f680aaSMarek Vasut
mxs_i2c_wait_for_ack(struct i2c_adapter * adap)18858a7d1c1SMarek Vasut static int mxs_i2c_wait_for_ack(struct i2c_adapter *adap)
189f4f680aaSMarek Vasut {
19058a7d1c1SMarek Vasut struct mxs_i2c_regs *i2c_regs = mxs_i2c_get_base(adap);
191f4f680aaSMarek Vasut uint32_t tmp;
192f4f680aaSMarek Vasut int timeout = MXS_I2C_MAX_TIMEOUT;
193f4f680aaSMarek Vasut
194f4f680aaSMarek Vasut for (;;) {
195f4f680aaSMarek Vasut tmp = readl(&i2c_regs->hw_i2c_ctrl1);
196f4f680aaSMarek Vasut if (tmp & I2C_CTRL1_NO_SLAVE_ACK_IRQ) {
197f4f680aaSMarek Vasut debug("MXS I2C: No slave ACK\n");
198f4f680aaSMarek Vasut goto err;
199f4f680aaSMarek Vasut }
200f4f680aaSMarek Vasut
201f4f680aaSMarek Vasut if (tmp & (
202f4f680aaSMarek Vasut I2C_CTRL1_EARLY_TERM_IRQ | I2C_CTRL1_MASTER_LOSS_IRQ |
203f4f680aaSMarek Vasut I2C_CTRL1_SLAVE_STOP_IRQ | I2C_CTRL1_SLAVE_IRQ)) {
204f4f680aaSMarek Vasut debug("MXS I2C: Error (CTRL1 = %08x)\n", tmp);
205f4f680aaSMarek Vasut goto err;
206f4f680aaSMarek Vasut }
207f4f680aaSMarek Vasut
208f4f680aaSMarek Vasut if (tmp & I2C_CTRL1_DATA_ENGINE_CMPLT_IRQ)
209f4f680aaSMarek Vasut break;
210f4f680aaSMarek Vasut
211f4f680aaSMarek Vasut if (!timeout--) {
212f4f680aaSMarek Vasut debug("MXS I2C: Operation timed out\n");
213f4f680aaSMarek Vasut goto err;
214f4f680aaSMarek Vasut }
215f4f680aaSMarek Vasut
216f4f680aaSMarek Vasut udelay(1);
217f4f680aaSMarek Vasut }
218f4f680aaSMarek Vasut
219f4f680aaSMarek Vasut return 0;
220f4f680aaSMarek Vasut
221f4f680aaSMarek Vasut err:
22258a7d1c1SMarek Vasut mxs_i2c_reset(adap);
223f4f680aaSMarek Vasut return 1;
224f4f680aaSMarek Vasut }
225f4f680aaSMarek Vasut
mxs_i2c_if_read(struct i2c_adapter * adap,uint8_t chip,uint addr,int alen,uint8_t * buffer,int len)2261fa96e80SMarek Vasut static int mxs_i2c_if_read(struct i2c_adapter *adap, uint8_t chip,
2271fa96e80SMarek Vasut uint addr, int alen, uint8_t *buffer,
2281fa96e80SMarek Vasut int len)
229f4f680aaSMarek Vasut {
23058a7d1c1SMarek Vasut struct mxs_i2c_regs *i2c_regs = mxs_i2c_get_base(adap);
231f4f680aaSMarek Vasut uint32_t tmp = 0;
23212491355SMarek Vasut int timeout = MXS_I2C_MAX_TIMEOUT;
233f4f680aaSMarek Vasut int ret;
234f4f680aaSMarek Vasut int i;
235f4f680aaSMarek Vasut
23658a7d1c1SMarek Vasut ret = mxs_i2c_write(adap, chip, addr, alen, NULL, 0, 0);
237d22643e7SMarek Vasut if (ret) {
238d22643e7SMarek Vasut debug("MXS I2C: Failed writing address\n");
239d22643e7SMarek Vasut return ret;
240d22643e7SMarek Vasut }
241d22643e7SMarek Vasut
24258a7d1c1SMarek Vasut ret = mxs_i2c_wait_for_ack(adap);
243f4f680aaSMarek Vasut if (ret) {
244f4f680aaSMarek Vasut debug("MXS I2C: Failed writing address\n");
245f4f680aaSMarek Vasut return ret;
246f4f680aaSMarek Vasut }
247f4f680aaSMarek Vasut
24858a7d1c1SMarek Vasut mxs_i2c_setup_read(adap, chip, len);
24958a7d1c1SMarek Vasut ret = mxs_i2c_wait_for_ack(adap);
250f4f680aaSMarek Vasut if (ret) {
251f4f680aaSMarek Vasut debug("MXS I2C: Failed reading address\n");
252f4f680aaSMarek Vasut return ret;
253f4f680aaSMarek Vasut }
254f4f680aaSMarek Vasut
255f4f680aaSMarek Vasut for (i = 0; i < len; i++) {
256f4f680aaSMarek Vasut if (!(i & 3)) {
25712491355SMarek Vasut while (--timeout) {
25812491355SMarek Vasut tmp = readl(&i2c_regs->hw_i2c_queuestat);
25912491355SMarek Vasut if (!(tmp & I2C_QUEUESTAT_RD_QUEUE_EMPTY))
26012491355SMarek Vasut break;
26112491355SMarek Vasut }
26212491355SMarek Vasut
26312491355SMarek Vasut if (!timeout) {
26412491355SMarek Vasut debug("MXS I2C: Failed receiving data!\n");
26512491355SMarek Vasut return -ETIMEDOUT;
26612491355SMarek Vasut }
26712491355SMarek Vasut
268f4f680aaSMarek Vasut tmp = readl(&i2c_regs->hw_i2c_queuedata);
269f4f680aaSMarek Vasut }
270f4f680aaSMarek Vasut buffer[i] = tmp & 0xff;
271f4f680aaSMarek Vasut tmp >>= 8;
272f4f680aaSMarek Vasut }
273f4f680aaSMarek Vasut
274f4f680aaSMarek Vasut return 0;
275f4f680aaSMarek Vasut }
276f4f680aaSMarek Vasut
mxs_i2c_if_write(struct i2c_adapter * adap,uint8_t chip,uint addr,int alen,uint8_t * buffer,int len)2771fa96e80SMarek Vasut static int mxs_i2c_if_write(struct i2c_adapter *adap, uint8_t chip,
2781fa96e80SMarek Vasut uint addr, int alen, uint8_t *buffer,
2791fa96e80SMarek Vasut int len)
280f4f680aaSMarek Vasut {
281f4f680aaSMarek Vasut int ret;
28258a7d1c1SMarek Vasut ret = mxs_i2c_write(adap, chip, addr, alen, buffer, len, 1);
283d22643e7SMarek Vasut if (ret) {
284d22643e7SMarek Vasut debug("MXS I2C: Failed writing address\n");
285d22643e7SMarek Vasut return ret;
286d22643e7SMarek Vasut }
287d22643e7SMarek Vasut
28858a7d1c1SMarek Vasut ret = mxs_i2c_wait_for_ack(adap);
289f4f680aaSMarek Vasut if (ret)
290f4f680aaSMarek Vasut debug("MXS I2C: Failed writing address\n");
291f4f680aaSMarek Vasut
292f4f680aaSMarek Vasut return ret;
293f4f680aaSMarek Vasut }
294f4f680aaSMarek Vasut
mxs_i2c_probe(struct i2c_adapter * adap,uint8_t chip)2951fa96e80SMarek Vasut static int mxs_i2c_probe(struct i2c_adapter *adap, uint8_t chip)
296f4f680aaSMarek Vasut {
297f4f680aaSMarek Vasut int ret;
29858a7d1c1SMarek Vasut ret = mxs_i2c_write(adap, chip, 0, 1, NULL, 0, 1);
299d22643e7SMarek Vasut if (!ret)
30058a7d1c1SMarek Vasut ret = mxs_i2c_wait_for_ack(adap);
30158a7d1c1SMarek Vasut mxs_i2c_reset(adap);
302f4f680aaSMarek Vasut return ret;
303f4f680aaSMarek Vasut }
304f4f680aaSMarek Vasut
mxs_i2c_init(struct i2c_adapter * adap,int speed,int slaveaddr)3051fa96e80SMarek Vasut static void mxs_i2c_init(struct i2c_adapter *adap, int speed, int slaveaddr)
306f4f680aaSMarek Vasut {
30758a7d1c1SMarek Vasut mxs_i2c_reset(adap);
30858a7d1c1SMarek Vasut mxs_i2c_set_bus_speed(adap, speed);
309f4f680aaSMarek Vasut
310f4f680aaSMarek Vasut return;
311f4f680aaSMarek Vasut }
3121fa96e80SMarek Vasut
3131fa96e80SMarek Vasut U_BOOT_I2C_ADAP_COMPLETE(mxs0, mxs_i2c_init, mxs_i2c_probe,
3141fa96e80SMarek Vasut mxs_i2c_if_read, mxs_i2c_if_write,
3151fa96e80SMarek Vasut mxs_i2c_set_bus_speed,
3161fa96e80SMarek Vasut CONFIG_SYS_I2C_SPEED, 0, 0)
317318a9ceaSMarek Vasut U_BOOT_I2C_ADAP_COMPLETE(mxs1, mxs_i2c_init, mxs_i2c_probe,
318318a9ceaSMarek Vasut mxs_i2c_if_read, mxs_i2c_if_write,
319318a9ceaSMarek Vasut mxs_i2c_set_bus_speed,
320318a9ceaSMarek Vasut CONFIG_SYS_I2C_SPEED, 0, 1)
321