1cdace066SSascha Hauer /* 2db84140bSMarek Vasut * i2c driver for Freescale i.MX series 3cdace066SSascha Hauer * 4cdace066SSascha Hauer * (c) 2007 Pengutronix, Sascha Hauer <s.hauer@pengutronix.de> 5db84140bSMarek Vasut * (c) 2011 Marek Vasut <marek.vasut@gmail.com> 6db84140bSMarek Vasut * 7db84140bSMarek Vasut * Based on i2c-imx.c from linux kernel: 8db84140bSMarek Vasut * Copyright (C) 2005 Torsten Koschorrek <koschorrek at synertronixx.de> 9db84140bSMarek Vasut * Copyright (C) 2005 Matthias Blaschke <blaschke at synertronixx.de> 10db84140bSMarek Vasut * Copyright (C) 2007 RightHand Technologies, Inc. 11db84140bSMarek Vasut * Copyright (C) 2008 Darius Augulis <darius.augulis at teltonika.lt> 12db84140bSMarek Vasut * 13cdace066SSascha Hauer * 141a459660SWolfgang Denk * SPDX-License-Identifier: GPL-2.0+ 15cdace066SSascha Hauer */ 16cdace066SSascha Hauer 17cdace066SSascha Hauer #include <common.h> 18127cec18SLiu Hui-R64343 #include <asm/arch/clock.h> 1986271115SStefano Babic #include <asm/arch/imx-regs.h> 20cea60b0cSTroy Kisky #include <asm/errno.h> 2124cd738bSTroy Kisky #include <asm/io.h> 22bf0783dfSMarek Vasut #include <i2c.h> 237aa57a01STroy Kisky #include <watchdog.h> 24cdace066SSascha Hauer 25dec1861bSYork Sun DECLARE_GLOBAL_DATA_PTR; 26dec1861bSYork Sun 2730ea41a4SAlison Wang #ifdef I2C_QUIRK_REG 2830ea41a4SAlison Wang struct mxc_i2c_regs { 2930ea41a4SAlison Wang uint8_t iadr; 3030ea41a4SAlison Wang uint8_t ifdr; 3130ea41a4SAlison Wang uint8_t i2cr; 3230ea41a4SAlison Wang uint8_t i2sr; 3330ea41a4SAlison Wang uint8_t i2dr; 3430ea41a4SAlison Wang }; 3530ea41a4SAlison Wang #else 36db84140bSMarek Vasut struct mxc_i2c_regs { 37db84140bSMarek Vasut uint32_t iadr; 38db84140bSMarek Vasut uint32_t ifdr; 39db84140bSMarek Vasut uint32_t i2cr; 40db84140bSMarek Vasut uint32_t i2sr; 41db84140bSMarek Vasut uint32_t i2dr; 42db84140bSMarek Vasut }; 4330ea41a4SAlison Wang #endif 44cdace066SSascha Hauer 45cdace066SSascha Hauer #define I2CR_IIEN (1 << 6) 46cdace066SSascha Hauer #define I2CR_MSTA (1 << 5) 47cdace066SSascha Hauer #define I2CR_MTX (1 << 4) 48cdace066SSascha Hauer #define I2CR_TX_NO_AK (1 << 3) 49cdace066SSascha Hauer #define I2CR_RSTA (1 << 2) 50cdace066SSascha Hauer 51cdace066SSascha Hauer #define I2SR_ICF (1 << 7) 52cdace066SSascha Hauer #define I2SR_IBB (1 << 5) 53d5383a63STroy Kisky #define I2SR_IAL (1 << 4) 54cdace066SSascha Hauer #define I2SR_IIF (1 << 1) 55cdace066SSascha Hauer #define I2SR_RX_NO_AK (1 << 0) 56cdace066SSascha Hauer 5730ea41a4SAlison Wang #ifdef I2C_QUIRK_REG 5830ea41a4SAlison Wang #define I2CR_IEN (0 << 7) 5930ea41a4SAlison Wang #define I2CR_IDIS (1 << 7) 6030ea41a4SAlison Wang #define I2SR_IIF_CLEAR (1 << 1) 6130ea41a4SAlison Wang #else 6230ea41a4SAlison Wang #define I2CR_IEN (1 << 7) 6330ea41a4SAlison Wang #define I2CR_IDIS (0 << 7) 6430ea41a4SAlison Wang #define I2SR_IIF_CLEAR (0 << 1) 6530ea41a4SAlison Wang #endif 6630ea41a4SAlison Wang 67e4ff525fSTroy Kisky #if defined(CONFIG_HARD_I2C) && !defined(CONFIG_SYS_I2C_BASE) 68de6f604dSTroy Kisky #error "define CONFIG_SYS_I2C_BASE to use the mxc_i2c driver" 69cdace066SSascha Hauer #endif 70cdace066SSascha Hauer 7130ea41a4SAlison Wang #ifdef I2C_QUIRK_REG 7230ea41a4SAlison Wang static u16 i2c_clk_div[60][2] = { 7330ea41a4SAlison Wang { 20, 0x00 }, { 22, 0x01 }, { 24, 0x02 }, { 26, 0x03 }, 7430ea41a4SAlison Wang { 28, 0x04 }, { 30, 0x05 }, { 32, 0x09 }, { 34, 0x06 }, 7530ea41a4SAlison Wang { 36, 0x0A }, { 40, 0x07 }, { 44, 0x0C }, { 48, 0x0D }, 7630ea41a4SAlison Wang { 52, 0x43 }, { 56, 0x0E }, { 60, 0x45 }, { 64, 0x12 }, 7730ea41a4SAlison Wang { 68, 0x0F }, { 72, 0x13 }, { 80, 0x14 }, { 88, 0x15 }, 7830ea41a4SAlison Wang { 96, 0x19 }, { 104, 0x16 }, { 112, 0x1A }, { 128, 0x17 }, 7930ea41a4SAlison Wang { 136, 0x4F }, { 144, 0x1C }, { 160, 0x1D }, { 176, 0x55 }, 8030ea41a4SAlison Wang { 192, 0x1E }, { 208, 0x56 }, { 224, 0x22 }, { 228, 0x24 }, 8130ea41a4SAlison Wang { 240, 0x1F }, { 256, 0x23 }, { 288, 0x5C }, { 320, 0x25 }, 8230ea41a4SAlison Wang { 384, 0x26 }, { 448, 0x2A }, { 480, 0x27 }, { 512, 0x2B }, 8330ea41a4SAlison Wang { 576, 0x2C }, { 640, 0x2D }, { 768, 0x31 }, { 896, 0x32 }, 8430ea41a4SAlison Wang { 960, 0x2F }, { 1024, 0x33 }, { 1152, 0x34 }, { 1280, 0x35 }, 8530ea41a4SAlison Wang { 1536, 0x36 }, { 1792, 0x3A }, { 1920, 0x37 }, { 2048, 0x3B }, 8630ea41a4SAlison Wang { 2304, 0x3C }, { 2560, 0x3D }, { 3072, 0x3E }, { 3584, 0x7A }, 8730ea41a4SAlison Wang { 3840, 0x3F }, { 4096, 0x7B }, { 5120, 0x7D }, { 6144, 0x7E }, 8830ea41a4SAlison Wang }; 8930ea41a4SAlison Wang #else 90db84140bSMarek Vasut static u16 i2c_clk_div[50][2] = { 91db84140bSMarek Vasut { 22, 0x20 }, { 24, 0x21 }, { 26, 0x22 }, { 28, 0x23 }, 92db84140bSMarek Vasut { 30, 0x00 }, { 32, 0x24 }, { 36, 0x25 }, { 40, 0x26 }, 93db84140bSMarek Vasut { 42, 0x03 }, { 44, 0x27 }, { 48, 0x28 }, { 52, 0x05 }, 94db84140bSMarek Vasut { 56, 0x29 }, { 60, 0x06 }, { 64, 0x2A }, { 72, 0x2B }, 95db84140bSMarek Vasut { 80, 0x2C }, { 88, 0x09 }, { 96, 0x2D }, { 104, 0x0A }, 96db84140bSMarek Vasut { 112, 0x2E }, { 128, 0x2F }, { 144, 0x0C }, { 160, 0x30 }, 97db84140bSMarek Vasut { 192, 0x31 }, { 224, 0x32 }, { 240, 0x0F }, { 256, 0x33 }, 98db84140bSMarek Vasut { 288, 0x10 }, { 320, 0x34 }, { 384, 0x35 }, { 448, 0x36 }, 99db84140bSMarek Vasut { 480, 0x13 }, { 512, 0x37 }, { 576, 0x14 }, { 640, 0x38 }, 100db84140bSMarek Vasut { 768, 0x39 }, { 896, 0x3A }, { 960, 0x17 }, { 1024, 0x3B }, 101db84140bSMarek Vasut { 1152, 0x18 }, { 1280, 0x3C }, { 1536, 0x3D }, { 1792, 0x3E }, 102db84140bSMarek Vasut { 1920, 0x1B }, { 2048, 0x3F }, { 2304, 0x1C }, { 2560, 0x1D }, 103db84140bSMarek Vasut { 3072, 0x1E }, { 3840, 0x1F } 104db84140bSMarek Vasut }; 10530ea41a4SAlison Wang #endif 106cdace066SSascha Hauer 107fac96408Strem 108fac96408Strem #ifndef CONFIG_SYS_MXC_I2C1_SPEED 109fac96408Strem #define CONFIG_SYS_MXC_I2C1_SPEED 100000 110fac96408Strem #endif 111fac96408Strem #ifndef CONFIG_SYS_MXC_I2C2_SPEED 112fac96408Strem #define CONFIG_SYS_MXC_I2C2_SPEED 100000 113fac96408Strem #endif 114fac96408Strem #ifndef CONFIG_SYS_MXC_I2C3_SPEED 115fac96408Strem #define CONFIG_SYS_MXC_I2C3_SPEED 100000 116fac96408Strem #endif 117*f8cb101eSYork Sun #ifndef CONFIG_SYS_MXC_I2C4_SPEED 118*f8cb101eSYork Sun #define CONFIG_SYS_MXC_I2C4_SPEED 100000 119*f8cb101eSYork Sun #endif 120fac96408Strem 121fac96408Strem #ifndef CONFIG_SYS_MXC_I2C1_SLAVE 122fac96408Strem #define CONFIG_SYS_MXC_I2C1_SLAVE 0 123fac96408Strem #endif 124fac96408Strem #ifndef CONFIG_SYS_MXC_I2C2_SLAVE 125fac96408Strem #define CONFIG_SYS_MXC_I2C2_SLAVE 0 126fac96408Strem #endif 127fac96408Strem #ifndef CONFIG_SYS_MXC_I2C3_SLAVE 128fac96408Strem #define CONFIG_SYS_MXC_I2C3_SLAVE 0 129fac96408Strem #endif 130*f8cb101eSYork Sun #ifndef CONFIG_SYS_MXC_I2C4_SLAVE 131*f8cb101eSYork Sun #define CONFIG_SYS_MXC_I2C4_SLAVE 0 132*f8cb101eSYork Sun #endif 133fac96408Strem 134fac96408Strem 135db84140bSMarek Vasut /* 136db84140bSMarek Vasut * Calculate and set proper clock divider 137db84140bSMarek Vasut */ 138bf0783dfSMarek Vasut static uint8_t i2c_imx_get_clk(unsigned int rate) 1391d549adeSStefano Babic { 140db84140bSMarek Vasut unsigned int i2c_clk_rate; 141db84140bSMarek Vasut unsigned int div; 142bf0783dfSMarek Vasut u8 clk_div; 143cdace066SSascha Hauer 144127cec18SLiu Hui-R64343 #if defined(CONFIG_MX31) 1451d549adeSStefano Babic struct clock_control_regs *sc_regs = 1461d549adeSStefano Babic (struct clock_control_regs *)CCM_BASE; 147db84140bSMarek Vasut 148e7de18afSGuennadi Liakhovetski /* start the required I2C clock */ 149de6f604dSTroy Kisky writel(readl(&sc_regs->cgr0) | (3 << CONFIG_SYS_I2C_CLK_OFFSET), 1501d549adeSStefano Babic &sc_regs->cgr0); 151127cec18SLiu Hui-R64343 #endif 152e7de18afSGuennadi Liakhovetski 153db84140bSMarek Vasut /* Divider value calculation */ 154e7bed5c2SMatthias Weisser i2c_clk_rate = mxc_get_clock(MXC_I2C_CLK); 155db84140bSMarek Vasut div = (i2c_clk_rate + rate - 1) / rate; 156db84140bSMarek Vasut if (div < i2c_clk_div[0][0]) 157b567b8ffSMarek Vasut clk_div = 0; 158db84140bSMarek Vasut else if (div > i2c_clk_div[ARRAY_SIZE(i2c_clk_div) - 1][0]) 159b567b8ffSMarek Vasut clk_div = ARRAY_SIZE(i2c_clk_div) - 1; 160db84140bSMarek Vasut else 161b567b8ffSMarek Vasut for (clk_div = 0; i2c_clk_div[clk_div][0] < div; clk_div++) 162db84140bSMarek Vasut ; 163cdace066SSascha Hauer 164db84140bSMarek Vasut /* Store divider value */ 165bf0783dfSMarek Vasut return clk_div; 166db84140bSMarek Vasut } 167cdace066SSascha Hauer 168db84140bSMarek Vasut /* 169e4ff525fSTroy Kisky * Set I2C Bus speed 170db84140bSMarek Vasut */ 1717f86bd57SMarek Vasut static int bus_i2c_set_bus_speed(void *base, int speed) 172db84140bSMarek Vasut { 173e4ff525fSTroy Kisky struct mxc_i2c_regs *i2c_regs = (struct mxc_i2c_regs *)base; 174bf0783dfSMarek Vasut u8 clk_idx = i2c_imx_get_clk(speed); 175bf0783dfSMarek Vasut u8 idx = i2c_clk_div[clk_idx][1]; 176bf0783dfSMarek Vasut 177bf0783dfSMarek Vasut /* Store divider value */ 178bf0783dfSMarek Vasut writeb(idx, &i2c_regs->ifdr); 179bf0783dfSMarek Vasut 18083a1a190STroy Kisky /* Reset module */ 18130ea41a4SAlison Wang writeb(I2CR_IDIS, &i2c_regs->i2cr); 18283a1a190STroy Kisky writeb(0, &i2c_regs->i2sr); 183b567b8ffSMarek Vasut return 0; 184b567b8ffSMarek Vasut } 185b567b8ffSMarek Vasut 1867aa57a01STroy Kisky #define ST_BUS_IDLE (0 | (I2SR_IBB << 8)) 1877aa57a01STroy Kisky #define ST_BUS_BUSY (I2SR_IBB | (I2SR_IBB << 8)) 1887aa57a01STroy Kisky #define ST_IIF (I2SR_IIF | (I2SR_IIF << 8)) 1897aa57a01STroy Kisky 1907aa57a01STroy Kisky static int wait_for_sr_state(struct mxc_i2c_regs *i2c_regs, unsigned state) 19181687212SStefano Babic { 1927aa57a01STroy Kisky unsigned sr; 1937aa57a01STroy Kisky ulong elapsed; 1947aa57a01STroy Kisky ulong start_time = get_timer(0); 1957aa57a01STroy Kisky for (;;) { 1967aa57a01STroy Kisky sr = readb(&i2c_regs->i2sr); 197d5383a63STroy Kisky if (sr & I2SR_IAL) { 19830ea41a4SAlison Wang #ifdef I2C_QUIRK_REG 19930ea41a4SAlison Wang writeb(sr | I2SR_IAL, &i2c_regs->i2sr); 20030ea41a4SAlison Wang #else 201d5383a63STroy Kisky writeb(sr & ~I2SR_IAL, &i2c_regs->i2sr); 20230ea41a4SAlison Wang #endif 203d5383a63STroy Kisky printf("%s: Arbitration lost sr=%x cr=%x state=%x\n", 204d5383a63STroy Kisky __func__, sr, readb(&i2c_regs->i2cr), state); 205d5383a63STroy Kisky return -ERESTART; 206d5383a63STroy Kisky } 2077aa57a01STroy Kisky if ((sr & (state >> 8)) == (unsigned char)state) 2087aa57a01STroy Kisky return sr; 2097aa57a01STroy Kisky WATCHDOG_RESET(); 2107aa57a01STroy Kisky elapsed = get_timer(start_time); 2117aa57a01STroy Kisky if (elapsed > (CONFIG_SYS_HZ / 10)) /* .1 seconds */ 2127aa57a01STroy Kisky break; 21381687212SStefano Babic } 2147aa57a01STroy Kisky printf("%s: failed sr=%x cr=%x state=%x\n", __func__, 2157aa57a01STroy Kisky sr, readb(&i2c_regs->i2cr), state); 216cea60b0cSTroy Kisky return -ETIMEDOUT; 217db84140bSMarek Vasut } 218db84140bSMarek Vasut 219cea60b0cSTroy Kisky static int tx_byte(struct mxc_i2c_regs *i2c_regs, u8 byte) 220cdace066SSascha Hauer { 221cea60b0cSTroy Kisky int ret; 222db84140bSMarek Vasut 22330ea41a4SAlison Wang writeb(I2SR_IIF_CLEAR, &i2c_regs->i2sr); 224cea60b0cSTroy Kisky writeb(byte, &i2c_regs->i2dr); 2257aa57a01STroy Kisky ret = wait_for_sr_state(i2c_regs, ST_IIF); 226cea60b0cSTroy Kisky if (ret < 0) 227cea60b0cSTroy Kisky return ret; 228cea60b0cSTroy Kisky if (ret & I2SR_RX_NO_AK) 229cea60b0cSTroy Kisky return -ENODEV; 230cea60b0cSTroy Kisky return 0; 231db84140bSMarek Vasut } 232db84140bSMarek Vasut 233db84140bSMarek Vasut /* 23490a5b70fSTroy Kisky * Stop I2C transaction 235db84140bSMarek Vasut */ 23627a5da02STroy Kisky static void i2c_imx_stop(struct mxc_i2c_regs *i2c_regs) 237db84140bSMarek Vasut { 2387aa57a01STroy Kisky int ret; 23990a5b70fSTroy Kisky unsigned int temp = readb(&i2c_regs->i2cr); 240db84140bSMarek Vasut 2411c076dbaSTroy Kisky temp &= ~(I2CR_MSTA | I2CR_MTX); 242db84140bSMarek Vasut writeb(temp, &i2c_regs->i2cr); 2437aa57a01STroy Kisky ret = wait_for_sr_state(i2c_regs, ST_BUS_IDLE); 2447aa57a01STroy Kisky if (ret < 0) 2457aa57a01STroy Kisky printf("%s:trigger stop failed\n", __func__); 246db84140bSMarek Vasut } 247db84140bSMarek Vasut 248db84140bSMarek Vasut /* 249b230ddc2STroy Kisky * Send start signal, chip address and 250b230ddc2STroy Kisky * write register address 251db84140bSMarek Vasut */ 252a7f1a005STroy Kisky static int i2c_init_transfer_(struct mxc_i2c_regs *i2c_regs, 253b230ddc2STroy Kisky uchar chip, uint addr, int alen) 254cdace066SSascha Hauer { 25571e9f3cbSTroy Kisky unsigned int temp; 25671e9f3cbSTroy Kisky int ret; 25771e9f3cbSTroy Kisky 25871e9f3cbSTroy Kisky /* Enable I2C controller */ 25930ea41a4SAlison Wang #ifdef I2C_QUIRK_REG 26030ea41a4SAlison Wang if (readb(&i2c_regs->i2cr) & I2CR_IDIS) { 26130ea41a4SAlison Wang #else 26290a5b70fSTroy Kisky if (!(readb(&i2c_regs->i2cr) & I2CR_IEN)) { 26330ea41a4SAlison Wang #endif 26471e9f3cbSTroy Kisky writeb(I2CR_IEN, &i2c_regs->i2cr); 26571e9f3cbSTroy Kisky /* Wait for controller to be stable */ 26671e9f3cbSTroy Kisky udelay(50); 26790a5b70fSTroy Kisky } 268ca741da1STroy Kisky if (readb(&i2c_regs->iadr) == (chip << 1)) 269ca741da1STroy Kisky writeb((chip << 1) ^ 2, &i2c_regs->iadr); 27030ea41a4SAlison Wang writeb(I2SR_IIF_CLEAR, &i2c_regs->i2sr); 27190a5b70fSTroy Kisky ret = wait_for_sr_state(i2c_regs, ST_BUS_IDLE); 27290a5b70fSTroy Kisky if (ret < 0) 273a7f1a005STroy Kisky return ret; 27471e9f3cbSTroy Kisky 27571e9f3cbSTroy Kisky /* Start I2C transaction */ 27671e9f3cbSTroy Kisky temp = readb(&i2c_regs->i2cr); 27771e9f3cbSTroy Kisky temp |= I2CR_MSTA; 27871e9f3cbSTroy Kisky writeb(temp, &i2c_regs->i2cr); 27971e9f3cbSTroy Kisky 28071e9f3cbSTroy Kisky ret = wait_for_sr_state(i2c_regs, ST_BUS_BUSY); 28171e9f3cbSTroy Kisky if (ret < 0) 282a7f1a005STroy Kisky return ret; 283b230ddc2STroy Kisky 28471e9f3cbSTroy Kisky temp |= I2CR_MTX | I2CR_TX_NO_AK; 28571e9f3cbSTroy Kisky writeb(temp, &i2c_regs->i2cr); 28671e9f3cbSTroy Kisky 287b230ddc2STroy Kisky /* write slave address */ 288b230ddc2STroy Kisky ret = tx_byte(i2c_regs, chip << 1); 289b230ddc2STroy Kisky if (ret < 0) 290a7f1a005STroy Kisky return ret; 291db84140bSMarek Vasut 292bf0783dfSMarek Vasut while (alen--) { 293cea60b0cSTroy Kisky ret = tx_byte(i2c_regs, (addr >> (alen * 8)) & 0xff); 294cea60b0cSTroy Kisky if (ret < 0) 295a7f1a005STroy Kisky return ret; 29681687212SStefano Babic } 297b230ddc2STroy Kisky return 0; 298a7f1a005STroy Kisky } 299a7f1a005STroy Kisky 30096c19bd3STroy Kisky static int i2c_idle_bus(void *base); 30196c19bd3STroy Kisky 302a7f1a005STroy Kisky static int i2c_init_transfer(struct mxc_i2c_regs *i2c_regs, 303a7f1a005STroy Kisky uchar chip, uint addr, int alen) 304a7f1a005STroy Kisky { 305a7f1a005STroy Kisky int retry; 306a7f1a005STroy Kisky int ret; 307a7f1a005STroy Kisky for (retry = 0; retry < 3; retry++) { 308a7f1a005STroy Kisky ret = i2c_init_transfer_(i2c_regs, chip, addr, alen); 309a7f1a005STroy Kisky if (ret >= 0) 310a7f1a005STroy Kisky return 0; 31127a5da02STroy Kisky i2c_imx_stop(i2c_regs); 312a7f1a005STroy Kisky if (ret == -ENODEV) 313a7f1a005STroy Kisky return ret; 314a7f1a005STroy Kisky 315a7f1a005STroy Kisky printf("%s: failed for chip 0x%x retry=%d\n", __func__, chip, 316a7f1a005STroy Kisky retry); 317a7f1a005STroy Kisky if (ret != -ERESTART) 31830ea41a4SAlison Wang /* Disable controller */ 31930ea41a4SAlison Wang writeb(I2CR_IDIS, &i2c_regs->i2cr); 320a7f1a005STroy Kisky udelay(100); 32196c19bd3STroy Kisky if (i2c_idle_bus(i2c_regs) < 0) 32296c19bd3STroy Kisky break; 323a7f1a005STroy Kisky } 324a7f1a005STroy Kisky printf("%s: give up i2c_regs=%p\n", __func__, i2c_regs); 325db84140bSMarek Vasut return ret; 326cdace066SSascha Hauer } 327cdace066SSascha Hauer 328db84140bSMarek Vasut /* 329db84140bSMarek Vasut * Read data from I2C device 330db84140bSMarek Vasut */ 331e4ff525fSTroy Kisky int bus_i2c_read(void *base, uchar chip, uint addr, int alen, uchar *buf, 332e4ff525fSTroy Kisky int len) 333db84140bSMarek Vasut { 334db84140bSMarek Vasut int ret; 335db84140bSMarek Vasut unsigned int temp; 336db84140bSMarek Vasut int i; 337e4ff525fSTroy Kisky struct mxc_i2c_regs *i2c_regs = (struct mxc_i2c_regs *)base; 338cdace066SSascha Hauer 339b230ddc2STroy Kisky ret = i2c_init_transfer(i2c_regs, chip, addr, alen); 340cea60b0cSTroy Kisky if (ret < 0) 341db84140bSMarek Vasut return ret; 342cdace066SSascha Hauer 343db84140bSMarek Vasut temp = readb(&i2c_regs->i2cr); 344db84140bSMarek Vasut temp |= I2CR_RSTA; 345db84140bSMarek Vasut writeb(temp, &i2c_regs->i2cr); 346db84140bSMarek Vasut 347cea60b0cSTroy Kisky ret = tx_byte(i2c_regs, (chip << 1) | 1); 348c4330d28STroy Kisky if (ret < 0) { 34927a5da02STroy Kisky i2c_imx_stop(i2c_regs); 350db84140bSMarek Vasut return ret; 351c4330d28STroy Kisky } 352db84140bSMarek Vasut 353db84140bSMarek Vasut /* setup bus to read data */ 354db84140bSMarek Vasut temp = readb(&i2c_regs->i2cr); 355db84140bSMarek Vasut temp &= ~(I2CR_MTX | I2CR_TX_NO_AK); 356db84140bSMarek Vasut if (len == 1) 357db84140bSMarek Vasut temp |= I2CR_TX_NO_AK; 358db84140bSMarek Vasut writeb(temp, &i2c_regs->i2cr); 35930ea41a4SAlison Wang writeb(I2SR_IIF_CLEAR, &i2c_regs->i2sr); 360ea572d85STroy Kisky readb(&i2c_regs->i2dr); /* dummy read to clear ICF */ 361db84140bSMarek Vasut 362db84140bSMarek Vasut /* read data */ 363db84140bSMarek Vasut for (i = 0; i < len; i++) { 3647aa57a01STroy Kisky ret = wait_for_sr_state(i2c_regs, ST_IIF); 3657aa57a01STroy Kisky if (ret < 0) { 36627a5da02STroy Kisky i2c_imx_stop(i2c_regs); 367db84140bSMarek Vasut return ret; 368c4330d28STroy Kisky } 369db84140bSMarek Vasut 370db84140bSMarek Vasut /* 371db84140bSMarek Vasut * It must generate STOP before read I2DR to prevent 372db84140bSMarek Vasut * controller from generating another clock cycle 373db84140bSMarek Vasut */ 374db84140bSMarek Vasut if (i == (len - 1)) { 37527a5da02STroy Kisky i2c_imx_stop(i2c_regs); 376db84140bSMarek Vasut } else if (i == (len - 2)) { 377db84140bSMarek Vasut temp = readb(&i2c_regs->i2cr); 378db84140bSMarek Vasut temp |= I2CR_TX_NO_AK; 379db84140bSMarek Vasut writeb(temp, &i2c_regs->i2cr); 380cdace066SSascha Hauer } 38130ea41a4SAlison Wang writeb(I2SR_IIF_CLEAR, &i2c_regs->i2sr); 382db84140bSMarek Vasut buf[i] = readb(&i2c_regs->i2dr); 383cdace066SSascha Hauer } 38427a5da02STroy Kisky i2c_imx_stop(i2c_regs); 3857aa57a01STroy Kisky return 0; 386db84140bSMarek Vasut } 387db84140bSMarek Vasut 388db84140bSMarek Vasut /* 389db84140bSMarek Vasut * Write data to I2C device 390db84140bSMarek Vasut */ 391e4ff525fSTroy Kisky int bus_i2c_write(void *base, uchar chip, uint addr, int alen, 392e4ff525fSTroy Kisky const uchar *buf, int len) 393cdace066SSascha Hauer { 394db84140bSMarek Vasut int ret; 395db84140bSMarek Vasut int i; 396e4ff525fSTroy Kisky struct mxc_i2c_regs *i2c_regs = (struct mxc_i2c_regs *)base; 397cdace066SSascha Hauer 398b230ddc2STroy Kisky ret = i2c_init_transfer(i2c_regs, chip, addr, alen); 399cea60b0cSTroy Kisky if (ret < 0) 400db84140bSMarek Vasut return ret; 401cdace066SSascha Hauer 402db84140bSMarek Vasut for (i = 0; i < len; i++) { 403cea60b0cSTroy Kisky ret = tx_byte(i2c_regs, buf[i]); 404cea60b0cSTroy Kisky if (ret < 0) 405c4330d28STroy Kisky break; 406cdace066SSascha Hauer } 40727a5da02STroy Kisky i2c_imx_stop(i2c_regs); 408db84140bSMarek Vasut return ret; 409db84140bSMarek Vasut } 410cfbb88d3STroy Kisky 411fac96408Strem static void * const i2c_bases[] = { 412fac96408Strem #if defined(CONFIG_MX25) 413fac96408Strem (void *)IMX_I2C_BASE, 414fac96408Strem (void *)IMX_I2C2_BASE, 415fac96408Strem (void *)IMX_I2C3_BASE 416fac96408Strem #elif defined(CONFIG_MX27) 417fac96408Strem (void *)IMX_I2C1_BASE, 418fac96408Strem (void *)IMX_I2C2_BASE 419fac96408Strem #elif defined(CONFIG_MX31) || defined(CONFIG_MX35) || \ 420fac96408Strem defined(CONFIG_MX51) || defined(CONFIG_MX53) || \ 421df0a5b88SWang Huan defined(CONFIG_MX6) || defined(CONFIG_LS102XA) 422fac96408Strem (void *)I2C1_BASE_ADDR, 423fac96408Strem (void *)I2C2_BASE_ADDR, 424fac96408Strem (void *)I2C3_BASE_ADDR 425fac96408Strem #elif defined(CONFIG_VF610) 426fac96408Strem (void *)I2C0_BASE_ADDR 4272f78eae5SYork Sun #elif defined(CONFIG_FSL_LSCH3) 4282f78eae5SYork Sun (void *)I2C1_BASE_ADDR, 4292f78eae5SYork Sun (void *)I2C2_BASE_ADDR, 4302f78eae5SYork Sun (void *)I2C3_BASE_ADDR, 4312f78eae5SYork Sun (void *)I2C4_BASE_ADDR 432e4ff525fSTroy Kisky #else 433fac96408Strem #error "architecture not supported" 434e4ff525fSTroy Kisky #endif 435fac96408Strem }; 436fac96408Strem 437c36ecf3aSPeng Fan struct i2c_parms { 438c36ecf3aSPeng Fan void *base; 439c36ecf3aSPeng Fan void *idle_bus_data; 440c36ecf3aSPeng Fan int (*idle_bus_fn)(void *p); 441c36ecf3aSPeng Fan }; 442c36ecf3aSPeng Fan 443c36ecf3aSPeng Fan struct sram_data { 444c36ecf3aSPeng Fan unsigned curr_i2c_bus; 445c36ecf3aSPeng Fan struct i2c_parms i2c_data[ARRAY_SIZE(i2c_bases)]; 446c36ecf3aSPeng Fan }; 447c36ecf3aSPeng Fan 448fac96408Strem void *i2c_get_base(struct i2c_adapter *adap) 449fac96408Strem { 450fac96408Strem return i2c_bases[adap->hwadapnr]; 451e4ff525fSTroy Kisky } 452e4ff525fSTroy Kisky 45396c19bd3STroy Kisky static struct i2c_parms *i2c_get_parms(void *base) 45496c19bd3STroy Kisky { 455dec1861bSYork Sun struct sram_data *srdata = (void *)gd->srdata; 45696c19bd3STroy Kisky int i = 0; 457dec1861bSYork Sun struct i2c_parms *p = srdata->i2c_data; 458dec1861bSYork Sun while (i < ARRAY_SIZE(srdata->i2c_data)) { 45996c19bd3STroy Kisky if (p->base == base) 46096c19bd3STroy Kisky return p; 46196c19bd3STroy Kisky p++; 46296c19bd3STroy Kisky i++; 46396c19bd3STroy Kisky } 46496c19bd3STroy Kisky printf("Invalid I2C base: %p\n", base); 46596c19bd3STroy Kisky return NULL; 46696c19bd3STroy Kisky } 46796c19bd3STroy Kisky 46896c19bd3STroy Kisky static int i2c_idle_bus(void *base) 46996c19bd3STroy Kisky { 47096c19bd3STroy Kisky struct i2c_parms *p = i2c_get_parms(base); 47196c19bd3STroy Kisky if (p && p->idle_bus_fn) 47296c19bd3STroy Kisky return p->idle_bus_fn(p->idle_bus_data); 47396c19bd3STroy Kisky return 0; 47496c19bd3STroy Kisky } 47596c19bd3STroy Kisky 476fac96408Strem static int mxc_i2c_read(struct i2c_adapter *adap, uint8_t chip, 477fac96408Strem uint addr, int alen, uint8_t *buffer, 478fac96408Strem int len) 4799815326dSTroy Kisky { 480fac96408Strem return bus_i2c_read(i2c_get_base(adap), chip, addr, alen, buffer, len); 4819815326dSTroy Kisky } 4829815326dSTroy Kisky 483fac96408Strem static int mxc_i2c_write(struct i2c_adapter *adap, uint8_t chip, 484fac96408Strem uint addr, int alen, uint8_t *buffer, 485fac96408Strem int len) 4869815326dSTroy Kisky { 487fac96408Strem return bus_i2c_write(i2c_get_base(adap), chip, addr, alen, buffer, len); 488e4ff525fSTroy Kisky } 489e4ff525fSTroy Kisky 490cfbb88d3STroy Kisky /* 491cfbb88d3STroy Kisky * Test if a chip at a given address responds (probe the chip) 492cfbb88d3STroy Kisky */ 493fac96408Strem static int mxc_i2c_probe(struct i2c_adapter *adap, uint8_t chip) 494cfbb88d3STroy Kisky { 495fac96408Strem return bus_i2c_write(i2c_get_base(adap), chip, 0, 0, NULL, 0); 496e4ff525fSTroy Kisky } 497e4ff525fSTroy Kisky 498e4ff525fSTroy Kisky void bus_i2c_init(void *base, int speed, int unused, 499e4ff525fSTroy Kisky int (*idle_bus_fn)(void *p), void *idle_bus_data) 500e4ff525fSTroy Kisky { 501dec1861bSYork Sun struct sram_data *srdata = (void *)gd->srdata; 502e4ff525fSTroy Kisky int i = 0; 503dec1861bSYork Sun struct i2c_parms *p = srdata->i2c_data; 504e4ff525fSTroy Kisky if (!base) 505e4ff525fSTroy Kisky return; 506e4ff525fSTroy Kisky for (;;) { 507e4ff525fSTroy Kisky if (!p->base || (p->base == base)) { 508e4ff525fSTroy Kisky p->base = base; 509e4ff525fSTroy Kisky if (idle_bus_fn) { 510e4ff525fSTroy Kisky p->idle_bus_fn = idle_bus_fn; 511e4ff525fSTroy Kisky p->idle_bus_data = idle_bus_data; 512e4ff525fSTroy Kisky } 513e4ff525fSTroy Kisky break; 514e4ff525fSTroy Kisky } 515e4ff525fSTroy Kisky p++; 516e4ff525fSTroy Kisky i++; 517dec1861bSYork Sun if (i >= ARRAY_SIZE(srdata->i2c_data)) 518e4ff525fSTroy Kisky return; 519e4ff525fSTroy Kisky } 520e4ff525fSTroy Kisky bus_i2c_set_bus_speed(base, speed); 521e4ff525fSTroy Kisky } 522e4ff525fSTroy Kisky 523e4ff525fSTroy Kisky /* 524e4ff525fSTroy Kisky * Init I2C Bus 525e4ff525fSTroy Kisky */ 526fac96408Strem static void mxc_i2c_init(struct i2c_adapter *adap, int speed, int slaveaddr) 527e4ff525fSTroy Kisky { 528fac96408Strem bus_i2c_init(i2c_get_base(adap), speed, slaveaddr, NULL, NULL); 529e4ff525fSTroy Kisky } 530e4ff525fSTroy Kisky 531e4ff525fSTroy Kisky /* 532e4ff525fSTroy Kisky * Set I2C Speed 533e4ff525fSTroy Kisky */ 534fac96408Strem static uint mxc_i2c_set_bus_speed(struct i2c_adapter *adap, uint speed) 535e4ff525fSTroy Kisky { 536fac96408Strem return bus_i2c_set_bus_speed(i2c_get_base(adap), speed); 537e4ff525fSTroy Kisky } 538e4ff525fSTroy Kisky 539e4ff525fSTroy Kisky /* 540fac96408Strem * Register mxc i2c adapters 541e4ff525fSTroy Kisky */ 542fac96408Strem U_BOOT_I2C_ADAP_COMPLETE(mxc0, mxc_i2c_init, mxc_i2c_probe, 543fac96408Strem mxc_i2c_read, mxc_i2c_write, 544fac96408Strem mxc_i2c_set_bus_speed, 545fac96408Strem CONFIG_SYS_MXC_I2C1_SPEED, 546fac96408Strem CONFIG_SYS_MXC_I2C1_SLAVE, 0) 547fac96408Strem U_BOOT_I2C_ADAP_COMPLETE(mxc1, mxc_i2c_init, mxc_i2c_probe, 548fac96408Strem mxc_i2c_read, mxc_i2c_write, 549fac96408Strem mxc_i2c_set_bus_speed, 550fac96408Strem CONFIG_SYS_MXC_I2C2_SPEED, 551fac96408Strem CONFIG_SYS_MXC_I2C2_SLAVE, 1) 552*f8cb101eSYork Sun #ifdef CONFIG_SYS_I2C_MXC_I2C3 553fac96408Strem U_BOOT_I2C_ADAP_COMPLETE(mxc2, mxc_i2c_init, mxc_i2c_probe, 554fac96408Strem mxc_i2c_read, mxc_i2c_write, 555fac96408Strem mxc_i2c_set_bus_speed, 556fac96408Strem CONFIG_SYS_MXC_I2C3_SPEED, 557fac96408Strem CONFIG_SYS_MXC_I2C3_SLAVE, 2) 558fac96408Strem #endif 559*f8cb101eSYork Sun #ifdef CONFIG_SYS_I2C_MXC_I2C4 560*f8cb101eSYork Sun U_BOOT_I2C_ADAP_COMPLETE(mxc3, mxc_i2c_init, mxc_i2c_probe, 561*f8cb101eSYork Sun mxc_i2c_read, mxc_i2c_write, 562*f8cb101eSYork Sun mxc_i2c_set_bus_speed, 563*f8cb101eSYork Sun CONFIG_SYS_MXC_I2C4_SPEED, 564*f8cb101eSYork Sun CONFIG_SYS_MXC_I2C4_SLAVE, 3) 565*f8cb101eSYork Sun #endif 566