1cdace066SSascha Hauer /* 2db84140bSMarek Vasut * i2c driver for Freescale i.MX series 3cdace066SSascha Hauer * 4cdace066SSascha Hauer * (c) 2007 Pengutronix, Sascha Hauer <s.hauer@pengutronix.de> 5db84140bSMarek Vasut * (c) 2011 Marek Vasut <marek.vasut@gmail.com> 6db84140bSMarek Vasut * 7db84140bSMarek Vasut * Based on i2c-imx.c from linux kernel: 8db84140bSMarek Vasut * Copyright (C) 2005 Torsten Koschorrek <koschorrek at synertronixx.de> 9db84140bSMarek Vasut * Copyright (C) 2005 Matthias Blaschke <blaschke at synertronixx.de> 10db84140bSMarek Vasut * Copyright (C) 2007 RightHand Technologies, Inc. 11db84140bSMarek Vasut * Copyright (C) 2008 Darius Augulis <darius.augulis at teltonika.lt> 12db84140bSMarek Vasut * 13cdace066SSascha Hauer * 14cdace066SSascha Hauer * See file CREDITS for list of people who contributed to this 15cdace066SSascha Hauer * project. 16cdace066SSascha Hauer * 17cdace066SSascha Hauer * This program is free software; you can redistribute it and/or 18cdace066SSascha Hauer * modify it under the terms of the GNU General Public License as 19cdace066SSascha Hauer * published by the Free Software Foundation; either version 2 of 20cdace066SSascha Hauer * the License, or (at your option) any later version. 21cdace066SSascha Hauer * 22cdace066SSascha Hauer * This program is distributed in the hope that it will be useful, 23cdace066SSascha Hauer * but WITHOUT ANY WARRANTY; without even the implied warranty of 24cdace066SSascha Hauer * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 25cdace066SSascha Hauer * GNU General Public License for more details. 26cdace066SSascha Hauer * 27cdace066SSascha Hauer * You should have received a copy of the GNU General Public License 28cdace066SSascha Hauer * along with this program; if not, write to the Free Software 29cdace066SSascha Hauer * Foundation, Inc., 59 Temple Place, Suite 330, Boston, 30cdace066SSascha Hauer * MA 02111-1307 USA 31cdace066SSascha Hauer */ 32cdace066SSascha Hauer 33cdace066SSascha Hauer #include <common.h> 34127cec18SLiu Hui-R64343 #include <asm/arch/clock.h> 3586271115SStefano Babic #include <asm/arch/imx-regs.h> 36cea60b0cSTroy Kisky #include <asm/errno.h> 3724cd738bSTroy Kisky #include <asm/io.h> 38bf0783dfSMarek Vasut #include <i2c.h> 397aa57a01STroy Kisky #include <watchdog.h> 40cdace066SSascha Hauer 41db84140bSMarek Vasut struct mxc_i2c_regs { 42db84140bSMarek Vasut uint32_t iadr; 43db84140bSMarek Vasut uint32_t ifdr; 44db84140bSMarek Vasut uint32_t i2cr; 45db84140bSMarek Vasut uint32_t i2sr; 46db84140bSMarek Vasut uint32_t i2dr; 47db84140bSMarek Vasut }; 48cdace066SSascha Hauer 49cdace066SSascha Hauer #define I2CR_IEN (1 << 7) 50cdace066SSascha Hauer #define I2CR_IIEN (1 << 6) 51cdace066SSascha Hauer #define I2CR_MSTA (1 << 5) 52cdace066SSascha Hauer #define I2CR_MTX (1 << 4) 53cdace066SSascha Hauer #define I2CR_TX_NO_AK (1 << 3) 54cdace066SSascha Hauer #define I2CR_RSTA (1 << 2) 55cdace066SSascha Hauer 56cdace066SSascha Hauer #define I2SR_ICF (1 << 7) 57cdace066SSascha Hauer #define I2SR_IBB (1 << 5) 58d5383a63STroy Kisky #define I2SR_IAL (1 << 4) 59cdace066SSascha Hauer #define I2SR_IIF (1 << 1) 60cdace066SSascha Hauer #define I2SR_RX_NO_AK (1 << 0) 61cdace066SSascha Hauer 62e4ff525fSTroy Kisky #if defined(CONFIG_HARD_I2C) && !defined(CONFIG_SYS_I2C_BASE) 63de6f604dSTroy Kisky #error "define CONFIG_SYS_I2C_BASE to use the mxc_i2c driver" 64cdace066SSascha Hauer #endif 65cdace066SSascha Hauer 66db84140bSMarek Vasut static u16 i2c_clk_div[50][2] = { 67db84140bSMarek Vasut { 22, 0x20 }, { 24, 0x21 }, { 26, 0x22 }, { 28, 0x23 }, 68db84140bSMarek Vasut { 30, 0x00 }, { 32, 0x24 }, { 36, 0x25 }, { 40, 0x26 }, 69db84140bSMarek Vasut { 42, 0x03 }, { 44, 0x27 }, { 48, 0x28 }, { 52, 0x05 }, 70db84140bSMarek Vasut { 56, 0x29 }, { 60, 0x06 }, { 64, 0x2A }, { 72, 0x2B }, 71db84140bSMarek Vasut { 80, 0x2C }, { 88, 0x09 }, { 96, 0x2D }, { 104, 0x0A }, 72db84140bSMarek Vasut { 112, 0x2E }, { 128, 0x2F }, { 144, 0x0C }, { 160, 0x30 }, 73db84140bSMarek Vasut { 192, 0x31 }, { 224, 0x32 }, { 240, 0x0F }, { 256, 0x33 }, 74db84140bSMarek Vasut { 288, 0x10 }, { 320, 0x34 }, { 384, 0x35 }, { 448, 0x36 }, 75db84140bSMarek Vasut { 480, 0x13 }, { 512, 0x37 }, { 576, 0x14 }, { 640, 0x38 }, 76db84140bSMarek Vasut { 768, 0x39 }, { 896, 0x3A }, { 960, 0x17 }, { 1024, 0x3B }, 77db84140bSMarek Vasut { 1152, 0x18 }, { 1280, 0x3C }, { 1536, 0x3D }, { 1792, 0x3E }, 78db84140bSMarek Vasut { 1920, 0x1B }, { 2048, 0x3F }, { 2304, 0x1C }, { 2560, 0x1D }, 79db84140bSMarek Vasut { 3072, 0x1E }, { 3840, 0x1F } 80db84140bSMarek Vasut }; 81cdace066SSascha Hauer 82db84140bSMarek Vasut /* 83db84140bSMarek Vasut * Calculate and set proper clock divider 84db84140bSMarek Vasut */ 85bf0783dfSMarek Vasut static uint8_t i2c_imx_get_clk(unsigned int rate) 861d549adeSStefano Babic { 87db84140bSMarek Vasut unsigned int i2c_clk_rate; 88db84140bSMarek Vasut unsigned int div; 89bf0783dfSMarek Vasut u8 clk_div; 90cdace066SSascha Hauer 91127cec18SLiu Hui-R64343 #if defined(CONFIG_MX31) 921d549adeSStefano Babic struct clock_control_regs *sc_regs = 931d549adeSStefano Babic (struct clock_control_regs *)CCM_BASE; 94db84140bSMarek Vasut 95e7de18afSGuennadi Liakhovetski /* start the required I2C clock */ 96de6f604dSTroy Kisky writel(readl(&sc_regs->cgr0) | (3 << CONFIG_SYS_I2C_CLK_OFFSET), 971d549adeSStefano Babic &sc_regs->cgr0); 98127cec18SLiu Hui-R64343 #endif 99e7de18afSGuennadi Liakhovetski 100db84140bSMarek Vasut /* Divider value calculation */ 101*e7bed5c2SMatthias Weisser i2c_clk_rate = mxc_get_clock(MXC_I2C_CLK); 102db84140bSMarek Vasut div = (i2c_clk_rate + rate - 1) / rate; 103db84140bSMarek Vasut if (div < i2c_clk_div[0][0]) 104b567b8ffSMarek Vasut clk_div = 0; 105db84140bSMarek Vasut else if (div > i2c_clk_div[ARRAY_SIZE(i2c_clk_div) - 1][0]) 106b567b8ffSMarek Vasut clk_div = ARRAY_SIZE(i2c_clk_div) - 1; 107db84140bSMarek Vasut else 108b567b8ffSMarek Vasut for (clk_div = 0; i2c_clk_div[clk_div][0] < div; clk_div++) 109db84140bSMarek Vasut ; 110cdace066SSascha Hauer 111db84140bSMarek Vasut /* Store divider value */ 112bf0783dfSMarek Vasut return clk_div; 113db84140bSMarek Vasut } 114cdace066SSascha Hauer 115db84140bSMarek Vasut /* 116e4ff525fSTroy Kisky * Set I2C Bus speed 117db84140bSMarek Vasut */ 118e4ff525fSTroy Kisky int bus_i2c_set_bus_speed(void *base, int speed) 119db84140bSMarek Vasut { 120e4ff525fSTroy Kisky struct mxc_i2c_regs *i2c_regs = (struct mxc_i2c_regs *)base; 121bf0783dfSMarek Vasut u8 clk_idx = i2c_imx_get_clk(speed); 122bf0783dfSMarek Vasut u8 idx = i2c_clk_div[clk_idx][1]; 123bf0783dfSMarek Vasut 124bf0783dfSMarek Vasut /* Store divider value */ 125bf0783dfSMarek Vasut writeb(idx, &i2c_regs->ifdr); 126bf0783dfSMarek Vasut 12783a1a190STroy Kisky /* Reset module */ 12883a1a190STroy Kisky writeb(0, &i2c_regs->i2cr); 12983a1a190STroy Kisky writeb(0, &i2c_regs->i2sr); 130b567b8ffSMarek Vasut return 0; 131b567b8ffSMarek Vasut } 132b567b8ffSMarek Vasut 133b567b8ffSMarek Vasut /* 134b567b8ffSMarek Vasut * Get I2C Speed 135b567b8ffSMarek Vasut */ 136e4ff525fSTroy Kisky unsigned int bus_i2c_get_bus_speed(void *base) 137b567b8ffSMarek Vasut { 138e4ff525fSTroy Kisky struct mxc_i2c_regs *i2c_regs = (struct mxc_i2c_regs *)base; 139bf0783dfSMarek Vasut u8 clk_idx = readb(&i2c_regs->ifdr); 140bf0783dfSMarek Vasut u8 clk_div; 141bf0783dfSMarek Vasut 142bf0783dfSMarek Vasut for (clk_div = 0; i2c_clk_div[clk_div][1] != clk_idx; clk_div++) 143bf0783dfSMarek Vasut ; 144bf0783dfSMarek Vasut 145*e7bed5c2SMatthias Weisser return mxc_get_clock(MXC_I2C_CLK) / i2c_clk_div[clk_div][0]; 146b567b8ffSMarek Vasut } 147b567b8ffSMarek Vasut 1487aa57a01STroy Kisky #define ST_BUS_IDLE (0 | (I2SR_IBB << 8)) 1497aa57a01STroy Kisky #define ST_BUS_BUSY (I2SR_IBB | (I2SR_IBB << 8)) 1507aa57a01STroy Kisky #define ST_IIF (I2SR_IIF | (I2SR_IIF << 8)) 1517aa57a01STroy Kisky 1527aa57a01STroy Kisky static int wait_for_sr_state(struct mxc_i2c_regs *i2c_regs, unsigned state) 15381687212SStefano Babic { 1547aa57a01STroy Kisky unsigned sr; 1557aa57a01STroy Kisky ulong elapsed; 1567aa57a01STroy Kisky ulong start_time = get_timer(0); 1577aa57a01STroy Kisky for (;;) { 1587aa57a01STroy Kisky sr = readb(&i2c_regs->i2sr); 159d5383a63STroy Kisky if (sr & I2SR_IAL) { 160d5383a63STroy Kisky writeb(sr & ~I2SR_IAL, &i2c_regs->i2sr); 161d5383a63STroy Kisky printf("%s: Arbitration lost sr=%x cr=%x state=%x\n", 162d5383a63STroy Kisky __func__, sr, readb(&i2c_regs->i2cr), state); 163d5383a63STroy Kisky return -ERESTART; 164d5383a63STroy Kisky } 1657aa57a01STroy Kisky if ((sr & (state >> 8)) == (unsigned char)state) 1667aa57a01STroy Kisky return sr; 1677aa57a01STroy Kisky WATCHDOG_RESET(); 1687aa57a01STroy Kisky elapsed = get_timer(start_time); 1697aa57a01STroy Kisky if (elapsed > (CONFIG_SYS_HZ / 10)) /* .1 seconds */ 1707aa57a01STroy Kisky break; 17181687212SStefano Babic } 1727aa57a01STroy Kisky printf("%s: failed sr=%x cr=%x state=%x\n", __func__, 1737aa57a01STroy Kisky sr, readb(&i2c_regs->i2cr), state); 174cea60b0cSTroy Kisky return -ETIMEDOUT; 175db84140bSMarek Vasut } 176db84140bSMarek Vasut 177cea60b0cSTroy Kisky static int tx_byte(struct mxc_i2c_regs *i2c_regs, u8 byte) 178cdace066SSascha Hauer { 179cea60b0cSTroy Kisky int ret; 180db84140bSMarek Vasut 181ea572d85STroy Kisky writeb(0, &i2c_regs->i2sr); 182cea60b0cSTroy Kisky writeb(byte, &i2c_regs->i2dr); 1837aa57a01STroy Kisky ret = wait_for_sr_state(i2c_regs, ST_IIF); 184cea60b0cSTroy Kisky if (ret < 0) 185cea60b0cSTroy Kisky return ret; 186cea60b0cSTroy Kisky if (ret & I2SR_RX_NO_AK) 187cea60b0cSTroy Kisky return -ENODEV; 188cea60b0cSTroy Kisky return 0; 189db84140bSMarek Vasut } 190db84140bSMarek Vasut 191db84140bSMarek Vasut /* 19290a5b70fSTroy Kisky * Stop I2C transaction 193db84140bSMarek Vasut */ 19427a5da02STroy Kisky static void i2c_imx_stop(struct mxc_i2c_regs *i2c_regs) 195db84140bSMarek Vasut { 1967aa57a01STroy Kisky int ret; 19790a5b70fSTroy Kisky unsigned int temp = readb(&i2c_regs->i2cr); 198db84140bSMarek Vasut 1991c076dbaSTroy Kisky temp &= ~(I2CR_MSTA | I2CR_MTX); 200db84140bSMarek Vasut writeb(temp, &i2c_regs->i2cr); 2017aa57a01STroy Kisky ret = wait_for_sr_state(i2c_regs, ST_BUS_IDLE); 2027aa57a01STroy Kisky if (ret < 0) 2037aa57a01STroy Kisky printf("%s:trigger stop failed\n", __func__); 204db84140bSMarek Vasut } 205db84140bSMarek Vasut 206db84140bSMarek Vasut /* 207b230ddc2STroy Kisky * Send start signal, chip address and 208b230ddc2STroy Kisky * write register address 209db84140bSMarek Vasut */ 210a7f1a005STroy Kisky static int i2c_init_transfer_(struct mxc_i2c_regs *i2c_regs, 211b230ddc2STroy Kisky uchar chip, uint addr, int alen) 212cdace066SSascha Hauer { 21371e9f3cbSTroy Kisky unsigned int temp; 21471e9f3cbSTroy Kisky int ret; 21571e9f3cbSTroy Kisky 21671e9f3cbSTroy Kisky /* Enable I2C controller */ 21790a5b70fSTroy Kisky if (!(readb(&i2c_regs->i2cr) & I2CR_IEN)) { 21871e9f3cbSTroy Kisky writeb(I2CR_IEN, &i2c_regs->i2cr); 21971e9f3cbSTroy Kisky /* Wait for controller to be stable */ 22071e9f3cbSTroy Kisky udelay(50); 22190a5b70fSTroy Kisky } 222ca741da1STroy Kisky if (readb(&i2c_regs->iadr) == (chip << 1)) 223ca741da1STroy Kisky writeb((chip << 1) ^ 2, &i2c_regs->iadr); 22490a5b70fSTroy Kisky writeb(0, &i2c_regs->i2sr); 22590a5b70fSTroy Kisky ret = wait_for_sr_state(i2c_regs, ST_BUS_IDLE); 22690a5b70fSTroy Kisky if (ret < 0) 227a7f1a005STroy Kisky return ret; 22871e9f3cbSTroy Kisky 22971e9f3cbSTroy Kisky /* Start I2C transaction */ 23071e9f3cbSTroy Kisky temp = readb(&i2c_regs->i2cr); 23171e9f3cbSTroy Kisky temp |= I2CR_MSTA; 23271e9f3cbSTroy Kisky writeb(temp, &i2c_regs->i2cr); 23371e9f3cbSTroy Kisky 23471e9f3cbSTroy Kisky ret = wait_for_sr_state(i2c_regs, ST_BUS_BUSY); 23571e9f3cbSTroy Kisky if (ret < 0) 236a7f1a005STroy Kisky return ret; 237b230ddc2STroy Kisky 23871e9f3cbSTroy Kisky temp |= I2CR_MTX | I2CR_TX_NO_AK; 23971e9f3cbSTroy Kisky writeb(temp, &i2c_regs->i2cr); 24071e9f3cbSTroy Kisky 241b230ddc2STroy Kisky /* write slave address */ 242b230ddc2STroy Kisky ret = tx_byte(i2c_regs, chip << 1); 243b230ddc2STroy Kisky if (ret < 0) 244a7f1a005STroy Kisky return ret; 245db84140bSMarek Vasut 246bf0783dfSMarek Vasut while (alen--) { 247cea60b0cSTroy Kisky ret = tx_byte(i2c_regs, (addr >> (alen * 8)) & 0xff); 248cea60b0cSTroy Kisky if (ret < 0) 249a7f1a005STroy Kisky return ret; 25081687212SStefano Babic } 251b230ddc2STroy Kisky return 0; 252a7f1a005STroy Kisky } 253a7f1a005STroy Kisky 25496c19bd3STroy Kisky static int i2c_idle_bus(void *base); 25596c19bd3STroy Kisky 256a7f1a005STroy Kisky static int i2c_init_transfer(struct mxc_i2c_regs *i2c_regs, 257a7f1a005STroy Kisky uchar chip, uint addr, int alen) 258a7f1a005STroy Kisky { 259a7f1a005STroy Kisky int retry; 260a7f1a005STroy Kisky int ret; 261a7f1a005STroy Kisky for (retry = 0; retry < 3; retry++) { 262a7f1a005STroy Kisky ret = i2c_init_transfer_(i2c_regs, chip, addr, alen); 263a7f1a005STroy Kisky if (ret >= 0) 264a7f1a005STroy Kisky return 0; 26527a5da02STroy Kisky i2c_imx_stop(i2c_regs); 266a7f1a005STroy Kisky if (ret == -ENODEV) 267a7f1a005STroy Kisky return ret; 268a7f1a005STroy Kisky 269a7f1a005STroy Kisky printf("%s: failed for chip 0x%x retry=%d\n", __func__, chip, 270a7f1a005STroy Kisky retry); 271a7f1a005STroy Kisky if (ret != -ERESTART) 272a7f1a005STroy Kisky writeb(0, &i2c_regs->i2cr); /* Disable controller */ 273a7f1a005STroy Kisky udelay(100); 27496c19bd3STroy Kisky if (i2c_idle_bus(i2c_regs) < 0) 27596c19bd3STroy Kisky break; 276a7f1a005STroy Kisky } 277a7f1a005STroy Kisky printf("%s: give up i2c_regs=%p\n", __func__, i2c_regs); 278db84140bSMarek Vasut return ret; 279cdace066SSascha Hauer } 280cdace066SSascha Hauer 281db84140bSMarek Vasut /* 282db84140bSMarek Vasut * Read data from I2C device 283db84140bSMarek Vasut */ 284e4ff525fSTroy Kisky int bus_i2c_read(void *base, uchar chip, uint addr, int alen, uchar *buf, 285e4ff525fSTroy Kisky int len) 286db84140bSMarek Vasut { 287db84140bSMarek Vasut int ret; 288db84140bSMarek Vasut unsigned int temp; 289db84140bSMarek Vasut int i; 290e4ff525fSTroy Kisky struct mxc_i2c_regs *i2c_regs = (struct mxc_i2c_regs *)base; 291cdace066SSascha Hauer 292b230ddc2STroy Kisky ret = i2c_init_transfer(i2c_regs, chip, addr, alen); 293cea60b0cSTroy Kisky if (ret < 0) 294db84140bSMarek Vasut return ret; 295cdace066SSascha Hauer 296db84140bSMarek Vasut temp = readb(&i2c_regs->i2cr); 297db84140bSMarek Vasut temp |= I2CR_RSTA; 298db84140bSMarek Vasut writeb(temp, &i2c_regs->i2cr); 299db84140bSMarek Vasut 300cea60b0cSTroy Kisky ret = tx_byte(i2c_regs, (chip << 1) | 1); 301c4330d28STroy Kisky if (ret < 0) { 30227a5da02STroy Kisky i2c_imx_stop(i2c_regs); 303db84140bSMarek Vasut return ret; 304c4330d28STroy Kisky } 305db84140bSMarek Vasut 306db84140bSMarek Vasut /* setup bus to read data */ 307db84140bSMarek Vasut temp = readb(&i2c_regs->i2cr); 308db84140bSMarek Vasut temp &= ~(I2CR_MTX | I2CR_TX_NO_AK); 309db84140bSMarek Vasut if (len == 1) 310db84140bSMarek Vasut temp |= I2CR_TX_NO_AK; 311db84140bSMarek Vasut writeb(temp, &i2c_regs->i2cr); 312ea572d85STroy Kisky writeb(0, &i2c_regs->i2sr); 313ea572d85STroy Kisky readb(&i2c_regs->i2dr); /* dummy read to clear ICF */ 314db84140bSMarek Vasut 315db84140bSMarek Vasut /* read data */ 316db84140bSMarek Vasut for (i = 0; i < len; i++) { 3177aa57a01STroy Kisky ret = wait_for_sr_state(i2c_regs, ST_IIF); 3187aa57a01STroy Kisky if (ret < 0) { 31927a5da02STroy Kisky i2c_imx_stop(i2c_regs); 320db84140bSMarek Vasut return ret; 321c4330d28STroy Kisky } 322db84140bSMarek Vasut 323db84140bSMarek Vasut /* 324db84140bSMarek Vasut * It must generate STOP before read I2DR to prevent 325db84140bSMarek Vasut * controller from generating another clock cycle 326db84140bSMarek Vasut */ 327db84140bSMarek Vasut if (i == (len - 1)) { 32827a5da02STroy Kisky i2c_imx_stop(i2c_regs); 329db84140bSMarek Vasut } else if (i == (len - 2)) { 330db84140bSMarek Vasut temp = readb(&i2c_regs->i2cr); 331db84140bSMarek Vasut temp |= I2CR_TX_NO_AK; 332db84140bSMarek Vasut writeb(temp, &i2c_regs->i2cr); 333cdace066SSascha Hauer } 334ea572d85STroy Kisky writeb(0, &i2c_regs->i2sr); 335db84140bSMarek Vasut buf[i] = readb(&i2c_regs->i2dr); 336cdace066SSascha Hauer } 33727a5da02STroy Kisky i2c_imx_stop(i2c_regs); 3387aa57a01STroy Kisky return 0; 339db84140bSMarek Vasut } 340db84140bSMarek Vasut 341db84140bSMarek Vasut /* 342db84140bSMarek Vasut * Write data to I2C device 343db84140bSMarek Vasut */ 344e4ff525fSTroy Kisky int bus_i2c_write(void *base, uchar chip, uint addr, int alen, 345e4ff525fSTroy Kisky const uchar *buf, int len) 346cdace066SSascha Hauer { 347db84140bSMarek Vasut int ret; 348db84140bSMarek Vasut int i; 349e4ff525fSTroy Kisky struct mxc_i2c_regs *i2c_regs = (struct mxc_i2c_regs *)base; 350cdace066SSascha Hauer 351b230ddc2STroy Kisky ret = i2c_init_transfer(i2c_regs, chip, addr, alen); 352cea60b0cSTroy Kisky if (ret < 0) 353db84140bSMarek Vasut return ret; 354cdace066SSascha Hauer 355db84140bSMarek Vasut for (i = 0; i < len; i++) { 356cea60b0cSTroy Kisky ret = tx_byte(i2c_regs, buf[i]); 357cea60b0cSTroy Kisky if (ret < 0) 358c4330d28STroy Kisky break; 359cdace066SSascha Hauer } 36027a5da02STroy Kisky i2c_imx_stop(i2c_regs); 361db84140bSMarek Vasut return ret; 362db84140bSMarek Vasut } 363cfbb88d3STroy Kisky 364e4ff525fSTroy Kisky struct i2c_parms { 365e4ff525fSTroy Kisky void *base; 366e4ff525fSTroy Kisky void *idle_bus_data; 367e4ff525fSTroy Kisky int (*idle_bus_fn)(void *p); 368e4ff525fSTroy Kisky }; 369e4ff525fSTroy Kisky 370e4ff525fSTroy Kisky struct sram_data { 371e4ff525fSTroy Kisky unsigned curr_i2c_bus; 372e4ff525fSTroy Kisky struct i2c_parms i2c_data[3]; 373e4ff525fSTroy Kisky }; 374e4ff525fSTroy Kisky 375e4ff525fSTroy Kisky /* 376e4ff525fSTroy Kisky * For SPL boot some boards need i2c before SDRAM is initialized so force 377e4ff525fSTroy Kisky * variables to live in SRAM 378e4ff525fSTroy Kisky */ 379e4ff525fSTroy Kisky static struct sram_data __attribute__((section(".data"))) srdata; 380e4ff525fSTroy Kisky 381e4ff525fSTroy Kisky void *get_base(void) 382e4ff525fSTroy Kisky { 383e4ff525fSTroy Kisky #ifdef CONFIG_SYS_I2C_BASE 384e4ff525fSTroy Kisky #ifdef CONFIG_I2C_MULTI_BUS 385e4ff525fSTroy Kisky void *ret = srdata.i2c_data[srdata.curr_i2c_bus].base; 386e4ff525fSTroy Kisky if (ret) 387e4ff525fSTroy Kisky return ret; 388e4ff525fSTroy Kisky #endif 389e4ff525fSTroy Kisky return (void *)CONFIG_SYS_I2C_BASE; 390e4ff525fSTroy Kisky #elif defined(CONFIG_I2C_MULTI_BUS) 391e4ff525fSTroy Kisky return srdata.i2c_data[srdata.curr_i2c_bus].base; 392e4ff525fSTroy Kisky #else 393e4ff525fSTroy Kisky return srdata.i2c_data[0].base; 394e4ff525fSTroy Kisky #endif 395e4ff525fSTroy Kisky } 396e4ff525fSTroy Kisky 39796c19bd3STroy Kisky static struct i2c_parms *i2c_get_parms(void *base) 39896c19bd3STroy Kisky { 39996c19bd3STroy Kisky int i = 0; 40096c19bd3STroy Kisky struct i2c_parms *p = srdata.i2c_data; 40196c19bd3STroy Kisky while (i < ARRAY_SIZE(srdata.i2c_data)) { 40296c19bd3STroy Kisky if (p->base == base) 40396c19bd3STroy Kisky return p; 40496c19bd3STroy Kisky p++; 40596c19bd3STroy Kisky i++; 40696c19bd3STroy Kisky } 40796c19bd3STroy Kisky printf("Invalid I2C base: %p\n", base); 40896c19bd3STroy Kisky return NULL; 40996c19bd3STroy Kisky } 41096c19bd3STroy Kisky 41196c19bd3STroy Kisky static int i2c_idle_bus(void *base) 41296c19bd3STroy Kisky { 41396c19bd3STroy Kisky struct i2c_parms *p = i2c_get_parms(base); 41496c19bd3STroy Kisky if (p && p->idle_bus_fn) 41596c19bd3STroy Kisky return p->idle_bus_fn(p->idle_bus_data); 41696c19bd3STroy Kisky return 0; 41796c19bd3STroy Kisky } 41896c19bd3STroy Kisky 4199815326dSTroy Kisky #ifdef CONFIG_I2C_MULTI_BUS 4209815326dSTroy Kisky unsigned int i2c_get_bus_num(void) 4219815326dSTroy Kisky { 4229815326dSTroy Kisky return srdata.curr_i2c_bus; 4239815326dSTroy Kisky } 4249815326dSTroy Kisky 4259815326dSTroy Kisky int i2c_set_bus_num(unsigned bus_idx) 4269815326dSTroy Kisky { 4279815326dSTroy Kisky if (bus_idx >= ARRAY_SIZE(srdata.i2c_data)) 4289815326dSTroy Kisky return -1; 4299815326dSTroy Kisky if (!srdata.i2c_data[bus_idx].base) 4309815326dSTroy Kisky return -1; 4319815326dSTroy Kisky srdata.curr_i2c_bus = bus_idx; 4329815326dSTroy Kisky return 0; 4339815326dSTroy Kisky } 4349815326dSTroy Kisky #endif 4359815326dSTroy Kisky 436e4ff525fSTroy Kisky int i2c_read(uchar chip, uint addr, int alen, uchar *buf, int len) 437e4ff525fSTroy Kisky { 438e4ff525fSTroy Kisky return bus_i2c_read(get_base(), chip, addr, alen, buf, len); 439e4ff525fSTroy Kisky } 440e4ff525fSTroy Kisky 441e4ff525fSTroy Kisky int i2c_write(uchar chip, uint addr, int alen, uchar *buf, int len) 442e4ff525fSTroy Kisky { 443e4ff525fSTroy Kisky return bus_i2c_write(get_base(), chip, addr, alen, buf, len); 444e4ff525fSTroy Kisky } 445e4ff525fSTroy Kisky 446cfbb88d3STroy Kisky /* 447cfbb88d3STroy Kisky * Test if a chip at a given address responds (probe the chip) 448cfbb88d3STroy Kisky */ 449cfbb88d3STroy Kisky int i2c_probe(uchar chip) 450cfbb88d3STroy Kisky { 451e4ff525fSTroy Kisky return bus_i2c_write(get_base(), chip, 0, 0, NULL, 0); 452e4ff525fSTroy Kisky } 453e4ff525fSTroy Kisky 454e4ff525fSTroy Kisky void bus_i2c_init(void *base, int speed, int unused, 455e4ff525fSTroy Kisky int (*idle_bus_fn)(void *p), void *idle_bus_data) 456e4ff525fSTroy Kisky { 457e4ff525fSTroy Kisky int i = 0; 458e4ff525fSTroy Kisky struct i2c_parms *p = srdata.i2c_data; 459e4ff525fSTroy Kisky if (!base) 460e4ff525fSTroy Kisky return; 461e4ff525fSTroy Kisky for (;;) { 462e4ff525fSTroy Kisky if (!p->base || (p->base == base)) { 463e4ff525fSTroy Kisky p->base = base; 464e4ff525fSTroy Kisky if (idle_bus_fn) { 465e4ff525fSTroy Kisky p->idle_bus_fn = idle_bus_fn; 466e4ff525fSTroy Kisky p->idle_bus_data = idle_bus_data; 467e4ff525fSTroy Kisky } 468e4ff525fSTroy Kisky break; 469e4ff525fSTroy Kisky } 470e4ff525fSTroy Kisky p++; 471e4ff525fSTroy Kisky i++; 472e4ff525fSTroy Kisky if (i >= ARRAY_SIZE(srdata.i2c_data)) 473e4ff525fSTroy Kisky return; 474e4ff525fSTroy Kisky } 475e4ff525fSTroy Kisky bus_i2c_set_bus_speed(base, speed); 476e4ff525fSTroy Kisky } 477e4ff525fSTroy Kisky 478e4ff525fSTroy Kisky /* 479e4ff525fSTroy Kisky * Init I2C Bus 480e4ff525fSTroy Kisky */ 481e4ff525fSTroy Kisky void i2c_init(int speed, int unused) 482e4ff525fSTroy Kisky { 483e4ff525fSTroy Kisky bus_i2c_init(get_base(), speed, unused, NULL, NULL); 484e4ff525fSTroy Kisky } 485e4ff525fSTroy Kisky 486e4ff525fSTroy Kisky /* 487e4ff525fSTroy Kisky * Set I2C Speed 488e4ff525fSTroy Kisky */ 489e4ff525fSTroy Kisky int i2c_set_bus_speed(unsigned int speed) 490e4ff525fSTroy Kisky { 491e4ff525fSTroy Kisky return bus_i2c_set_bus_speed(get_base(), speed); 492e4ff525fSTroy Kisky } 493e4ff525fSTroy Kisky 494e4ff525fSTroy Kisky /* 495e4ff525fSTroy Kisky * Get I2C Speed 496e4ff525fSTroy Kisky */ 497e4ff525fSTroy Kisky unsigned int i2c_get_bus_speed(void) 498e4ff525fSTroy Kisky { 499e4ff525fSTroy Kisky return bus_i2c_get_bus_speed(get_base()); 500cfbb88d3STroy Kisky } 501