1cdace066SSascha Hauer /* 2*db84140bSMarek Vasut * i2c driver for Freescale i.MX series 3cdace066SSascha Hauer * 4cdace066SSascha Hauer * (c) 2007 Pengutronix, Sascha Hauer <s.hauer@pengutronix.de> 5*db84140bSMarek Vasut * (c) 2011 Marek Vasut <marek.vasut@gmail.com> 6*db84140bSMarek Vasut * 7*db84140bSMarek Vasut * Based on i2c-imx.c from linux kernel: 8*db84140bSMarek Vasut * Copyright (C) 2005 Torsten Koschorrek <koschorrek at synertronixx.de> 9*db84140bSMarek Vasut * Copyright (C) 2005 Matthias Blaschke <blaschke at synertronixx.de> 10*db84140bSMarek Vasut * Copyright (C) 2007 RightHand Technologies, Inc. 11*db84140bSMarek Vasut * Copyright (C) 2008 Darius Augulis <darius.augulis at teltonika.lt> 12*db84140bSMarek Vasut * 13cdace066SSascha Hauer * 14cdace066SSascha Hauer * See file CREDITS for list of people who contributed to this 15cdace066SSascha Hauer * project. 16cdace066SSascha Hauer * 17cdace066SSascha Hauer * This program is free software; you can redistribute it and/or 18cdace066SSascha Hauer * modify it under the terms of the GNU General Public License as 19cdace066SSascha Hauer * published by the Free Software Foundation; either version 2 of 20cdace066SSascha Hauer * the License, or (at your option) any later version. 21cdace066SSascha Hauer * 22cdace066SSascha Hauer * This program is distributed in the hope that it will be useful, 23cdace066SSascha Hauer * but WITHOUT ANY WARRANTY; without even the implied warranty of 24cdace066SSascha Hauer * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 25cdace066SSascha Hauer * GNU General Public License for more details. 26cdace066SSascha Hauer * 27cdace066SSascha Hauer * You should have received a copy of the GNU General Public License 28cdace066SSascha Hauer * along with this program; if not, write to the Free Software 29cdace066SSascha Hauer * Foundation, Inc., 59 Temple Place, Suite 330, Boston, 30cdace066SSascha Hauer * MA 02111-1307 USA 31cdace066SSascha Hauer */ 32cdace066SSascha Hauer 33cdace066SSascha Hauer #include <common.h> 341d549adeSStefano Babic #include <asm/io.h> 35cdace066SSascha Hauer 36a4a549b4SMichal Simek #if defined(CONFIG_HARD_I2C) 37cdace066SSascha Hauer 38127cec18SLiu Hui-R64343 #include <asm/arch/clock.h> 3986271115SStefano Babic #include <asm/arch/imx-regs.h> 40cdace066SSascha Hauer 41*db84140bSMarek Vasut struct mxc_i2c_regs { 42*db84140bSMarek Vasut uint32_t iadr; 43*db84140bSMarek Vasut uint32_t ifdr; 44*db84140bSMarek Vasut uint32_t i2cr; 45*db84140bSMarek Vasut uint32_t i2sr; 46*db84140bSMarek Vasut uint32_t i2dr; 47*db84140bSMarek Vasut }; 48cdace066SSascha Hauer 49cdace066SSascha Hauer #define I2CR_IEN (1 << 7) 50cdace066SSascha Hauer #define I2CR_IIEN (1 << 6) 51cdace066SSascha Hauer #define I2CR_MSTA (1 << 5) 52cdace066SSascha Hauer #define I2CR_MTX (1 << 4) 53cdace066SSascha Hauer #define I2CR_TX_NO_AK (1 << 3) 54cdace066SSascha Hauer #define I2CR_RSTA (1 << 2) 55cdace066SSascha Hauer 56cdace066SSascha Hauer #define I2SR_ICF (1 << 7) 57cdace066SSascha Hauer #define I2SR_IBB (1 << 5) 58cdace066SSascha Hauer #define I2SR_IIF (1 << 1) 59cdace066SSascha Hauer #define I2SR_RX_NO_AK (1 << 0) 60cdace066SSascha Hauer 61127cec18SLiu Hui-R64343 #if defined(CONFIG_SYS_I2C_MX31_PORT1) 62cdace066SSascha Hauer #define I2C_BASE 0x43f80000 63e7de18afSGuennadi Liakhovetski #define I2C_CLK_OFFSET 26 646d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #elif defined (CONFIG_SYS_I2C_MX31_PORT2) 65cdace066SSascha Hauer #define I2C_BASE 0x43f98000 66e7de18afSGuennadi Liakhovetski #define I2C_CLK_OFFSET 28 676d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #elif defined (CONFIG_SYS_I2C_MX31_PORT3) 68cdace066SSascha Hauer #define I2C_BASE 0x43f84000 69e7de18afSGuennadi Liakhovetski #define I2C_CLK_OFFSET 30 70127cec18SLiu Hui-R64343 #elif defined(CONFIG_SYS_I2C_MX53_PORT1) 71127cec18SLiu Hui-R64343 #define I2C_BASE I2C1_BASE_ADDR 72127cec18SLiu Hui-R64343 #elif defined(CONFIG_SYS_I2C_MX53_PORT2) 73127cec18SLiu Hui-R64343 #define I2C_BASE I2C2_BASE_ADDR 7404220612SStefano Babic #elif defined(CONFIG_SYS_I2C_MX35_PORT1) 7504220612SStefano Babic #define I2C_BASE I2C_BASE_ADDR 76cdace066SSascha Hauer #else 7704220612SStefano Babic #error "define CONFIG_SYS_I2C_MX<Processor>_PORTx to use the mx I2C driver" 78cdace066SSascha Hauer #endif 79cdace066SSascha Hauer 8081687212SStefano Babic #define I2C_MAX_TIMEOUT 10000 81cdace066SSascha Hauer 82*db84140bSMarek Vasut static u16 i2c_clk_div[50][2] = { 83*db84140bSMarek Vasut { 22, 0x20 }, { 24, 0x21 }, { 26, 0x22 }, { 28, 0x23 }, 84*db84140bSMarek Vasut { 30, 0x00 }, { 32, 0x24 }, { 36, 0x25 }, { 40, 0x26 }, 85*db84140bSMarek Vasut { 42, 0x03 }, { 44, 0x27 }, { 48, 0x28 }, { 52, 0x05 }, 86*db84140bSMarek Vasut { 56, 0x29 }, { 60, 0x06 }, { 64, 0x2A }, { 72, 0x2B }, 87*db84140bSMarek Vasut { 80, 0x2C }, { 88, 0x09 }, { 96, 0x2D }, { 104, 0x0A }, 88*db84140bSMarek Vasut { 112, 0x2E }, { 128, 0x2F }, { 144, 0x0C }, { 160, 0x30 }, 89*db84140bSMarek Vasut { 192, 0x31 }, { 224, 0x32 }, { 240, 0x0F }, { 256, 0x33 }, 90*db84140bSMarek Vasut { 288, 0x10 }, { 320, 0x34 }, { 384, 0x35 }, { 448, 0x36 }, 91*db84140bSMarek Vasut { 480, 0x13 }, { 512, 0x37 }, { 576, 0x14 }, { 640, 0x38 }, 92*db84140bSMarek Vasut { 768, 0x39 }, { 896, 0x3A }, { 960, 0x17 }, { 1024, 0x3B }, 93*db84140bSMarek Vasut { 1152, 0x18 }, { 1280, 0x3C }, { 1536, 0x3D }, { 1792, 0x3E }, 94*db84140bSMarek Vasut { 1920, 0x1B }, { 2048, 0x3F }, { 2304, 0x1C }, { 2560, 0x1D }, 95*db84140bSMarek Vasut { 3072, 0x1E }, { 3840, 0x1F } 96*db84140bSMarek Vasut }; 97cdace066SSascha Hauer 98*db84140bSMarek Vasut static u8 clk_idx; 99*db84140bSMarek Vasut 100*db84140bSMarek Vasut /* 101*db84140bSMarek Vasut * Calculate and set proper clock divider 102*db84140bSMarek Vasut */ 103*db84140bSMarek Vasut static void i2c_imx_set_clk(unsigned int rate) 1041d549adeSStefano Babic { 105*db84140bSMarek Vasut struct mxc_i2c_regs *i2c_regs = (struct mxc_i2c_regs *)I2C_BASE; 106*db84140bSMarek Vasut unsigned int i2c_clk_rate; 107*db84140bSMarek Vasut unsigned int div; 108cdace066SSascha Hauer int i; 109cdace066SSascha Hauer 110127cec18SLiu Hui-R64343 #if defined(CONFIG_MX31) 1111d549adeSStefano Babic struct clock_control_regs *sc_regs = 1121d549adeSStefano Babic (struct clock_control_regs *)CCM_BASE; 113*db84140bSMarek Vasut 114e7de18afSGuennadi Liakhovetski /* start the required I2C clock */ 1151d549adeSStefano Babic writel(readl(&sc_regs->cgr0) | (3 << I2C_CLK_OFFSET), 1161d549adeSStefano Babic &sc_regs->cgr0); 117127cec18SLiu Hui-R64343 #endif 118e7de18afSGuennadi Liakhovetski 119*db84140bSMarek Vasut /* Divider value calculation */ 120*db84140bSMarek Vasut i2c_clk_rate = mxc_get_clock(MXC_IPG_PERCLK); 121*db84140bSMarek Vasut div = (i2c_clk_rate + rate - 1) / rate; 122*db84140bSMarek Vasut if (div < i2c_clk_div[0][0]) 123*db84140bSMarek Vasut i = 0; 124*db84140bSMarek Vasut else if (div > i2c_clk_div[ARRAY_SIZE(i2c_clk_div) - 1][0]) 125*db84140bSMarek Vasut i = ARRAY_SIZE(i2c_clk_div) - 1; 126*db84140bSMarek Vasut else 127*db84140bSMarek Vasut for (i = 0; i2c_clk_div[i][0] < div; i++) 128*db84140bSMarek Vasut ; 129cdace066SSascha Hauer 130*db84140bSMarek Vasut /* Store divider value */ 131*db84140bSMarek Vasut clk_idx = i2c_clk_div[i][1]; 132*db84140bSMarek Vasut writeb(clk_idx, &i2c_regs->ifdr); 133*db84140bSMarek Vasut } 134cdace066SSascha Hauer 135*db84140bSMarek Vasut /* 136*db84140bSMarek Vasut * Reset I2C Controller 137*db84140bSMarek Vasut */ 138*db84140bSMarek Vasut void i2c_reset(void) 139*db84140bSMarek Vasut { 140*db84140bSMarek Vasut struct mxc_i2c_regs *i2c_regs = (struct mxc_i2c_regs *)I2C_BASE; 141*db84140bSMarek Vasut 142*db84140bSMarek Vasut writeb(0, &i2c_regs->i2cr); /* Reset module */ 143*db84140bSMarek Vasut writeb(0, &i2c_regs->i2sr); 144*db84140bSMarek Vasut } 145*db84140bSMarek Vasut 146*db84140bSMarek Vasut /* 147*db84140bSMarek Vasut * Init I2C Bus 148*db84140bSMarek Vasut */ 149*db84140bSMarek Vasut void i2c_init(int speed, int unused) 150*db84140bSMarek Vasut { 151*db84140bSMarek Vasut i2c_imx_set_clk(speed); 1521d549adeSStefano Babic i2c_reset(); 153cdace066SSascha Hauer } 154cdace066SSascha Hauer 155*db84140bSMarek Vasut /* 156*db84140bSMarek Vasut * Wait for bus to be busy (or free if for_busy = 0) 157*db84140bSMarek Vasut * 158*db84140bSMarek Vasut * for_busy = 1: Wait for IBB to be asserted 159*db84140bSMarek Vasut * for_busy = 0: Wait for IBB to be de-asserted 160*db84140bSMarek Vasut */ 161*db84140bSMarek Vasut int i2c_imx_bus_busy(int for_busy) 16281687212SStefano Babic { 163*db84140bSMarek Vasut struct mxc_i2c_regs *i2c_regs = (struct mxc_i2c_regs *)I2C_BASE; 164*db84140bSMarek Vasut unsigned int temp; 165*db84140bSMarek Vasut 16681687212SStefano Babic int timeout = I2C_MAX_TIMEOUT; 16781687212SStefano Babic 168*db84140bSMarek Vasut while (timeout--) { 169*db84140bSMarek Vasut temp = readb(&i2c_regs->i2sr); 170*db84140bSMarek Vasut 171*db84140bSMarek Vasut if (for_busy && (temp & I2SR_IBB)) 172*db84140bSMarek Vasut return 0; 173*db84140bSMarek Vasut if (!for_busy && !(temp & I2SR_IBB)) 174*db84140bSMarek Vasut return 0; 175*db84140bSMarek Vasut 17681687212SStefano Babic udelay(1); 17781687212SStefano Babic } 178*db84140bSMarek Vasut 179*db84140bSMarek Vasut return 1; 18081687212SStefano Babic } 18181687212SStefano Babic 182*db84140bSMarek Vasut /* 183*db84140bSMarek Vasut * Wait for transaction to complete 184*db84140bSMarek Vasut */ 185*db84140bSMarek Vasut int i2c_imx_trx_complete(void) 186cdace066SSascha Hauer { 187*db84140bSMarek Vasut struct mxc_i2c_regs *i2c_regs = (struct mxc_i2c_regs *)I2C_BASE; 18881687212SStefano Babic int timeout = I2C_MAX_TIMEOUT; 189cdace066SSascha Hauer 190*db84140bSMarek Vasut while (timeout--) { 191*db84140bSMarek Vasut if (readb(&i2c_regs->i2sr) & I2SR_IIF) { 192*db84140bSMarek Vasut writeb(0, &i2c_regs->i2sr); 193cdace066SSascha Hauer return 0; 194cdace066SSascha Hauer } 195cdace066SSascha Hauer 196*db84140bSMarek Vasut udelay(1); 197cdace066SSascha Hauer } 198cdace066SSascha Hauer 199*db84140bSMarek Vasut return 1; 200*db84140bSMarek Vasut } 201*db84140bSMarek Vasut 202*db84140bSMarek Vasut /* 203*db84140bSMarek Vasut * Check if the transaction was ACKed 204*db84140bSMarek Vasut */ 205*db84140bSMarek Vasut int i2c_imx_acked(void) 206cdace066SSascha Hauer { 207*db84140bSMarek Vasut struct mxc_i2c_regs *i2c_regs = (struct mxc_i2c_regs *)I2C_BASE; 208*db84140bSMarek Vasut 209*db84140bSMarek Vasut return readb(&i2c_regs->i2sr) & I2SR_RX_NO_AK; 210*db84140bSMarek Vasut } 211*db84140bSMarek Vasut 212*db84140bSMarek Vasut /* 213*db84140bSMarek Vasut * Start the controller 214*db84140bSMarek Vasut */ 215*db84140bSMarek Vasut int i2c_imx_start(void) 216*db84140bSMarek Vasut { 217*db84140bSMarek Vasut struct mxc_i2c_regs *i2c_regs = (struct mxc_i2c_regs *)I2C_BASE; 218*db84140bSMarek Vasut unsigned int temp = 0; 219*db84140bSMarek Vasut int result; 220*db84140bSMarek Vasut 221*db84140bSMarek Vasut writeb(clk_idx, &i2c_regs->ifdr); 222*db84140bSMarek Vasut 223*db84140bSMarek Vasut /* Enable I2C controller */ 224*db84140bSMarek Vasut writeb(0, &i2c_regs->i2sr); 225*db84140bSMarek Vasut writeb(I2CR_IEN, &i2c_regs->i2cr); 226*db84140bSMarek Vasut 227*db84140bSMarek Vasut /* Wait controller to be stable */ 228*db84140bSMarek Vasut udelay(50); 229*db84140bSMarek Vasut 230*db84140bSMarek Vasut /* Start I2C transaction */ 231*db84140bSMarek Vasut temp = readb(&i2c_regs->i2cr); 232*db84140bSMarek Vasut temp |= I2CR_MSTA; 233*db84140bSMarek Vasut writeb(temp, &i2c_regs->i2cr); 234*db84140bSMarek Vasut 235*db84140bSMarek Vasut result = i2c_imx_bus_busy(1); 236*db84140bSMarek Vasut if (result) 237*db84140bSMarek Vasut return result; 238*db84140bSMarek Vasut 239*db84140bSMarek Vasut temp |= I2CR_MTX | I2CR_TX_NO_AK; 240*db84140bSMarek Vasut writeb(temp, &i2c_regs->i2cr); 241*db84140bSMarek Vasut 242*db84140bSMarek Vasut return 0; 243*db84140bSMarek Vasut } 244*db84140bSMarek Vasut 245*db84140bSMarek Vasut /* 246*db84140bSMarek Vasut * Stop the controller 247*db84140bSMarek Vasut */ 248*db84140bSMarek Vasut void i2c_imx_stop(void) 249*db84140bSMarek Vasut { 250*db84140bSMarek Vasut struct mxc_i2c_regs *i2c_regs = (struct mxc_i2c_regs *)I2C_BASE; 251*db84140bSMarek Vasut unsigned int temp = 0; 252*db84140bSMarek Vasut 253*db84140bSMarek Vasut /* Stop I2C transaction */ 254*db84140bSMarek Vasut temp = readb(&i2c_regs->i2cr); 255*db84140bSMarek Vasut temp |= ~(I2CR_MSTA | I2CR_MTX); 256*db84140bSMarek Vasut writeb(temp, &i2c_regs->i2cr); 257*db84140bSMarek Vasut 258*db84140bSMarek Vasut i2c_imx_bus_busy(0); 259*db84140bSMarek Vasut 260*db84140bSMarek Vasut /* Disable I2C controller */ 261*db84140bSMarek Vasut writeb(0, &i2c_regs->i2cr); 262*db84140bSMarek Vasut } 263*db84140bSMarek Vasut 264*db84140bSMarek Vasut /* 265*db84140bSMarek Vasut * Set chip address and access mode 266*db84140bSMarek Vasut * 267*db84140bSMarek Vasut * read = 1: READ access 268*db84140bSMarek Vasut * read = 0: WRITE access 269*db84140bSMarek Vasut */ 270*db84140bSMarek Vasut int i2c_imx_set_chip_addr(uchar chip, int read) 271*db84140bSMarek Vasut { 272*db84140bSMarek Vasut struct mxc_i2c_regs *i2c_regs = (struct mxc_i2c_regs *)I2C_BASE; 273cdace066SSascha Hauer int ret; 274cdace066SSascha Hauer 275*db84140bSMarek Vasut writeb((chip << 1) | read, &i2c_regs->i2dr); 276cdace066SSascha Hauer 277*db84140bSMarek Vasut ret = i2c_imx_trx_complete(); 278*db84140bSMarek Vasut if (ret) 279*db84140bSMarek Vasut return ret; 280*db84140bSMarek Vasut 281*db84140bSMarek Vasut ret = i2c_imx_acked(); 282*db84140bSMarek Vasut if (ret) 283*db84140bSMarek Vasut return ret; 284cdace066SSascha Hauer 285cdace066SSascha Hauer return ret; 286cdace066SSascha Hauer } 287cdace066SSascha Hauer 288*db84140bSMarek Vasut /* 289*db84140bSMarek Vasut * Write register address 290*db84140bSMarek Vasut */ 291*db84140bSMarek Vasut int i2c_imx_set_reg_addr(uint addr, int alen) 292cdace066SSascha Hauer { 293*db84140bSMarek Vasut struct mxc_i2c_regs *i2c_regs = (struct mxc_i2c_regs *)I2C_BASE; 294*db84140bSMarek Vasut int ret; 295*db84140bSMarek Vasut int i; 296*db84140bSMarek Vasut 297*db84140bSMarek Vasut for (i = 0; i < (8 * alen); i += 8) { 298*db84140bSMarek Vasut writeb((addr >> i) & 0xff, &i2c_regs->i2dr); 299*db84140bSMarek Vasut 300*db84140bSMarek Vasut ret = i2c_imx_trx_complete(); 301*db84140bSMarek Vasut if (ret) 30281687212SStefano Babic break; 303cdace066SSascha Hauer 304*db84140bSMarek Vasut ret = i2c_imx_acked(); 305*db84140bSMarek Vasut if (ret) 306*db84140bSMarek Vasut break; 30781687212SStefano Babic } 308cdace066SSascha Hauer 309*db84140bSMarek Vasut return ret; 310cdace066SSascha Hauer } 311cdace066SSascha Hauer 312*db84140bSMarek Vasut /* 313*db84140bSMarek Vasut * Try if a chip add given address responds (probe the chip) 314*db84140bSMarek Vasut */ 315*db84140bSMarek Vasut int i2c_probe(uchar chip) 316cdace066SSascha Hauer { 317cdace066SSascha Hauer int ret; 318cdace066SSascha Hauer 319*db84140bSMarek Vasut ret = i2c_imx_start(); 320*db84140bSMarek Vasut if (ret) 321*db84140bSMarek Vasut return ret; 322cdace066SSascha Hauer 323*db84140bSMarek Vasut ret = i2c_imx_set_chip_addr(chip, 0); 324*db84140bSMarek Vasut if (ret) 325*db84140bSMarek Vasut return ret; 326*db84140bSMarek Vasut 327*db84140bSMarek Vasut i2c_imx_stop(); 328*db84140bSMarek Vasut 329*db84140bSMarek Vasut return ret; 330cdace066SSascha Hauer } 331cdace066SSascha Hauer 332*db84140bSMarek Vasut /* 333*db84140bSMarek Vasut * Read data from I2C device 334*db84140bSMarek Vasut */ 335*db84140bSMarek Vasut int i2c_read(uchar chip, uint addr, int alen, uchar *buf, int len) 336*db84140bSMarek Vasut { 337*db84140bSMarek Vasut struct mxc_i2c_regs *i2c_regs = (struct mxc_i2c_regs *)I2C_BASE; 338*db84140bSMarek Vasut int ret; 339*db84140bSMarek Vasut unsigned int temp; 340*db84140bSMarek Vasut int i; 341cdace066SSascha Hauer 342*db84140bSMarek Vasut ret = i2c_imx_start(); 343*db84140bSMarek Vasut if (ret) 344*db84140bSMarek Vasut return ret; 345cdace066SSascha Hauer 346*db84140bSMarek Vasut /* write slave address */ 347*db84140bSMarek Vasut ret = i2c_imx_set_chip_addr(chip, 0); 348*db84140bSMarek Vasut if (ret) 349*db84140bSMarek Vasut return ret; 350cdace066SSascha Hauer 351*db84140bSMarek Vasut ret = i2c_imx_set_reg_addr(addr, alen); 352*db84140bSMarek Vasut if (ret) 353*db84140bSMarek Vasut return ret; 354cdace066SSascha Hauer 355*db84140bSMarek Vasut temp = readb(&i2c_regs->i2cr); 356*db84140bSMarek Vasut temp |= I2CR_RSTA; 357*db84140bSMarek Vasut writeb(temp, &i2c_regs->i2cr); 358*db84140bSMarek Vasut 359*db84140bSMarek Vasut ret = i2c_imx_set_chip_addr(chip, 1); 360*db84140bSMarek Vasut if (ret) 361*db84140bSMarek Vasut return ret; 362*db84140bSMarek Vasut 363*db84140bSMarek Vasut /* setup bus to read data */ 364*db84140bSMarek Vasut temp = readb(&i2c_regs->i2cr); 365*db84140bSMarek Vasut temp &= ~(I2CR_MTX | I2CR_TX_NO_AK); 366*db84140bSMarek Vasut if (len == 1) 367*db84140bSMarek Vasut temp |= I2CR_TX_NO_AK; 368*db84140bSMarek Vasut writeb(temp, &i2c_regs->i2cr); 369*db84140bSMarek Vasut readb(&i2c_regs->i2dr); 370*db84140bSMarek Vasut 371*db84140bSMarek Vasut /* read data */ 372*db84140bSMarek Vasut for (i = 0; i < len; i++) { 373*db84140bSMarek Vasut ret = i2c_imx_trx_complete(); 374*db84140bSMarek Vasut if (ret) 375*db84140bSMarek Vasut return ret; 376*db84140bSMarek Vasut 377*db84140bSMarek Vasut /* 378*db84140bSMarek Vasut * It must generate STOP before read I2DR to prevent 379*db84140bSMarek Vasut * controller from generating another clock cycle 380*db84140bSMarek Vasut */ 381*db84140bSMarek Vasut if (i == (len - 1)) { 382*db84140bSMarek Vasut temp = readb(&i2c_regs->i2cr); 383*db84140bSMarek Vasut temp &= ~(I2CR_MSTA | I2CR_MTX); 384*db84140bSMarek Vasut writeb(temp, &i2c_regs->i2cr); 385*db84140bSMarek Vasut i2c_imx_bus_busy(0); 386*db84140bSMarek Vasut } else if (i == (len - 2)) { 387*db84140bSMarek Vasut temp = readb(&i2c_regs->i2cr); 388*db84140bSMarek Vasut temp |= I2CR_TX_NO_AK; 389*db84140bSMarek Vasut writeb(temp, &i2c_regs->i2cr); 390cdace066SSascha Hauer } 391cdace066SSascha Hauer 392*db84140bSMarek Vasut buf[i] = readb(&i2c_regs->i2dr); 393cdace066SSascha Hauer } 394cdace066SSascha Hauer 395*db84140bSMarek Vasut i2c_imx_stop(); 396*db84140bSMarek Vasut 397*db84140bSMarek Vasut return ret; 398*db84140bSMarek Vasut } 399*db84140bSMarek Vasut 400*db84140bSMarek Vasut /* 401*db84140bSMarek Vasut * Write data to I2C device 402*db84140bSMarek Vasut */ 403cdace066SSascha Hauer int i2c_write(uchar chip, uint addr, int alen, uchar *buf, int len) 404cdace066SSascha Hauer { 405*db84140bSMarek Vasut struct mxc_i2c_regs *i2c_regs = (struct mxc_i2c_regs *)I2C_BASE; 406*db84140bSMarek Vasut int ret; 407*db84140bSMarek Vasut int i; 408cdace066SSascha Hauer 409*db84140bSMarek Vasut ret = i2c_imx_start(); 410*db84140bSMarek Vasut if (ret) 411*db84140bSMarek Vasut return ret; 412cdace066SSascha Hauer 413*db84140bSMarek Vasut /* write slave address */ 414*db84140bSMarek Vasut ret = i2c_imx_set_chip_addr(chip, 0); 415*db84140bSMarek Vasut if (ret) 416*db84140bSMarek Vasut return ret; 417cdace066SSascha Hauer 418*db84140bSMarek Vasut ret = i2c_imx_set_reg_addr(addr, alen); 419*db84140bSMarek Vasut if (ret) 420*db84140bSMarek Vasut return ret; 421cdace066SSascha Hauer 422*db84140bSMarek Vasut for (i = 0; i < len; i++) { 423*db84140bSMarek Vasut writeb(buf[i], &i2c_regs->i2dr); 424cdace066SSascha Hauer 425*db84140bSMarek Vasut ret = i2c_imx_trx_complete(); 426*db84140bSMarek Vasut if (ret) 427*db84140bSMarek Vasut return ret; 428*db84140bSMarek Vasut 429*db84140bSMarek Vasut ret = i2c_imx_acked(); 430*db84140bSMarek Vasut if (ret) 431*db84140bSMarek Vasut return ret; 432cdace066SSascha Hauer } 433cdace066SSascha Hauer 434*db84140bSMarek Vasut i2c_imx_stop(); 435*db84140bSMarek Vasut 436*db84140bSMarek Vasut return ret; 437*db84140bSMarek Vasut } 438cdace066SSascha Hauer #endif /* CONFIG_HARD_I2C */ 439