1cdace066SSascha Hauer /* 2db84140bSMarek Vasut * i2c driver for Freescale i.MX series 3cdace066SSascha Hauer * 4cdace066SSascha Hauer * (c) 2007 Pengutronix, Sascha Hauer <s.hauer@pengutronix.de> 5db84140bSMarek Vasut * (c) 2011 Marek Vasut <marek.vasut@gmail.com> 6db84140bSMarek Vasut * 7db84140bSMarek Vasut * Based on i2c-imx.c from linux kernel: 8db84140bSMarek Vasut * Copyright (C) 2005 Torsten Koschorrek <koschorrek at synertronixx.de> 9db84140bSMarek Vasut * Copyright (C) 2005 Matthias Blaschke <blaschke at synertronixx.de> 10db84140bSMarek Vasut * Copyright (C) 2007 RightHand Technologies, Inc. 11db84140bSMarek Vasut * Copyright (C) 2008 Darius Augulis <darius.augulis at teltonika.lt> 12db84140bSMarek Vasut * 13cdace066SSascha Hauer * 14cdace066SSascha Hauer * See file CREDITS for list of people who contributed to this 15cdace066SSascha Hauer * project. 16cdace066SSascha Hauer * 17cdace066SSascha Hauer * This program is free software; you can redistribute it and/or 18cdace066SSascha Hauer * modify it under the terms of the GNU General Public License as 19cdace066SSascha Hauer * published by the Free Software Foundation; either version 2 of 20cdace066SSascha Hauer * the License, or (at your option) any later version. 21cdace066SSascha Hauer * 22cdace066SSascha Hauer * This program is distributed in the hope that it will be useful, 23cdace066SSascha Hauer * but WITHOUT ANY WARRANTY; without even the implied warranty of 24cdace066SSascha Hauer * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 25cdace066SSascha Hauer * GNU General Public License for more details. 26cdace066SSascha Hauer * 27cdace066SSascha Hauer * You should have received a copy of the GNU General Public License 28cdace066SSascha Hauer * along with this program; if not, write to the Free Software 29cdace066SSascha Hauer * Foundation, Inc., 59 Temple Place, Suite 330, Boston, 30cdace066SSascha Hauer * MA 02111-1307 USA 31cdace066SSascha Hauer */ 32cdace066SSascha Hauer 33cdace066SSascha Hauer #include <common.h> 341d549adeSStefano Babic #include <asm/io.h> 35cdace066SSascha Hauer 36a4a549b4SMichal Simek #if defined(CONFIG_HARD_I2C) 37cdace066SSascha Hauer 38127cec18SLiu Hui-R64343 #include <asm/arch/clock.h> 3986271115SStefano Babic #include <asm/arch/imx-regs.h> 40cdace066SSascha Hauer 41db84140bSMarek Vasut struct mxc_i2c_regs { 42db84140bSMarek Vasut uint32_t iadr; 43db84140bSMarek Vasut uint32_t ifdr; 44db84140bSMarek Vasut uint32_t i2cr; 45db84140bSMarek Vasut uint32_t i2sr; 46db84140bSMarek Vasut uint32_t i2dr; 47db84140bSMarek Vasut }; 48cdace066SSascha Hauer 49cdace066SSascha Hauer #define I2CR_IEN (1 << 7) 50cdace066SSascha Hauer #define I2CR_IIEN (1 << 6) 51cdace066SSascha Hauer #define I2CR_MSTA (1 << 5) 52cdace066SSascha Hauer #define I2CR_MTX (1 << 4) 53cdace066SSascha Hauer #define I2CR_TX_NO_AK (1 << 3) 54cdace066SSascha Hauer #define I2CR_RSTA (1 << 2) 55cdace066SSascha Hauer 56cdace066SSascha Hauer #define I2SR_ICF (1 << 7) 57cdace066SSascha Hauer #define I2SR_IBB (1 << 5) 58cdace066SSascha Hauer #define I2SR_IIF (1 << 1) 59cdace066SSascha Hauer #define I2SR_RX_NO_AK (1 << 0) 60cdace066SSascha Hauer 61127cec18SLiu Hui-R64343 #if defined(CONFIG_SYS_I2C_MX31_PORT1) 62cdace066SSascha Hauer #define I2C_BASE 0x43f80000 63e7de18afSGuennadi Liakhovetski #define I2C_CLK_OFFSET 26 646d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #elif defined (CONFIG_SYS_I2C_MX31_PORT2) 65cdace066SSascha Hauer #define I2C_BASE 0x43f98000 66e7de18afSGuennadi Liakhovetski #define I2C_CLK_OFFSET 28 676d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #elif defined (CONFIG_SYS_I2C_MX31_PORT3) 68cdace066SSascha Hauer #define I2C_BASE 0x43f84000 69e7de18afSGuennadi Liakhovetski #define I2C_CLK_OFFSET 30 70127cec18SLiu Hui-R64343 #elif defined(CONFIG_SYS_I2C_MX53_PORT1) 71127cec18SLiu Hui-R64343 #define I2C_BASE I2C1_BASE_ADDR 72127cec18SLiu Hui-R64343 #elif defined(CONFIG_SYS_I2C_MX53_PORT2) 73127cec18SLiu Hui-R64343 #define I2C_BASE I2C2_BASE_ADDR 7404220612SStefano Babic #elif defined(CONFIG_SYS_I2C_MX35_PORT1) 7504220612SStefano Babic #define I2C_BASE I2C_BASE_ADDR 76cdace066SSascha Hauer #else 7704220612SStefano Babic #error "define CONFIG_SYS_I2C_MX<Processor>_PORTx to use the mx I2C driver" 78cdace066SSascha Hauer #endif 79cdace066SSascha Hauer 8081687212SStefano Babic #define I2C_MAX_TIMEOUT 10000 81cdace066SSascha Hauer 82db84140bSMarek Vasut static u16 i2c_clk_div[50][2] = { 83db84140bSMarek Vasut { 22, 0x20 }, { 24, 0x21 }, { 26, 0x22 }, { 28, 0x23 }, 84db84140bSMarek Vasut { 30, 0x00 }, { 32, 0x24 }, { 36, 0x25 }, { 40, 0x26 }, 85db84140bSMarek Vasut { 42, 0x03 }, { 44, 0x27 }, { 48, 0x28 }, { 52, 0x05 }, 86db84140bSMarek Vasut { 56, 0x29 }, { 60, 0x06 }, { 64, 0x2A }, { 72, 0x2B }, 87db84140bSMarek Vasut { 80, 0x2C }, { 88, 0x09 }, { 96, 0x2D }, { 104, 0x0A }, 88db84140bSMarek Vasut { 112, 0x2E }, { 128, 0x2F }, { 144, 0x0C }, { 160, 0x30 }, 89db84140bSMarek Vasut { 192, 0x31 }, { 224, 0x32 }, { 240, 0x0F }, { 256, 0x33 }, 90db84140bSMarek Vasut { 288, 0x10 }, { 320, 0x34 }, { 384, 0x35 }, { 448, 0x36 }, 91db84140bSMarek Vasut { 480, 0x13 }, { 512, 0x37 }, { 576, 0x14 }, { 640, 0x38 }, 92db84140bSMarek Vasut { 768, 0x39 }, { 896, 0x3A }, { 960, 0x17 }, { 1024, 0x3B }, 93db84140bSMarek Vasut { 1152, 0x18 }, { 1280, 0x3C }, { 1536, 0x3D }, { 1792, 0x3E }, 94db84140bSMarek Vasut { 1920, 0x1B }, { 2048, 0x3F }, { 2304, 0x1C }, { 2560, 0x1D }, 95db84140bSMarek Vasut { 3072, 0x1E }, { 3840, 0x1F } 96db84140bSMarek Vasut }; 97cdace066SSascha Hauer 98*b567b8ffSMarek Vasut static u8 clk_div; 99db84140bSMarek Vasut 100db84140bSMarek Vasut /* 101db84140bSMarek Vasut * Calculate and set proper clock divider 102db84140bSMarek Vasut */ 103db84140bSMarek Vasut static void i2c_imx_set_clk(unsigned int rate) 1041d549adeSStefano Babic { 105db84140bSMarek Vasut struct mxc_i2c_regs *i2c_regs = (struct mxc_i2c_regs *)I2C_BASE; 106db84140bSMarek Vasut unsigned int i2c_clk_rate; 107db84140bSMarek Vasut unsigned int div; 108cdace066SSascha Hauer 109127cec18SLiu Hui-R64343 #if defined(CONFIG_MX31) 1101d549adeSStefano Babic struct clock_control_regs *sc_regs = 1111d549adeSStefano Babic (struct clock_control_regs *)CCM_BASE; 112db84140bSMarek Vasut 113e7de18afSGuennadi Liakhovetski /* start the required I2C clock */ 1141d549adeSStefano Babic writel(readl(&sc_regs->cgr0) | (3 << I2C_CLK_OFFSET), 1151d549adeSStefano Babic &sc_regs->cgr0); 116127cec18SLiu Hui-R64343 #endif 117e7de18afSGuennadi Liakhovetski 118db84140bSMarek Vasut /* Divider value calculation */ 119db84140bSMarek Vasut i2c_clk_rate = mxc_get_clock(MXC_IPG_PERCLK); 120db84140bSMarek Vasut div = (i2c_clk_rate + rate - 1) / rate; 121db84140bSMarek Vasut if (div < i2c_clk_div[0][0]) 122*b567b8ffSMarek Vasut clk_div = 0; 123db84140bSMarek Vasut else if (div > i2c_clk_div[ARRAY_SIZE(i2c_clk_div) - 1][0]) 124*b567b8ffSMarek Vasut clk_div = ARRAY_SIZE(i2c_clk_div) - 1; 125db84140bSMarek Vasut else 126*b567b8ffSMarek Vasut for (clk_div = 0; i2c_clk_div[clk_div][0] < div; clk_div++) 127db84140bSMarek Vasut ; 128cdace066SSascha Hauer 129db84140bSMarek Vasut /* Store divider value */ 130*b567b8ffSMarek Vasut writeb(i2c_clk_div[clk_div][1], &i2c_regs->ifdr); 131db84140bSMarek Vasut } 132cdace066SSascha Hauer 133db84140bSMarek Vasut /* 134db84140bSMarek Vasut * Reset I2C Controller 135db84140bSMarek Vasut */ 136db84140bSMarek Vasut void i2c_reset(void) 137db84140bSMarek Vasut { 138db84140bSMarek Vasut struct mxc_i2c_regs *i2c_regs = (struct mxc_i2c_regs *)I2C_BASE; 139db84140bSMarek Vasut 140db84140bSMarek Vasut writeb(0, &i2c_regs->i2cr); /* Reset module */ 141db84140bSMarek Vasut writeb(0, &i2c_regs->i2sr); 142db84140bSMarek Vasut } 143db84140bSMarek Vasut 144db84140bSMarek Vasut /* 145db84140bSMarek Vasut * Init I2C Bus 146db84140bSMarek Vasut */ 147db84140bSMarek Vasut void i2c_init(int speed, int unused) 148db84140bSMarek Vasut { 149db84140bSMarek Vasut i2c_imx_set_clk(speed); 1501d549adeSStefano Babic i2c_reset(); 151cdace066SSascha Hauer } 152cdace066SSascha Hauer 153db84140bSMarek Vasut /* 154*b567b8ffSMarek Vasut * Set I2C Speed 155*b567b8ffSMarek Vasut */ 156*b567b8ffSMarek Vasut int i2c_set_bus_speed(unsigned int speed) 157*b567b8ffSMarek Vasut { 158*b567b8ffSMarek Vasut i2c_init(speed, 0); 159*b567b8ffSMarek Vasut return 0; 160*b567b8ffSMarek Vasut } 161*b567b8ffSMarek Vasut 162*b567b8ffSMarek Vasut /* 163*b567b8ffSMarek Vasut * Get I2C Speed 164*b567b8ffSMarek Vasut */ 165*b567b8ffSMarek Vasut unsigned int i2c_get_bus_speed(void) 166*b567b8ffSMarek Vasut { 167*b567b8ffSMarek Vasut return mxc_get_clock(MXC_IPG_PERCLK) / i2c_clk_div[clk_div][0]; 168*b567b8ffSMarek Vasut } 169*b567b8ffSMarek Vasut 170*b567b8ffSMarek Vasut /* 171db84140bSMarek Vasut * Wait for bus to be busy (or free if for_busy = 0) 172db84140bSMarek Vasut * 173db84140bSMarek Vasut * for_busy = 1: Wait for IBB to be asserted 174db84140bSMarek Vasut * for_busy = 0: Wait for IBB to be de-asserted 175db84140bSMarek Vasut */ 176db84140bSMarek Vasut int i2c_imx_bus_busy(int for_busy) 17781687212SStefano Babic { 178db84140bSMarek Vasut struct mxc_i2c_regs *i2c_regs = (struct mxc_i2c_regs *)I2C_BASE; 179db84140bSMarek Vasut unsigned int temp; 180db84140bSMarek Vasut 18181687212SStefano Babic int timeout = I2C_MAX_TIMEOUT; 18281687212SStefano Babic 183db84140bSMarek Vasut while (timeout--) { 184db84140bSMarek Vasut temp = readb(&i2c_regs->i2sr); 185db84140bSMarek Vasut 186db84140bSMarek Vasut if (for_busy && (temp & I2SR_IBB)) 187db84140bSMarek Vasut return 0; 188db84140bSMarek Vasut if (!for_busy && !(temp & I2SR_IBB)) 189db84140bSMarek Vasut return 0; 190db84140bSMarek Vasut 19181687212SStefano Babic udelay(1); 19281687212SStefano Babic } 193db84140bSMarek Vasut 194db84140bSMarek Vasut return 1; 19581687212SStefano Babic } 19681687212SStefano Babic 197db84140bSMarek Vasut /* 198db84140bSMarek Vasut * Wait for transaction to complete 199db84140bSMarek Vasut */ 200db84140bSMarek Vasut int i2c_imx_trx_complete(void) 201cdace066SSascha Hauer { 202db84140bSMarek Vasut struct mxc_i2c_regs *i2c_regs = (struct mxc_i2c_regs *)I2C_BASE; 20381687212SStefano Babic int timeout = I2C_MAX_TIMEOUT; 204cdace066SSascha Hauer 205db84140bSMarek Vasut while (timeout--) { 206db84140bSMarek Vasut if (readb(&i2c_regs->i2sr) & I2SR_IIF) { 207db84140bSMarek Vasut writeb(0, &i2c_regs->i2sr); 208cdace066SSascha Hauer return 0; 209cdace066SSascha Hauer } 210cdace066SSascha Hauer 211db84140bSMarek Vasut udelay(1); 212cdace066SSascha Hauer } 213cdace066SSascha Hauer 214db84140bSMarek Vasut return 1; 215db84140bSMarek Vasut } 216db84140bSMarek Vasut 217db84140bSMarek Vasut /* 218db84140bSMarek Vasut * Check if the transaction was ACKed 219db84140bSMarek Vasut */ 220db84140bSMarek Vasut int i2c_imx_acked(void) 221cdace066SSascha Hauer { 222db84140bSMarek Vasut struct mxc_i2c_regs *i2c_regs = (struct mxc_i2c_regs *)I2C_BASE; 223db84140bSMarek Vasut 224db84140bSMarek Vasut return readb(&i2c_regs->i2sr) & I2SR_RX_NO_AK; 225db84140bSMarek Vasut } 226db84140bSMarek Vasut 227db84140bSMarek Vasut /* 228db84140bSMarek Vasut * Start the controller 229db84140bSMarek Vasut */ 230db84140bSMarek Vasut int i2c_imx_start(void) 231db84140bSMarek Vasut { 232db84140bSMarek Vasut struct mxc_i2c_regs *i2c_regs = (struct mxc_i2c_regs *)I2C_BASE; 233db84140bSMarek Vasut unsigned int temp = 0; 234db84140bSMarek Vasut int result; 235db84140bSMarek Vasut 236*b567b8ffSMarek Vasut writeb(i2c_clk_div[clk_div][1], &i2c_regs->ifdr); 237db84140bSMarek Vasut 238db84140bSMarek Vasut /* Enable I2C controller */ 239db84140bSMarek Vasut writeb(0, &i2c_regs->i2sr); 240db84140bSMarek Vasut writeb(I2CR_IEN, &i2c_regs->i2cr); 241db84140bSMarek Vasut 242db84140bSMarek Vasut /* Wait controller to be stable */ 243db84140bSMarek Vasut udelay(50); 244db84140bSMarek Vasut 245db84140bSMarek Vasut /* Start I2C transaction */ 246db84140bSMarek Vasut temp = readb(&i2c_regs->i2cr); 247db84140bSMarek Vasut temp |= I2CR_MSTA; 248db84140bSMarek Vasut writeb(temp, &i2c_regs->i2cr); 249db84140bSMarek Vasut 250db84140bSMarek Vasut result = i2c_imx_bus_busy(1); 251db84140bSMarek Vasut if (result) 252db84140bSMarek Vasut return result; 253db84140bSMarek Vasut 254db84140bSMarek Vasut temp |= I2CR_MTX | I2CR_TX_NO_AK; 255db84140bSMarek Vasut writeb(temp, &i2c_regs->i2cr); 256db84140bSMarek Vasut 257db84140bSMarek Vasut return 0; 258db84140bSMarek Vasut } 259db84140bSMarek Vasut 260db84140bSMarek Vasut /* 261db84140bSMarek Vasut * Stop the controller 262db84140bSMarek Vasut */ 263db84140bSMarek Vasut void i2c_imx_stop(void) 264db84140bSMarek Vasut { 265db84140bSMarek Vasut struct mxc_i2c_regs *i2c_regs = (struct mxc_i2c_regs *)I2C_BASE; 266db84140bSMarek Vasut unsigned int temp = 0; 267db84140bSMarek Vasut 268db84140bSMarek Vasut /* Stop I2C transaction */ 269db84140bSMarek Vasut temp = readb(&i2c_regs->i2cr); 270db84140bSMarek Vasut temp |= ~(I2CR_MSTA | I2CR_MTX); 271db84140bSMarek Vasut writeb(temp, &i2c_regs->i2cr); 272db84140bSMarek Vasut 273db84140bSMarek Vasut i2c_imx_bus_busy(0); 274db84140bSMarek Vasut 275db84140bSMarek Vasut /* Disable I2C controller */ 276db84140bSMarek Vasut writeb(0, &i2c_regs->i2cr); 277db84140bSMarek Vasut } 278db84140bSMarek Vasut 279db84140bSMarek Vasut /* 280db84140bSMarek Vasut * Set chip address and access mode 281db84140bSMarek Vasut * 282db84140bSMarek Vasut * read = 1: READ access 283db84140bSMarek Vasut * read = 0: WRITE access 284db84140bSMarek Vasut */ 285db84140bSMarek Vasut int i2c_imx_set_chip_addr(uchar chip, int read) 286db84140bSMarek Vasut { 287db84140bSMarek Vasut struct mxc_i2c_regs *i2c_regs = (struct mxc_i2c_regs *)I2C_BASE; 288cdace066SSascha Hauer int ret; 289cdace066SSascha Hauer 290db84140bSMarek Vasut writeb((chip << 1) | read, &i2c_regs->i2dr); 291cdace066SSascha Hauer 292db84140bSMarek Vasut ret = i2c_imx_trx_complete(); 293db84140bSMarek Vasut if (ret) 294db84140bSMarek Vasut return ret; 295db84140bSMarek Vasut 296db84140bSMarek Vasut ret = i2c_imx_acked(); 297db84140bSMarek Vasut if (ret) 298db84140bSMarek Vasut return ret; 299cdace066SSascha Hauer 300cdace066SSascha Hauer return ret; 301cdace066SSascha Hauer } 302cdace066SSascha Hauer 303db84140bSMarek Vasut /* 304db84140bSMarek Vasut * Write register address 305db84140bSMarek Vasut */ 306db84140bSMarek Vasut int i2c_imx_set_reg_addr(uint addr, int alen) 307cdace066SSascha Hauer { 308db84140bSMarek Vasut struct mxc_i2c_regs *i2c_regs = (struct mxc_i2c_regs *)I2C_BASE; 309db84140bSMarek Vasut int ret; 310db84140bSMarek Vasut int i; 311db84140bSMarek Vasut 312db84140bSMarek Vasut for (i = 0; i < (8 * alen); i += 8) { 313db84140bSMarek Vasut writeb((addr >> i) & 0xff, &i2c_regs->i2dr); 314db84140bSMarek Vasut 315db84140bSMarek Vasut ret = i2c_imx_trx_complete(); 316db84140bSMarek Vasut if (ret) 31781687212SStefano Babic break; 318cdace066SSascha Hauer 319db84140bSMarek Vasut ret = i2c_imx_acked(); 320db84140bSMarek Vasut if (ret) 321db84140bSMarek Vasut break; 32281687212SStefano Babic } 323cdace066SSascha Hauer 324db84140bSMarek Vasut return ret; 325cdace066SSascha Hauer } 326cdace066SSascha Hauer 327db84140bSMarek Vasut /* 328db84140bSMarek Vasut * Try if a chip add given address responds (probe the chip) 329db84140bSMarek Vasut */ 330db84140bSMarek Vasut int i2c_probe(uchar chip) 331cdace066SSascha Hauer { 332cdace066SSascha Hauer int ret; 333cdace066SSascha Hauer 334db84140bSMarek Vasut ret = i2c_imx_start(); 335db84140bSMarek Vasut if (ret) 336db84140bSMarek Vasut return ret; 337cdace066SSascha Hauer 338db84140bSMarek Vasut ret = i2c_imx_set_chip_addr(chip, 0); 339db84140bSMarek Vasut if (ret) 340db84140bSMarek Vasut return ret; 341db84140bSMarek Vasut 342db84140bSMarek Vasut i2c_imx_stop(); 343db84140bSMarek Vasut 344db84140bSMarek Vasut return ret; 345cdace066SSascha Hauer } 346cdace066SSascha Hauer 347db84140bSMarek Vasut /* 348db84140bSMarek Vasut * Read data from I2C device 349db84140bSMarek Vasut */ 350db84140bSMarek Vasut int i2c_read(uchar chip, uint addr, int alen, uchar *buf, int len) 351db84140bSMarek Vasut { 352db84140bSMarek Vasut struct mxc_i2c_regs *i2c_regs = (struct mxc_i2c_regs *)I2C_BASE; 353db84140bSMarek Vasut int ret; 354db84140bSMarek Vasut unsigned int temp; 355db84140bSMarek Vasut int i; 356cdace066SSascha Hauer 357db84140bSMarek Vasut ret = i2c_imx_start(); 358db84140bSMarek Vasut if (ret) 359db84140bSMarek Vasut return ret; 360cdace066SSascha Hauer 361db84140bSMarek Vasut /* write slave address */ 362db84140bSMarek Vasut ret = i2c_imx_set_chip_addr(chip, 0); 363db84140bSMarek Vasut if (ret) 364db84140bSMarek Vasut return ret; 365cdace066SSascha Hauer 366db84140bSMarek Vasut ret = i2c_imx_set_reg_addr(addr, alen); 367db84140bSMarek Vasut if (ret) 368db84140bSMarek Vasut return ret; 369cdace066SSascha Hauer 370db84140bSMarek Vasut temp = readb(&i2c_regs->i2cr); 371db84140bSMarek Vasut temp |= I2CR_RSTA; 372db84140bSMarek Vasut writeb(temp, &i2c_regs->i2cr); 373db84140bSMarek Vasut 374db84140bSMarek Vasut ret = i2c_imx_set_chip_addr(chip, 1); 375db84140bSMarek Vasut if (ret) 376db84140bSMarek Vasut return ret; 377db84140bSMarek Vasut 378db84140bSMarek Vasut /* setup bus to read data */ 379db84140bSMarek Vasut temp = readb(&i2c_regs->i2cr); 380db84140bSMarek Vasut temp &= ~(I2CR_MTX | I2CR_TX_NO_AK); 381db84140bSMarek Vasut if (len == 1) 382db84140bSMarek Vasut temp |= I2CR_TX_NO_AK; 383db84140bSMarek Vasut writeb(temp, &i2c_regs->i2cr); 384db84140bSMarek Vasut readb(&i2c_regs->i2dr); 385db84140bSMarek Vasut 386db84140bSMarek Vasut /* read data */ 387db84140bSMarek Vasut for (i = 0; i < len; i++) { 388db84140bSMarek Vasut ret = i2c_imx_trx_complete(); 389db84140bSMarek Vasut if (ret) 390db84140bSMarek Vasut return ret; 391db84140bSMarek Vasut 392db84140bSMarek Vasut /* 393db84140bSMarek Vasut * It must generate STOP before read I2DR to prevent 394db84140bSMarek Vasut * controller from generating another clock cycle 395db84140bSMarek Vasut */ 396db84140bSMarek Vasut if (i == (len - 1)) { 397db84140bSMarek Vasut temp = readb(&i2c_regs->i2cr); 398db84140bSMarek Vasut temp &= ~(I2CR_MSTA | I2CR_MTX); 399db84140bSMarek Vasut writeb(temp, &i2c_regs->i2cr); 400db84140bSMarek Vasut i2c_imx_bus_busy(0); 401db84140bSMarek Vasut } else if (i == (len - 2)) { 402db84140bSMarek Vasut temp = readb(&i2c_regs->i2cr); 403db84140bSMarek Vasut temp |= I2CR_TX_NO_AK; 404db84140bSMarek Vasut writeb(temp, &i2c_regs->i2cr); 405cdace066SSascha Hauer } 406cdace066SSascha Hauer 407db84140bSMarek Vasut buf[i] = readb(&i2c_regs->i2dr); 408cdace066SSascha Hauer } 409cdace066SSascha Hauer 410db84140bSMarek Vasut i2c_imx_stop(); 411db84140bSMarek Vasut 412db84140bSMarek Vasut return ret; 413db84140bSMarek Vasut } 414db84140bSMarek Vasut 415db84140bSMarek Vasut /* 416db84140bSMarek Vasut * Write data to I2C device 417db84140bSMarek Vasut */ 418cdace066SSascha Hauer int i2c_write(uchar chip, uint addr, int alen, uchar *buf, int len) 419cdace066SSascha Hauer { 420db84140bSMarek Vasut struct mxc_i2c_regs *i2c_regs = (struct mxc_i2c_regs *)I2C_BASE; 421db84140bSMarek Vasut int ret; 422db84140bSMarek Vasut int i; 423cdace066SSascha Hauer 424db84140bSMarek Vasut ret = i2c_imx_start(); 425db84140bSMarek Vasut if (ret) 426db84140bSMarek Vasut return ret; 427cdace066SSascha Hauer 428db84140bSMarek Vasut /* write slave address */ 429db84140bSMarek Vasut ret = i2c_imx_set_chip_addr(chip, 0); 430db84140bSMarek Vasut if (ret) 431db84140bSMarek Vasut return ret; 432cdace066SSascha Hauer 433db84140bSMarek Vasut ret = i2c_imx_set_reg_addr(addr, alen); 434db84140bSMarek Vasut if (ret) 435db84140bSMarek Vasut return ret; 436cdace066SSascha Hauer 437db84140bSMarek Vasut for (i = 0; i < len; i++) { 438db84140bSMarek Vasut writeb(buf[i], &i2c_regs->i2dr); 439cdace066SSascha Hauer 440db84140bSMarek Vasut ret = i2c_imx_trx_complete(); 441db84140bSMarek Vasut if (ret) 442db84140bSMarek Vasut return ret; 443db84140bSMarek Vasut 444db84140bSMarek Vasut ret = i2c_imx_acked(); 445db84140bSMarek Vasut if (ret) 446db84140bSMarek Vasut return ret; 447cdace066SSascha Hauer } 448cdace066SSascha Hauer 449db84140bSMarek Vasut i2c_imx_stop(); 450db84140bSMarek Vasut 451db84140bSMarek Vasut return ret; 452db84140bSMarek Vasut } 453cdace066SSascha Hauer #endif /* CONFIG_HARD_I2C */ 454