xref: /rk3399_rockchip-uboot/drivers/i2c/mxc_i2c.c (revision 90a5b70f5914a3ac79cac3dd386cc98ce42bfd8e)
1cdace066SSascha Hauer /*
2db84140bSMarek Vasut  * i2c driver for Freescale i.MX series
3cdace066SSascha Hauer  *
4cdace066SSascha Hauer  * (c) 2007 Pengutronix, Sascha Hauer <s.hauer@pengutronix.de>
5db84140bSMarek Vasut  * (c) 2011 Marek Vasut <marek.vasut@gmail.com>
6db84140bSMarek Vasut  *
7db84140bSMarek Vasut  * Based on i2c-imx.c from linux kernel:
8db84140bSMarek Vasut  *  Copyright (C) 2005 Torsten Koschorrek <koschorrek at synertronixx.de>
9db84140bSMarek Vasut  *  Copyright (C) 2005 Matthias Blaschke <blaschke at synertronixx.de>
10db84140bSMarek Vasut  *  Copyright (C) 2007 RightHand Technologies, Inc.
11db84140bSMarek Vasut  *  Copyright (C) 2008 Darius Augulis <darius.augulis at teltonika.lt>
12db84140bSMarek Vasut  *
13cdace066SSascha Hauer  *
14cdace066SSascha Hauer  * See file CREDITS for list of people who contributed to this
15cdace066SSascha Hauer  * project.
16cdace066SSascha Hauer  *
17cdace066SSascha Hauer  * This program is free software; you can redistribute it and/or
18cdace066SSascha Hauer  * modify it under the terms of the GNU General Public License as
19cdace066SSascha Hauer  * published by the Free Software Foundation; either version 2 of
20cdace066SSascha Hauer  * the License, or (at your option) any later version.
21cdace066SSascha Hauer  *
22cdace066SSascha Hauer  * This program is distributed in the hope that it will be useful,
23cdace066SSascha Hauer  * but WITHOUT ANY WARRANTY; without even the implied warranty of
24cdace066SSascha Hauer  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
25cdace066SSascha Hauer  * GNU General Public License for more details.
26cdace066SSascha Hauer  *
27cdace066SSascha Hauer  * You should have received a copy of the GNU General Public License
28cdace066SSascha Hauer  * along with this program; if not, write to the Free Software
29cdace066SSascha Hauer  * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
30cdace066SSascha Hauer  * MA 02111-1307 USA
31cdace066SSascha Hauer  */
32cdace066SSascha Hauer 
33cdace066SSascha Hauer #include <common.h>
34127cec18SLiu Hui-R64343 #include <asm/arch/clock.h>
3586271115SStefano Babic #include <asm/arch/imx-regs.h>
36cea60b0cSTroy Kisky #include <asm/errno.h>
3724cd738bSTroy Kisky #include <asm/io.h>
38bf0783dfSMarek Vasut #include <i2c.h>
397aa57a01STroy Kisky #include <watchdog.h>
40cdace066SSascha Hauer 
41db84140bSMarek Vasut struct mxc_i2c_regs {
42db84140bSMarek Vasut 	uint32_t	iadr;
43db84140bSMarek Vasut 	uint32_t	ifdr;
44db84140bSMarek Vasut 	uint32_t	i2cr;
45db84140bSMarek Vasut 	uint32_t	i2sr;
46db84140bSMarek Vasut 	uint32_t	i2dr;
47db84140bSMarek Vasut };
48cdace066SSascha Hauer 
49cdace066SSascha Hauer #define I2CR_IEN	(1 << 7)
50cdace066SSascha Hauer #define I2CR_IIEN	(1 << 6)
51cdace066SSascha Hauer #define I2CR_MSTA	(1 << 5)
52cdace066SSascha Hauer #define I2CR_MTX	(1 << 4)
53cdace066SSascha Hauer #define I2CR_TX_NO_AK	(1 << 3)
54cdace066SSascha Hauer #define I2CR_RSTA	(1 << 2)
55cdace066SSascha Hauer 
56cdace066SSascha Hauer #define I2SR_ICF	(1 << 7)
57cdace066SSascha Hauer #define I2SR_IBB	(1 << 5)
58cdace066SSascha Hauer #define I2SR_IIF	(1 << 1)
59cdace066SSascha Hauer #define I2SR_RX_NO_AK	(1 << 0)
60cdace066SSascha Hauer 
61de6f604dSTroy Kisky #ifdef CONFIG_SYS_I2C_BASE
62de6f604dSTroy Kisky #define I2C_BASE	CONFIG_SYS_I2C_BASE
63cdace066SSascha Hauer #else
64de6f604dSTroy Kisky #error "define CONFIG_SYS_I2C_BASE to use the mxc_i2c driver"
65cdace066SSascha Hauer #endif
66cdace066SSascha Hauer 
67db84140bSMarek Vasut static u16 i2c_clk_div[50][2] = {
68db84140bSMarek Vasut 	{ 22,	0x20 }, { 24,	0x21 }, { 26,	0x22 }, { 28,	0x23 },
69db84140bSMarek Vasut 	{ 30,	0x00 }, { 32,	0x24 }, { 36,	0x25 }, { 40,	0x26 },
70db84140bSMarek Vasut 	{ 42,	0x03 }, { 44,	0x27 }, { 48,	0x28 }, { 52,	0x05 },
71db84140bSMarek Vasut 	{ 56,	0x29 }, { 60,	0x06 }, { 64,	0x2A }, { 72,	0x2B },
72db84140bSMarek Vasut 	{ 80,	0x2C }, { 88,	0x09 }, { 96,	0x2D }, { 104,	0x0A },
73db84140bSMarek Vasut 	{ 112,	0x2E }, { 128,	0x2F }, { 144,	0x0C }, { 160,	0x30 },
74db84140bSMarek Vasut 	{ 192,	0x31 }, { 224,	0x32 }, { 240,	0x0F }, { 256,	0x33 },
75db84140bSMarek Vasut 	{ 288,	0x10 }, { 320,	0x34 }, { 384,	0x35 }, { 448,	0x36 },
76db84140bSMarek Vasut 	{ 480,	0x13 }, { 512,	0x37 }, { 576,	0x14 }, { 640,	0x38 },
77db84140bSMarek Vasut 	{ 768,	0x39 }, { 896,	0x3A }, { 960,	0x17 }, { 1024,	0x3B },
78db84140bSMarek Vasut 	{ 1152,	0x18 }, { 1280,	0x3C }, { 1536,	0x3D }, { 1792,	0x3E },
79db84140bSMarek Vasut 	{ 1920,	0x1B }, { 2048,	0x3F }, { 2304,	0x1C }, { 2560,	0x1D },
80db84140bSMarek Vasut 	{ 3072,	0x1E }, { 3840,	0x1F }
81db84140bSMarek Vasut };
82cdace066SSascha Hauer 
83db84140bSMarek Vasut /*
84db84140bSMarek Vasut  * Calculate and set proper clock divider
85db84140bSMarek Vasut  */
86bf0783dfSMarek Vasut static uint8_t i2c_imx_get_clk(unsigned int rate)
871d549adeSStefano Babic {
88db84140bSMarek Vasut 	unsigned int i2c_clk_rate;
89db84140bSMarek Vasut 	unsigned int div;
90bf0783dfSMarek Vasut 	u8 clk_div;
91cdace066SSascha Hauer 
92127cec18SLiu Hui-R64343 #if defined(CONFIG_MX31)
931d549adeSStefano Babic 	struct clock_control_regs *sc_regs =
941d549adeSStefano Babic 		(struct clock_control_regs *)CCM_BASE;
95db84140bSMarek Vasut 
96e7de18afSGuennadi Liakhovetski 	/* start the required I2C clock */
97de6f604dSTroy Kisky 	writel(readl(&sc_regs->cgr0) | (3 << CONFIG_SYS_I2C_CLK_OFFSET),
981d549adeSStefano Babic 		&sc_regs->cgr0);
99127cec18SLiu Hui-R64343 #endif
100e7de18afSGuennadi Liakhovetski 
101db84140bSMarek Vasut 	/* Divider value calculation */
102db84140bSMarek Vasut 	i2c_clk_rate = mxc_get_clock(MXC_IPG_PERCLK);
103db84140bSMarek Vasut 	div = (i2c_clk_rate + rate - 1) / rate;
104db84140bSMarek Vasut 	if (div < i2c_clk_div[0][0])
105b567b8ffSMarek Vasut 		clk_div = 0;
106db84140bSMarek Vasut 	else if (div > i2c_clk_div[ARRAY_SIZE(i2c_clk_div) - 1][0])
107b567b8ffSMarek Vasut 		clk_div = ARRAY_SIZE(i2c_clk_div) - 1;
108db84140bSMarek Vasut 	else
109b567b8ffSMarek Vasut 		for (clk_div = 0; i2c_clk_div[clk_div][0] < div; clk_div++)
110db84140bSMarek Vasut 			;
111cdace066SSascha Hauer 
112db84140bSMarek Vasut 	/* Store divider value */
113bf0783dfSMarek Vasut 	return clk_div;
114db84140bSMarek Vasut }
115cdace066SSascha Hauer 
116db84140bSMarek Vasut /*
117db84140bSMarek Vasut  * Init I2C Bus
118db84140bSMarek Vasut  */
119db84140bSMarek Vasut void i2c_init(int speed, int unused)
120db84140bSMarek Vasut {
121bf0783dfSMarek Vasut 	struct mxc_i2c_regs *i2c_regs = (struct mxc_i2c_regs *)I2C_BASE;
122bf0783dfSMarek Vasut 	u8 clk_idx = i2c_imx_get_clk(speed);
123bf0783dfSMarek Vasut 	u8 idx = i2c_clk_div[clk_idx][1];
124bf0783dfSMarek Vasut 
125bf0783dfSMarek Vasut 	/* Store divider value */
126bf0783dfSMarek Vasut 	writeb(idx, &i2c_regs->ifdr);
127bf0783dfSMarek Vasut 
12883a1a190STroy Kisky 	/* Reset module */
12983a1a190STroy Kisky 	writeb(0, &i2c_regs->i2cr);
13083a1a190STroy Kisky 	writeb(0, &i2c_regs->i2sr);
131cdace066SSascha Hauer }
132cdace066SSascha Hauer 
133db84140bSMarek Vasut /*
134b567b8ffSMarek Vasut  * Set I2C Speed
135b567b8ffSMarek Vasut  */
136b567b8ffSMarek Vasut int i2c_set_bus_speed(unsigned int speed)
137b567b8ffSMarek Vasut {
138b567b8ffSMarek Vasut 	i2c_init(speed, 0);
139b567b8ffSMarek Vasut 	return 0;
140b567b8ffSMarek Vasut }
141b567b8ffSMarek Vasut 
142b567b8ffSMarek Vasut /*
143b567b8ffSMarek Vasut  * Get I2C Speed
144b567b8ffSMarek Vasut  */
145b567b8ffSMarek Vasut unsigned int i2c_get_bus_speed(void)
146b567b8ffSMarek Vasut {
147bf0783dfSMarek Vasut 	struct mxc_i2c_regs *i2c_regs = (struct mxc_i2c_regs *)I2C_BASE;
148bf0783dfSMarek Vasut 	u8 clk_idx = readb(&i2c_regs->ifdr);
149bf0783dfSMarek Vasut 	u8 clk_div;
150bf0783dfSMarek Vasut 
151bf0783dfSMarek Vasut 	for (clk_div = 0; i2c_clk_div[clk_div][1] != clk_idx; clk_div++)
152bf0783dfSMarek Vasut 		;
153bf0783dfSMarek Vasut 
154b567b8ffSMarek Vasut 	return mxc_get_clock(MXC_IPG_PERCLK) / i2c_clk_div[clk_div][0];
155b567b8ffSMarek Vasut }
156b567b8ffSMarek Vasut 
1577aa57a01STroy Kisky #define ST_BUS_IDLE (0 | (I2SR_IBB << 8))
1587aa57a01STroy Kisky #define ST_BUS_BUSY (I2SR_IBB | (I2SR_IBB << 8))
1597aa57a01STroy Kisky #define ST_IIF (I2SR_IIF | (I2SR_IIF << 8))
1607aa57a01STroy Kisky 
1617aa57a01STroy Kisky static int wait_for_sr_state(struct mxc_i2c_regs *i2c_regs, unsigned state)
16281687212SStefano Babic {
1637aa57a01STroy Kisky 	unsigned sr;
1647aa57a01STroy Kisky 	ulong elapsed;
1657aa57a01STroy Kisky 	ulong start_time = get_timer(0);
1667aa57a01STroy Kisky 	for (;;) {
1677aa57a01STroy Kisky 		sr = readb(&i2c_regs->i2sr);
1687aa57a01STroy Kisky 		if ((sr & (state >> 8)) == (unsigned char)state)
1697aa57a01STroy Kisky 			return sr;
1707aa57a01STroy Kisky 		WATCHDOG_RESET();
1717aa57a01STroy Kisky 		elapsed = get_timer(start_time);
1727aa57a01STroy Kisky 		if (elapsed > (CONFIG_SYS_HZ / 10))	/* .1 seconds */
1737aa57a01STroy Kisky 			break;
17481687212SStefano Babic 	}
1757aa57a01STroy Kisky 	printf("%s: failed sr=%x cr=%x state=%x\n", __func__,
1767aa57a01STroy Kisky 			sr, readb(&i2c_regs->i2cr), state);
177cea60b0cSTroy Kisky 	return -ETIMEDOUT;
178db84140bSMarek Vasut }
179db84140bSMarek Vasut 
180cea60b0cSTroy Kisky static int tx_byte(struct mxc_i2c_regs *i2c_regs, u8 byte)
181cdace066SSascha Hauer {
182cea60b0cSTroy Kisky 	int ret;
183db84140bSMarek Vasut 
184ea572d85STroy Kisky 	writeb(0, &i2c_regs->i2sr);
185cea60b0cSTroy Kisky 	writeb(byte, &i2c_regs->i2dr);
1867aa57a01STroy Kisky 	ret = wait_for_sr_state(i2c_regs, ST_IIF);
187cea60b0cSTroy Kisky 	if (ret < 0)
188cea60b0cSTroy Kisky 		return ret;
189cea60b0cSTroy Kisky 	if (ret & I2SR_RX_NO_AK)
190cea60b0cSTroy Kisky 		return -ENODEV;
191cea60b0cSTroy Kisky 	return 0;
192db84140bSMarek Vasut }
193db84140bSMarek Vasut 
194db84140bSMarek Vasut /*
195*90a5b70fSTroy Kisky  * Stop I2C transaction
196db84140bSMarek Vasut  */
197db84140bSMarek Vasut void i2c_imx_stop(void)
198db84140bSMarek Vasut {
1997aa57a01STroy Kisky 	int ret;
200db84140bSMarek Vasut 	struct mxc_i2c_regs *i2c_regs = (struct mxc_i2c_regs *)I2C_BASE;
201*90a5b70fSTroy Kisky 	unsigned int temp = readb(&i2c_regs->i2cr);
202db84140bSMarek Vasut 
2031c076dbaSTroy Kisky 	temp &= ~(I2CR_MSTA | I2CR_MTX);
204db84140bSMarek Vasut 	writeb(temp, &i2c_regs->i2cr);
2057aa57a01STroy Kisky 	ret = wait_for_sr_state(i2c_regs, ST_BUS_IDLE);
2067aa57a01STroy Kisky 	if (ret < 0)
2077aa57a01STroy Kisky 		printf("%s:trigger stop failed\n", __func__);
208db84140bSMarek Vasut }
209db84140bSMarek Vasut 
210db84140bSMarek Vasut /*
211b230ddc2STroy Kisky  * Send start signal, chip address and
212b230ddc2STroy Kisky  * write register address
213db84140bSMarek Vasut  */
214b230ddc2STroy Kisky static int i2c_init_transfer(struct mxc_i2c_regs *i2c_regs,
215b230ddc2STroy Kisky 		uchar chip, uint addr, int alen)
216cdace066SSascha Hauer {
21771e9f3cbSTroy Kisky 	unsigned int temp;
21871e9f3cbSTroy Kisky 	int ret;
21971e9f3cbSTroy Kisky 
22071e9f3cbSTroy Kisky 	/* Enable I2C controller */
221*90a5b70fSTroy Kisky 	if (!(readb(&i2c_regs->i2cr) & I2CR_IEN)) {
22271e9f3cbSTroy Kisky 		writeb(I2CR_IEN, &i2c_regs->i2cr);
22371e9f3cbSTroy Kisky 		/* Wait for controller to be stable */
22471e9f3cbSTroy Kisky 		udelay(50);
225*90a5b70fSTroy Kisky 	}
226*90a5b70fSTroy Kisky 	writeb(0, &i2c_regs->i2sr);
227*90a5b70fSTroy Kisky 	ret = wait_for_sr_state(i2c_regs, ST_BUS_IDLE);
228*90a5b70fSTroy Kisky 	if (ret < 0)
229*90a5b70fSTroy Kisky 		goto exit;
23071e9f3cbSTroy Kisky 
23171e9f3cbSTroy Kisky 	/* Start I2C transaction */
23271e9f3cbSTroy Kisky 	temp = readb(&i2c_regs->i2cr);
23371e9f3cbSTroy Kisky 	temp |= I2CR_MSTA;
23471e9f3cbSTroy Kisky 	writeb(temp, &i2c_regs->i2cr);
23571e9f3cbSTroy Kisky 
23671e9f3cbSTroy Kisky 	ret = wait_for_sr_state(i2c_regs, ST_BUS_BUSY);
23771e9f3cbSTroy Kisky 	if (ret < 0)
238b230ddc2STroy Kisky 		goto exit;
239b230ddc2STroy Kisky 
24071e9f3cbSTroy Kisky 	temp |= I2CR_MTX | I2CR_TX_NO_AK;
24171e9f3cbSTroy Kisky 	writeb(temp, &i2c_regs->i2cr);
24271e9f3cbSTroy Kisky 
243b230ddc2STroy Kisky 	/* write slave address */
244b230ddc2STroy Kisky 	ret = tx_byte(i2c_regs, chip << 1);
245b230ddc2STroy Kisky 	if (ret < 0)
246b230ddc2STroy Kisky 		goto exit;
247db84140bSMarek Vasut 
248bf0783dfSMarek Vasut 	while (alen--) {
249cea60b0cSTroy Kisky 		ret = tx_byte(i2c_regs, (addr >> (alen * 8)) & 0xff);
250cea60b0cSTroy Kisky 		if (ret < 0)
251b230ddc2STroy Kisky 			goto exit;
25281687212SStefano Babic 	}
253b230ddc2STroy Kisky 	return 0;
254b230ddc2STroy Kisky exit:
255b230ddc2STroy Kisky 	i2c_imx_stop();
256*90a5b70fSTroy Kisky 	/* Disable I2C controller */
257*90a5b70fSTroy Kisky 	writeb(0, &i2c_regs->i2cr);
258db84140bSMarek Vasut 	return ret;
259cdace066SSascha Hauer }
260cdace066SSascha Hauer 
261db84140bSMarek Vasut /*
262db84140bSMarek Vasut  * Read data from I2C device
263db84140bSMarek Vasut  */
264db84140bSMarek Vasut int i2c_read(uchar chip, uint addr, int alen, uchar *buf, int len)
265db84140bSMarek Vasut {
266db84140bSMarek Vasut 	struct mxc_i2c_regs *i2c_regs = (struct mxc_i2c_regs *)I2C_BASE;
267db84140bSMarek Vasut 	int ret;
268db84140bSMarek Vasut 	unsigned int temp;
269db84140bSMarek Vasut 	int i;
270cdace066SSascha Hauer 
271b230ddc2STroy Kisky 	ret = i2c_init_transfer(i2c_regs, chip, addr, alen);
272cea60b0cSTroy Kisky 	if (ret < 0)
273db84140bSMarek Vasut 		return ret;
274cdace066SSascha Hauer 
275db84140bSMarek Vasut 	temp = readb(&i2c_regs->i2cr);
276db84140bSMarek Vasut 	temp |= I2CR_RSTA;
277db84140bSMarek Vasut 	writeb(temp, &i2c_regs->i2cr);
278db84140bSMarek Vasut 
279cea60b0cSTroy Kisky 	ret = tx_byte(i2c_regs, (chip << 1) | 1);
280c4330d28STroy Kisky 	if (ret < 0) {
281c4330d28STroy Kisky 		i2c_imx_stop();
282db84140bSMarek Vasut 		return ret;
283c4330d28STroy Kisky 	}
284db84140bSMarek Vasut 
285db84140bSMarek Vasut 	/* setup bus to read data */
286db84140bSMarek Vasut 	temp = readb(&i2c_regs->i2cr);
287db84140bSMarek Vasut 	temp &= ~(I2CR_MTX | I2CR_TX_NO_AK);
288db84140bSMarek Vasut 	if (len == 1)
289db84140bSMarek Vasut 		temp |= I2CR_TX_NO_AK;
290db84140bSMarek Vasut 	writeb(temp, &i2c_regs->i2cr);
291ea572d85STroy Kisky 	writeb(0, &i2c_regs->i2sr);
292ea572d85STroy Kisky 	readb(&i2c_regs->i2dr);		/* dummy read to clear ICF */
293db84140bSMarek Vasut 
294db84140bSMarek Vasut 	/* read data */
295db84140bSMarek Vasut 	for (i = 0; i < len; i++) {
2967aa57a01STroy Kisky 		ret = wait_for_sr_state(i2c_regs, ST_IIF);
2977aa57a01STroy Kisky 		if (ret < 0) {
298c4330d28STroy Kisky 			i2c_imx_stop();
299db84140bSMarek Vasut 			return ret;
300c4330d28STroy Kisky 		}
301db84140bSMarek Vasut 
302db84140bSMarek Vasut 		/*
303db84140bSMarek Vasut 		 * It must generate STOP before read I2DR to prevent
304db84140bSMarek Vasut 		 * controller from generating another clock cycle
305db84140bSMarek Vasut 		 */
306db84140bSMarek Vasut 		if (i == (len - 1)) {
307*90a5b70fSTroy Kisky 			i2c_imx_stop();
308db84140bSMarek Vasut 		} else if (i == (len - 2)) {
309db84140bSMarek Vasut 			temp = readb(&i2c_regs->i2cr);
310db84140bSMarek Vasut 			temp |= I2CR_TX_NO_AK;
311db84140bSMarek Vasut 			writeb(temp, &i2c_regs->i2cr);
312cdace066SSascha Hauer 		}
313ea572d85STroy Kisky 		writeb(0, &i2c_regs->i2sr);
314db84140bSMarek Vasut 		buf[i] = readb(&i2c_regs->i2dr);
315cdace066SSascha Hauer 	}
316cdace066SSascha Hauer 
317db84140bSMarek Vasut 	i2c_imx_stop();
318db84140bSMarek Vasut 
3197aa57a01STroy Kisky 	return 0;
320db84140bSMarek Vasut }
321db84140bSMarek Vasut 
322db84140bSMarek Vasut /*
323db84140bSMarek Vasut  * Write data to I2C device
324db84140bSMarek Vasut  */
325cdace066SSascha Hauer int i2c_write(uchar chip, uint addr, int alen, uchar *buf, int len)
326cdace066SSascha Hauer {
327db84140bSMarek Vasut 	struct mxc_i2c_regs *i2c_regs = (struct mxc_i2c_regs *)I2C_BASE;
328db84140bSMarek Vasut 	int ret;
329db84140bSMarek Vasut 	int i;
330cdace066SSascha Hauer 
331b230ddc2STroy Kisky 	ret = i2c_init_transfer(i2c_regs, chip, addr, alen);
332cea60b0cSTroy Kisky 	if (ret < 0)
333db84140bSMarek Vasut 		return ret;
334cdace066SSascha Hauer 
335db84140bSMarek Vasut 	for (i = 0; i < len; i++) {
336cea60b0cSTroy Kisky 		ret = tx_byte(i2c_regs, buf[i]);
337cea60b0cSTroy Kisky 		if (ret < 0)
338c4330d28STroy Kisky 			break;
339cdace066SSascha Hauer 	}
340cdace066SSascha Hauer 
341db84140bSMarek Vasut 	i2c_imx_stop();
342db84140bSMarek Vasut 
343db84140bSMarek Vasut 	return ret;
344db84140bSMarek Vasut }
345cfbb88d3STroy Kisky 
346cfbb88d3STroy Kisky /*
347cfbb88d3STroy Kisky  * Test if a chip at a given address responds (probe the chip)
348cfbb88d3STroy Kisky  */
349cfbb88d3STroy Kisky int i2c_probe(uchar chip)
350cfbb88d3STroy Kisky {
351cfbb88d3STroy Kisky 	return i2c_write(chip, 0, 0, NULL, 0);
352cfbb88d3STroy Kisky }
353