xref: /rk3399_rockchip-uboot/drivers/gpio/zynq_gpio.c (revision a821c4af79e4f5ce9b629b20473863397bbe9b10)
1d37c6288SAndrea Scian /*
2d37c6288SAndrea Scian  * Xilinx Zynq GPIO device driver
3d37c6288SAndrea Scian  *
4d37c6288SAndrea Scian  * Copyright (C) 2015 DAVE Embedded Systems <devel@dave.eu>
5d37c6288SAndrea Scian  *
6d37c6288SAndrea Scian  * Most of code taken from linux kernel driver (linux/drivers/gpio/gpio-zynq.c)
7d37c6288SAndrea Scian  * Copyright (C) 2009 - 2014 Xilinx, Inc.
8d37c6288SAndrea Scian  *
9d37c6288SAndrea Scian  * SPDX-License-Identifier:	GPL-2.0+
10d37c6288SAndrea Scian  */
11d37c6288SAndrea Scian 
12d37c6288SAndrea Scian #include <common.h>
13d37c6288SAndrea Scian #include <asm/gpio.h>
14d37c6288SAndrea Scian #include <asm/io.h>
151221ce45SMasahiro Yamada #include <linux/errno.h>
1668c7026eSSiva Durga Prasad Paladugu #include <dm.h>
1768c7026eSSiva Durga Prasad Paladugu #include <fdtdec.h>
1868c7026eSSiva Durga Prasad Paladugu 
1968c7026eSSiva Durga Prasad Paladugu DECLARE_GLOBAL_DATA_PTR;
2068c7026eSSiva Durga Prasad Paladugu 
21f17abcaeSSiva Durga Prasad Paladugu /* Maximum banks */
22f17abcaeSSiva Durga Prasad Paladugu #define ZYNQ_GPIO_MAX_BANK	4
23f17abcaeSSiva Durga Prasad Paladugu 
24f17abcaeSSiva Durga Prasad Paladugu #define ZYNQ_GPIO_BANK0_NGPIO	32
25f17abcaeSSiva Durga Prasad Paladugu #define ZYNQ_GPIO_BANK1_NGPIO	22
26f17abcaeSSiva Durga Prasad Paladugu #define ZYNQ_GPIO_BANK2_NGPIO	32
27f17abcaeSSiva Durga Prasad Paladugu #define ZYNQ_GPIO_BANK3_NGPIO	32
28f17abcaeSSiva Durga Prasad Paladugu 
29f17abcaeSSiva Durga Prasad Paladugu #define ZYNQ_GPIO_NR_GPIOS	(ZYNQ_GPIO_BANK0_NGPIO + \
30f17abcaeSSiva Durga Prasad Paladugu 				 ZYNQ_GPIO_BANK1_NGPIO + \
31f17abcaeSSiva Durga Prasad Paladugu 				 ZYNQ_GPIO_BANK2_NGPIO + \
32f17abcaeSSiva Durga Prasad Paladugu 				 ZYNQ_GPIO_BANK3_NGPIO)
33f17abcaeSSiva Durga Prasad Paladugu 
34404a00c7SSiva Durga Prasad Paladugu #define ZYNQMP_GPIO_MAX_BANK	6
35404a00c7SSiva Durga Prasad Paladugu 
36404a00c7SSiva Durga Prasad Paladugu #define ZYNQMP_GPIO_BANK0_NGPIO	26
37404a00c7SSiva Durga Prasad Paladugu #define ZYNQMP_GPIO_BANK1_NGPIO	26
38404a00c7SSiva Durga Prasad Paladugu #define ZYNQMP_GPIO_BANK2_NGPIO	26
39404a00c7SSiva Durga Prasad Paladugu #define ZYNQMP_GPIO_BANK3_NGPIO	32
40404a00c7SSiva Durga Prasad Paladugu #define ZYNQMP_GPIO_BANK4_NGPIO	32
41404a00c7SSiva Durga Prasad Paladugu #define ZYNQMP_GPIO_BANK5_NGPIO	32
42404a00c7SSiva Durga Prasad Paladugu 
43404a00c7SSiva Durga Prasad Paladugu #define ZYNQMP_GPIO_NR_GPIOS	174
44404a00c7SSiva Durga Prasad Paladugu 
45404a00c7SSiva Durga Prasad Paladugu #define ZYNQ_GPIO_BANK0_PIN_MIN(str)	0
46404a00c7SSiva Durga Prasad Paladugu #define ZYNQ_GPIO_BANK0_PIN_MAX(str)	(ZYNQ_GPIO_BANK0_PIN_MIN(str) + \
47404a00c7SSiva Durga Prasad Paladugu 					ZYNQ##str##_GPIO_BANK0_NGPIO - 1)
48404a00c7SSiva Durga Prasad Paladugu #define ZYNQ_GPIO_BANK1_PIN_MIN(str)	(ZYNQ_GPIO_BANK0_PIN_MAX(str) + 1)
49404a00c7SSiva Durga Prasad Paladugu #define ZYNQ_GPIO_BANK1_PIN_MAX(str)	(ZYNQ_GPIO_BANK1_PIN_MIN(str) + \
50404a00c7SSiva Durga Prasad Paladugu 					ZYNQ##str##_GPIO_BANK1_NGPIO - 1)
51404a00c7SSiva Durga Prasad Paladugu #define ZYNQ_GPIO_BANK2_PIN_MIN(str)	(ZYNQ_GPIO_BANK1_PIN_MAX(str) + 1)
52404a00c7SSiva Durga Prasad Paladugu #define ZYNQ_GPIO_BANK2_PIN_MAX(str)	(ZYNQ_GPIO_BANK2_PIN_MIN(str) + \
53404a00c7SSiva Durga Prasad Paladugu 					ZYNQ##str##_GPIO_BANK2_NGPIO - 1)
54404a00c7SSiva Durga Prasad Paladugu #define ZYNQ_GPIO_BANK3_PIN_MIN(str)	(ZYNQ_GPIO_BANK2_PIN_MAX(str) + 1)
55404a00c7SSiva Durga Prasad Paladugu #define ZYNQ_GPIO_BANK3_PIN_MAX(str)	(ZYNQ_GPIO_BANK3_PIN_MIN(str) + \
56404a00c7SSiva Durga Prasad Paladugu 					ZYNQ##str##_GPIO_BANK3_NGPIO - 1)
57404a00c7SSiva Durga Prasad Paladugu #define ZYNQ_GPIO_BANK4_PIN_MIN(str)	(ZYNQ_GPIO_BANK3_PIN_MAX(str) + 1)
58404a00c7SSiva Durga Prasad Paladugu #define ZYNQ_GPIO_BANK4_PIN_MAX(str)	(ZYNQ_GPIO_BANK4_PIN_MIN(str) + \
59404a00c7SSiva Durga Prasad Paladugu 					ZYNQ##str##_GPIO_BANK4_NGPIO - 1)
60404a00c7SSiva Durga Prasad Paladugu #define ZYNQ_GPIO_BANK5_PIN_MIN(str)	(ZYNQ_GPIO_BANK4_PIN_MAX(str) + 1)
61404a00c7SSiva Durga Prasad Paladugu #define ZYNQ_GPIO_BANK5_PIN_MAX(str)	(ZYNQ_GPIO_BANK5_PIN_MIN(str) + \
62404a00c7SSiva Durga Prasad Paladugu 					ZYNQ##str##_GPIO_BANK5_NGPIO - 1)
63f17abcaeSSiva Durga Prasad Paladugu 
64f17abcaeSSiva Durga Prasad Paladugu /* Register offsets for the GPIO device */
65f17abcaeSSiva Durga Prasad Paladugu /* LSW Mask & Data -WO */
66f17abcaeSSiva Durga Prasad Paladugu #define ZYNQ_GPIO_DATA_LSW_OFFSET(BANK)	(0x000 + (8 * BANK))
67f17abcaeSSiva Durga Prasad Paladugu /* MSW Mask & Data -WO */
68f17abcaeSSiva Durga Prasad Paladugu #define ZYNQ_GPIO_DATA_MSW_OFFSET(BANK)	(0x004 + (8 * BANK))
69f17abcaeSSiva Durga Prasad Paladugu /* Data Register-RW */
70f17abcaeSSiva Durga Prasad Paladugu #define ZYNQ_GPIO_DATA_RO_OFFSET(BANK)	(0x060 + (4 * BANK))
71f17abcaeSSiva Durga Prasad Paladugu /* Direction mode reg-RW */
72f17abcaeSSiva Durga Prasad Paladugu #define ZYNQ_GPIO_DIRM_OFFSET(BANK)	(0x204 + (0x40 * BANK))
73f17abcaeSSiva Durga Prasad Paladugu /* Output enable reg-RW */
74f17abcaeSSiva Durga Prasad Paladugu #define ZYNQ_GPIO_OUTEN_OFFSET(BANK)	(0x208 + (0x40 * BANK))
75f17abcaeSSiva Durga Prasad Paladugu /* Interrupt mask reg-RO */
76f17abcaeSSiva Durga Prasad Paladugu #define ZYNQ_GPIO_INTMASK_OFFSET(BANK)	(0x20C + (0x40 * BANK))
77f17abcaeSSiva Durga Prasad Paladugu /* Interrupt enable reg-WO */
78f17abcaeSSiva Durga Prasad Paladugu #define ZYNQ_GPIO_INTEN_OFFSET(BANK)	(0x210 + (0x40 * BANK))
79f17abcaeSSiva Durga Prasad Paladugu /* Interrupt disable reg-WO */
80f17abcaeSSiva Durga Prasad Paladugu #define ZYNQ_GPIO_INTDIS_OFFSET(BANK)	(0x214 + (0x40 * BANK))
81f17abcaeSSiva Durga Prasad Paladugu /* Interrupt status reg-RO */
82f17abcaeSSiva Durga Prasad Paladugu #define ZYNQ_GPIO_INTSTS_OFFSET(BANK)	(0x218 + (0x40 * BANK))
83f17abcaeSSiva Durga Prasad Paladugu /* Interrupt type reg-RW */
84f17abcaeSSiva Durga Prasad Paladugu #define ZYNQ_GPIO_INTTYPE_OFFSET(BANK)	(0x21C + (0x40 * BANK))
85f17abcaeSSiva Durga Prasad Paladugu /* Interrupt polarity reg-RW */
86f17abcaeSSiva Durga Prasad Paladugu #define ZYNQ_GPIO_INTPOL_OFFSET(BANK)	(0x220 + (0x40 * BANK))
87f17abcaeSSiva Durga Prasad Paladugu /* Interrupt on any, reg-RW */
88f17abcaeSSiva Durga Prasad Paladugu #define ZYNQ_GPIO_INTANY_OFFSET(BANK)	(0x224 + (0x40 * BANK))
89f17abcaeSSiva Durga Prasad Paladugu 
90f17abcaeSSiva Durga Prasad Paladugu /* Disable all interrupts mask */
91f17abcaeSSiva Durga Prasad Paladugu #define ZYNQ_GPIO_IXR_DISABLE_ALL	0xFFFFFFFF
92f17abcaeSSiva Durga Prasad Paladugu 
93f17abcaeSSiva Durga Prasad Paladugu /* Mid pin number of a bank */
94f17abcaeSSiva Durga Prasad Paladugu #define ZYNQ_GPIO_MID_PIN_NUM 16
95f17abcaeSSiva Durga Prasad Paladugu 
96f17abcaeSSiva Durga Prasad Paladugu /* GPIO upper 16 bit mask */
97f17abcaeSSiva Durga Prasad Paladugu #define ZYNQ_GPIO_UPPER_MASK 0xFFFF0000
98f17abcaeSSiva Durga Prasad Paladugu 
9968c7026eSSiva Durga Prasad Paladugu struct zynq_gpio_privdata {
10068c7026eSSiva Durga Prasad Paladugu 	phys_addr_t base;
101404a00c7SSiva Durga Prasad Paladugu 	const struct zynq_platform_data *p_data;
102404a00c7SSiva Durga Prasad Paladugu };
103404a00c7SSiva Durga Prasad Paladugu 
104404a00c7SSiva Durga Prasad Paladugu /**
105404a00c7SSiva Durga Prasad Paladugu  * struct zynq_platform_data -  zynq gpio platform data structure
106404a00c7SSiva Durga Prasad Paladugu  * @label:	string to store in gpio->label
107404a00c7SSiva Durga Prasad Paladugu  * @ngpio:	max number of gpio pins
108404a00c7SSiva Durga Prasad Paladugu  * @max_bank:	maximum number of gpio banks
109404a00c7SSiva Durga Prasad Paladugu  * @bank_min:	this array represents bank's min pin
110404a00c7SSiva Durga Prasad Paladugu  * @bank_max:	this array represents bank's max pin
111404a00c7SSiva Durga Prasad Paladugu  */
112404a00c7SSiva Durga Prasad Paladugu struct zynq_platform_data {
113404a00c7SSiva Durga Prasad Paladugu 	const char *label;
114404a00c7SSiva Durga Prasad Paladugu 	u16 ngpio;
115404a00c7SSiva Durga Prasad Paladugu 	int max_bank;
116404a00c7SSiva Durga Prasad Paladugu 	int bank_min[ZYNQMP_GPIO_MAX_BANK];
117404a00c7SSiva Durga Prasad Paladugu 	int bank_max[ZYNQMP_GPIO_MAX_BANK];
118404a00c7SSiva Durga Prasad Paladugu };
119404a00c7SSiva Durga Prasad Paladugu 
120404a00c7SSiva Durga Prasad Paladugu static const struct zynq_platform_data zynqmp_gpio_def = {
121404a00c7SSiva Durga Prasad Paladugu 	.label = "zynqmp_gpio",
122404a00c7SSiva Durga Prasad Paladugu 	.ngpio = ZYNQMP_GPIO_NR_GPIOS,
123404a00c7SSiva Durga Prasad Paladugu 	.max_bank = ZYNQMP_GPIO_MAX_BANK,
124404a00c7SSiva Durga Prasad Paladugu 	.bank_min[0] = ZYNQ_GPIO_BANK0_PIN_MIN(MP),
125404a00c7SSiva Durga Prasad Paladugu 	.bank_max[0] = ZYNQ_GPIO_BANK0_PIN_MAX(MP),
126404a00c7SSiva Durga Prasad Paladugu 	.bank_min[1] = ZYNQ_GPIO_BANK1_PIN_MIN(MP),
127404a00c7SSiva Durga Prasad Paladugu 	.bank_max[1] = ZYNQ_GPIO_BANK1_PIN_MAX(MP),
128404a00c7SSiva Durga Prasad Paladugu 	.bank_min[2] = ZYNQ_GPIO_BANK2_PIN_MIN(MP),
129404a00c7SSiva Durga Prasad Paladugu 	.bank_max[2] = ZYNQ_GPIO_BANK2_PIN_MAX(MP),
130404a00c7SSiva Durga Prasad Paladugu 	.bank_min[3] = ZYNQ_GPIO_BANK3_PIN_MIN(MP),
131404a00c7SSiva Durga Prasad Paladugu 	.bank_max[3] = ZYNQ_GPIO_BANK3_PIN_MAX(MP),
132404a00c7SSiva Durga Prasad Paladugu 	.bank_min[4] = ZYNQ_GPIO_BANK4_PIN_MIN(MP),
133404a00c7SSiva Durga Prasad Paladugu 	.bank_max[4] = ZYNQ_GPIO_BANK4_PIN_MAX(MP),
134404a00c7SSiva Durga Prasad Paladugu 	.bank_min[5] = ZYNQ_GPIO_BANK5_PIN_MIN(MP),
135404a00c7SSiva Durga Prasad Paladugu 	.bank_max[5] = ZYNQ_GPIO_BANK5_PIN_MAX(MP),
136404a00c7SSiva Durga Prasad Paladugu };
137404a00c7SSiva Durga Prasad Paladugu 
138404a00c7SSiva Durga Prasad Paladugu static const struct zynq_platform_data zynq_gpio_def = {
139404a00c7SSiva Durga Prasad Paladugu 	.label = "zynq_gpio",
140404a00c7SSiva Durga Prasad Paladugu 	.ngpio = ZYNQ_GPIO_NR_GPIOS,
141404a00c7SSiva Durga Prasad Paladugu 	.max_bank = ZYNQ_GPIO_MAX_BANK,
142404a00c7SSiva Durga Prasad Paladugu 	.bank_min[0] = ZYNQ_GPIO_BANK0_PIN_MIN(),
143404a00c7SSiva Durga Prasad Paladugu 	.bank_max[0] = ZYNQ_GPIO_BANK0_PIN_MAX(),
144404a00c7SSiva Durga Prasad Paladugu 	.bank_min[1] = ZYNQ_GPIO_BANK1_PIN_MIN(),
145404a00c7SSiva Durga Prasad Paladugu 	.bank_max[1] = ZYNQ_GPIO_BANK1_PIN_MAX(),
146404a00c7SSiva Durga Prasad Paladugu 	.bank_min[2] = ZYNQ_GPIO_BANK2_PIN_MIN(),
147404a00c7SSiva Durga Prasad Paladugu 	.bank_max[2] = ZYNQ_GPIO_BANK2_PIN_MAX(),
148404a00c7SSiva Durga Prasad Paladugu 	.bank_min[3] = ZYNQ_GPIO_BANK3_PIN_MIN(),
149404a00c7SSiva Durga Prasad Paladugu 	.bank_max[3] = ZYNQ_GPIO_BANK3_PIN_MAX(),
15068c7026eSSiva Durga Prasad Paladugu };
15168c7026eSSiva Durga Prasad Paladugu 
152d37c6288SAndrea Scian /**
153d37c6288SAndrea Scian  * zynq_gpio_get_bank_pin - Get the bank number and pin number within that bank
154d37c6288SAndrea Scian  * for a given pin in the GPIO device
155d37c6288SAndrea Scian  * @pin_num:	gpio pin number within the device
156d37c6288SAndrea Scian  * @bank_num:	an output parameter used to return the bank number of the gpio
157d37c6288SAndrea Scian  *		pin
158d37c6288SAndrea Scian  * @bank_pin_num: an output parameter used to return pin number within a bank
159d37c6288SAndrea Scian  *		  for the given gpio pin
160d37c6288SAndrea Scian  *
161d37c6288SAndrea Scian  * Returns the bank number and pin offset within the bank.
162d37c6288SAndrea Scian  */
zynq_gpio_get_bank_pin(unsigned int pin_num,unsigned int * bank_num,unsigned int * bank_pin_num,struct udevice * dev)163d37c6288SAndrea Scian static inline void zynq_gpio_get_bank_pin(unsigned int pin_num,
164d37c6288SAndrea Scian 					  unsigned int *bank_num,
165404a00c7SSiva Durga Prasad Paladugu 					  unsigned int *bank_pin_num,
166404a00c7SSiva Durga Prasad Paladugu 					  struct udevice *dev)
167d37c6288SAndrea Scian {
168404a00c7SSiva Durga Prasad Paladugu 	struct zynq_gpio_privdata *priv = dev_get_priv(dev);
169404a00c7SSiva Durga Prasad Paladugu 	int bank;
170404a00c7SSiva Durga Prasad Paladugu 
171404a00c7SSiva Durga Prasad Paladugu 	for (bank = 0; bank < priv->p_data->max_bank; bank++) {
172404a00c7SSiva Durga Prasad Paladugu 		if ((pin_num >= priv->p_data->bank_min[bank]) &&
173404a00c7SSiva Durga Prasad Paladugu 		    (pin_num <= priv->p_data->bank_max[bank])) {
174404a00c7SSiva Durga Prasad Paladugu 				*bank_num = bank;
175404a00c7SSiva Durga Prasad Paladugu 				*bank_pin_num = pin_num -
176404a00c7SSiva Durga Prasad Paladugu 						priv->p_data->bank_min[bank];
177404a00c7SSiva Durga Prasad Paladugu 				return;
178404a00c7SSiva Durga Prasad Paladugu 		}
179404a00c7SSiva Durga Prasad Paladugu 	}
180404a00c7SSiva Durga Prasad Paladugu 
181404a00c7SSiva Durga Prasad Paladugu 	if (bank >= priv->p_data->max_bank) {
182404a00c7SSiva Durga Prasad Paladugu 		printf("Inavlid bank and pin num\n");
183d37c6288SAndrea Scian 		*bank_num = 0;
184d37c6288SAndrea Scian 		*bank_pin_num = 0;
185d37c6288SAndrea Scian 	}
186d37c6288SAndrea Scian }
187d37c6288SAndrea Scian 
gpio_is_valid(unsigned gpio,struct udevice * dev)188404a00c7SSiva Durga Prasad Paladugu static int gpio_is_valid(unsigned gpio, struct udevice *dev)
189d37c6288SAndrea Scian {
190404a00c7SSiva Durga Prasad Paladugu 	struct zynq_gpio_privdata *priv = dev_get_priv(dev);
191404a00c7SSiva Durga Prasad Paladugu 
192404a00c7SSiva Durga Prasad Paladugu 	return (gpio >= 0) && (gpio < priv->p_data->ngpio);
193d37c6288SAndrea Scian }
194d37c6288SAndrea Scian 
check_gpio(unsigned gpio,struct udevice * dev)195404a00c7SSiva Durga Prasad Paladugu static int check_gpio(unsigned gpio, struct udevice *dev)
196d37c6288SAndrea Scian {
197404a00c7SSiva Durga Prasad Paladugu 	if (!gpio_is_valid(gpio, dev)) {
198d37c6288SAndrea Scian 		printf("ERROR : check_gpio: invalid GPIO %d\n", gpio);
199d37c6288SAndrea Scian 		return -1;
200d37c6288SAndrea Scian 	}
201d37c6288SAndrea Scian 	return 0;
202d37c6288SAndrea Scian }
203d37c6288SAndrea Scian 
zynq_gpio_get_value(struct udevice * dev,unsigned gpio)20468c7026eSSiva Durga Prasad Paladugu static int zynq_gpio_get_value(struct udevice *dev, unsigned gpio)
20568c7026eSSiva Durga Prasad Paladugu {
20668c7026eSSiva Durga Prasad Paladugu 	u32 data;
20768c7026eSSiva Durga Prasad Paladugu 	unsigned int bank_num, bank_pin_num;
20868c7026eSSiva Durga Prasad Paladugu 	struct zynq_gpio_privdata *priv = dev_get_priv(dev);
20968c7026eSSiva Durga Prasad Paladugu 
210404a00c7SSiva Durga Prasad Paladugu 	if (check_gpio(gpio, dev) < 0)
21168c7026eSSiva Durga Prasad Paladugu 		return -1;
21268c7026eSSiva Durga Prasad Paladugu 
213404a00c7SSiva Durga Prasad Paladugu 	zynq_gpio_get_bank_pin(gpio, &bank_num, &bank_pin_num, dev);
21468c7026eSSiva Durga Prasad Paladugu 
21568c7026eSSiva Durga Prasad Paladugu 	data = readl(priv->base +
21668c7026eSSiva Durga Prasad Paladugu 			     ZYNQ_GPIO_DATA_RO_OFFSET(bank_num));
21768c7026eSSiva Durga Prasad Paladugu 
21868c7026eSSiva Durga Prasad Paladugu 	return (data >> bank_pin_num) & 1;
21968c7026eSSiva Durga Prasad Paladugu }
22068c7026eSSiva Durga Prasad Paladugu 
zynq_gpio_set_value(struct udevice * dev,unsigned gpio,int value)22168c7026eSSiva Durga Prasad Paladugu static int zynq_gpio_set_value(struct udevice *dev, unsigned gpio, int value)
22268c7026eSSiva Durga Prasad Paladugu {
22368c7026eSSiva Durga Prasad Paladugu 	unsigned int reg_offset, bank_num, bank_pin_num;
22468c7026eSSiva Durga Prasad Paladugu 	struct zynq_gpio_privdata *priv = dev_get_priv(dev);
22568c7026eSSiva Durga Prasad Paladugu 
226404a00c7SSiva Durga Prasad Paladugu 	if (check_gpio(gpio, dev) < 0)
22768c7026eSSiva Durga Prasad Paladugu 		return -1;
22868c7026eSSiva Durga Prasad Paladugu 
229404a00c7SSiva Durga Prasad Paladugu 	zynq_gpio_get_bank_pin(gpio, &bank_num, &bank_pin_num, dev);
23068c7026eSSiva Durga Prasad Paladugu 
23168c7026eSSiva Durga Prasad Paladugu 	if (bank_pin_num >= ZYNQ_GPIO_MID_PIN_NUM) {
23268c7026eSSiva Durga Prasad Paladugu 		/* only 16 data bits in bit maskable reg */
23368c7026eSSiva Durga Prasad Paladugu 		bank_pin_num -= ZYNQ_GPIO_MID_PIN_NUM;
23468c7026eSSiva Durga Prasad Paladugu 		reg_offset = ZYNQ_GPIO_DATA_MSW_OFFSET(bank_num);
23568c7026eSSiva Durga Prasad Paladugu 	} else {
23668c7026eSSiva Durga Prasad Paladugu 		reg_offset = ZYNQ_GPIO_DATA_LSW_OFFSET(bank_num);
23768c7026eSSiva Durga Prasad Paladugu 	}
23868c7026eSSiva Durga Prasad Paladugu 
23968c7026eSSiva Durga Prasad Paladugu 	/*
24068c7026eSSiva Durga Prasad Paladugu 	 * get the 32 bit value to be written to the mask/data register where
24168c7026eSSiva Durga Prasad Paladugu 	 * the upper 16 bits is the mask and lower 16 bits is the data
24268c7026eSSiva Durga Prasad Paladugu 	 */
24368c7026eSSiva Durga Prasad Paladugu 	value = !!value;
24468c7026eSSiva Durga Prasad Paladugu 	value = ~(1 << (bank_pin_num + ZYNQ_GPIO_MID_PIN_NUM)) &
24568c7026eSSiva Durga Prasad Paladugu 		((value << bank_pin_num) | ZYNQ_GPIO_UPPER_MASK);
24668c7026eSSiva Durga Prasad Paladugu 
24768c7026eSSiva Durga Prasad Paladugu 	writel(value, priv->base + reg_offset);
24868c7026eSSiva Durga Prasad Paladugu 
24968c7026eSSiva Durga Prasad Paladugu 	return 0;
25068c7026eSSiva Durga Prasad Paladugu }
25168c7026eSSiva Durga Prasad Paladugu 
zynq_gpio_direction_input(struct udevice * dev,unsigned gpio)25268c7026eSSiva Durga Prasad Paladugu static int zynq_gpio_direction_input(struct udevice *dev, unsigned gpio)
25368c7026eSSiva Durga Prasad Paladugu {
25468c7026eSSiva Durga Prasad Paladugu 	u32 reg;
25568c7026eSSiva Durga Prasad Paladugu 	unsigned int bank_num, bank_pin_num;
25668c7026eSSiva Durga Prasad Paladugu 	struct zynq_gpio_privdata *priv = dev_get_priv(dev);
25768c7026eSSiva Durga Prasad Paladugu 
258404a00c7SSiva Durga Prasad Paladugu 	if (check_gpio(gpio, dev) < 0)
25968c7026eSSiva Durga Prasad Paladugu 		return -1;
26068c7026eSSiva Durga Prasad Paladugu 
261404a00c7SSiva Durga Prasad Paladugu 	zynq_gpio_get_bank_pin(gpio, &bank_num, &bank_pin_num, dev);
26268c7026eSSiva Durga Prasad Paladugu 
26368c7026eSSiva Durga Prasad Paladugu 	/* bank 0 pins 7 and 8 are special and cannot be used as inputs */
26468c7026eSSiva Durga Prasad Paladugu 	if (bank_num == 0 && (bank_pin_num == 7 || bank_pin_num == 8))
26568c7026eSSiva Durga Prasad Paladugu 		return -1;
26668c7026eSSiva Durga Prasad Paladugu 
26768c7026eSSiva Durga Prasad Paladugu 	/* clear the bit in direction mode reg to set the pin as input */
26868c7026eSSiva Durga Prasad Paladugu 	reg = readl(priv->base + ZYNQ_GPIO_DIRM_OFFSET(bank_num));
26968c7026eSSiva Durga Prasad Paladugu 	reg &= ~BIT(bank_pin_num);
27068c7026eSSiva Durga Prasad Paladugu 	writel(reg, priv->base + ZYNQ_GPIO_DIRM_OFFSET(bank_num));
27168c7026eSSiva Durga Prasad Paladugu 
27268c7026eSSiva Durga Prasad Paladugu 	return 0;
27368c7026eSSiva Durga Prasad Paladugu }
27468c7026eSSiva Durga Prasad Paladugu 
zynq_gpio_direction_output(struct udevice * dev,unsigned gpio,int value)27568c7026eSSiva Durga Prasad Paladugu static int zynq_gpio_direction_output(struct udevice *dev, unsigned gpio,
27668c7026eSSiva Durga Prasad Paladugu 				      int value)
27768c7026eSSiva Durga Prasad Paladugu {
27868c7026eSSiva Durga Prasad Paladugu 	u32 reg;
27968c7026eSSiva Durga Prasad Paladugu 	unsigned int bank_num, bank_pin_num;
28068c7026eSSiva Durga Prasad Paladugu 	struct zynq_gpio_privdata *priv = dev_get_priv(dev);
28168c7026eSSiva Durga Prasad Paladugu 
282404a00c7SSiva Durga Prasad Paladugu 	if (check_gpio(gpio, dev) < 0)
28368c7026eSSiva Durga Prasad Paladugu 		return -1;
28468c7026eSSiva Durga Prasad Paladugu 
285404a00c7SSiva Durga Prasad Paladugu 	zynq_gpio_get_bank_pin(gpio, &bank_num, &bank_pin_num, dev);
28668c7026eSSiva Durga Prasad Paladugu 
28768c7026eSSiva Durga Prasad Paladugu 	/* set the GPIO pin as output */
28868c7026eSSiva Durga Prasad Paladugu 	reg = readl(priv->base + ZYNQ_GPIO_DIRM_OFFSET(bank_num));
28968c7026eSSiva Durga Prasad Paladugu 	reg |= BIT(bank_pin_num);
29068c7026eSSiva Durga Prasad Paladugu 	writel(reg, priv->base + ZYNQ_GPIO_DIRM_OFFSET(bank_num));
29168c7026eSSiva Durga Prasad Paladugu 
29268c7026eSSiva Durga Prasad Paladugu 	/* configure the output enable reg for the pin */
29368c7026eSSiva Durga Prasad Paladugu 	reg = readl(priv->base + ZYNQ_GPIO_OUTEN_OFFSET(bank_num));
29468c7026eSSiva Durga Prasad Paladugu 	reg |= BIT(bank_pin_num);
29568c7026eSSiva Durga Prasad Paladugu 	writel(reg, priv->base + ZYNQ_GPIO_OUTEN_OFFSET(bank_num));
29668c7026eSSiva Durga Prasad Paladugu 
29768c7026eSSiva Durga Prasad Paladugu 	/* set the state of the pin */
29868c7026eSSiva Durga Prasad Paladugu 	gpio_set_value(gpio, value);
29968c7026eSSiva Durga Prasad Paladugu 	return 0;
30068c7026eSSiva Durga Prasad Paladugu }
30168c7026eSSiva Durga Prasad Paladugu 
zynq_gpio_get_function(struct udevice * dev,unsigned offset)302a6b9587bSMichal Simek static int zynq_gpio_get_function(struct udevice *dev, unsigned offset)
303a6b9587bSMichal Simek {
304a6b9587bSMichal Simek 	u32 reg;
305a6b9587bSMichal Simek 	unsigned int bank_num, bank_pin_num;
306a6b9587bSMichal Simek 	struct zynq_gpio_privdata *priv = dev_get_priv(dev);
307a6b9587bSMichal Simek 
308a6b9587bSMichal Simek 	if (check_gpio(offset, dev) < 0)
309a6b9587bSMichal Simek 		return -1;
310a6b9587bSMichal Simek 
311a6b9587bSMichal Simek 	zynq_gpio_get_bank_pin(offset, &bank_num, &bank_pin_num, dev);
312a6b9587bSMichal Simek 
313a6b9587bSMichal Simek 	/* set the GPIO pin as output */
314a6b9587bSMichal Simek 	reg = readl(priv->base + ZYNQ_GPIO_DIRM_OFFSET(bank_num));
315a6b9587bSMichal Simek 	reg &= BIT(bank_pin_num);
316a6b9587bSMichal Simek 	if (reg)
317a6b9587bSMichal Simek 		return GPIOF_OUTPUT;
318a6b9587bSMichal Simek 	else
319a6b9587bSMichal Simek 		return GPIOF_INPUT;
320a6b9587bSMichal Simek }
321a6b9587bSMichal Simek 
32268c7026eSSiva Durga Prasad Paladugu static const struct dm_gpio_ops gpio_zynq_ops = {
32368c7026eSSiva Durga Prasad Paladugu 	.direction_input	= zynq_gpio_direction_input,
32468c7026eSSiva Durga Prasad Paladugu 	.direction_output	= zynq_gpio_direction_output,
32568c7026eSSiva Durga Prasad Paladugu 	.get_value		= zynq_gpio_get_value,
32668c7026eSSiva Durga Prasad Paladugu 	.set_value		= zynq_gpio_set_value,
327a6b9587bSMichal Simek 	.get_function		= zynq_gpio_get_function,
32868c7026eSSiva Durga Prasad Paladugu };
32968c7026eSSiva Durga Prasad Paladugu 
330404a00c7SSiva Durga Prasad Paladugu static const struct udevice_id zynq_gpio_ids[] = {
331404a00c7SSiva Durga Prasad Paladugu 	{ .compatible = "xlnx,zynq-gpio-1.0",
332404a00c7SSiva Durga Prasad Paladugu 	  .data = (ulong)&zynq_gpio_def},
333404a00c7SSiva Durga Prasad Paladugu 	{ .compatible = "xlnx,zynqmp-gpio-1.0",
334404a00c7SSiva Durga Prasad Paladugu 	  .data = (ulong)&zynqmp_gpio_def},
335404a00c7SSiva Durga Prasad Paladugu 	{ }
336404a00c7SSiva Durga Prasad Paladugu };
337404a00c7SSiva Durga Prasad Paladugu 
zynq_gpio_getplat_data(struct udevice * dev)338404a00c7SSiva Durga Prasad Paladugu static void zynq_gpio_getplat_data(struct udevice *dev)
339404a00c7SSiva Durga Prasad Paladugu {
340404a00c7SSiva Durga Prasad Paladugu 	const struct udevice_id *of_match = zynq_gpio_ids;
341404a00c7SSiva Durga Prasad Paladugu 	int ret;
342404a00c7SSiva Durga Prasad Paladugu 	struct zynq_gpio_privdata *priv = dev_get_priv(dev);
343404a00c7SSiva Durga Prasad Paladugu 
344404a00c7SSiva Durga Prasad Paladugu 	while (of_match->compatible) {
345404a00c7SSiva Durga Prasad Paladugu 		ret = fdt_node_offset_by_compatible(gd->fdt_blob, -1,
346404a00c7SSiva Durga Prasad Paladugu 						    of_match->compatible);
347404a00c7SSiva Durga Prasad Paladugu 		if (ret >= 0) {
348404a00c7SSiva Durga Prasad Paladugu 			priv->p_data =
349404a00c7SSiva Durga Prasad Paladugu 				    (struct zynq_platform_data *)of_match->data;
350404a00c7SSiva Durga Prasad Paladugu 			break;
351404a00c7SSiva Durga Prasad Paladugu 		} else  {
352404a00c7SSiva Durga Prasad Paladugu 			of_match++;
353404a00c7SSiva Durga Prasad Paladugu 			continue;
354404a00c7SSiva Durga Prasad Paladugu 		}
355404a00c7SSiva Durga Prasad Paladugu 	}
356404a00c7SSiva Durga Prasad Paladugu 
357404a00c7SSiva Durga Prasad Paladugu 	if (!priv->p_data)
358404a00c7SSiva Durga Prasad Paladugu 		printf("No Platform data found\n");
359404a00c7SSiva Durga Prasad Paladugu }
360404a00c7SSiva Durga Prasad Paladugu 
zynq_gpio_probe(struct udevice * dev)36168c7026eSSiva Durga Prasad Paladugu static int zynq_gpio_probe(struct udevice *dev)
36268c7026eSSiva Durga Prasad Paladugu {
36368c7026eSSiva Durga Prasad Paladugu 	struct zynq_gpio_privdata *priv = dev_get_priv(dev);
364404a00c7SSiva Durga Prasad Paladugu 	struct gpio_dev_priv *uc_priv = dev_get_uclass_priv(dev);
365404a00c7SSiva Durga Prasad Paladugu 
366404a00c7SSiva Durga Prasad Paladugu 	zynq_gpio_getplat_data(dev);
367404a00c7SSiva Durga Prasad Paladugu 
368404a00c7SSiva Durga Prasad Paladugu 	if (priv->p_data)
369404a00c7SSiva Durga Prasad Paladugu 		uc_priv->gpio_count = priv->p_data->ngpio;
370404a00c7SSiva Durga Prasad Paladugu 
371404a00c7SSiva Durga Prasad Paladugu 	return 0;
372404a00c7SSiva Durga Prasad Paladugu }
373404a00c7SSiva Durga Prasad Paladugu 
zynq_gpio_ofdata_to_platdata(struct udevice * dev)374404a00c7SSiva Durga Prasad Paladugu static int zynq_gpio_ofdata_to_platdata(struct udevice *dev)
375404a00c7SSiva Durga Prasad Paladugu {
376404a00c7SSiva Durga Prasad Paladugu 	struct zynq_gpio_privdata *priv = dev_get_priv(dev);
37768c7026eSSiva Durga Prasad Paladugu 
378*a821c4afSSimon Glass 	priv->base = devfdt_get_addr(dev);
37968c7026eSSiva Durga Prasad Paladugu 
38068c7026eSSiva Durga Prasad Paladugu 	return 0;
38168c7026eSSiva Durga Prasad Paladugu }
38268c7026eSSiva Durga Prasad Paladugu 
38368c7026eSSiva Durga Prasad Paladugu U_BOOT_DRIVER(gpio_zynq) = {
38468c7026eSSiva Durga Prasad Paladugu 	.name	= "gpio_zynq",
38568c7026eSSiva Durga Prasad Paladugu 	.id	= UCLASS_GPIO,
38668c7026eSSiva Durga Prasad Paladugu 	.ops	= &gpio_zynq_ops,
38768c7026eSSiva Durga Prasad Paladugu 	.of_match = zynq_gpio_ids,
38868c7026eSSiva Durga Prasad Paladugu 	.ofdata_to_platdata = zynq_gpio_ofdata_to_platdata,
38968c7026eSSiva Durga Prasad Paladugu 	.probe	= zynq_gpio_probe,
39068c7026eSSiva Durga Prasad Paladugu 	.priv_auto_alloc_size = sizeof(struct zynq_gpio_privdata),
39168c7026eSSiva Durga Prasad Paladugu };
392