xref: /rk3399_rockchip-uboot/drivers/gpio/tegra_gpio.c (revision 56f5c40ad9c27815ee53eb300128171a46395ade)
152a8b820STom Warren /*
200a2749dSAllen Martin  * NVIDIA Tegra20 GPIO handling.
3fe82857cSStephen Warren  *  (C) Copyright 2010-2012,2015
452a8b820STom Warren  *  NVIDIA Corporation <www.nvidia.com>
552a8b820STom Warren  *
61a459660SWolfgang Denk  * SPDX-License-Identifier:	GPL-2.0+
752a8b820STom Warren  */
852a8b820STom Warren 
952a8b820STom Warren /*
1052a8b820STom Warren  * Based on (mostly copied from) kw_gpio.c based Linux 2.6 kernel driver.
1152a8b820STom Warren  * Tom Warren (twarren@nvidia.com)
1252a8b820STom Warren  */
1352a8b820STom Warren 
1452a8b820STom Warren #include <common.h>
152fccd2d9SSimon Glass #include <dm.h>
162fccd2d9SSimon Glass #include <malloc.h>
172fccd2d9SSimon Glass #include <errno.h>
182fccd2d9SSimon Glass #include <fdtdec.h>
1952a8b820STom Warren #include <asm/io.h>
2052a8b820STom Warren #include <asm/bitops.h>
21150c2493STom Warren #include <asm/arch/tegra.h>
2252a8b820STom Warren #include <asm/gpio.h>
232fccd2d9SSimon Glass #include <dm/device-internal.h>
24838aa5c9SSimon Glass #include <dt-bindings/gpio/gpio.h>
252fccd2d9SSimon Glass 
262fccd2d9SSimon Glass DECLARE_GLOBAL_DATA_PTR;
2752a8b820STom Warren 
28fe82857cSStephen Warren static const int CONFIG_SFIO = 0;
29fe82857cSStephen Warren static const int CONFIG_GPIO = 1;
30fe82857cSStephen Warren static const int DIRECTION_INPUT = 0;
31fe82857cSStephen Warren static const int DIRECTION_OUTPUT = 1;
32fe82857cSStephen Warren 
332fccd2d9SSimon Glass struct tegra_gpio_platdata {
342fccd2d9SSimon Glass 	struct gpio_ctlr_bank *bank;
352fccd2d9SSimon Glass 	const char *port_name;	/* Name of port, e.g. "B" */
362fccd2d9SSimon Glass 	int base_gpio;		/* Port number for this port (0, 1,.., n-1) */
372fccd2d9SSimon Glass };
3852a8b820STom Warren 
392fccd2d9SSimon Glass /* Information about each port at run-time */
402fccd2d9SSimon Glass struct tegra_port_info {
412fccd2d9SSimon Glass 	struct gpio_ctlr_bank *bank;
422fccd2d9SSimon Glass 	int base_gpio;		/* Port number for this port (0, 1,.., n-1) */
432fccd2d9SSimon Glass };
4452a8b820STom Warren 
45fe82857cSStephen Warren /* Return config of pin 'gpio' as GPIO (1) or SFIO (0) */
get_config(unsigned gpio)4652a8b820STom Warren static int get_config(unsigned gpio)
4752a8b820STom Warren {
4852a8b820STom Warren 	struct gpio_ctlr *ctlr = (struct gpio_ctlr *)NV_PA_GPIO_BASE;
4952a8b820STom Warren 	struct gpio_ctlr_bank *bank = &ctlr->gpio_bank[GPIO_BANK(gpio)];
5052a8b820STom Warren 	u32 u;
5152a8b820STom Warren 	int type;
5252a8b820STom Warren 
5352a8b820STom Warren 	u = readl(&bank->gpio_config[GPIO_PORT(gpio)]);
5452a8b820STom Warren 	type = (u >> GPIO_BIT(gpio)) & 1;
5552a8b820STom Warren 
5652a8b820STom Warren 	debug("get_config: port = %d, bit = %d is %s\n",
5752a8b820STom Warren 		GPIO_FULLPORT(gpio), GPIO_BIT(gpio), type ? "GPIO" : "SFPIO");
5852a8b820STom Warren 
59fe82857cSStephen Warren 	return type ? CONFIG_GPIO : CONFIG_SFIO;
6052a8b820STom Warren }
6152a8b820STom Warren 
62fe82857cSStephen Warren /* Config pin 'gpio' as GPIO or SFIO, based on 'type' */
set_config(unsigned gpio,int type)6352a8b820STom Warren static void set_config(unsigned gpio, int type)
6452a8b820STom Warren {
6552a8b820STom Warren 	struct gpio_ctlr *ctlr = (struct gpio_ctlr *)NV_PA_GPIO_BASE;
6652a8b820STom Warren 	struct gpio_ctlr_bank *bank = &ctlr->gpio_bank[GPIO_BANK(gpio)];
6752a8b820STom Warren 	u32 u;
6852a8b820STom Warren 
6952a8b820STom Warren 	debug("set_config: port = %d, bit = %d, %s\n",
7052a8b820STom Warren 		GPIO_FULLPORT(gpio), GPIO_BIT(gpio), type ? "GPIO" : "SFPIO");
7152a8b820STom Warren 
7252a8b820STom Warren 	u = readl(&bank->gpio_config[GPIO_PORT(gpio)]);
73fe82857cSStephen Warren 	if (type != CONFIG_SFIO)
7452a8b820STom Warren 		u |= 1 << GPIO_BIT(gpio);
7552a8b820STom Warren 	else
7652a8b820STom Warren 		u &= ~(1 << GPIO_BIT(gpio));
7752a8b820STom Warren 	writel(u, &bank->gpio_config[GPIO_PORT(gpio)]);
7852a8b820STom Warren }
7952a8b820STom Warren 
8052a8b820STom Warren /* Return GPIO pin 'gpio' direction - 0 = input or 1 = output */
get_direction(unsigned gpio)8152a8b820STom Warren static int get_direction(unsigned gpio)
8252a8b820STom Warren {
8352a8b820STom Warren 	struct gpio_ctlr *ctlr = (struct gpio_ctlr *)NV_PA_GPIO_BASE;
8452a8b820STom Warren 	struct gpio_ctlr_bank *bank = &ctlr->gpio_bank[GPIO_BANK(gpio)];
8552a8b820STom Warren 	u32 u;
8652a8b820STom Warren 	int dir;
8752a8b820STom Warren 
8852a8b820STom Warren 	u = readl(&bank->gpio_dir_out[GPIO_PORT(gpio)]);
8952a8b820STom Warren 	dir =  (u >> GPIO_BIT(gpio)) & 1;
9052a8b820STom Warren 
9152a8b820STom Warren 	debug("get_direction: port = %d, bit = %d, %s\n",
9252a8b820STom Warren 		GPIO_FULLPORT(gpio), GPIO_BIT(gpio), dir ? "OUT" : "IN");
9352a8b820STom Warren 
94fe82857cSStephen Warren 	return dir ? DIRECTION_OUTPUT : DIRECTION_INPUT;
9552a8b820STom Warren }
9652a8b820STom Warren 
9752a8b820STom Warren /* Config GPIO pin 'gpio' as input or output (OE) as per 'output' */
set_direction(unsigned gpio,int output)9852a8b820STom Warren static void set_direction(unsigned gpio, int output)
9952a8b820STom Warren {
10052a8b820STom Warren 	struct gpio_ctlr *ctlr = (struct gpio_ctlr *)NV_PA_GPIO_BASE;
10152a8b820STom Warren 	struct gpio_ctlr_bank *bank = &ctlr->gpio_bank[GPIO_BANK(gpio)];
10252a8b820STom Warren 	u32 u;
10352a8b820STom Warren 
10452a8b820STom Warren 	debug("set_direction: port = %d, bit = %d, %s\n",
10552a8b820STom Warren 		GPIO_FULLPORT(gpio), GPIO_BIT(gpio), output ? "OUT" : "IN");
10652a8b820STom Warren 
10752a8b820STom Warren 	u = readl(&bank->gpio_dir_out[GPIO_PORT(gpio)]);
108fe82857cSStephen Warren 	if (output != DIRECTION_INPUT)
10952a8b820STom Warren 		u |= 1 << GPIO_BIT(gpio);
11052a8b820STom Warren 	else
11152a8b820STom Warren 		u &= ~(1 << GPIO_BIT(gpio));
11252a8b820STom Warren 	writel(u, &bank->gpio_dir_out[GPIO_PORT(gpio)]);
11352a8b820STom Warren }
11452a8b820STom Warren 
11552a8b820STom Warren /* set GPIO pin 'gpio' output bit as 0 or 1 as per 'high' */
set_level(unsigned gpio,int high)11652a8b820STom Warren static void set_level(unsigned gpio, int high)
11752a8b820STom Warren {
11852a8b820STom Warren 	struct gpio_ctlr *ctlr = (struct gpio_ctlr *)NV_PA_GPIO_BASE;
11952a8b820STom Warren 	struct gpio_ctlr_bank *bank = &ctlr->gpio_bank[GPIO_BANK(gpio)];
12052a8b820STom Warren 	u32 u;
12152a8b820STom Warren 
12252a8b820STom Warren 	debug("set_level: port = %d, bit %d == %d\n",
12352a8b820STom Warren 		GPIO_FULLPORT(gpio), GPIO_BIT(gpio), high);
12452a8b820STom Warren 
12552a8b820STom Warren 	u = readl(&bank->gpio_out[GPIO_PORT(gpio)]);
12652a8b820STom Warren 	if (high)
12752a8b820STom Warren 		u |= 1 << GPIO_BIT(gpio);
12852a8b820STom Warren 	else
12952a8b820STom Warren 		u &= ~(1 << GPIO_BIT(gpio));
13052a8b820STom Warren 	writel(u, &bank->gpio_out[GPIO_PORT(gpio)]);
13152a8b820STom Warren }
13252a8b820STom Warren 
13352a8b820STom Warren /*
13452a8b820STom Warren  * Generic_GPIO primitives.
13552a8b820STom Warren  */
13652a8b820STom Warren 
13752a8b820STom Warren /* set GPIO pin 'gpio' as an input */
tegra_gpio_direction_input(struct udevice * dev,unsigned offset)1382fccd2d9SSimon Glass static int tegra_gpio_direction_input(struct udevice *dev, unsigned offset)
13952a8b820STom Warren {
1402fccd2d9SSimon Glass 	struct tegra_port_info *state = dev_get_priv(dev);
14152a8b820STom Warren 
14252a8b820STom Warren 	/* Configure GPIO direction as input. */
143fe82857cSStephen Warren 	set_direction(state->base_gpio + offset, DIRECTION_INPUT);
14452a8b820STom Warren 
1450c35e3a8SStephen Warren 	/* Enable the pin as a GPIO */
1460c35e3a8SStephen Warren 	set_config(state->base_gpio + offset, 1);
1470c35e3a8SStephen Warren 
14852a8b820STom Warren 	return 0;
14952a8b820STom Warren }
15052a8b820STom Warren 
15152a8b820STom Warren /* set GPIO pin 'gpio' as an output, with polarity 'value' */
tegra_gpio_direction_output(struct udevice * dev,unsigned offset,int value)1522fccd2d9SSimon Glass static int tegra_gpio_direction_output(struct udevice *dev, unsigned offset,
1532fccd2d9SSimon Glass 				       int value)
15452a8b820STom Warren {
1552fccd2d9SSimon Glass 	struct tegra_port_info *state = dev_get_priv(dev);
1562fccd2d9SSimon Glass 	int gpio = state->base_gpio + offset;
15752a8b820STom Warren 
15852a8b820STom Warren 	/* Configure GPIO output value. */
15952a8b820STom Warren 	set_level(gpio, value);
16052a8b820STom Warren 
16152a8b820STom Warren 	/* Configure GPIO direction as output. */
162fe82857cSStephen Warren 	set_direction(gpio, DIRECTION_OUTPUT);
16352a8b820STom Warren 
1640c35e3a8SStephen Warren 	/* Enable the pin as a GPIO */
1650c35e3a8SStephen Warren 	set_config(state->base_gpio + offset, 1);
1660c35e3a8SStephen Warren 
16752a8b820STom Warren 	return 0;
16852a8b820STom Warren }
16952a8b820STom Warren 
17052a8b820STom Warren /* read GPIO IN value of pin 'gpio' */
tegra_gpio_get_value(struct udevice * dev,unsigned offset)1712fccd2d9SSimon Glass static int tegra_gpio_get_value(struct udevice *dev, unsigned offset)
17252a8b820STom Warren {
1732fccd2d9SSimon Glass 	struct tegra_port_info *state = dev_get_priv(dev);
1742fccd2d9SSimon Glass 	int gpio = state->base_gpio + offset;
17552a8b820STom Warren 	int val;
17652a8b820STom Warren 
1772fccd2d9SSimon Glass 	debug("%s: pin = %d (port %d:bit %d)\n", __func__,
17852a8b820STom Warren 	      gpio, GPIO_FULLPORT(gpio), GPIO_BIT(gpio));
17952a8b820STom Warren 
180651827c0SSimon Glass 	if (get_direction(gpio) == DIRECTION_INPUT)
1812fccd2d9SSimon Glass 		val = readl(&state->bank->gpio_in[GPIO_PORT(gpio)]);
182651827c0SSimon Glass 	else
183651827c0SSimon Glass 		val = readl(&state->bank->gpio_out[GPIO_PORT(gpio)]);
18452a8b820STom Warren 
18552a8b820STom Warren 	return (val >> GPIO_BIT(gpio)) & 1;
18652a8b820STom Warren }
18752a8b820STom Warren 
18852a8b820STom Warren /* write GPIO OUT value to pin 'gpio' */
tegra_gpio_set_value(struct udevice * dev,unsigned offset,int value)1892fccd2d9SSimon Glass static int tegra_gpio_set_value(struct udevice *dev, unsigned offset, int value)
19052a8b820STom Warren {
1912fccd2d9SSimon Glass 	struct tegra_port_info *state = dev_get_priv(dev);
1922fccd2d9SSimon Glass 	int gpio = state->base_gpio + offset;
1932fccd2d9SSimon Glass 
19452a8b820STom Warren 	debug("gpio_set_value: pin = %d (port %d:bit %d), value = %d\n",
19552a8b820STom Warren 	      gpio, GPIO_FULLPORT(gpio), GPIO_BIT(gpio), value);
19652a8b820STom Warren 
19752a8b820STom Warren 	/* Configure GPIO output value. */
19852a8b820STom Warren 	set_level(gpio, value);
19952a8b820STom Warren 
20052a8b820STom Warren 	return 0;
20152a8b820STom Warren }
20252a8b820STom Warren 
gpio_config_table(const struct tegra_gpio_config * config,int len)203eceb3f26SStephen Warren void gpio_config_table(const struct tegra_gpio_config *config, int len)
204eceb3f26SStephen Warren {
205eceb3f26SStephen Warren 	int i;
206eceb3f26SStephen Warren 
207eceb3f26SStephen Warren 	for (i = 0; i < len; i++) {
208eceb3f26SStephen Warren 		switch (config[i].init) {
209eceb3f26SStephen Warren 		case TEGRA_GPIO_INIT_IN:
210fe82857cSStephen Warren 			set_direction(config[i].gpio, DIRECTION_INPUT);
211eceb3f26SStephen Warren 			break;
212eceb3f26SStephen Warren 		case TEGRA_GPIO_INIT_OUT0:
213f9d3cab0SStephen Warren 			set_level(config[i].gpio, 0);
214fe82857cSStephen Warren 			set_direction(config[i].gpio, DIRECTION_OUTPUT);
215eceb3f26SStephen Warren 			break;
216eceb3f26SStephen Warren 		case TEGRA_GPIO_INIT_OUT1:
217f9d3cab0SStephen Warren 			set_level(config[i].gpio, 1);
218fe82857cSStephen Warren 			set_direction(config[i].gpio, DIRECTION_OUTPUT);
219eceb3f26SStephen Warren 			break;
220eceb3f26SStephen Warren 		}
221fe82857cSStephen Warren 		set_config(config[i].gpio, CONFIG_GPIO);
222eceb3f26SStephen Warren 	}
223eceb3f26SStephen Warren }
224eceb3f26SStephen Warren 
tegra_gpio_get_function(struct udevice * dev,unsigned offset)2252fccd2d9SSimon Glass static int tegra_gpio_get_function(struct udevice *dev, unsigned offset)
22652a8b820STom Warren {
2272fccd2d9SSimon Glass 	struct tegra_port_info *state = dev_get_priv(dev);
2282fccd2d9SSimon Glass 	int gpio = state->base_gpio + offset;
22952a8b820STom Warren 
2302fccd2d9SSimon Glass 	if (!get_config(gpio))
2312fccd2d9SSimon Glass 		return GPIOF_FUNC;
2322fccd2d9SSimon Glass 	else if (get_direction(gpio))
2332fccd2d9SSimon Glass 		return GPIOF_OUTPUT;
23452a8b820STom Warren 	else
2352fccd2d9SSimon Glass 		return GPIOF_INPUT;
2362fccd2d9SSimon Glass }
2372fccd2d9SSimon Glass 
tegra_gpio_xlate(struct udevice * dev,struct gpio_desc * desc,struct ofnode_phandle_args * args)238838aa5c9SSimon Glass static int tegra_gpio_xlate(struct udevice *dev, struct gpio_desc *desc,
2393a57123eSSimon Glass 			    struct ofnode_phandle_args *args)
240838aa5c9SSimon Glass {
241838aa5c9SSimon Glass 	int gpio, port, ret;
242838aa5c9SSimon Glass 
243838aa5c9SSimon Glass 	gpio = args->args[0];
244838aa5c9SSimon Glass 	port = gpio / TEGRA_GPIOS_PER_PORT;
245838aa5c9SSimon Glass 	ret = device_get_child(dev, port, &desc->dev);
246838aa5c9SSimon Glass 	if (ret)
247838aa5c9SSimon Glass 		return ret;
248838aa5c9SSimon Glass 	desc->offset = gpio % TEGRA_GPIOS_PER_PORT;
249838aa5c9SSimon Glass 	desc->flags = args->args[1] & GPIO_ACTIVE_LOW ? GPIOD_ACTIVE_LOW : 0;
250838aa5c9SSimon Glass 
251838aa5c9SSimon Glass 	return 0;
252838aa5c9SSimon Glass }
253838aa5c9SSimon Glass 
2542fccd2d9SSimon Glass static const struct dm_gpio_ops gpio_tegra_ops = {
2552fccd2d9SSimon Glass 	.direction_input	= tegra_gpio_direction_input,
2562fccd2d9SSimon Glass 	.direction_output	= tegra_gpio_direction_output,
2572fccd2d9SSimon Glass 	.get_value		= tegra_gpio_get_value,
2582fccd2d9SSimon Glass 	.set_value		= tegra_gpio_set_value,
2592fccd2d9SSimon Glass 	.get_function		= tegra_gpio_get_function,
260838aa5c9SSimon Glass 	.xlate			= tegra_gpio_xlate,
2612fccd2d9SSimon Glass };
2622fccd2d9SSimon Glass 
2632fccd2d9SSimon Glass /**
2642fccd2d9SSimon Glass  * Returns the name of a GPIO port
2652fccd2d9SSimon Glass  *
2662fccd2d9SSimon Glass  * GPIOs are named A, B, C, ..., Z, AA, BB, CC, ...
2672fccd2d9SSimon Glass  *
2682fccd2d9SSimon Glass  * @base_port: Base port number (0, 1..n-1)
2692fccd2d9SSimon Glass  * @return allocated string containing the name
2702fccd2d9SSimon Glass  */
gpio_port_name(int base_port)2712fccd2d9SSimon Glass static char *gpio_port_name(int base_port)
2722fccd2d9SSimon Glass {
2732fccd2d9SSimon Glass 	char *name, *s;
2742fccd2d9SSimon Glass 
2752fccd2d9SSimon Glass 	name = malloc(3);
2762fccd2d9SSimon Glass 	if (name) {
2772fccd2d9SSimon Glass 		s = name;
2782fccd2d9SSimon Glass 		*s++ = 'A' + (base_port % 26);
2792fccd2d9SSimon Glass 		if (base_port >= 26)
2802fccd2d9SSimon Glass 			*s++ = *name;
2812fccd2d9SSimon Glass 		*s = '\0';
2822fccd2d9SSimon Glass 	}
2832fccd2d9SSimon Glass 
2842fccd2d9SSimon Glass 	return name;
2852fccd2d9SSimon Glass }
2862fccd2d9SSimon Glass 
2872fccd2d9SSimon Glass static const struct udevice_id tegra_gpio_ids[] = {
2882fccd2d9SSimon Glass 	{ .compatible = "nvidia,tegra30-gpio" },
2892fccd2d9SSimon Glass 	{ .compatible = "nvidia,tegra20-gpio" },
2902fccd2d9SSimon Glass 	{ }
2912fccd2d9SSimon Glass };
2922fccd2d9SSimon Glass 
gpio_tegra_probe(struct udevice * dev)2932fccd2d9SSimon Glass static int gpio_tegra_probe(struct udevice *dev)
2942fccd2d9SSimon Glass {
295e564f054SSimon Glass 	struct gpio_dev_priv *uc_priv = dev_get_uclass_priv(dev);
2962fccd2d9SSimon Glass 	struct tegra_port_info *priv = dev->priv;
2972fccd2d9SSimon Glass 	struct tegra_gpio_platdata *plat = dev->platdata;
2982fccd2d9SSimon Glass 
2992fccd2d9SSimon Glass 	/* Only child devices have ports */
3002fccd2d9SSimon Glass 	if (!plat)
3012fccd2d9SSimon Glass 		return 0;
3022fccd2d9SSimon Glass 
3032fccd2d9SSimon Glass 	priv->bank = plat->bank;
3042fccd2d9SSimon Glass 	priv->base_gpio = plat->base_gpio;
3052fccd2d9SSimon Glass 
3062fccd2d9SSimon Glass 	uc_priv->gpio_count = TEGRA_GPIOS_PER_PORT;
3072fccd2d9SSimon Glass 	uc_priv->bank_name = plat->port_name;
3082fccd2d9SSimon Glass 
3092fccd2d9SSimon Glass 	return 0;
3102fccd2d9SSimon Glass }
3112fccd2d9SSimon Glass 
3122fccd2d9SSimon Glass /**
3132fccd2d9SSimon Glass  * We have a top-level GPIO device with no actual GPIOs. It has a child
3142fccd2d9SSimon Glass  * device for each Tegra port.
3152fccd2d9SSimon Glass  */
gpio_tegra_bind(struct udevice * parent)3162fccd2d9SSimon Glass static int gpio_tegra_bind(struct udevice *parent)
3172fccd2d9SSimon Glass {
3182fccd2d9SSimon Glass 	struct tegra_gpio_platdata *plat = parent->platdata;
3192fccd2d9SSimon Glass 	struct gpio_ctlr *ctlr;
3202fccd2d9SSimon Glass 	int bank_count;
3212fccd2d9SSimon Glass 	int bank;
3222fccd2d9SSimon Glass 	int ret;
3232fccd2d9SSimon Glass 
3242fccd2d9SSimon Glass 	/* If this is a child device, there is nothing to do here */
3252fccd2d9SSimon Glass 	if (plat)
3262fccd2d9SSimon Glass 		return 0;
3272fccd2d9SSimon Glass 
328bdfb3416SSimon Glass 	/* TODO(sjg@chromium.org): Remove once SPL supports device tree */
329bdfb3416SSimon Glass #ifdef CONFIG_SPL_BUILD
330bdfb3416SSimon Glass 	ctlr = (struct gpio_ctlr *)NV_PA_GPIO_BASE;
331bdfb3416SSimon Glass 	bank_count = TEGRA_GPIO_BANKS;
332bdfb3416SSimon Glass #else
333bdfb3416SSimon Glass 	{
334bdfb3416SSimon Glass 	int len;
335bdfb3416SSimon Glass 
3362fccd2d9SSimon Glass 	/*
3372fccd2d9SSimon Glass 	 * This driver does not make use of interrupts, other than to figure
3382fccd2d9SSimon Glass 	 * out the number of GPIO banks
3392fccd2d9SSimon Glass 	 */
340*56f5c40aSSimon Glass 	len = dev_read_size(parent, "interrupts");
341*56f5c40aSSimon Glass 	if (len < 0)
342*56f5c40aSSimon Glass 		return len;
3432fccd2d9SSimon Glass 	bank_count = len / 3 / sizeof(u32);
344*56f5c40aSSimon Glass 	ctlr = (struct gpio_ctlr *)dev_read_addr(parent);
345*56f5c40aSSimon Glass 	if ((ulong)ctlr == FDT_ADDR_T_NONE)
346*56f5c40aSSimon Glass 		return -EINVAL;
347bdfb3416SSimon Glass 	}
348bdfb3416SSimon Glass #endif
3492fccd2d9SSimon Glass 	for (bank = 0; bank < bank_count; bank++) {
3502fccd2d9SSimon Glass 		int port;
3512fccd2d9SSimon Glass 
3522fccd2d9SSimon Glass 		for (port = 0; port < TEGRA_PORTS_PER_BANK; port++) {
3532fccd2d9SSimon Glass 			struct tegra_gpio_platdata *plat;
3542fccd2d9SSimon Glass 			struct udevice *dev;
3552fccd2d9SSimon Glass 			int base_port;
3562fccd2d9SSimon Glass 
3572fccd2d9SSimon Glass 			plat = calloc(1, sizeof(*plat));
3582fccd2d9SSimon Glass 			if (!plat)
3592fccd2d9SSimon Glass 				return -ENOMEM;
3602fccd2d9SSimon Glass 			plat->bank = &ctlr->gpio_bank[bank];
3612fccd2d9SSimon Glass 			base_port = bank * TEGRA_PORTS_PER_BANK + port;
3622fccd2d9SSimon Glass 			plat->base_gpio = TEGRA_GPIOS_PER_PORT * base_port;
3632fccd2d9SSimon Glass 			plat->port_name = gpio_port_name(base_port);
3642fccd2d9SSimon Glass 
3652fccd2d9SSimon Glass 			ret = device_bind(parent, parent->driver,
3662fccd2d9SSimon Glass 					  plat->port_name, plat, -1, &dev);
3672fccd2d9SSimon Glass 			if (ret)
3682fccd2d9SSimon Glass 				return ret;
369e160f7d4SSimon Glass 			dev_set_of_offset(dev, dev_of_offset(parent));
37052a8b820STom Warren 		}
37152a8b820STom Warren 	}
3722fccd2d9SSimon Glass 
3732fccd2d9SSimon Glass 	return 0;
3742fccd2d9SSimon Glass }
3752fccd2d9SSimon Glass 
3762fccd2d9SSimon Glass U_BOOT_DRIVER(gpio_tegra) = {
3772fccd2d9SSimon Glass 	.name	= "gpio_tegra",
3782fccd2d9SSimon Glass 	.id	= UCLASS_GPIO,
3792fccd2d9SSimon Glass 	.of_match = tegra_gpio_ids,
3802fccd2d9SSimon Glass 	.bind	= gpio_tegra_bind,
3812fccd2d9SSimon Glass 	.probe = gpio_tegra_probe,
3822fccd2d9SSimon Glass 	.priv_auto_alloc_size = sizeof(struct tegra_port_info),
3832fccd2d9SSimon Glass 	.ops	= &gpio_tegra_ops,
384bdfb3416SSimon Glass 	.flags	= DM_FLAG_PRE_RELOC,
3852fccd2d9SSimon Glass };
386