xref: /rk3399_rockchip-uboot/drivers/fpga/spartan3.c (revision 4d16f67e7ba1a69929b55852f1a274c457a0db27)
1c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD /*
2c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD  * (C) Copyright 2002
3c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD  * Rich Ireland, Enterasys Networks, rireland@enterasys.com.
4c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD  *
51a459660SWolfgang Denk  * SPDX-License-Identifier:	GPL-2.0+
6c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD  */
7c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 
8c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD /*
9c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD  * Configuration support for Xilinx Spartan3 devices.  Based
10c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD  * on spartan2.c (Rich Ireland, rireland@enterasys.com).
11c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD  */
12c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 
13c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD #include <common.h>		/* core U-Boot definitions */
14c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD #include <spartan3.h>		/* Spartan-II device family */
15c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 
16c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD /* Define FPGA_DEBUG to get debug printf's */
17c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD #ifdef	FPGA_DEBUG
18c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD #define PRINTF(fmt,args...)	printf (fmt ,##args)
19c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD #else
20c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD #define PRINTF(fmt,args...)
21c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD #endif
22c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 
23c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD #undef CONFIG_SYS_FPGA_CHECK_BUSY
24c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 
25c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD /* Note: The assumption is that we cannot possibly run fast enough to
26c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD  * overrun the device (the Slave Parallel mode can free run at 50MHz).
27c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD  * If there is a need to operate slower, define CONFIG_FPGA_DELAY in
28c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD  * the board config file to slow things down.
29c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD  */
30c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD #ifndef CONFIG_FPGA_DELAY
31c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_FPGA_DELAY()
32c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD #endif
33c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 
34c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD #ifndef CONFIG_SYS_FPGA_WAIT
35c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FPGA_WAIT CONFIG_SYS_HZ/100	/* 10 ms */
36c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD #endif
37c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 
38f8c1be98SMichal Simek static int spartan3_sp_load(xilinx_desc *desc, const void *buf, size_t bsize);
39f8c1be98SMichal Simek static int spartan3_sp_dump(xilinx_desc *desc, const void *buf, size_t bsize);
40f8c1be98SMichal Simek /* static int spartan3_sp_info(xilinx_desc *desc ); */
41c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 
42f8c1be98SMichal Simek static int spartan3_ss_load(xilinx_desc *desc, const void *buf, size_t bsize);
43f8c1be98SMichal Simek static int spartan3_ss_dump(xilinx_desc *desc, const void *buf, size_t bsize);
44f8c1be98SMichal Simek /* static int spartan3_ss_info(xilinx_desc *desc); */
45c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 
46c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD /* ------------------------------------------------------------------------- */
47c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD /* Spartan-II Generic Implementation */
spartan3_load(xilinx_desc * desc,const void * buf,size_t bsize,bitstream_type bstype)48*7a78bd26SMichal Simek static int spartan3_load(xilinx_desc *desc, const void *buf, size_t bsize,
49*7a78bd26SMichal Simek 			 bitstream_type bstype)
50c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD {
51c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 	int ret_val = FPGA_FAIL;
52c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 
53c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 	switch (desc->iface) {
54c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 	case slave_serial:
55c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 		PRINTF ("%s: Launching Slave Serial Load\n", __FUNCTION__);
562a6e3869SMichal Simek 		ret_val = spartan3_ss_load(desc, buf, bsize);
57c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 		break;
58c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 
59c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 	case slave_parallel:
60c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 		PRINTF ("%s: Launching Slave Parallel Load\n", __FUNCTION__);
612a6e3869SMichal Simek 		ret_val = spartan3_sp_load(desc, buf, bsize);
62c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 		break;
63c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 
64c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 	default:
65c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 		printf ("%s: Unsupported interface type, %d\n",
66c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 				__FUNCTION__, desc->iface);
67c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 	}
68c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 
69c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 	return ret_val;
70c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD }
71c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 
spartan3_dump(xilinx_desc * desc,const void * buf,size_t bsize)7214cfc4f3SMichal Simek static int spartan3_dump(xilinx_desc *desc, const void *buf, size_t bsize)
73c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD {
74c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 	int ret_val = FPGA_FAIL;
75c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 
76c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 	switch (desc->iface) {
77c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 	case slave_serial:
78c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 		PRINTF ("%s: Launching Slave Serial Dump\n", __FUNCTION__);
792a6e3869SMichal Simek 		ret_val = spartan3_ss_dump(desc, buf, bsize);
80c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 		break;
81c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 
82c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 	case slave_parallel:
83c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 		PRINTF ("%s: Launching Slave Parallel Dump\n", __FUNCTION__);
842a6e3869SMichal Simek 		ret_val = spartan3_sp_dump(desc, buf, bsize);
85c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 		break;
86c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 
87c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 	default:
88c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 		printf ("%s: Unsupported interface type, %d\n",
89c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 				__FUNCTION__, desc->iface);
90c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 	}
91c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 
92c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 	return ret_val;
93c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD }
94c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 
spartan3_info(xilinx_desc * desc)9514cfc4f3SMichal Simek static int spartan3_info(xilinx_desc *desc)
96c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD {
97c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 	return FPGA_SUCCESS;
98c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD }
99c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 
100c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 
101c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD /* ------------------------------------------------------------------------- */
102c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD /* Spartan-II Slave Parallel Generic Implementation */
103c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 
spartan3_sp_load(xilinx_desc * desc,const void * buf,size_t bsize)104f8c1be98SMichal Simek static int spartan3_sp_load(xilinx_desc *desc, const void *buf, size_t bsize)
105c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD {
106c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 	int ret_val = FPGA_FAIL;	/* assume the worst */
1072a6e3869SMichal Simek 	xilinx_spartan3_slave_parallel_fns *fn = desc->iface_fns;
108c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 
109c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 	PRINTF ("%s: start with interface functions @ 0x%p\n",
110c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 			__FUNCTION__, fn);
111c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 
112c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 	if (fn) {
113c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 		size_t bytecount = 0;
114c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 		unsigned char *data = (unsigned char *) buf;
115c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 		int cookie = desc->cookie;	/* make a local copy */
116c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 		unsigned long ts;		/* timestamp */
117c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 
118c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 		PRINTF ("%s: Function Table:\n"
119c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 				"ptr:\t0x%p\n"
120c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 				"struct: 0x%p\n"
121c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 				"pre: 0x%p\n"
122c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 				"pgm:\t0x%p\n"
123c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 				"init:\t0x%p\n"
124c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 				"err:\t0x%p\n"
125c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 				"clk:\t0x%p\n"
126c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 				"cs:\t0x%p\n"
127c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 				"wr:\t0x%p\n"
128c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 				"read data:\t0x%p\n"
129c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 				"write data:\t0x%p\n"
130c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 				"busy:\t0x%p\n"
131c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 				"abort:\t0x%p\n",
132c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 				"post:\t0x%p\n\n",
133c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 				__FUNCTION__, &fn, fn, fn->pre, fn->pgm, fn->init, fn->err,
134c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 				fn->clk, fn->cs, fn->wr, fn->rdata, fn->wdata, fn->busy,
135c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 				fn->abort, fn->post);
136c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 
137c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 		/*
138c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 		 * This code is designed to emulate the "Express Style"
139c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 		 * Continuous Data Loading in Slave Parallel Mode for
140c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 		 * the Spartan-II Family.
141c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 		 */
142c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_SYS_FPGA_PROG_FEEDBACK
143c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 		printf ("Loading FPGA Device %d...\n", cookie);
144c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD #endif
145c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 		/*
146c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 		 * Run the pre configuration function if there is one.
147c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 		 */
148c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 		if (*fn->pre) {
149c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 			(*fn->pre) (cookie);
150c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 		}
151c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 
152c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 		/* Establish the initial state */
153472d5460SYork Sun 		(*fn->pgm) (true, true, cookie);	/* Assert the program, commit */
154c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 
155c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 		/* Get ready for the burn */
156c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 		CONFIG_FPGA_DELAY ();
157472d5460SYork Sun 		(*fn->pgm) (false, true, cookie);	/* Deassert the program, commit */
158c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 
159c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 		ts = get_timer (0);		/* get current time */
160c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 		/* Now wait for INIT and BUSY to go high */
161c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 		do {
162c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 			CONFIG_FPGA_DELAY ();
163c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 			if (get_timer (ts) > CONFIG_SYS_FPGA_WAIT) {	/* check the time */
164c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 				puts ("** Timeout waiting for INIT to clear.\n");
165c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 				(*fn->abort) (cookie);	/* abort the burn */
166c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 				return FPGA_FAIL;
167c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 			}
168c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 		} while ((*fn->init) (cookie) && (*fn->busy) (cookie));
169c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 
170472d5460SYork Sun 		(*fn->wr) (true, true, cookie); /* Assert write, commit */
171472d5460SYork Sun 		(*fn->cs) (true, true, cookie); /* Assert chip select, commit */
172472d5460SYork Sun 		(*fn->clk) (true, true, cookie);	/* Assert the clock pin */
173c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 
174c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 		/* Load the data */
175c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 		while (bytecount < bsize) {
176c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 			/* XXX - do we check for an Ctrl-C press in here ??? */
177c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 			/* XXX - Check the error bit? */
178c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 
179472d5460SYork Sun 			(*fn->wdata) (data[bytecount++], true, cookie); /* write the data */
180c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 			CONFIG_FPGA_DELAY ();
181472d5460SYork Sun 			(*fn->clk) (false, true, cookie);	/* Deassert the clock pin */
182c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 			CONFIG_FPGA_DELAY ();
183472d5460SYork Sun 			(*fn->clk) (true, true, cookie);	/* Assert the clock pin */
184c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 
185c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_SYS_FPGA_CHECK_BUSY
186c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 			ts = get_timer (0);	/* get current time */
187c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 			while ((*fn->busy) (cookie)) {
188c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 				/* XXX - we should have a check in here somewhere to
189c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 				 * make sure we aren't busy forever... */
190c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 
191c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 				CONFIG_FPGA_DELAY ();
192472d5460SYork Sun 				(*fn->clk) (false, true, cookie);	/* Deassert the clock pin */
193c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 				CONFIG_FPGA_DELAY ();
194472d5460SYork Sun 				(*fn->clk) (true, true, cookie);	/* Assert the clock pin */
195c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 
196c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 				if (get_timer (ts) > CONFIG_SYS_FPGA_WAIT) {	/* check the time */
197c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 					puts ("** Timeout waiting for BUSY to clear.\n");
198c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 					(*fn->abort) (cookie);	/* abort the burn */
199c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 					return FPGA_FAIL;
200c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 				}
201c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 			}
202c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD #endif
203c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 
204c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_SYS_FPGA_PROG_FEEDBACK
205c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 			if (bytecount % (bsize / 40) == 0)
206c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 				putc ('.');		/* let them know we are alive */
207c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD #endif
208c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 		}
209c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 
210c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 		CONFIG_FPGA_DELAY ();
211472d5460SYork Sun 		(*fn->cs) (false, true, cookie);	/* Deassert the chip select */
212472d5460SYork Sun 		(*fn->wr) (false, true, cookie);	/* Deassert the write pin */
213c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 
214c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_SYS_FPGA_PROG_FEEDBACK
215c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 		putc ('\n');			/* terminate the dotted line */
216c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD #endif
217c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 
218c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 		/* now check for done signal */
219c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 		ts = get_timer (0);		/* get current time */
220c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 		ret_val = FPGA_SUCCESS;
221c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 		while ((*fn->done) (cookie) == FPGA_FAIL) {
222c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 			/* XXX - we should have a check in here somewhere to
223c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 			 * make sure we aren't busy forever... */
224c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 
225c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 			CONFIG_FPGA_DELAY ();
226472d5460SYork Sun 			(*fn->clk) (false, true, cookie);	/* Deassert the clock pin */
227c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 			CONFIG_FPGA_DELAY ();
228472d5460SYork Sun 			(*fn->clk) (true, true, cookie);	/* Assert the clock pin */
229c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 
230c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 			if (get_timer (ts) > CONFIG_SYS_FPGA_WAIT) {	/* check the time */
231c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 				puts ("** Timeout waiting for DONE to clear.\n");
232c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 				(*fn->abort) (cookie);	/* abort the burn */
233c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 				ret_val = FPGA_FAIL;
234c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 				break;
235c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 			}
236c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 		}
237c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 
238c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 		/*
239c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 		 * Run the post configuration function if there is one.
240c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 		 */
241670cbde8SMatthias Fuchs 		if (*fn->post)
242c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 			(*fn->post) (cookie);
243c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 
244c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_SYS_FPGA_PROG_FEEDBACK
245670cbde8SMatthias Fuchs 		if (ret_val == FPGA_SUCCESS)
246670cbde8SMatthias Fuchs 			puts ("Done.\n");
247670cbde8SMatthias Fuchs 		else
248c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 			puts ("Fail.\n");
249c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD #endif
250c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 
251c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 	} else {
252c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 		printf ("%s: NULL Interface function table!\n", __FUNCTION__);
253c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 	}
254c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 
255c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 	return ret_val;
256c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD }
257c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 
spartan3_sp_dump(xilinx_desc * desc,const void * buf,size_t bsize)258f8c1be98SMichal Simek static int spartan3_sp_dump(xilinx_desc *desc, const void *buf, size_t bsize)
259c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD {
260c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 	int ret_val = FPGA_FAIL;	/* assume the worst */
2612a6e3869SMichal Simek 	xilinx_spartan3_slave_parallel_fns *fn = desc->iface_fns;
262c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 
263c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 	if (fn) {
264c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 		unsigned char *data = (unsigned char *) buf;
265c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 		size_t bytecount = 0;
266c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 		int cookie = desc->cookie;	/* make a local copy */
267c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 
268c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 		printf ("Starting Dump of FPGA Device %d...\n", cookie);
269c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 
270472d5460SYork Sun 		(*fn->cs) (true, true, cookie); /* Assert chip select, commit */
271472d5460SYork Sun 		(*fn->clk) (true, true, cookie);	/* Assert the clock pin */
272c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 
273c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 		/* dump the data */
274c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 		while (bytecount < bsize) {
275c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 			/* XXX - do we check for an Ctrl-C press in here ??? */
276c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 
277472d5460SYork Sun 			(*fn->clk) (false, true, cookie);	/* Deassert the clock pin */
278472d5460SYork Sun 			(*fn->clk) (true, true, cookie);	/* Assert the clock pin */
279c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 			(*fn->rdata) (&(data[bytecount++]), cookie);	/* read the data */
280c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_SYS_FPGA_PROG_FEEDBACK
281c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 			if (bytecount % (bsize / 40) == 0)
282c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 				putc ('.');		/* let them know we are alive */
283c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD #endif
284c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 		}
285c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 
286472d5460SYork Sun 		(*fn->cs) (false, false, cookie);	/* Deassert the chip select */
287472d5460SYork Sun 		(*fn->clk) (false, true, cookie);	/* Deassert the clock pin */
288472d5460SYork Sun 		(*fn->clk) (true, true, cookie);	/* Assert the clock pin */
289c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 
290c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_SYS_FPGA_PROG_FEEDBACK
291c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 		putc ('\n');			/* terminate the dotted line */
292c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD #endif
293c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 		puts ("Done.\n");
294c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 
295c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 		/* XXX - checksum the data? */
296c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 	} else {
297c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 		printf ("%s: NULL Interface function table!\n", __FUNCTION__);
298c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 	}
299c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 
300c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 	return ret_val;
301c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD }
302c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 
303c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 
304c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD /* ------------------------------------------------------------------------- */
305c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 
spartan3_ss_load(xilinx_desc * desc,const void * buf,size_t bsize)306f8c1be98SMichal Simek static int spartan3_ss_load(xilinx_desc *desc, const void *buf, size_t bsize)
307c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD {
308c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 	int ret_val = FPGA_FAIL;	/* assume the worst */
3092a6e3869SMichal Simek 	xilinx_spartan3_slave_serial_fns *fn = desc->iface_fns;
310c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 	int i;
311c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 	unsigned char val;
312c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 
313c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 	PRINTF ("%s: start with interface functions @ 0x%p\n",
314c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 			__FUNCTION__, fn);
315c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 
316c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 	if (fn) {
317c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 		size_t bytecount = 0;
318c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 		unsigned char *data = (unsigned char *) buf;
319c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 		int cookie = desc->cookie;	/* make a local copy */
320c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 		unsigned long ts;		/* timestamp */
321c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 
322c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 		PRINTF ("%s: Function Table:\n"
323c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 				"ptr:\t0x%p\n"
324c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 				"struct: 0x%p\n"
325c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 				"pgm:\t0x%p\n"
326c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 				"init:\t0x%p\n"
327c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 				"clk:\t0x%p\n"
328c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 				"wr:\t0x%p\n"
329c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 				"done:\t0x%p\n\n",
330c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 				__FUNCTION__, &fn, fn, fn->pgm, fn->init,
331c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 				fn->clk, fn->wr, fn->done);
332c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_SYS_FPGA_PROG_FEEDBACK
333c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 		printf ("Loading FPGA Device %d...\n", cookie);
334c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD #endif
335c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 
336c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 		/*
337c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 		 * Run the pre configuration function if there is one.
338c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 		 */
339c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 		if (*fn->pre) {
340c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 			(*fn->pre) (cookie);
341c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 		}
342c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 
343c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 		/* Establish the initial state */
344472d5460SYork Sun 		(*fn->pgm) (true, true, cookie);	/* Assert the program, commit */
345c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 
346c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 		/* Wait for INIT state (init low)                            */
347c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 		ts = get_timer (0);		/* get current time */
348c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 		do {
349c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 			CONFIG_FPGA_DELAY ();
350c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 			if (get_timer (ts) > CONFIG_SYS_FPGA_WAIT) {	/* check the time */
351c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 				puts ("** Timeout waiting for INIT to start.\n");
352b0bc8b70SWolfgang Wegner 				if (*fn->abort)
353b0bc8b70SWolfgang Wegner 					(*fn->abort) (cookie);
354c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 				return FPGA_FAIL;
355c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 			}
356c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 		} while (!(*fn->init) (cookie));
357c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 
358c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 		/* Get ready for the burn */
359c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 		CONFIG_FPGA_DELAY ();
360472d5460SYork Sun 		(*fn->pgm) (false, true, cookie);	/* Deassert the program, commit */
361c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 
362c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 		ts = get_timer (0);		/* get current time */
363c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 		/* Now wait for INIT to go high */
364c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 		do {
365c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 			CONFIG_FPGA_DELAY ();
366c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 			if (get_timer (ts) > CONFIG_SYS_FPGA_WAIT) {	/* check the time */
367c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 				puts ("** Timeout waiting for INIT to clear.\n");
368b0bc8b70SWolfgang Wegner 				if (*fn->abort)
369b0bc8b70SWolfgang Wegner 					(*fn->abort) (cookie);
370c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 				return FPGA_FAIL;
371c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 			}
372c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 		} while ((*fn->init) (cookie));
373c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 
374c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 		/* Load the data */
37589083346SWolfgang Wegner 		if(*fn->bwr)
376472d5460SYork Sun 			(*fn->bwr) (data, bsize, true, cookie);
37789083346SWolfgang Wegner 		else {
378c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 			while (bytecount < bsize) {
379c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 
380c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 				/* Xilinx detects an error if INIT goes low (active)
381c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 				   while DONE is low (inactive) */
382c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 				if ((*fn->done) (cookie) == 0 && (*fn->init) (cookie)) {
383c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 					puts ("** CRC error during FPGA load.\n");
384b0bc8b70SWolfgang Wegner 					if (*fn->abort)
385b0bc8b70SWolfgang Wegner 						(*fn->abort) (cookie);
386c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 					return (FPGA_FAIL);
387c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 				}
388c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 				val = data [bytecount ++];
389c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 				i = 8;
390c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 				do {
391c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 					/* Deassert the clock */
392472d5460SYork Sun 					(*fn->clk) (false, true, cookie);
393c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 					CONFIG_FPGA_DELAY ();
394c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 					/* Write data */
395472d5460SYork Sun 					(*fn->wr) ((val & 0x80), true, cookie);
396c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 					CONFIG_FPGA_DELAY ();
397c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 					/* Assert the clock */
398472d5460SYork Sun 					(*fn->clk) (true, true, cookie);
399c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 					CONFIG_FPGA_DELAY ();
400c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 					val <<= 1;
401c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 					i --;
402c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 				} while (i > 0);
403c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 
404c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_SYS_FPGA_PROG_FEEDBACK
405c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 				if (bytecount % (bsize / 40) == 0)
406c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 					putc ('.');		/* let them know we are alive */
407c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD #endif
408c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 			}
40989083346SWolfgang Wegner 		}
410c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 
411c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 		CONFIG_FPGA_DELAY ();
412c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 
413c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_SYS_FPGA_PROG_FEEDBACK
414c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 		putc ('\n');			/* terminate the dotted line */
415c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD #endif
416c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 
417c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 		/* now check for done signal */
418c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 		ts = get_timer (0);		/* get current time */
419c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 		ret_val = FPGA_SUCCESS;
420472d5460SYork Sun 		(*fn->wr) (true, true, cookie);
421c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 
422c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 		while (! (*fn->done) (cookie)) {
423c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 			/* XXX - we should have a check in here somewhere to
424c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 			 * make sure we aren't busy forever... */
425c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 
426c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 			CONFIG_FPGA_DELAY ();
427472d5460SYork Sun 			(*fn->clk) (false, true, cookie);	/* Deassert the clock pin */
428c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 			CONFIG_FPGA_DELAY ();
429472d5460SYork Sun 			(*fn->clk) (true, true, cookie);	/* Assert the clock pin */
430c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 
431c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 			putc ('*');
432c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 
433c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 			if (get_timer (ts) > CONFIG_SYS_FPGA_WAIT) {	/* check the time */
434c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 				puts ("** Timeout waiting for DONE to clear.\n");
435c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 				ret_val = FPGA_FAIL;
436c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 				break;
437c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 			}
438c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 		}
439c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 		putc ('\n');			/* terminate the dotted line */
440c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 
441c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 		/*
442c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 		 * Run the post configuration function if there is one.
443c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 		 */
444670cbde8SMatthias Fuchs 		if (*fn->post)
445c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 			(*fn->post) (cookie);
446c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 
447c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_SYS_FPGA_PROG_FEEDBACK
448670cbde8SMatthias Fuchs 		if (ret_val == FPGA_SUCCESS)
449c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 			puts ("Done.\n");
450670cbde8SMatthias Fuchs 		else
451c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 			puts ("Fail.\n");
452c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD #endif
453c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 
454c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 	} else {
455c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 		printf ("%s: NULL Interface function table!\n", __FUNCTION__);
456c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 	}
457c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 
458c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 	return ret_val;
459c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD }
460c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 
spartan3_ss_dump(xilinx_desc * desc,const void * buf,size_t bsize)461f8c1be98SMichal Simek static int spartan3_ss_dump(xilinx_desc *desc, const void *buf, size_t bsize)
462c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD {
463c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 	/* Readback is only available through the Slave Parallel and         */
464c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 	/* boundary-scan interfaces.                                         */
465c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 	printf ("%s: Slave Serial Dumping is unavailable\n",
466c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 			__FUNCTION__);
467c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 	return FPGA_FAIL;
468c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD }
46914cfc4f3SMichal Simek 
47014cfc4f3SMichal Simek struct xilinx_fpga_op spartan3_op = {
47114cfc4f3SMichal Simek 	.load = spartan3_load,
47214cfc4f3SMichal Simek 	.dump = spartan3_dump,
47314cfc4f3SMichal Simek 	.info = spartan3_info,
47414cfc4f3SMichal Simek };
475