xref: /rk3399_rockchip-uboot/drivers/fpga/cyclon2.c (revision ee44fb298dd9270aa64bb2cb5a93a43f6a85d70e)
1c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD /*
2c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD  * (C) Copyright 2006
3c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD  * Heiko Schocher, hs@denx.de
4c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD  * Based on ACE1XK.c
5c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD  *
6c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD  * See file CREDITS for list of people who contributed to this
7c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD  * project.
8c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD  *
9c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD  * This program is free software; you can redistribute it and/or
10c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD  * modify it under the terms of the GNU General Public License as
11c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD  * published by the Free Software Foundation; either version 2 of
12c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD  * the License, or (at your option) any later version.
13c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD  *
14c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD  * This program is distributed in the hope that it will be useful,
15c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD  * but WITHOUT ANY WARRANTY; without even the implied warranty of
16c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.	 See the
17c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD  * GNU General Public License for more details.
18c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD  *
19c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD  * You should have received a copy of the GNU General Public License
20c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD  * along with this program; if not, write to the Free Software
21c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD  * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
22c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD  * MA 02111-1307 USA
23c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD  *
24c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD  */
25c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 
26c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD #include <common.h>		/* core U-Boot definitions */
27c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD #include <altera.h>
28c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD #include <ACEX1K.h>		/* ACEX device family */
29c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 
30c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD /* Define FPGA_DEBUG to get debug printf's */
31c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD #ifdef	FPGA_DEBUG
32c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD #define PRINTF(fmt,args...)	printf (fmt ,##args)
33c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD #else
34c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD #define PRINTF(fmt,args...)
35c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD #endif
36c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 
37c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD /* Note: The assumption is that we cannot possibly run fast enough to
38c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD  * overrun the device (the Slave Parallel mode can free run at 50MHz).
39c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD  * If there is a need to operate slower, define CONFIG_FPGA_DELAY in
40c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD  * the board config file to slow things down.
41c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD  */
42c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD #ifndef CONFIG_FPGA_DELAY
43c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_FPGA_DELAY()
44c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD #endif
45c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 
46c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD #ifndef CONFIG_SYS_FPGA_WAIT
47c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FPGA_WAIT CONFIG_SYS_HZ/10		/* 100 ms */
48c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD #endif
49c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 
50c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD static int CYC2_ps_load( Altera_desc *desc, void *buf, size_t bsize );
51c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD static int CYC2_ps_dump( Altera_desc *desc, void *buf, size_t bsize );
52c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD /* static int CYC2_ps_info( Altera_desc *desc ); */
53c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 
54c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD /* ------------------------------------------------------------------------- */
55c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD /* CYCLON2 Generic Implementation */
56c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD int CYC2_load (Altera_desc * desc, void *buf, size_t bsize)
57c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD {
58c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 	int ret_val = FPGA_FAIL;
59c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 
60c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 	switch (desc->iface) {
61c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 	case passive_serial:
62c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 		PRINTF ("%s: Launching Passive Serial Loader\n", __FUNCTION__);
63c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 		ret_val = CYC2_ps_load (desc, buf, bsize);
64c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 		break;
65c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 
66*ee44fb29SMichael Jones 	case fast_passive_parallel:
67*ee44fb29SMichael Jones 		/* Fast Passive Parallel (FPP) and PS only differ in what is
68*ee44fb29SMichael Jones 		 * done in the write() callback. Use the existing PS load
69*ee44fb29SMichael Jones 		 * function for FPP, too.
70*ee44fb29SMichael Jones 		 */
71*ee44fb29SMichael Jones 		PRINTF ("%s: Launching Fast Passive Parallel Loader\n",
72*ee44fb29SMichael Jones 		      __FUNCTION__);
73*ee44fb29SMichael Jones 		ret_val = CYC2_ps_load(desc, buf, bsize);
74*ee44fb29SMichael Jones 		break;
75*ee44fb29SMichael Jones 
76c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 		/* Add new interface types here */
77c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 
78c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 	default:
79c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 		printf ("%s: Unsupported interface type, %d\n",
80c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 				__FUNCTION__, desc->iface);
81c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 	}
82c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 
83c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 	return ret_val;
84c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD }
85c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 
86c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD int CYC2_dump (Altera_desc * desc, void *buf, size_t bsize)
87c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD {
88c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 	int ret_val = FPGA_FAIL;
89c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 
90c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 	switch (desc->iface) {
91c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 	case passive_serial:
92c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 		PRINTF ("%s: Launching Passive Serial Dump\n", __FUNCTION__);
93c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 		ret_val = CYC2_ps_dump (desc, buf, bsize);
94c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 		break;
95c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 
96c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 		/* Add new interface types here */
97c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 
98c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 	default:
99c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 		printf ("%s: Unsupported interface type, %d\n",
100c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 				__FUNCTION__, desc->iface);
101c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 	}
102c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 
103c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 	return ret_val;
104c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD }
105c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 
106c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD int CYC2_info( Altera_desc *desc )
107c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD {
108c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 	return FPGA_SUCCESS;
109c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD }
110c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 
111c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD /* ------------------------------------------------------------------------- */
112c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD /* CYCLON2 Passive Serial Generic Implementation                                  */
113c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD static int CYC2_ps_load (Altera_desc * desc, void *buf, size_t bsize)
114c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD {
115c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 	int ret_val = FPGA_FAIL;	/* assume the worst */
116c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 	Altera_CYC2_Passive_Serial_fns *fn = desc->iface_fns;
117c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 	int	ret = 0;
118c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 
119c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 	PRINTF ("%s: start with interface functions @ 0x%p\n",
120c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 			__FUNCTION__, fn);
121c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 
122c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 	if (fn) {
123c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 		int cookie = desc->cookie;	/* make a local copy */
124c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 		unsigned long ts;		/* timestamp */
125c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 
126c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 		PRINTF ("%s: Function Table:\n"
127c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 				"ptr:\t0x%p\n"
128c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 				"struct: 0x%p\n"
129c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 				"config:\t0x%p\n"
130c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 				"status:\t0x%p\n"
131c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 				"write:\t0x%p\n"
132c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 				"done:\t0x%p\n\n",
133c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 				__FUNCTION__, &fn, fn, fn->config, fn->status,
134c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 				fn->write, fn->done);
135c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_SYS_FPGA_PROG_FEEDBACK
136c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 		printf ("Loading FPGA Device %d...", cookie);
137c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD #endif
138c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 
139c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 		/*
140c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 		 * Run the pre configuration function if there is one.
141c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 		 */
142c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 		if (*fn->pre) {
143c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 			(*fn->pre) (cookie);
144c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 		}
145c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 
146c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 		/* Establish the initial state */
147c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 		(*fn->config) (TRUE, TRUE, cookie);	/* Assert nCONFIG */
148c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 
149c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 		udelay(2);		/* T_cfg > 2us	*/
150c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 
151c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 		/* Wait for nSTATUS to be asserted */
152c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 		ts = get_timer (0);		/* get current time */
153c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 		do {
154c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 			CONFIG_FPGA_DELAY ();
155c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 			if (get_timer (ts) > CONFIG_SYS_FPGA_WAIT) {	/* check the time */
156c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 				puts ("** Timeout waiting for STATUS to go high.\n");
157c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 				(*fn->abort) (cookie);
158c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 				return FPGA_FAIL;
159c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 			}
160c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 		} while (!(*fn->status) (cookie));
161c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 
162c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 		/* Get ready for the burn */
163c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 		CONFIG_FPGA_DELAY ();
164c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 
165c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 		ret = (*fn->write) (buf, bsize, TRUE, cookie);
166c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 		if (ret) {
167c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 			puts ("** Write failed.\n");
168c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 			(*fn->abort) (cookie);
169c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 			return FPGA_FAIL;
170c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 		}
171c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_SYS_FPGA_PROG_FEEDBACK
172c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 		puts(" OK? ...");
173c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD #endif
174c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 
175c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 		CONFIG_FPGA_DELAY ();
176c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 
177c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_SYS_FPGA_PROG_FEEDBACK
178c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 		putc (' ');			/* terminate the dotted line */
179c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD #endif
180c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 
181c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 	/*
182c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 	 * Checking FPGA's CONF_DONE signal - correctly booted ?
183c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 	 */
184c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 
185c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 	if ( ! (*fn->done) (cookie) ) {
186c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 		puts ("** Booting failed! CONF_DONE is still deasserted.\n");
187c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 		(*fn->abort) (cookie);
188c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 		return (FPGA_FAIL);
189c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 	}
190c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_SYS_FPGA_PROG_FEEDBACK
191c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 	puts(" OK\n");
192c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD #endif
193c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 
194c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 	ret_val = FPGA_SUCCESS;
195c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 
196c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_SYS_FPGA_PROG_FEEDBACK
197c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 	if (ret_val == FPGA_SUCCESS) {
198c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 		puts ("Done.\n");
199c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 	}
200c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 	else {
201c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 		puts ("Fail.\n");
202c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 	}
203c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD #endif
204c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 	(*fn->post) (cookie);
205c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 
206c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 	} else {
207c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 		printf ("%s: NULL Interface function table!\n", __FUNCTION__);
208c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 	}
209c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 
210c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 	return ret_val;
211c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD }
212c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 
213c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD static int CYC2_ps_dump (Altera_desc * desc, void *buf, size_t bsize)
214c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD {
215c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 	/* Readback is only available through the Slave Parallel and         */
216c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 	/* boundary-scan interfaces.                                         */
217c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 	printf ("%s: Passive Serial Dumping is unavailable\n",
218c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 			__FUNCTION__);
219c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 	return FPGA_FAIL;
220c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD }
221