1c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD /*
2c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD * (C) Copyright 2006
3c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD * Heiko Schocher, hs@denx.de
4c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD * Based on ACE1XK.c
5c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD *
6*1a459660SWolfgang Denk * SPDX-License-Identifier: GPL-2.0+
7c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD */
8c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD
9c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD #include <common.h> /* core U-Boot definitions */
10c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD #include <altera.h>
11c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD #include <ACEX1K.h> /* ACEX device family */
12c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD
13c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD /* Define FPGA_DEBUG to get debug printf's */
14c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD #ifdef FPGA_DEBUG
15c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD #define PRINTF(fmt,args...) printf (fmt ,##args)
16c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD #else
17c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD #define PRINTF(fmt,args...)
18c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD #endif
19c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD
20c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD /* Note: The assumption is that we cannot possibly run fast enough to
21c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD * overrun the device (the Slave Parallel mode can free run at 50MHz).
22c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD * If there is a need to operate slower, define CONFIG_FPGA_DELAY in
23c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD * the board config file to slow things down.
24c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD */
25c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD #ifndef CONFIG_FPGA_DELAY
26c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_FPGA_DELAY()
27c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD #endif
28c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD
29c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD #ifndef CONFIG_SYS_FPGA_WAIT
30c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FPGA_WAIT CONFIG_SYS_HZ/10 /* 100 ms */
31c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD #endif
32c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD
33e6a857daSWolfgang Denk static int CYC2_ps_load(Altera_desc *desc, const void *buf, size_t bsize);
34e6a857daSWolfgang Denk static int CYC2_ps_dump(Altera_desc *desc, const void *buf, size_t bsize);
35c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD /* static int CYC2_ps_info( Altera_desc *desc ); */
36c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD
37c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD /* ------------------------------------------------------------------------- */
38c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD /* CYCLON2 Generic Implementation */
CYC2_load(Altera_desc * desc,const void * buf,size_t bsize)39e6a857daSWolfgang Denk int CYC2_load(Altera_desc *desc, const void *buf, size_t bsize)
40c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD {
41c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD int ret_val = FPGA_FAIL;
42c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD
43c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD switch (desc->iface) {
44c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD case passive_serial:
45c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD PRINTF ("%s: Launching Passive Serial Loader\n", __FUNCTION__);
46c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD ret_val = CYC2_ps_load (desc, buf, bsize);
47c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD break;
48c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD
49ee44fb29SMichael Jones case fast_passive_parallel:
50ee44fb29SMichael Jones /* Fast Passive Parallel (FPP) and PS only differ in what is
51ee44fb29SMichael Jones * done in the write() callback. Use the existing PS load
52ee44fb29SMichael Jones * function for FPP, too.
53ee44fb29SMichael Jones */
54ee44fb29SMichael Jones PRINTF ("%s: Launching Fast Passive Parallel Loader\n",
55ee44fb29SMichael Jones __FUNCTION__);
56ee44fb29SMichael Jones ret_val = CYC2_ps_load(desc, buf, bsize);
57ee44fb29SMichael Jones break;
58ee44fb29SMichael Jones
59c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD /* Add new interface types here */
60c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD
61c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD default:
62c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD printf ("%s: Unsupported interface type, %d\n",
63c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD __FUNCTION__, desc->iface);
64c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD }
65c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD
66c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD return ret_val;
67c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD }
68c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD
CYC2_dump(Altera_desc * desc,const void * buf,size_t bsize)69e6a857daSWolfgang Denk int CYC2_dump(Altera_desc *desc, const void *buf, size_t bsize)
70c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD {
71c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD int ret_val = FPGA_FAIL;
72c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD
73c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD switch (desc->iface) {
74c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD case passive_serial:
75c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD PRINTF ("%s: Launching Passive Serial Dump\n", __FUNCTION__);
76c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD ret_val = CYC2_ps_dump (desc, buf, bsize);
77c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD break;
78c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD
79c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD /* Add new interface types here */
80c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD
81c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD default:
82c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD printf ("%s: Unsupported interface type, %d\n",
83c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD __FUNCTION__, desc->iface);
84c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD }
85c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD
86c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD return ret_val;
87c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD }
88c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD
CYC2_info(Altera_desc * desc)89c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD int CYC2_info( Altera_desc *desc )
90c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD {
91c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD return FPGA_SUCCESS;
92c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD }
93c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD
94c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD /* ------------------------------------------------------------------------- */
95c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD /* CYCLON2 Passive Serial Generic Implementation */
CYC2_ps_load(Altera_desc * desc,const void * buf,size_t bsize)96e6a857daSWolfgang Denk static int CYC2_ps_load(Altera_desc *desc, const void *buf, size_t bsize)
97c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD {
98c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD int ret_val = FPGA_FAIL; /* assume the worst */
99c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD Altera_CYC2_Passive_Serial_fns *fn = desc->iface_fns;
100c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD int ret = 0;
101c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD
102c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD PRINTF ("%s: start with interface functions @ 0x%p\n",
103c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD __FUNCTION__, fn);
104c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD
105c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD if (fn) {
106c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD int cookie = desc->cookie; /* make a local copy */
107c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD unsigned long ts; /* timestamp */
108c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD
109c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD PRINTF ("%s: Function Table:\n"
110c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD "ptr:\t0x%p\n"
111c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD "struct: 0x%p\n"
112c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD "config:\t0x%p\n"
113c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD "status:\t0x%p\n"
114c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD "write:\t0x%p\n"
115c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD "done:\t0x%p\n\n",
116c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD __FUNCTION__, &fn, fn, fn->config, fn->status,
117c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD fn->write, fn->done);
118c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_SYS_FPGA_PROG_FEEDBACK
119c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD printf ("Loading FPGA Device %d...", cookie);
120c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD #endif
121c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD
122c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD /*
123c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD * Run the pre configuration function if there is one.
124c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD */
125c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD if (*fn->pre) {
126c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD (*fn->pre) (cookie);
127c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD }
128c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD
129c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD /* Establish the initial state */
130472d5460SYork Sun (*fn->config) (false, true, cookie); /* De-assert nCONFIG */
131a99c040cSStephan Gatzka udelay(100);
132472d5460SYork Sun (*fn->config) (true, true, cookie); /* Assert nCONFIG */
133c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD
134c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD udelay(2); /* T_cfg > 2us */
135c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD
136c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD /* Wait for nSTATUS to be asserted */
137c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD ts = get_timer (0); /* get current time */
138c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD do {
139c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD CONFIG_FPGA_DELAY ();
140c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD if (get_timer (ts) > CONFIG_SYS_FPGA_WAIT) { /* check the time */
141c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD puts ("** Timeout waiting for STATUS to go high.\n");
142c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD (*fn->abort) (cookie);
143c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD return FPGA_FAIL;
144c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD }
145c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD } while (!(*fn->status) (cookie));
146c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD
147c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD /* Get ready for the burn */
148c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD CONFIG_FPGA_DELAY ();
149c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD
150472d5460SYork Sun ret = (*fn->write) (buf, bsize, true, cookie);
151c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD if (ret) {
152c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD puts ("** Write failed.\n");
153c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD (*fn->abort) (cookie);
154c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD return FPGA_FAIL;
155c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD }
156c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_SYS_FPGA_PROG_FEEDBACK
157c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD puts(" OK? ...");
158c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD #endif
159c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD
160c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD CONFIG_FPGA_DELAY ();
161c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD
162c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_SYS_FPGA_PROG_FEEDBACK
163c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD putc (' '); /* terminate the dotted line */
164c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD #endif
165c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD
166c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD /*
167c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD * Checking FPGA's CONF_DONE signal - correctly booted ?
168c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD */
169c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD
170c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD if ( ! (*fn->done) (cookie) ) {
171c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD puts ("** Booting failed! CONF_DONE is still deasserted.\n");
172c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD (*fn->abort) (cookie);
173c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD return (FPGA_FAIL);
174c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD }
175c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_SYS_FPGA_PROG_FEEDBACK
176c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD puts(" OK\n");
177c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD #endif
178c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD
179c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD ret_val = FPGA_SUCCESS;
180c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD
181c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_SYS_FPGA_PROG_FEEDBACK
182c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD if (ret_val == FPGA_SUCCESS) {
183c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD puts ("Done.\n");
184c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD }
185c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD else {
186c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD puts ("Fail.\n");
187c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD }
188c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD #endif
189c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD (*fn->post) (cookie);
190c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD
191c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD } else {
192c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD printf ("%s: NULL Interface function table!\n", __FUNCTION__);
193c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD }
194c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD
195c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD return ret_val;
196c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD }
197c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD
CYC2_ps_dump(Altera_desc * desc,const void * buf,size_t bsize)198e6a857daSWolfgang Denk static int CYC2_ps_dump(Altera_desc *desc, const void *buf, size_t bsize)
199c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD {
200c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD /* Readback is only available through the Slave Parallel and */
201c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD /* boundary-scan interfaces. */
202c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD printf ("%s: Passive Serial Dumping is unavailable\n",
203c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD __FUNCTION__);
204c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD return FPGA_FAIL;
205c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD }
206