xref: /rk3399_rockchip-uboot/drivers/fpga/ACEX1K.c (revision 24b852a7a2b8eca71789100983bdb5104cc00696)
1c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD /*
2c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD  * (C) Copyright 2003
3c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD  * Steven Scholz, imc Measurement & Control, steven.scholz@imc-berlin.de
4c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD  *
5c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD  * (C) Copyright 2002
6c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD  * Rich Ireland, Enterasys Networks, rireland@enterasys.com.
7c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD  *
81a459660SWolfgang Denk  * SPDX-License-Identifier:	GPL-2.0+
9c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD  */
10c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 
11c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD #include <common.h>		/* core U-Boot definitions */
12*24b852a7SSimon Glass #include <console.h>
13c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD #include <ACEX1K.h>		/* ACEX device family */
14c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 
15c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD /* Define FPGA_DEBUG to get debug printf's */
16c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD #ifdef	FPGA_DEBUG
17c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD #define PRINTF(fmt,args...)	printf (fmt ,##args)
18c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD #else
19c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD #define PRINTF(fmt,args...)
20c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD #endif
21c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 
22c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD /* Note: The assumption is that we cannot possibly run fast enough to
23c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD  * overrun the device (the Slave Parallel mode can free run at 50MHz).
24c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD  * If there is a need to operate slower, define CONFIG_FPGA_DELAY in
25c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD  * the board config file to slow things down.
26c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD  */
27c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD #ifndef CONFIG_FPGA_DELAY
28c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_FPGA_DELAY()
29c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD #endif
30c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 
31c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD #ifndef CONFIG_SYS_FPGA_WAIT
32c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FPGA_WAIT CONFIG_SYS_HZ/10		/* 100 ms */
33c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD #endif
34c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 
35e6a857daSWolfgang Denk static int ACEX1K_ps_load(Altera_desc *desc, const void *buf, size_t bsize);
36e6a857daSWolfgang Denk static int ACEX1K_ps_dump(Altera_desc *desc, const void *buf, size_t bsize);
37c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD /* static int ACEX1K_ps_info(Altera_desc *desc); */
38c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 
39c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD /* ------------------------------------------------------------------------- */
40c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD /* ACEX1K Generic Implementation */
ACEX1K_load(Altera_desc * desc,const void * buf,size_t bsize)41e6a857daSWolfgang Denk int ACEX1K_load(Altera_desc *desc, const void *buf, size_t bsize)
42c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD {
43c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 	int ret_val = FPGA_FAIL;
44c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 
45c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 	switch (desc->iface) {
46c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 	case passive_serial:
47c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 		PRINTF ("%s: Launching Passive Serial Loader\n", __FUNCTION__);
48c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 		ret_val = ACEX1K_ps_load (desc, buf, bsize);
49c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 		break;
50c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 
51c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 		/* Add new interface types here */
52c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 
53c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 	default:
54c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 		printf ("%s: Unsupported interface type, %d\n",
55c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 				__FUNCTION__, desc->iface);
56c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 	}
57c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 
58c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 	return ret_val;
59c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD }
60c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 
ACEX1K_dump(Altera_desc * desc,const void * buf,size_t bsize)61e6a857daSWolfgang Denk int ACEX1K_dump(Altera_desc *desc, const void *buf, size_t bsize)
62c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD {
63c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 	int ret_val = FPGA_FAIL;
64c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 
65c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 	switch (desc->iface) {
66c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 	case passive_serial:
67c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 		PRINTF ("%s: Launching Passive Serial Dump\n", __FUNCTION__);
68c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 		ret_val = ACEX1K_ps_dump (desc, buf, bsize);
69c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 		break;
70c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 
71c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 		/* Add new interface types here */
72c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 
73c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 	default:
74c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 		printf ("%s: Unsupported interface type, %d\n",
75c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 				__FUNCTION__, desc->iface);
76c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 	}
77c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 
78c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 	return ret_val;
79c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD }
80c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 
ACEX1K_info(Altera_desc * desc)81c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD int ACEX1K_info( Altera_desc *desc )
82c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD {
83c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 	return FPGA_SUCCESS;
84c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD }
85c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 
86c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 
87c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD /* ------------------------------------------------------------------------- */
88c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD /* ACEX1K Passive Serial Generic Implementation                                  */
89c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 
ACEX1K_ps_load(Altera_desc * desc,const void * buf,size_t bsize)90e6a857daSWolfgang Denk static int ACEX1K_ps_load(Altera_desc *desc, const void *buf, size_t bsize)
91c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD {
92c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 	int ret_val = FPGA_FAIL;	/* assume the worst */
93c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 	Altera_ACEX1K_Passive_Serial_fns *fn = desc->iface_fns;
94c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 	int i;
95c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 
96c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 	PRINTF ("%s: start with interface functions @ 0x%p\n",
97c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 			__FUNCTION__, fn);
98c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 
99c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 	if (fn) {
100c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 		size_t bytecount = 0;
101c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 		unsigned char *data = (unsigned char *) buf;
102c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 		int cookie = desc->cookie;	/* make a local copy */
103c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 		unsigned long ts;		/* timestamp */
104c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 
105c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 		PRINTF ("%s: Function Table:\n"
106c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 				"ptr:\t0x%p\n"
107c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 				"struct: 0x%p\n"
108c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 				"config:\t0x%p\n"
109c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 				"status:\t0x%p\n"
110c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 				"clk:\t0x%p\n"
111c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 				"data:\t0x%p\n"
112c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 				"done:\t0x%p\n\n",
113c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 				__FUNCTION__, &fn, fn, fn->config, fn->status,
114c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 				fn->clk, fn->data, fn->done);
115c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_SYS_FPGA_PROG_FEEDBACK
116c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 		printf ("Loading FPGA Device %d...", cookie);
117c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD #endif
118c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 
119c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 		/*
120c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 		 * Run the pre configuration function if there is one.
121c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 		 */
122c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 		if (*fn->pre) {
123c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 			(*fn->pre) (cookie);
124c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 		}
125c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 
126c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 		/* Establish the initial state */
127472d5460SYork Sun 		(*fn->config) (true, true, cookie);	/* Assert nCONFIG */
128c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 
129c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 		udelay(2);		/* T_cfg > 2us	*/
130c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 
131c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 		/* nSTATUS should be asserted now */
132c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 		(*fn->done) (cookie);
133c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 		if ( !(*fn->status) (cookie) ) {
134c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 			puts ("** nSTATUS is not asserted.\n");
135c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 			(*fn->abort) (cookie);
136c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 			return FPGA_FAIL;
137c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 		}
138c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 
139472d5460SYork Sun 		(*fn->config) (false, true, cookie);	/* Deassert nCONFIG */
140c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 		udelay(2);		/* T_cf2st1 < 4us	*/
141c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 
142c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 		/* Wait for nSTATUS to be released (i.e. deasserted) */
143c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 		ts = get_timer (0);		/* get current time */
144c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 		do {
145c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 			CONFIG_FPGA_DELAY ();
146c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 			if (get_timer (ts) > CONFIG_SYS_FPGA_WAIT) {	/* check the time */
147c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 				puts ("** Timeout waiting for STATUS to go high.\n");
148c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 				(*fn->abort) (cookie);
149c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 				return FPGA_FAIL;
150c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 			}
151c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 			(*fn->done) (cookie);
152c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 		} while ((*fn->status) (cookie));
153c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 
154c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 		/* Get ready for the burn */
155c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 		CONFIG_FPGA_DELAY ();
156c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 
157c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 		/* Load the data */
158c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 		while (bytecount < bsize) {
159c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 			unsigned char val=0;
160c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_SYS_FPGA_CHECK_CTRLC
161c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 			if (ctrlc ()) {
162c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 				(*fn->abort) (cookie);
163c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 				return FPGA_FAIL;
164c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 			}
165c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD #endif
166c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 			/* Altera detects an error if INIT goes low (active)
167c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 			   while DONE is low (inactive) */
168c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD #if 0 /* not yet implemented */
169c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 			if ((*fn->done) (cookie) == 0 && (*fn->init) (cookie)) {
170c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 				puts ("** CRC error during FPGA load.\n");
171c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 				(*fn->abort) (cookie);
172c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 				return (FPGA_FAIL);
173c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 			}
174c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD #endif
175c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 			val = data [bytecount ++ ];
176c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 			i = 8;
177c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 			do {
178c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 				/* Deassert the clock */
179472d5460SYork Sun 				(*fn->clk) (false, true, cookie);
180c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 				CONFIG_FPGA_DELAY ();
181c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 				/* Write data */
182472d5460SYork Sun 				(*fn->data) ((val & 0x01), true, cookie);
183c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 				CONFIG_FPGA_DELAY ();
184c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 				/* Assert the clock */
185472d5460SYork Sun 				(*fn->clk) (true, true, cookie);
186c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 				CONFIG_FPGA_DELAY ();
187c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 				val >>= 1;
188c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 				i --;
189c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 			} while (i > 0);
190c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 
191c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_SYS_FPGA_PROG_FEEDBACK
192c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 			if (bytecount % (bsize / 40) == 0)
193c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 				putc ('.');		/* let them know we are alive */
194c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD #endif
195c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 		}
196c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 
197c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 		CONFIG_FPGA_DELAY ();
198c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 
199c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_SYS_FPGA_PROG_FEEDBACK
200c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 		putc (' ');			/* terminate the dotted line */
201c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD #endif
202c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 
203c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 	/*
204c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 	 * Checking FPGA's CONF_DONE signal - correctly booted ?
205c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 	 */
206c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 
207c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 	if ( ! (*fn->done) (cookie) ) {
208c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 		puts ("** Booting failed! CONF_DONE is still deasserted.\n");
209c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 		(*fn->abort) (cookie);
210c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 		return (FPGA_FAIL);
211c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 	}
212c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 
213c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 	/*
214c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 	 * "DCLK must be clocked an additional 10 times fpr ACEX 1K..."
215c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 	 */
216c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 
217c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 	for (i = 0; i < 12; i++) {
218c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 		CONFIG_FPGA_DELAY ();
219472d5460SYork Sun 		(*fn->clk) (true, true, cookie);	/* Assert the clock pin */
220c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 		CONFIG_FPGA_DELAY ();
221472d5460SYork Sun 		(*fn->clk) (false, true, cookie);	/* Deassert the clock pin */
222c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 	}
223c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 
224c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 	ret_val = FPGA_SUCCESS;
225c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 
226c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_SYS_FPGA_PROG_FEEDBACK
227c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 		if (ret_val == FPGA_SUCCESS) {
228c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 			puts ("Done.\n");
229c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 		}
230c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 		else {
231c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 			puts ("Fail.\n");
232c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 		}
233c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD #endif
234c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 	(*fn->post) (cookie);
235c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 
236c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 	} else {
237c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 		printf ("%s: NULL Interface function table!\n", __FUNCTION__);
238c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 	}
239c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 
240c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 	return ret_val;
241c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD }
242c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 
ACEX1K_ps_dump(Altera_desc * desc,const void * buf,size_t bsize)243e6a857daSWolfgang Denk static int ACEX1K_ps_dump(Altera_desc *desc, const void *buf, size_t bsize)
244c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD {
245c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 	/* Readback is only available through the Slave Parallel and         */
246c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 	/* boundary-scan interfaces.                                         */
247c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 	printf ("%s: Passive Serial Dumping is unavailable\n",
248c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 			__FUNCTION__);
249c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD 	return FPGA_FAIL;
250c8aa7dfcSJean-Christophe PLAGNIOL-VILLARD }
251