1017f11f6SPeter Tyser /* 2017f11f6SPeter Tyser * Copyright 2004,2007,2008 Freescale Semiconductor, Inc. 3017f11f6SPeter Tyser * (C) Copyright 2002, 2003 Motorola Inc. 4017f11f6SPeter Tyser * Xianghua Xiao (X.Xiao@motorola.com) 5017f11f6SPeter Tyser * 6017f11f6SPeter Tyser * (C) Copyright 2000 7017f11f6SPeter Tyser * Wolfgang Denk, DENX Software Engineering, wd@denx.de. 8017f11f6SPeter Tyser * 9017f11f6SPeter Tyser * See file CREDITS for list of people who contributed to this 10017f11f6SPeter Tyser * project. 11017f11f6SPeter Tyser * 12017f11f6SPeter Tyser * This program is free software; you can redistribute it and/or 13017f11f6SPeter Tyser * modify it under the terms of the GNU General Public License as 14017f11f6SPeter Tyser * published by the Free Software Foundation; either version 2 of 15017f11f6SPeter Tyser * the License, or (at your option) any later version. 16017f11f6SPeter Tyser * 17017f11f6SPeter Tyser * This program is distributed in the hope that it will be useful, 18017f11f6SPeter Tyser * but WITHOUT ANY WARRANTY; without even the implied warranty of 19017f11f6SPeter Tyser * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 20017f11f6SPeter Tyser * GNU General Public License for more details. 21017f11f6SPeter Tyser * 22017f11f6SPeter Tyser * You should have received a copy of the GNU General Public License 23017f11f6SPeter Tyser * along with this program; if not, write to the Free Software 24017f11f6SPeter Tyser * Foundation, Inc., 59 Temple Place, Suite 330, Boston, 25017f11f6SPeter Tyser * MA 02111-1307 USA 26017f11f6SPeter Tyser */ 27017f11f6SPeter Tyser 28017f11f6SPeter Tyser #include <config.h> 29017f11f6SPeter Tyser #include <common.h> 30a730393aSPeter Tyser #include <asm/io.h> 31017f11f6SPeter Tyser #include <asm/fsl_dma.h> 32017f11f6SPeter Tyser 3351402ac1SPeter Tyser /* Controller can only transfer 2^26 - 1 bytes at a time */ 3451402ac1SPeter Tyser #define FSL_DMA_MAX_SIZE (0x3ffffff) 3551402ac1SPeter Tyser 36*e94e460cSPeter Tyser #if defined(CONFIG_MPC83xx) 37*e94e460cSPeter Tyser #define FSL_DMA_MR_DEFAULT (FSL_DMA_MR_CTM_DIRECT | FSL_DMA_MR_DMSEN) 38*e94e460cSPeter Tyser #else 39*e94e460cSPeter Tyser #define FSL_DMA_MR_DEFAULT (FSL_DMA_MR_BWC_DIS | FSL_DMA_MR_CTM_DIRECT) 40*e94e460cSPeter Tyser #endif 41*e94e460cSPeter Tyser 42*e94e460cSPeter Tyser 43*e94e460cSPeter Tyser #if defined(CONFIG_MPC83xx) 44*e94e460cSPeter Tyser dma83xx_t *dma_base = (void *)(CONFIG_SYS_MPC83xx_DMA_ADDR); 45*e94e460cSPeter Tyser #elif defined(CONFIG_MPC85xx) 46a730393aSPeter Tyser ccsr_dma_t *dma_base = (void *)(CONFIG_SYS_MPC85xx_DMA_ADDR); 47017f11f6SPeter Tyser #elif defined(CONFIG_MPC86xx) 48a730393aSPeter Tyser ccsr_dma_t *dma_base = (void *)(CONFIG_SYS_MPC86xx_DMA_ADDR); 49017f11f6SPeter Tyser #else 50017f11f6SPeter Tyser #error "Freescale DMA engine not supported on your processor" 51017f11f6SPeter Tyser #endif 52017f11f6SPeter Tyser 53017f11f6SPeter Tyser static void dma_sync(void) 54017f11f6SPeter Tyser { 55017f11f6SPeter Tyser #if defined(CONFIG_MPC85xx) 56017f11f6SPeter Tyser asm("sync; isync; msync"); 57017f11f6SPeter Tyser #elif defined(CONFIG_MPC86xx) 58017f11f6SPeter Tyser asm("sync; isync"); 59017f11f6SPeter Tyser #endif 60017f11f6SPeter Tyser } 61017f11f6SPeter Tyser 62*e94e460cSPeter Tyser static void out_dma32(volatile unsigned *addr, int val) 63*e94e460cSPeter Tyser { 64*e94e460cSPeter Tyser #if defined(CONFIG_MPC83xx) 65*e94e460cSPeter Tyser out_le32(addr, val); 66*e94e460cSPeter Tyser #else 67*e94e460cSPeter Tyser out_be32(addr, val); 68*e94e460cSPeter Tyser #endif 69*e94e460cSPeter Tyser } 70*e94e460cSPeter Tyser 71*e94e460cSPeter Tyser static uint in_dma32(volatile unsigned *addr) 72*e94e460cSPeter Tyser { 73*e94e460cSPeter Tyser #if defined(CONFIG_MPC83xx) 74*e94e460cSPeter Tyser return in_le32(addr); 75*e94e460cSPeter Tyser #else 76*e94e460cSPeter Tyser return in_be32(addr); 77*e94e460cSPeter Tyser #endif 78*e94e460cSPeter Tyser } 79*e94e460cSPeter Tyser 80017f11f6SPeter Tyser static uint dma_check(void) { 81017f11f6SPeter Tyser volatile fsl_dma_t *dma = &dma_base->dma[0]; 82a730393aSPeter Tyser uint status; 83017f11f6SPeter Tyser 84017f11f6SPeter Tyser /* While the channel is busy, spin */ 85a730393aSPeter Tyser do { 86*e94e460cSPeter Tyser status = in_dma32(&dma->sr); 87a730393aSPeter Tyser } while (status & FSL_DMA_SR_CB); 88017f11f6SPeter Tyser 89017f11f6SPeter Tyser /* clear MR[CS] channel start bit */ 90*e94e460cSPeter Tyser out_dma32(&dma->mr, in_dma32(&dma->mr) & ~FSL_DMA_MR_CS); 91017f11f6SPeter Tyser dma_sync(); 92017f11f6SPeter Tyser 93017f11f6SPeter Tyser if (status != 0) 94017f11f6SPeter Tyser printf ("DMA Error: status = %x\n", status); 95017f11f6SPeter Tyser 96017f11f6SPeter Tyser return status; 97017f11f6SPeter Tyser } 98017f11f6SPeter Tyser 99*e94e460cSPeter Tyser #if !defined(CONFIG_MPC83xx) 100017f11f6SPeter Tyser void dma_init(void) { 101017f11f6SPeter Tyser volatile fsl_dma_t *dma = &dma_base->dma[0]; 102017f11f6SPeter Tyser 103*e94e460cSPeter Tyser out_dma32(&dma->satr, FSL_DMA_SATR_SREAD_SNOOP); 104*e94e460cSPeter Tyser out_dma32(&dma->datr, FSL_DMA_DATR_DWRITE_SNOOP); 105*e94e460cSPeter Tyser out_dma32(&dma->sr, 0xffffffff); /* clear any errors */ 106017f11f6SPeter Tyser dma_sync(); 107017f11f6SPeter Tyser } 108*e94e460cSPeter Tyser #endif 109017f11f6SPeter Tyser 1107892f619SPeter Tyser int dmacpy(phys_addr_t dest, phys_addr_t src, phys_size_t count) { 111017f11f6SPeter Tyser volatile fsl_dma_t *dma = &dma_base->dma[0]; 11251402ac1SPeter Tyser uint xfer_size; 11351402ac1SPeter Tyser 11451402ac1SPeter Tyser while (count) { 11551402ac1SPeter Tyser xfer_size = MIN(FSL_DMA_MAX_SIZE, count); 116017f11f6SPeter Tyser 117*e94e460cSPeter Tyser out_dma32(&dma->dar, (uint) dest); 118*e94e460cSPeter Tyser out_dma32(&dma->sar, (uint) src); 119*e94e460cSPeter Tyser out_dma32(&dma->bcr, xfer_size); 120*e94e460cSPeter Tyser dma_sync(); 121017f11f6SPeter Tyser 122*e94e460cSPeter Tyser /* Prepare mode register */ 123*e94e460cSPeter Tyser out_dma32(&dma->mr, FSL_DMA_MR_DEFAULT); 124017f11f6SPeter Tyser dma_sync(); 125017f11f6SPeter Tyser 126017f11f6SPeter Tyser /* Start the transfer */ 127*e94e460cSPeter Tyser out_dma32(&dma->mr, FSL_DMA_MR_DEFAULT | FSL_DMA_MR_CS); 12851402ac1SPeter Tyser 12951402ac1SPeter Tyser count -= xfer_size; 13051402ac1SPeter Tyser src += xfer_size; 13151402ac1SPeter Tyser dest += xfer_size; 13251402ac1SPeter Tyser 133017f11f6SPeter Tyser dma_sync(); 134017f11f6SPeter Tyser 13551402ac1SPeter Tyser if (dma_check()) 13651402ac1SPeter Tyser return -1; 13751402ac1SPeter Tyser } 13851402ac1SPeter Tyser 13951402ac1SPeter Tyser return 0; 140017f11f6SPeter Tyser } 1410d595f76SPeter Tyser 142*e94e460cSPeter Tyser /* 143*e94e460cSPeter Tyser * 85xx/86xx use dma to initialize SDRAM when !CONFIG_ECC_INIT_VIA_DDRCONTROLLER 144*e94e460cSPeter Tyser * while 83xx uses dma to initialize SDRAM when CONFIG_DDR_ECC_INIT_VIA_DMA 145*e94e460cSPeter Tyser */ 146*e94e460cSPeter Tyser #if ((!defined CONFIG_MPC83xx && defined(CONFIG_DDR_ECC) && \ 147*e94e460cSPeter Tyser !defined(CONFIG_ECC_INIT_VIA_DDRCONTROLLER)) || \ 148*e94e460cSPeter Tyser (defined(CONFIG_MPC83xx) && defined(CONFIG_DDR_ECC_INIT_VIA_DMA))) 1490d595f76SPeter Tyser void dma_meminit(uint val, uint size) 1500d595f76SPeter Tyser { 1510d595f76SPeter Tyser uint *p = 0; 1520d595f76SPeter Tyser uint i = 0; 1530d595f76SPeter Tyser 1540d595f76SPeter Tyser for (*p = 0; p < (uint *)(8 * 1024); p++) { 1550d595f76SPeter Tyser if (((uint)p & 0x1f) == 0) 1560d595f76SPeter Tyser ppcDcbz((ulong)p); 1570d595f76SPeter Tyser 1580d595f76SPeter Tyser *p = (uint)CONFIG_MEM_INIT_VALUE; 1590d595f76SPeter Tyser 1600d595f76SPeter Tyser if (((uint)p & 0x1c) == 0x1c) 1610d595f76SPeter Tyser ppcDcbf((ulong)p); 1620d595f76SPeter Tyser } 1630d595f76SPeter Tyser 1640d595f76SPeter Tyser dmacpy(0x002000, 0, 0x002000); /* 8K */ 1650d595f76SPeter Tyser dmacpy(0x004000, 0, 0x004000); /* 16K */ 1660d595f76SPeter Tyser dmacpy(0x008000, 0, 0x008000); /* 32K */ 1670d595f76SPeter Tyser dmacpy(0x010000, 0, 0x010000); /* 64K */ 1680d595f76SPeter Tyser dmacpy(0x020000, 0, 0x020000); /* 128K */ 1690d595f76SPeter Tyser dmacpy(0x040000, 0, 0x040000); /* 256K */ 1700d595f76SPeter Tyser dmacpy(0x080000, 0, 0x080000); /* 512K */ 1710d595f76SPeter Tyser dmacpy(0x100000, 0, 0x100000); /* 1M */ 1720d595f76SPeter Tyser dmacpy(0x200000, 0, 0x200000); /* 2M */ 1730d595f76SPeter Tyser dmacpy(0x400000, 0, 0x400000); /* 4M */ 1740d595f76SPeter Tyser 1750d595f76SPeter Tyser for (i = 1; i < size / 0x800000; i++) 1760d595f76SPeter Tyser dmacpy((0x800000 * i), 0, 0x800000); 1770d595f76SPeter Tyser } 1780d595f76SPeter Tyser #endif 179