1017f11f6SPeter Tyser /* 2017f11f6SPeter Tyser * Copyright 2004,2007,2008 Freescale Semiconductor, Inc. 3017f11f6SPeter Tyser * (C) Copyright 2002, 2003 Motorola Inc. 4017f11f6SPeter Tyser * Xianghua Xiao (X.Xiao@motorola.com) 5017f11f6SPeter Tyser * 6017f11f6SPeter Tyser * (C) Copyright 2000 7017f11f6SPeter Tyser * Wolfgang Denk, DENX Software Engineering, wd@denx.de. 8017f11f6SPeter Tyser * 91a459660SWolfgang Denk * SPDX-License-Identifier: GPL-2.0+ 10017f11f6SPeter Tyser */ 11017f11f6SPeter Tyser 12017f11f6SPeter Tyser #include <config.h> 13017f11f6SPeter Tyser #include <common.h> 14a730393aSPeter Tyser #include <asm/io.h> 15017f11f6SPeter Tyser #include <asm/fsl_dma.h> 16017f11f6SPeter Tyser 1751402ac1SPeter Tyser /* Controller can only transfer 2^26 - 1 bytes at a time */ 1851402ac1SPeter Tyser #define FSL_DMA_MAX_SIZE (0x3ffffff) 1951402ac1SPeter Tyser 20e94e460cSPeter Tyser #if defined(CONFIG_MPC83xx) 21e94e460cSPeter Tyser #define FSL_DMA_MR_DEFAULT (FSL_DMA_MR_CTM_DIRECT | FSL_DMA_MR_DMSEN) 22e94e460cSPeter Tyser #else 23e94e460cSPeter Tyser #define FSL_DMA_MR_DEFAULT (FSL_DMA_MR_BWC_DIS | FSL_DMA_MR_CTM_DIRECT) 24e94e460cSPeter Tyser #endif 25e94e460cSPeter Tyser 26e94e460cSPeter Tyser 27e94e460cSPeter Tyser #if defined(CONFIG_MPC83xx) 28e94e460cSPeter Tyser dma83xx_t *dma_base = (void *)(CONFIG_SYS_MPC83xx_DMA_ADDR); 29e94e460cSPeter Tyser #elif defined(CONFIG_MPC85xx) 30a730393aSPeter Tyser ccsr_dma_t *dma_base = (void *)(CONFIG_SYS_MPC85xx_DMA_ADDR); 31017f11f6SPeter Tyser #elif defined(CONFIG_MPC86xx) 32a730393aSPeter Tyser ccsr_dma_t *dma_base = (void *)(CONFIG_SYS_MPC86xx_DMA_ADDR); 33017f11f6SPeter Tyser #else 34017f11f6SPeter Tyser #error "Freescale DMA engine not supported on your processor" 35017f11f6SPeter Tyser #endif 36017f11f6SPeter Tyser 37017f11f6SPeter Tyser static void dma_sync(void) 38017f11f6SPeter Tyser { 39017f11f6SPeter Tyser #if defined(CONFIG_MPC85xx) 40017f11f6SPeter Tyser asm("sync; isync; msync"); 41017f11f6SPeter Tyser #elif defined(CONFIG_MPC86xx) 42017f11f6SPeter Tyser asm("sync; isync"); 43017f11f6SPeter Tyser #endif 44017f11f6SPeter Tyser } 45017f11f6SPeter Tyser 46e94e460cSPeter Tyser static void out_dma32(volatile unsigned *addr, int val) 47e94e460cSPeter Tyser { 48e94e460cSPeter Tyser #if defined(CONFIG_MPC83xx) 49e94e460cSPeter Tyser out_le32(addr, val); 50e94e460cSPeter Tyser #else 51e94e460cSPeter Tyser out_be32(addr, val); 52e94e460cSPeter Tyser #endif 53e94e460cSPeter Tyser } 54e94e460cSPeter Tyser 55e94e460cSPeter Tyser static uint in_dma32(volatile unsigned *addr) 56e94e460cSPeter Tyser { 57e94e460cSPeter Tyser #if defined(CONFIG_MPC83xx) 58e94e460cSPeter Tyser return in_le32(addr); 59e94e460cSPeter Tyser #else 60e94e460cSPeter Tyser return in_be32(addr); 61e94e460cSPeter Tyser #endif 62e94e460cSPeter Tyser } 63e94e460cSPeter Tyser 64017f11f6SPeter Tyser static uint dma_check(void) { 65017f11f6SPeter Tyser volatile fsl_dma_t *dma = &dma_base->dma[0]; 66a730393aSPeter Tyser uint status; 67017f11f6SPeter Tyser 68017f11f6SPeter Tyser /* While the channel is busy, spin */ 69a730393aSPeter Tyser do { 70e94e460cSPeter Tyser status = in_dma32(&dma->sr); 71a730393aSPeter Tyser } while (status & FSL_DMA_SR_CB); 72017f11f6SPeter Tyser 73017f11f6SPeter Tyser /* clear MR[CS] channel start bit */ 74e94e460cSPeter Tyser out_dma32(&dma->mr, in_dma32(&dma->mr) & ~FSL_DMA_MR_CS); 75017f11f6SPeter Tyser dma_sync(); 76017f11f6SPeter Tyser 77017f11f6SPeter Tyser if (status != 0) 78017f11f6SPeter Tyser printf ("DMA Error: status = %x\n", status); 79017f11f6SPeter Tyser 80017f11f6SPeter Tyser return status; 81017f11f6SPeter Tyser } 82017f11f6SPeter Tyser 83e94e460cSPeter Tyser #if !defined(CONFIG_MPC83xx) 84017f11f6SPeter Tyser void dma_init(void) { 85017f11f6SPeter Tyser volatile fsl_dma_t *dma = &dma_base->dma[0]; 86017f11f6SPeter Tyser 87e94e460cSPeter Tyser out_dma32(&dma->satr, FSL_DMA_SATR_SREAD_SNOOP); 88e94e460cSPeter Tyser out_dma32(&dma->datr, FSL_DMA_DATR_DWRITE_SNOOP); 89e94e460cSPeter Tyser out_dma32(&dma->sr, 0xffffffff); /* clear any errors */ 90017f11f6SPeter Tyser dma_sync(); 91017f11f6SPeter Tyser } 92e94e460cSPeter Tyser #endif 93017f11f6SPeter Tyser 947892f619SPeter Tyser int dmacpy(phys_addr_t dest, phys_addr_t src, phys_size_t count) { 95017f11f6SPeter Tyser volatile fsl_dma_t *dma = &dma_base->dma[0]; 9651402ac1SPeter Tyser uint xfer_size; 9751402ac1SPeter Tyser 9851402ac1SPeter Tyser while (count) { 99*c79cba37SMasahiro Yamada xfer_size = min(FSL_DMA_MAX_SIZE, count); 100017f11f6SPeter Tyser 101359ec493SYork Sun out_dma32(&dma->dar, (u32) (dest & 0xFFFFFFFF)); 102359ec493SYork Sun out_dma32(&dma->sar, (u32) (src & 0xFFFFFFFF)); 1039a865fffSIra W. Snyder #if !defined(CONFIG_MPC83xx) 104359ec493SYork Sun out_dma32(&dma->satr, 105359ec493SYork Sun in_dma32(&dma->satr) | (u32)((u64)src >> 32)); 106359ec493SYork Sun out_dma32(&dma->datr, 107359ec493SYork Sun in_dma32(&dma->datr) | (u32)((u64)dest >> 32)); 1089a865fffSIra W. Snyder #endif 109e94e460cSPeter Tyser out_dma32(&dma->bcr, xfer_size); 110e94e460cSPeter Tyser dma_sync(); 111017f11f6SPeter Tyser 112e94e460cSPeter Tyser /* Prepare mode register */ 113e94e460cSPeter Tyser out_dma32(&dma->mr, FSL_DMA_MR_DEFAULT); 114017f11f6SPeter Tyser dma_sync(); 115017f11f6SPeter Tyser 116017f11f6SPeter Tyser /* Start the transfer */ 117e94e460cSPeter Tyser out_dma32(&dma->mr, FSL_DMA_MR_DEFAULT | FSL_DMA_MR_CS); 11851402ac1SPeter Tyser 11951402ac1SPeter Tyser count -= xfer_size; 12051402ac1SPeter Tyser src += xfer_size; 12151402ac1SPeter Tyser dest += xfer_size; 12251402ac1SPeter Tyser 123017f11f6SPeter Tyser dma_sync(); 124017f11f6SPeter Tyser 12551402ac1SPeter Tyser if (dma_check()) 12651402ac1SPeter Tyser return -1; 12751402ac1SPeter Tyser } 12851402ac1SPeter Tyser 12951402ac1SPeter Tyser return 0; 130017f11f6SPeter Tyser } 1310d595f76SPeter Tyser 132e94e460cSPeter Tyser /* 133e94e460cSPeter Tyser * 85xx/86xx use dma to initialize SDRAM when !CONFIG_ECC_INIT_VIA_DDRCONTROLLER 134e94e460cSPeter Tyser * while 83xx uses dma to initialize SDRAM when CONFIG_DDR_ECC_INIT_VIA_DMA 135e94e460cSPeter Tyser */ 136e94e460cSPeter Tyser #if ((!defined CONFIG_MPC83xx && defined(CONFIG_DDR_ECC) && \ 137e94e460cSPeter Tyser !defined(CONFIG_ECC_INIT_VIA_DDRCONTROLLER)) || \ 138e94e460cSPeter Tyser (defined(CONFIG_MPC83xx) && defined(CONFIG_DDR_ECC_INIT_VIA_DMA))) 1390d595f76SPeter Tyser void dma_meminit(uint val, uint size) 1400d595f76SPeter Tyser { 1410d595f76SPeter Tyser uint *p = 0; 1420d595f76SPeter Tyser uint i = 0; 1430d595f76SPeter Tyser 1440d595f76SPeter Tyser for (*p = 0; p < (uint *)(8 * 1024); p++) { 1450d595f76SPeter Tyser if (((uint)p & 0x1f) == 0) 1460d595f76SPeter Tyser ppcDcbz((ulong)p); 1470d595f76SPeter Tyser 1480d595f76SPeter Tyser *p = (uint)CONFIG_MEM_INIT_VALUE; 1490d595f76SPeter Tyser 1500d595f76SPeter Tyser if (((uint)p & 0x1c) == 0x1c) 1510d595f76SPeter Tyser ppcDcbf((ulong)p); 1520d595f76SPeter Tyser } 1530d595f76SPeter Tyser 1540d595f76SPeter Tyser dmacpy(0x002000, 0, 0x002000); /* 8K */ 1550d595f76SPeter Tyser dmacpy(0x004000, 0, 0x004000); /* 16K */ 1560d595f76SPeter Tyser dmacpy(0x008000, 0, 0x008000); /* 32K */ 1570d595f76SPeter Tyser dmacpy(0x010000, 0, 0x010000); /* 64K */ 1580d595f76SPeter Tyser dmacpy(0x020000, 0, 0x020000); /* 128K */ 1590d595f76SPeter Tyser dmacpy(0x040000, 0, 0x040000); /* 256K */ 1600d595f76SPeter Tyser dmacpy(0x080000, 0, 0x080000); /* 512K */ 1610d595f76SPeter Tyser dmacpy(0x100000, 0, 0x100000); /* 1M */ 1620d595f76SPeter Tyser dmacpy(0x200000, 0, 0x200000); /* 2M */ 1630d595f76SPeter Tyser dmacpy(0x400000, 0, 0x400000); /* 4M */ 1640d595f76SPeter Tyser 1650d595f76SPeter Tyser for (i = 1; i < size / 0x800000; i++) 1660d595f76SPeter Tyser dmacpy((0x800000 * i), 0, 0x800000); 1670d595f76SPeter Tyser } 1680d595f76SPeter Tyser #endif 169