1*9ffa7a35SPurna Chandra Mandal /* 2*9ffa7a35SPurna Chandra Mandal * (c) 2015 Purna Chandra Mandal <purna.mandal@microchip.com> 3*9ffa7a35SPurna Chandra Mandal * 4*9ffa7a35SPurna Chandra Mandal * SPDX-License-Identifier: GPL-2.0+ 5*9ffa7a35SPurna Chandra Mandal * 6*9ffa7a35SPurna Chandra Mandal */ 7*9ffa7a35SPurna Chandra Mandal 8*9ffa7a35SPurna Chandra Mandal #ifndef __MICROCHIP_DDR2_REGS_H 9*9ffa7a35SPurna Chandra Mandal #define __MICROCHIP_DDR2_REGS_H 10*9ffa7a35SPurna Chandra Mandal 11*9ffa7a35SPurna Chandra Mandal #include <linux/bitops.h> 12*9ffa7a35SPurna Chandra Mandal 13*9ffa7a35SPurna Chandra Mandal /* DDR2 Controller */ 14*9ffa7a35SPurna Chandra Mandal struct ddr2_ctrl_regs { 15*9ffa7a35SPurna Chandra Mandal u32 tsel; 16*9ffa7a35SPurna Chandra Mandal u32 minlim; 17*9ffa7a35SPurna Chandra Mandal u32 reqprd; 18*9ffa7a35SPurna Chandra Mandal u32 mincmd; 19*9ffa7a35SPurna Chandra Mandal u32 memcon; 20*9ffa7a35SPurna Chandra Mandal u32 memcfg0; 21*9ffa7a35SPurna Chandra Mandal u32 memcfg1; 22*9ffa7a35SPurna Chandra Mandal u32 memcfg2; 23*9ffa7a35SPurna Chandra Mandal u32 memcfg3; 24*9ffa7a35SPurna Chandra Mandal u32 memcfg4; 25*9ffa7a35SPurna Chandra Mandal u32 refcfg; 26*9ffa7a35SPurna Chandra Mandal u32 pwrcfg; 27*9ffa7a35SPurna Chandra Mandal u32 dlycfg0; 28*9ffa7a35SPurna Chandra Mandal u32 dlycfg1; 29*9ffa7a35SPurna Chandra Mandal u32 dlycfg2; 30*9ffa7a35SPurna Chandra Mandal u32 dlycfg3; 31*9ffa7a35SPurna Chandra Mandal u32 odtcfg; 32*9ffa7a35SPurna Chandra Mandal u32 xfercfg; 33*9ffa7a35SPurna Chandra Mandal u32 cmdissue; 34*9ffa7a35SPurna Chandra Mandal u32 odtencfg; 35*9ffa7a35SPurna Chandra Mandal u32 memwidth; 36*9ffa7a35SPurna Chandra Mandal u32 unused[11]; 37*9ffa7a35SPurna Chandra Mandal u32 cmd10[16]; 38*9ffa7a35SPurna Chandra Mandal u32 cmd20[16]; 39*9ffa7a35SPurna Chandra Mandal }; 40*9ffa7a35SPurna Chandra Mandal 41*9ffa7a35SPurna Chandra Mandal /* Arbiter Config */ 42*9ffa7a35SPurna Chandra Mandal #define MIN_LIM_WIDTH 5 43*9ffa7a35SPurna Chandra Mandal #define RQST_PERIOD_WIDTH 8 44*9ffa7a35SPurna Chandra Mandal #define MIN_CMDACPT_WIDTH 8 45*9ffa7a35SPurna Chandra Mandal 46*9ffa7a35SPurna Chandra Mandal /* Refresh Config */ 47*9ffa7a35SPurna Chandra Mandal #define REFCNT_CLK(x) (x) 48*9ffa7a35SPurna Chandra Mandal #define REFDLY_CLK(x) ((x) << 16) 49*9ffa7a35SPurna Chandra Mandal #define MAX_PEND_REF(x) ((x) << 24) 50*9ffa7a35SPurna Chandra Mandal 51*9ffa7a35SPurna Chandra Mandal /* Power Config */ 52*9ffa7a35SPurna Chandra Mandal #define PRECH_PWR_DN_ONLY(x) ((x) << 22) 53*9ffa7a35SPurna Chandra Mandal #define SELF_REF_DLY(x) ((x) << 12) 54*9ffa7a35SPurna Chandra Mandal #define PWR_DN_DLY(x) ((x) << 4) 55*9ffa7a35SPurna Chandra Mandal #define EN_AUTO_SELF_REF(x) ((x) << 3) 56*9ffa7a35SPurna Chandra Mandal #define EN_AUTO_PWR_DN(x) ((x) << 2) 57*9ffa7a35SPurna Chandra Mandal #define ERR_CORR_EN(x) ((x) << 1) 58*9ffa7a35SPurna Chandra Mandal #define ECC_EN(x) (x) 59*9ffa7a35SPurna Chandra Mandal 60*9ffa7a35SPurna Chandra Mandal /* Memory Width */ 61*9ffa7a35SPurna Chandra Mandal #define HALF_RATE_MODE BIT(3) 62*9ffa7a35SPurna Chandra Mandal 63*9ffa7a35SPurna Chandra Mandal /* Delay Config */ 64*9ffa7a35SPurna Chandra Mandal #define ODTWLEN(x) ((x) << 20) 65*9ffa7a35SPurna Chandra Mandal #define ODTRLEN(x) ((x) << 16) 66*9ffa7a35SPurna Chandra Mandal #define ODTWDLY(x) ((x) << 12) 67*9ffa7a35SPurna Chandra Mandal #define ODTRDLY(x) ((x) << 8) 68*9ffa7a35SPurna Chandra Mandal 69*9ffa7a35SPurna Chandra Mandal /* Xfer Config */ 70*9ffa7a35SPurna Chandra Mandal #define BIG_ENDIAN(x) ((x) << 31) 71*9ffa7a35SPurna Chandra Mandal #define MAX_BURST(x) ((x) << 24) 72*9ffa7a35SPurna Chandra Mandal #define RDATENDLY(x) ((x) << 16) 73*9ffa7a35SPurna Chandra Mandal #define NXDATAVDLY(x) ((x) << 4) 74*9ffa7a35SPurna Chandra Mandal #define NXTDATRQDLY(x) ((x) << 0) 75*9ffa7a35SPurna Chandra Mandal 76*9ffa7a35SPurna Chandra Mandal /* Host Commands */ 77*9ffa7a35SPurna Chandra Mandal #define IDLE_NOP 0x00ffffff 78*9ffa7a35SPurna Chandra Mandal #define PRECH_ALL_CMD 0x00fff401 79*9ffa7a35SPurna Chandra Mandal #define REF_CMD 0x00fff801 80*9ffa7a35SPurna Chandra Mandal #define LOAD_MODE_CMD 0x00fff001 81*9ffa7a35SPurna Chandra Mandal #define CKE_LOW 0x00ffeffe 82*9ffa7a35SPurna Chandra Mandal 83*9ffa7a35SPurna Chandra Mandal #define NUM_HOST_CMDS 12 84*9ffa7a35SPurna Chandra Mandal 85*9ffa7a35SPurna Chandra Mandal /* Host CMD Issue */ 86*9ffa7a35SPurna Chandra Mandal #define CMD_VALID BIT(4) 87*9ffa7a35SPurna Chandra Mandal #define NUMHOSTCMD(x) (x) 88*9ffa7a35SPurna Chandra Mandal 89*9ffa7a35SPurna Chandra Mandal /* Memory Control */ 90*9ffa7a35SPurna Chandra Mandal #define INIT_DONE BIT(1) 91*9ffa7a35SPurna Chandra Mandal #define INIT_START BIT(0) 92*9ffa7a35SPurna Chandra Mandal 93*9ffa7a35SPurna Chandra Mandal /* Address Control */ 94*9ffa7a35SPurna Chandra Mandal #define EN_AUTO_PRECH 0 95*9ffa7a35SPurna Chandra Mandal #define SB_PRI 1 96*9ffa7a35SPurna Chandra Mandal 97*9ffa7a35SPurna Chandra Mandal /* DDR2 Phy Register */ 98*9ffa7a35SPurna Chandra Mandal struct ddr2_phy_regs { 99*9ffa7a35SPurna Chandra Mandal u32 scl_start; 100*9ffa7a35SPurna Chandra Mandal u32 unused1[2]; 101*9ffa7a35SPurna Chandra Mandal u32 scl_latency; 102*9ffa7a35SPurna Chandra Mandal u32 unused2[2]; 103*9ffa7a35SPurna Chandra Mandal u32 scl_config_1; 104*9ffa7a35SPurna Chandra Mandal u32 scl_config_2; 105*9ffa7a35SPurna Chandra Mandal u32 pad_ctrl; 106*9ffa7a35SPurna Chandra Mandal u32 dll_recalib; 107*9ffa7a35SPurna Chandra Mandal }; 108*9ffa7a35SPurna Chandra Mandal 109*9ffa7a35SPurna Chandra Mandal /* PHY PAD CONTROL */ 110*9ffa7a35SPurna Chandra Mandal #define ODT_SEL BIT(0) 111*9ffa7a35SPurna Chandra Mandal #define ODT_EN BIT(1) 112*9ffa7a35SPurna Chandra Mandal #define DRIVE_SEL(x) ((x) << 2) 113*9ffa7a35SPurna Chandra Mandal #define ODT_PULLDOWN(x) ((x) << 4) 114*9ffa7a35SPurna Chandra Mandal #define ODT_PULLUP(x) ((x) << 6) 115*9ffa7a35SPurna Chandra Mandal #define EXTRA_OEN_CLK(x) ((x) << 8) 116*9ffa7a35SPurna Chandra Mandal #define NOEXT_DLL BIT(9) 117*9ffa7a35SPurna Chandra Mandal #define DLR_DFT_WRCMD BIT(13) 118*9ffa7a35SPurna Chandra Mandal #define HALF_RATE BIT(14) 119*9ffa7a35SPurna Chandra Mandal #define DRVSTR_PFET(x) ((x) << 16) 120*9ffa7a35SPurna Chandra Mandal #define DRVSTR_NFET(x) ((x) << 20) 121*9ffa7a35SPurna Chandra Mandal #define RCVR_EN BIT(28) 122*9ffa7a35SPurna Chandra Mandal #define PREAMBLE_DLY(x) ((x) << 29) 123*9ffa7a35SPurna Chandra Mandal 124*9ffa7a35SPurna Chandra Mandal /* PHY DLL RECALIBRATE */ 125*9ffa7a35SPurna Chandra Mandal #define RECALIB_CNT(x) ((x) << 8) 126*9ffa7a35SPurna Chandra Mandal #define DISABLE_RECALIB(x) ((x) << 26) 127*9ffa7a35SPurna Chandra Mandal #define DELAY_START_VAL(x) ((x) << 28) 128*9ffa7a35SPurna Chandra Mandal 129*9ffa7a35SPurna Chandra Mandal /* PHY SCL CONFIG1 */ 130*9ffa7a35SPurna Chandra Mandal #define SCL_BURST8 BIT(0) 131*9ffa7a35SPurna Chandra Mandal #define SCL_DDR_CONNECTED BIT(1) 132*9ffa7a35SPurna Chandra Mandal #define SCL_RCAS_LAT(x) ((x) << 4) 133*9ffa7a35SPurna Chandra Mandal #define SCL_ODTCSWW BIT(24) 134*9ffa7a35SPurna Chandra Mandal 135*9ffa7a35SPurna Chandra Mandal /* PHY SCL CONFIG2 */ 136*9ffa7a35SPurna Chandra Mandal #define SCL_CSEN BIT(0) 137*9ffa7a35SPurna Chandra Mandal #define SCL_WCAS_LAT(x) ((x) << 8) 138*9ffa7a35SPurna Chandra Mandal 139*9ffa7a35SPurna Chandra Mandal /* PHY SCL Latency */ 140*9ffa7a35SPurna Chandra Mandal #define SCL_CAPCLKDLY(x) ((x) << 0) 141*9ffa7a35SPurna Chandra Mandal #define SCL_DDRCLKDLY(x) ((x) << 4) 142*9ffa7a35SPurna Chandra Mandal 143*9ffa7a35SPurna Chandra Mandal /* PHY SCL START */ 144*9ffa7a35SPurna Chandra Mandal #define SCL_START BIT(28) 145*9ffa7a35SPurna Chandra Mandal #define SCL_EN BIT(26) 146*9ffa7a35SPurna Chandra Mandal #define SCL_LUBPASS (BIT(1) | BIT(0)) 147*9ffa7a35SPurna Chandra Mandal 148*9ffa7a35SPurna Chandra Mandal #endif /* __MICROCHIP_DDR2_REGS_H */ 149