1*ff9112dfSStefan Roese /*
2*ff9112dfSStefan Roese * Copyright (C) Marvell International Ltd. and its affiliates
3*ff9112dfSStefan Roese *
4*ff9112dfSStefan Roese * SPDX-License-Identifier: GPL-2.0
5*ff9112dfSStefan Roese */
6*ff9112dfSStefan Roese
7*ff9112dfSStefan Roese #include <common.h>
8*ff9112dfSStefan Roese #include <i2c.h>
9*ff9112dfSStefan Roese #include <spl.h>
10*ff9112dfSStefan Roese #include <asm/io.h>
11*ff9112dfSStefan Roese #include <asm/arch/cpu.h>
12*ff9112dfSStefan Roese #include <asm/arch/soc.h>
13*ff9112dfSStefan Roese
14*ff9112dfSStefan Roese #include "ddr3_hw_training.h"
15*ff9112dfSStefan Roese
16*ff9112dfSStefan Roese /*
17*ff9112dfSStefan Roese * Debug
18*ff9112dfSStefan Roese */
19*ff9112dfSStefan Roese #define DEBUG_PBS_FULL_C(s, d, l) \
20*ff9112dfSStefan Roese DEBUG_PBS_FULL_S(s); DEBUG_PBS_FULL_D(d, l); DEBUG_PBS_FULL_S("\n")
21*ff9112dfSStefan Roese #define DEBUG_PBS_C(s, d, l) \
22*ff9112dfSStefan Roese DEBUG_PBS_S(s); DEBUG_PBS_D(d, l); DEBUG_PBS_S("\n")
23*ff9112dfSStefan Roese
24*ff9112dfSStefan Roese #ifdef MV_DEBUG_PBS
25*ff9112dfSStefan Roese #define DEBUG_PBS_S(s) puts(s)
26*ff9112dfSStefan Roese #define DEBUG_PBS_D(d, l) printf("%x", d)
27*ff9112dfSStefan Roese #else
28*ff9112dfSStefan Roese #define DEBUG_PBS_S(s)
29*ff9112dfSStefan Roese #define DEBUG_PBS_D(d, l)
30*ff9112dfSStefan Roese #endif
31*ff9112dfSStefan Roese
32*ff9112dfSStefan Roese #ifdef MV_DEBUG_FULL_PBS
33*ff9112dfSStefan Roese #define DEBUG_PBS_FULL_S(s) puts(s)
34*ff9112dfSStefan Roese #define DEBUG_PBS_FULL_D(d, l) printf("%x", d)
35*ff9112dfSStefan Roese #else
36*ff9112dfSStefan Roese #define DEBUG_PBS_FULL_S(s)
37*ff9112dfSStefan Roese #define DEBUG_PBS_FULL_D(d, l)
38*ff9112dfSStefan Roese #endif
39*ff9112dfSStefan Roese
40*ff9112dfSStefan Roese #if defined(MV88F78X60) || defined(MV88F672X)
41*ff9112dfSStefan Roese
42*ff9112dfSStefan Roese /* Temp array for skew data storage */
43*ff9112dfSStefan Roese static u32 skew_array[(MAX_PUP_NUM) * DQ_NUM] = { 0 };
44*ff9112dfSStefan Roese
45*ff9112dfSStefan Roese /* PBS locked dq (per pup) */
46*ff9112dfSStefan Roese extern u32 pbs_locked_dq[MAX_PUP_NUM][DQ_NUM];
47*ff9112dfSStefan Roese extern u32 pbs_locked_dm[MAX_PUP_NUM];
48*ff9112dfSStefan Roese extern u32 pbs_locked_value[MAX_PUP_NUM][DQ_NUM];
49*ff9112dfSStefan Roese
50*ff9112dfSStefan Roese #if defined(MV88F672X)
51*ff9112dfSStefan Roese extern u32 pbs_pattern[2][LEN_16BIT_PBS_PATTERN];
52*ff9112dfSStefan Roese extern u32 pbs_pattern_32b[2][LEN_PBS_PATTERN];
53*ff9112dfSStefan Roese #else
54*ff9112dfSStefan Roese extern u32 pbs_pattern_32b[2][LEN_PBS_PATTERN];
55*ff9112dfSStefan Roese extern u32 pbs_pattern_64b[2][LEN_PBS_PATTERN];
56*ff9112dfSStefan Roese #endif
57*ff9112dfSStefan Roese
58*ff9112dfSStefan Roese extern u32 pbs_dq_mapping[PUP_NUM_64BIT + 1][DQ_NUM];
59*ff9112dfSStefan Roese
60*ff9112dfSStefan Roese static int ddr3_tx_shift_dqs_adll_step_before_fail(MV_DRAM_INFO *dram_info,
61*ff9112dfSStefan Roese u32 cur_pup, u32 pbs_pattern_idx, u32 ecc);
62*ff9112dfSStefan Roese static int ddr3_rx_shift_dqs_to_first_fail(MV_DRAM_INFO *dram_info, u32 cur_pup,
63*ff9112dfSStefan Roese u32 pbs_pattern_idx, u32 ecc);
64*ff9112dfSStefan Roese static int ddr3_pbs_per_bit(MV_DRAM_INFO *dram_info, int *start_over, int is_tx,
65*ff9112dfSStefan Roese u32 *pcur_pup, u32 pbs_pattern_idx, u32 ecc);
66*ff9112dfSStefan Roese static int ddr3_set_pbs_results(MV_DRAM_INFO *dram_info, int is_tx);
67*ff9112dfSStefan Roese static void ddr3_pbs_write_pup_dqs_reg(u32 cs, u32 pup, u32 dqs_delay);
68*ff9112dfSStefan Roese
69*ff9112dfSStefan Roese /*
70*ff9112dfSStefan Roese * Name: ddr3_pbs_tx
71*ff9112dfSStefan Roese * Desc: Execute the PBS TX phase.
72*ff9112dfSStefan Roese * Args: dram_info ddr3 training information struct
73*ff9112dfSStefan Roese * Notes:
74*ff9112dfSStefan Roese * Returns: MV_OK if success, other error code if fail.
75*ff9112dfSStefan Roese */
ddr3_pbs_tx(MV_DRAM_INFO * dram_info)76*ff9112dfSStefan Roese int ddr3_pbs_tx(MV_DRAM_INFO *dram_info)
77*ff9112dfSStefan Roese {
78*ff9112dfSStefan Roese /* Array of Deskew results */
79*ff9112dfSStefan Roese
80*ff9112dfSStefan Roese /*
81*ff9112dfSStefan Roese * Array to hold the total sum of skew from all iterations
82*ff9112dfSStefan Roese * (for average purpose)
83*ff9112dfSStefan Roese */
84*ff9112dfSStefan Roese u32 skew_sum_array[MAX_PUP_NUM][DQ_NUM] = { {0} };
85*ff9112dfSStefan Roese
86*ff9112dfSStefan Roese /*
87*ff9112dfSStefan Roese * Array to hold the total average skew from both patterns
88*ff9112dfSStefan Roese * (for average purpose)
89*ff9112dfSStefan Roese */
90*ff9112dfSStefan Roese u32 pattern_skew_array[MAX_PUP_NUM][DQ_NUM] = { {0} };
91*ff9112dfSStefan Roese
92*ff9112dfSStefan Roese u32 pbs_rep_time = 0; /* counts number of loop in case of fail */
93*ff9112dfSStefan Roese /* bit array for unlock pups - used to repeat on the RX operation */
94*ff9112dfSStefan Roese u32 cur_pup;
95*ff9112dfSStefan Roese u32 max_pup;
96*ff9112dfSStefan Roese u32 pbs_retry;
97*ff9112dfSStefan Roese u32 pup, dq, pups, cur_max_pup, valid_pup, reg;
98*ff9112dfSStefan Roese u32 pattern_idx;
99*ff9112dfSStefan Roese u32 ecc;
100*ff9112dfSStefan Roese /* indicates whether we need to start the loop again */
101*ff9112dfSStefan Roese int start_over;
102*ff9112dfSStefan Roese
103*ff9112dfSStefan Roese DEBUG_PBS_S("DDR3 - PBS TX - Starting PBS TX procedure\n");
104*ff9112dfSStefan Roese
105*ff9112dfSStefan Roese pups = dram_info->num_of_total_pups;
106*ff9112dfSStefan Roese max_pup = dram_info->num_of_total_pups;
107*ff9112dfSStefan Roese
108*ff9112dfSStefan Roese /* Enable SW override */
109*ff9112dfSStefan Roese reg = reg_read(REG_DRAM_TRAINING_2_ADDR) |
110*ff9112dfSStefan Roese (1 << REG_DRAM_TRAINING_2_SW_OVRD_OFFS);
111*ff9112dfSStefan Roese /* [0] = 1 - Enable SW override */
112*ff9112dfSStefan Roese /* 0x15B8 - Training SW 2 Register */
113*ff9112dfSStefan Roese reg_write(REG_DRAM_TRAINING_2_ADDR, reg);
114*ff9112dfSStefan Roese DEBUG_PBS_S("DDR3 - PBS RX - SW Override Enabled\n");
115*ff9112dfSStefan Roese
116*ff9112dfSStefan Roese reg = 1 << REG_DRAM_TRAINING_AUTO_OFFS;
117*ff9112dfSStefan Roese reg_write(REG_DRAM_TRAINING_ADDR, reg); /* 0x15B0 - Training Register */
118*ff9112dfSStefan Roese
119*ff9112dfSStefan Roese /* Running twice for 2 different patterns. each patterns - 3 times */
120*ff9112dfSStefan Roese for (pattern_idx = 0; pattern_idx < COUNT_PBS_PATTERN; pattern_idx++) {
121*ff9112dfSStefan Roese DEBUG_PBS_C("DDR3 - PBS TX - Working with pattern - ",
122*ff9112dfSStefan Roese pattern_idx, 1);
123*ff9112dfSStefan Roese
124*ff9112dfSStefan Roese /* Reset sum array */
125*ff9112dfSStefan Roese for (pup = 0; pup < pups; pup++) {
126*ff9112dfSStefan Roese for (dq = 0; dq < DQ_NUM; dq++)
127*ff9112dfSStefan Roese skew_sum_array[pup][dq] = 0;
128*ff9112dfSStefan Roese }
129*ff9112dfSStefan Roese
130*ff9112dfSStefan Roese /*
131*ff9112dfSStefan Roese * Perform PBS several of times (3 for each pattern).
132*ff9112dfSStefan Roese * At the end, we'll use the average
133*ff9112dfSStefan Roese */
134*ff9112dfSStefan Roese /* If there is ECC, do each PBS again with mux change */
135*ff9112dfSStefan Roese for (pbs_retry = 0; pbs_retry < COUNT_PBS_REPEAT; pbs_retry++) {
136*ff9112dfSStefan Roese for (ecc = 0; ecc < (dram_info->ecc_ena + 1); ecc++) {
137*ff9112dfSStefan Roese
138*ff9112dfSStefan Roese /*
139*ff9112dfSStefan Roese * This parameter stores the current PUP
140*ff9112dfSStefan Roese * num - ecc mode dependent - 4-8 / 1 pups
141*ff9112dfSStefan Roese */
142*ff9112dfSStefan Roese cur_max_pup = (1 - ecc) *
143*ff9112dfSStefan Roese dram_info->num_of_std_pups + ecc;
144*ff9112dfSStefan Roese
145*ff9112dfSStefan Roese if (ecc) {
146*ff9112dfSStefan Roese /* Only 1 pup in this case */
147*ff9112dfSStefan Roese valid_pup = 0x1;
148*ff9112dfSStefan Roese } else if (cur_max_pup > 4) {
149*ff9112dfSStefan Roese /* 64 bit - 8 pups */
150*ff9112dfSStefan Roese valid_pup = 0xFF;
151*ff9112dfSStefan Roese } else if (cur_max_pup == 4) {
152*ff9112dfSStefan Roese /* 32 bit - 4 pups */
153*ff9112dfSStefan Roese valid_pup = 0xF;
154*ff9112dfSStefan Roese } else {
155*ff9112dfSStefan Roese /* 16 bit - 2 pups */
156*ff9112dfSStefan Roese valid_pup = 0x3;
157*ff9112dfSStefan Roese }
158*ff9112dfSStefan Roese
159*ff9112dfSStefan Roese /* ECC Support - Switch ECC Mux on ecc=1 */
160*ff9112dfSStefan Roese reg = reg_read(REG_DRAM_TRAINING_2_ADDR) &
161*ff9112dfSStefan Roese ~(1 << REG_DRAM_TRAINING_2_ECC_MUX_OFFS);
162*ff9112dfSStefan Roese reg |= (dram_info->ecc_ena * ecc <<
163*ff9112dfSStefan Roese REG_DRAM_TRAINING_2_ECC_MUX_OFFS);
164*ff9112dfSStefan Roese reg_write(REG_DRAM_TRAINING_2_ADDR, reg);
165*ff9112dfSStefan Roese
166*ff9112dfSStefan Roese if (ecc)
167*ff9112dfSStefan Roese DEBUG_PBS_S("DDR3 - PBS Tx - ECC Mux Enabled\n");
168*ff9112dfSStefan Roese else
169*ff9112dfSStefan Roese DEBUG_PBS_S("DDR3 - PBS Tx - ECC Mux Disabled\n");
170*ff9112dfSStefan Roese
171*ff9112dfSStefan Roese /* Init iteration values */
172*ff9112dfSStefan Roese /* Clear the locked DQs */
173*ff9112dfSStefan Roese for (pup = 0; pup < cur_max_pup; pup++) {
174*ff9112dfSStefan Roese for (dq = 0; dq < DQ_NUM; dq++) {
175*ff9112dfSStefan Roese pbs_locked_dq[
176*ff9112dfSStefan Roese pup + ecc *
177*ff9112dfSStefan Roese (max_pup - 1)][dq] =
178*ff9112dfSStefan Roese 0;
179*ff9112dfSStefan Roese }
180*ff9112dfSStefan Roese }
181*ff9112dfSStefan Roese
182*ff9112dfSStefan Roese pbs_rep_time = 0;
183*ff9112dfSStefan Roese cur_pup = valid_pup;
184*ff9112dfSStefan Roese start_over = 0;
185*ff9112dfSStefan Roese
186*ff9112dfSStefan Roese /*
187*ff9112dfSStefan Roese * Run loop On current Pattern and current
188*ff9112dfSStefan Roese * pattern iteration (just to cover the false
189*ff9112dfSStefan Roese * fail problem)
190*ff9112dfSStefan Roese */
191*ff9112dfSStefan Roese do {
192*ff9112dfSStefan Roese DEBUG_PBS_S("DDR3 - PBS Tx - Pbs Rep Loop is ");
193*ff9112dfSStefan Roese DEBUG_PBS_D(pbs_rep_time, 1);
194*ff9112dfSStefan Roese DEBUG_PBS_S(", for Retry No.");
195*ff9112dfSStefan Roese DEBUG_PBS_D(pbs_retry, 1);
196*ff9112dfSStefan Roese DEBUG_PBS_S("\n");
197*ff9112dfSStefan Roese
198*ff9112dfSStefan Roese /* Set all PBS values to MIN (0) */
199*ff9112dfSStefan Roese DEBUG_PBS_S("DDR3 - PBS Tx - Set all PBS values to MIN\n");
200*ff9112dfSStefan Roese
201*ff9112dfSStefan Roese for (dq = 0; dq < DQ_NUM; dq++) {
202*ff9112dfSStefan Roese ddr3_write_pup_reg(
203*ff9112dfSStefan Roese PUP_PBS_TX +
204*ff9112dfSStefan Roese pbs_dq_mapping[pup *
205*ff9112dfSStefan Roese (1 - ecc) +
206*ff9112dfSStefan Roese ecc * ECC_PUP]
207*ff9112dfSStefan Roese [dq], CS0, (1 - ecc) *
208*ff9112dfSStefan Roese PUP_BC + ecc * ECC_PUP, 0,
209*ff9112dfSStefan Roese 0);
210*ff9112dfSStefan Roese }
211*ff9112dfSStefan Roese
212*ff9112dfSStefan Roese /*
213*ff9112dfSStefan Roese * Shift DQ ADLL right, One step before
214*ff9112dfSStefan Roese * fail
215*ff9112dfSStefan Roese */
216*ff9112dfSStefan Roese DEBUG_PBS_S("DDR3 - PBS Tx - ADLL shift right one phase before fail\n");
217*ff9112dfSStefan Roese
218*ff9112dfSStefan Roese if (MV_OK != ddr3_tx_shift_dqs_adll_step_before_fail
219*ff9112dfSStefan Roese (dram_info, cur_pup, pattern_idx,
220*ff9112dfSStefan Roese ecc))
221*ff9112dfSStefan Roese return MV_DDR3_TRAINING_ERR_PBS_ADLL_SHR_1PHASE;
222*ff9112dfSStefan Roese
223*ff9112dfSStefan Roese /* PBS For each bit */
224*ff9112dfSStefan Roese DEBUG_PBS_S("DDR3 - PBS Tx - perform PBS for each bit\n");
225*ff9112dfSStefan Roese
226*ff9112dfSStefan Roese /*
227*ff9112dfSStefan Roese * In this stage - start_over = 0
228*ff9112dfSStefan Roese */
229*ff9112dfSStefan Roese if (MV_OK != ddr3_pbs_per_bit(
230*ff9112dfSStefan Roese dram_info, &start_over, 1,
231*ff9112dfSStefan Roese &cur_pup, pattern_idx, ecc))
232*ff9112dfSStefan Roese return MV_DDR3_TRAINING_ERR_PBS_TX_PER_BIT;
233*ff9112dfSStefan Roese
234*ff9112dfSStefan Roese } while ((start_over == 1) &&
235*ff9112dfSStefan Roese (++pbs_rep_time < COUNT_PBS_STARTOVER));
236*ff9112dfSStefan Roese
237*ff9112dfSStefan Roese if (pbs_rep_time == COUNT_PBS_STARTOVER &&
238*ff9112dfSStefan Roese start_over == 1) {
239*ff9112dfSStefan Roese DEBUG_PBS_S("DDR3 - PBS Tx - FAIL - Adll reach max value\n");
240*ff9112dfSStefan Roese return MV_DDR3_TRAINING_ERR_PBS_TX_MAX_VAL;
241*ff9112dfSStefan Roese }
242*ff9112dfSStefan Roese
243*ff9112dfSStefan Roese DEBUG_PBS_FULL_C("DDR3 - PBS TX - values for iteration - ",
244*ff9112dfSStefan Roese pbs_retry, 1);
245*ff9112dfSStefan Roese for (pup = 0; pup < cur_max_pup; pup++) {
246*ff9112dfSStefan Roese /*
247*ff9112dfSStefan Roese * To minimize delay elements, inc
248*ff9112dfSStefan Roese * from pbs value the min pbs val
249*ff9112dfSStefan Roese */
250*ff9112dfSStefan Roese DEBUG_PBS_S("DDR3 - PBS - PUP");
251*ff9112dfSStefan Roese DEBUG_PBS_D((pup + (ecc * ECC_PUP)), 1);
252*ff9112dfSStefan Roese DEBUG_PBS_S(": ");
253*ff9112dfSStefan Roese
254*ff9112dfSStefan Roese for (dq = 0; dq < DQ_NUM; dq++) {
255*ff9112dfSStefan Roese /* Set skew value for all dq */
256*ff9112dfSStefan Roese /*
257*ff9112dfSStefan Roese * Bit# Deskew <- Bit# Deskew -
258*ff9112dfSStefan Roese * last / first failing bit
259*ff9112dfSStefan Roese * Deskew For all bits (per PUP)
260*ff9112dfSStefan Roese * (minimize delay elements)
261*ff9112dfSStefan Roese */
262*ff9112dfSStefan Roese DEBUG_PBS_S("DQ");
263*ff9112dfSStefan Roese DEBUG_PBS_D(dq, 1);
264*ff9112dfSStefan Roese DEBUG_PBS_S("-");
265*ff9112dfSStefan Roese DEBUG_PBS_D(skew_array
266*ff9112dfSStefan Roese [((pup) * DQ_NUM) +
267*ff9112dfSStefan Roese dq], 2);
268*ff9112dfSStefan Roese DEBUG_PBS_S(", ");
269*ff9112dfSStefan Roese }
270*ff9112dfSStefan Roese DEBUG_PBS_S("\n");
271*ff9112dfSStefan Roese }
272*ff9112dfSStefan Roese
273*ff9112dfSStefan Roese /*
274*ff9112dfSStefan Roese * Collect the results we got on this trial
275*ff9112dfSStefan Roese * of PBS
276*ff9112dfSStefan Roese */
277*ff9112dfSStefan Roese for (pup = 0; pup < cur_max_pup; pup++) {
278*ff9112dfSStefan Roese for (dq = 0; dq < DQ_NUM; dq++) {
279*ff9112dfSStefan Roese skew_sum_array[pup + (ecc * (max_pup - 1))]
280*ff9112dfSStefan Roese [dq] += skew_array
281*ff9112dfSStefan Roese [((pup) * DQ_NUM) + dq];
282*ff9112dfSStefan Roese }
283*ff9112dfSStefan Roese }
284*ff9112dfSStefan Roese
285*ff9112dfSStefan Roese /* ECC Support - Disable ECC MUX */
286*ff9112dfSStefan Roese reg = reg_read(REG_DRAM_TRAINING_2_ADDR) &
287*ff9112dfSStefan Roese ~(1 << REG_DRAM_TRAINING_2_ECC_MUX_OFFS);
288*ff9112dfSStefan Roese reg_write(REG_DRAM_TRAINING_2_ADDR, reg);
289*ff9112dfSStefan Roese }
290*ff9112dfSStefan Roese }
291*ff9112dfSStefan Roese
292*ff9112dfSStefan Roese DEBUG_PBS_C("DDR3 - PBS TX - values for current pattern - ",
293*ff9112dfSStefan Roese pattern_idx, 1);
294*ff9112dfSStefan Roese for (pup = 0; pup < max_pup; pup++) {
295*ff9112dfSStefan Roese /*
296*ff9112dfSStefan Roese * To minimize delay elements, inc from pbs value the
297*ff9112dfSStefan Roese * min pbs val
298*ff9112dfSStefan Roese */
299*ff9112dfSStefan Roese DEBUG_PBS_S("DDR3 - PBS - PUP");
300*ff9112dfSStefan Roese DEBUG_PBS_D(pup, 1);
301*ff9112dfSStefan Roese DEBUG_PBS_S(": ");
302*ff9112dfSStefan Roese
303*ff9112dfSStefan Roese for (dq = 0; dq < DQ_NUM; dq++) {
304*ff9112dfSStefan Roese /* set skew value for all dq */
305*ff9112dfSStefan Roese /* Bit# Deskew <- Bit# Deskew - last / first failing bit Deskew For all bits (per PUP) (minimize delay elements) */
306*ff9112dfSStefan Roese DEBUG_PBS_S("DQ");
307*ff9112dfSStefan Roese DEBUG_PBS_D(dq, 1);
308*ff9112dfSStefan Roese DEBUG_PBS_S("-");
309*ff9112dfSStefan Roese DEBUG_PBS_D(skew_sum_array[pup][dq] /
310*ff9112dfSStefan Roese COUNT_PBS_REPEAT, 2);
311*ff9112dfSStefan Roese DEBUG_PBS_S(", ");
312*ff9112dfSStefan Roese }
313*ff9112dfSStefan Roese DEBUG_PBS_S("\n");
314*ff9112dfSStefan Roese }
315*ff9112dfSStefan Roese
316*ff9112dfSStefan Roese /*
317*ff9112dfSStefan Roese * Calculate the average skew for current pattern for each
318*ff9112dfSStefan Roese * pup and each bit
319*ff9112dfSStefan Roese */
320*ff9112dfSStefan Roese DEBUG_PBS_C("DDR3 - PBS TX - Average for pattern - ",
321*ff9112dfSStefan Roese pattern_idx, 1);
322*ff9112dfSStefan Roese
323*ff9112dfSStefan Roese for (pup = 0; pup < max_pup; pup++) {
324*ff9112dfSStefan Roese /*
325*ff9112dfSStefan Roese * FOR ECC only :: found min and max value for current
326*ff9112dfSStefan Roese * pattern skew array
327*ff9112dfSStefan Roese */
328*ff9112dfSStefan Roese /* Loop for all dqs */
329*ff9112dfSStefan Roese for (dq = 0; dq < DQ_NUM; dq++) {
330*ff9112dfSStefan Roese pattern_skew_array[pup][dq] +=
331*ff9112dfSStefan Roese (skew_sum_array[pup][dq] /
332*ff9112dfSStefan Roese COUNT_PBS_REPEAT);
333*ff9112dfSStefan Roese }
334*ff9112dfSStefan Roese }
335*ff9112dfSStefan Roese }
336*ff9112dfSStefan Roese
337*ff9112dfSStefan Roese /* Calculate the average skew */
338*ff9112dfSStefan Roese for (pup = 0; pup < max_pup; pup++) {
339*ff9112dfSStefan Roese for (dq = 0; dq < DQ_NUM; dq++)
340*ff9112dfSStefan Roese skew_array[((pup) * DQ_NUM) + dq] =
341*ff9112dfSStefan Roese pattern_skew_array[pup][dq] / COUNT_PBS_PATTERN;
342*ff9112dfSStefan Roese }
343*ff9112dfSStefan Roese
344*ff9112dfSStefan Roese DEBUG_PBS_S("DDR3 - PBS TX - Average for all patterns:\n");
345*ff9112dfSStefan Roese for (pup = 0; pup < max_pup; pup++) {
346*ff9112dfSStefan Roese /*
347*ff9112dfSStefan Roese * To minimize delay elements, inc from pbs value the min
348*ff9112dfSStefan Roese * pbs val
349*ff9112dfSStefan Roese */
350*ff9112dfSStefan Roese DEBUG_PBS_S("DDR3 - PBS - PUP");
351*ff9112dfSStefan Roese DEBUG_PBS_D(pup, 1);
352*ff9112dfSStefan Roese DEBUG_PBS_S(": ");
353*ff9112dfSStefan Roese
354*ff9112dfSStefan Roese for (dq = 0; dq < DQ_NUM; dq++) {
355*ff9112dfSStefan Roese /* Set skew value for all dq */
356*ff9112dfSStefan Roese /*
357*ff9112dfSStefan Roese * Bit# Deskew <- Bit# Deskew - last / first
358*ff9112dfSStefan Roese * failing bit Deskew For all bits (per PUP)
359*ff9112dfSStefan Roese * (minimize delay elements)
360*ff9112dfSStefan Roese */
361*ff9112dfSStefan Roese DEBUG_PBS_S("DQ");
362*ff9112dfSStefan Roese DEBUG_PBS_D(dq, 1);
363*ff9112dfSStefan Roese DEBUG_PBS_S("-");
364*ff9112dfSStefan Roese DEBUG_PBS_D(skew_array[(pup * DQ_NUM) + dq], 2);
365*ff9112dfSStefan Roese DEBUG_PBS_S(", ");
366*ff9112dfSStefan Roese }
367*ff9112dfSStefan Roese DEBUG_PBS_S("\n");
368*ff9112dfSStefan Roese }
369*ff9112dfSStefan Roese
370*ff9112dfSStefan Roese /* Return ADLL to default value */
371*ff9112dfSStefan Roese for (pup = 0; pup < max_pup; pup++) {
372*ff9112dfSStefan Roese if (pup == (max_pup - 1) && dram_info->ecc_ena)
373*ff9112dfSStefan Roese pup = ECC_PUP;
374*ff9112dfSStefan Roese ddr3_pbs_write_pup_dqs_reg(CS0, pup, INIT_WL_DELAY);
375*ff9112dfSStefan Roese }
376*ff9112dfSStefan Roese
377*ff9112dfSStefan Roese /* Set averaged PBS results */
378*ff9112dfSStefan Roese ddr3_set_pbs_results(dram_info, 1);
379*ff9112dfSStefan Roese
380*ff9112dfSStefan Roese /* Disable SW override - Must be in a different stage */
381*ff9112dfSStefan Roese /* [0]=0 - Enable SW override */
382*ff9112dfSStefan Roese reg = reg_read(REG_DRAM_TRAINING_2_ADDR);
383*ff9112dfSStefan Roese reg &= ~(1 << REG_DRAM_TRAINING_2_SW_OVRD_OFFS);
384*ff9112dfSStefan Roese /* 0x15B8 - Training SW 2 Register */
385*ff9112dfSStefan Roese reg_write(REG_DRAM_TRAINING_2_ADDR, reg);
386*ff9112dfSStefan Roese
387*ff9112dfSStefan Roese reg = reg_read(REG_DRAM_TRAINING_1_ADDR) |
388*ff9112dfSStefan Roese (1 << REG_DRAM_TRAINING_1_TRNBPOINT_OFFS);
389*ff9112dfSStefan Roese reg_write(REG_DRAM_TRAINING_1_ADDR, reg);
390*ff9112dfSStefan Roese
391*ff9112dfSStefan Roese DEBUG_PBS_S("DDR3 - PBS Tx - PBS TX ended successfuly\n");
392*ff9112dfSStefan Roese
393*ff9112dfSStefan Roese return MV_OK;
394*ff9112dfSStefan Roese }
395*ff9112dfSStefan Roese
396*ff9112dfSStefan Roese /*
397*ff9112dfSStefan Roese * Name: ddr3_tx_shift_dqs_adll_step_before_fail
398*ff9112dfSStefan Roese * Desc: Execute the Tx shift DQ phase.
399*ff9112dfSStefan Roese * Args: dram_info ddr3 training information struct
400*ff9112dfSStefan Roese * cur_pup bit array of the function active pups.
401*ff9112dfSStefan Roese * pbs_pattern_idx Index of PBS pattern
402*ff9112dfSStefan Roese * Notes:
403*ff9112dfSStefan Roese * Returns: MV_OK if success, other error code if fail.
404*ff9112dfSStefan Roese */
ddr3_tx_shift_dqs_adll_step_before_fail(MV_DRAM_INFO * dram_info,u32 cur_pup,u32 pbs_pattern_idx,u32 ecc)405*ff9112dfSStefan Roese static int ddr3_tx_shift_dqs_adll_step_before_fail(MV_DRAM_INFO *dram_info,
406*ff9112dfSStefan Roese u32 cur_pup,
407*ff9112dfSStefan Roese u32 pbs_pattern_idx, u32 ecc)
408*ff9112dfSStefan Roese {
409*ff9112dfSStefan Roese u32 unlock_pup; /* bit array of unlock pups */
410*ff9112dfSStefan Roese u32 new_lockup_pup; /* bit array of compare failed pups */
411*ff9112dfSStefan Roese u32 adll_val = 4; /* INIT_WL_DELAY */
412*ff9112dfSStefan Roese u32 cur_max_pup, pup;
413*ff9112dfSStefan Roese u32 dqs_dly_set[MAX_PUP_NUM] = { 0 };
414*ff9112dfSStefan Roese u32 *pattern_ptr;
415*ff9112dfSStefan Roese
416*ff9112dfSStefan Roese /* Choose pattern */
417*ff9112dfSStefan Roese switch (dram_info->ddr_width) {
418*ff9112dfSStefan Roese #if defined(MV88F672X)
419*ff9112dfSStefan Roese case 16:
420*ff9112dfSStefan Roese pattern_ptr = (u32 *)&pbs_pattern[pbs_pattern_idx];
421*ff9112dfSStefan Roese break;
422*ff9112dfSStefan Roese #endif
423*ff9112dfSStefan Roese case 32:
424*ff9112dfSStefan Roese pattern_ptr = (u32 *)&pbs_pattern_32b[pbs_pattern_idx];
425*ff9112dfSStefan Roese break;
426*ff9112dfSStefan Roese #if defined(MV88F78X60)
427*ff9112dfSStefan Roese case 64:
428*ff9112dfSStefan Roese pattern_ptr = (u32 *)&pbs_pattern_64b[pbs_pattern_idx];
429*ff9112dfSStefan Roese break;
430*ff9112dfSStefan Roese #endif
431*ff9112dfSStefan Roese default:
432*ff9112dfSStefan Roese return MV_FAIL;
433*ff9112dfSStefan Roese }
434*ff9112dfSStefan Roese
435*ff9112dfSStefan Roese /* Set current pup number */
436*ff9112dfSStefan Roese if (cur_pup == 0x1) /* Ecc mode */
437*ff9112dfSStefan Roese cur_max_pup = 1;
438*ff9112dfSStefan Roese else
439*ff9112dfSStefan Roese cur_max_pup = dram_info->num_of_std_pups;
440*ff9112dfSStefan Roese
441*ff9112dfSStefan Roese unlock_pup = cur_pup; /* '1' for each unlocked pup */
442*ff9112dfSStefan Roese
443*ff9112dfSStefan Roese /* Loop on all ADLL Vaules */
444*ff9112dfSStefan Roese do {
445*ff9112dfSStefan Roese /* Loop until found first fail */
446*ff9112dfSStefan Roese adll_val++;
447*ff9112dfSStefan Roese
448*ff9112dfSStefan Roese /*
449*ff9112dfSStefan Roese * Increment (Move to right - ADLL) DQ TX delay
450*ff9112dfSStefan Roese * (broadcast to all Data PUPs)
451*ff9112dfSStefan Roese */
452*ff9112dfSStefan Roese for (pup = 0; pup < cur_max_pup; pup++)
453*ff9112dfSStefan Roese ddr3_pbs_write_pup_dqs_reg(CS0,
454*ff9112dfSStefan Roese pup * (1 - ecc) +
455*ff9112dfSStefan Roese ECC_PUP * ecc, adll_val);
456*ff9112dfSStefan Roese
457*ff9112dfSStefan Roese /*
458*ff9112dfSStefan Roese * Write and Read, compare results (read was already verified)
459*ff9112dfSStefan Roese */
460*ff9112dfSStefan Roese /* 0 - all locked */
461*ff9112dfSStefan Roese new_lockup_pup = 0;
462*ff9112dfSStefan Roese
463*ff9112dfSStefan Roese if (MV_OK != ddr3_sdram_compare(dram_info, unlock_pup,
464*ff9112dfSStefan Roese &new_lockup_pup,
465*ff9112dfSStefan Roese pattern_ptr, LEN_PBS_PATTERN,
466*ff9112dfSStefan Roese SDRAM_PBS_TX_OFFS, 1, 0,
467*ff9112dfSStefan Roese NULL,
468*ff9112dfSStefan Roese 0))
469*ff9112dfSStefan Roese return MV_FAIL;
470*ff9112dfSStefan Roese
471*ff9112dfSStefan Roese unlock_pup &= ~new_lockup_pup;
472*ff9112dfSStefan Roese
473*ff9112dfSStefan Roese DEBUG_PBS_FULL_S("Shift DQS by 2 steps for PUPs: ");
474*ff9112dfSStefan Roese DEBUG_PBS_FULL_D(unlock_pup, 2);
475*ff9112dfSStefan Roese DEBUG_PBS_FULL_C(", Set ADLL value = ", adll_val, 2);
476*ff9112dfSStefan Roese
477*ff9112dfSStefan Roese /* If any PUP failed there is '1' to mark the PUP */
478*ff9112dfSStefan Roese if (new_lockup_pup != 0) {
479*ff9112dfSStefan Roese /*
480*ff9112dfSStefan Roese * Decrement (Move Back to Left two steps - ADLL)
481*ff9112dfSStefan Roese * DQ TX delay for current failed pups and save
482*ff9112dfSStefan Roese */
483*ff9112dfSStefan Roese for (pup = 0; pup < cur_max_pup; pup++) {
484*ff9112dfSStefan Roese if (((new_lockup_pup >> pup) & 0x1) &&
485*ff9112dfSStefan Roese dqs_dly_set[pup] == 0)
486*ff9112dfSStefan Roese dqs_dly_set[pup] = adll_val - 1;
487*ff9112dfSStefan Roese }
488*ff9112dfSStefan Roese }
489*ff9112dfSStefan Roese } while ((unlock_pup != 0) && (adll_val != ADLL_MAX));
490*ff9112dfSStefan Roese
491*ff9112dfSStefan Roese if (unlock_pup != 0) {
492*ff9112dfSStefan Roese DEBUG_PBS_FULL_S("DDR3 - PBS Tx - Shift DQ - Adll value reached maximum\n");
493*ff9112dfSStefan Roese
494*ff9112dfSStefan Roese for (pup = 0; pup < cur_max_pup; pup++) {
495*ff9112dfSStefan Roese if (((unlock_pup >> pup) & 0x1) &&
496*ff9112dfSStefan Roese dqs_dly_set[pup] == 0)
497*ff9112dfSStefan Roese dqs_dly_set[pup] = adll_val - 1;
498*ff9112dfSStefan Roese }
499*ff9112dfSStefan Roese }
500*ff9112dfSStefan Roese
501*ff9112dfSStefan Roese DEBUG_PBS_FULL_C("PBS TX one step before fail last pups locked Adll ",
502*ff9112dfSStefan Roese adll_val - 2, 2);
503*ff9112dfSStefan Roese
504*ff9112dfSStefan Roese /* Set the PUP DQS DLY Values */
505*ff9112dfSStefan Roese for (pup = 0; pup < cur_max_pup; pup++)
506*ff9112dfSStefan Roese ddr3_pbs_write_pup_dqs_reg(CS0, pup * (1 - ecc) + ECC_PUP * ecc,
507*ff9112dfSStefan Roese dqs_dly_set[pup]);
508*ff9112dfSStefan Roese
509*ff9112dfSStefan Roese /* Found one phase before fail */
510*ff9112dfSStefan Roese return MV_OK;
511*ff9112dfSStefan Roese }
512*ff9112dfSStefan Roese
513*ff9112dfSStefan Roese /*
514*ff9112dfSStefan Roese * Name: ddr3_pbs_rx
515*ff9112dfSStefan Roese * Desc: Execute the PBS RX phase.
516*ff9112dfSStefan Roese * Args: dram_info ddr3 training information struct
517*ff9112dfSStefan Roese * Notes:
518*ff9112dfSStefan Roese * Returns: MV_OK if success, other error code if fail.
519*ff9112dfSStefan Roese */
ddr3_pbs_rx(MV_DRAM_INFO * dram_info)520*ff9112dfSStefan Roese int ddr3_pbs_rx(MV_DRAM_INFO *dram_info)
521*ff9112dfSStefan Roese {
522*ff9112dfSStefan Roese /*
523*ff9112dfSStefan Roese * Array to hold the total sum of skew from all iterations
524*ff9112dfSStefan Roese * (for average purpose)
525*ff9112dfSStefan Roese */
526*ff9112dfSStefan Roese u32 skew_sum_array[MAX_PUP_NUM][DQ_NUM] = { {0} };
527*ff9112dfSStefan Roese
528*ff9112dfSStefan Roese /*
529*ff9112dfSStefan Roese * Array to hold the total average skew from both patterns
530*ff9112dfSStefan Roese * (for average purpose)
531*ff9112dfSStefan Roese */
532*ff9112dfSStefan Roese u32 pattern_skew_array[MAX_PUP_NUM][DQ_NUM] = { {0} };
533*ff9112dfSStefan Roese
534*ff9112dfSStefan Roese u32 pbs_rep_time = 0; /* counts number of loop in case of fail */
535*ff9112dfSStefan Roese /* bit array for unlock pups - used to repeat on the RX operation */
536*ff9112dfSStefan Roese u32 cur_pup;
537*ff9112dfSStefan Roese u32 max_pup;
538*ff9112dfSStefan Roese u32 pbs_retry;
539*ff9112dfSStefan Roese u32 pup, dq, pups, cur_max_pup, valid_pup, reg;
540*ff9112dfSStefan Roese u32 pattern_idx;
541*ff9112dfSStefan Roese u32 ecc;
542*ff9112dfSStefan Roese /* indicates whether we need to start the loop again */
543*ff9112dfSStefan Roese int start_over;
544*ff9112dfSStefan Roese int status;
545*ff9112dfSStefan Roese
546*ff9112dfSStefan Roese DEBUG_PBS_S("DDR3 - PBS RX - Starting PBS RX procedure\n");
547*ff9112dfSStefan Roese
548*ff9112dfSStefan Roese pups = dram_info->num_of_total_pups;
549*ff9112dfSStefan Roese max_pup = dram_info->num_of_total_pups;
550*ff9112dfSStefan Roese
551*ff9112dfSStefan Roese /* Enable SW override */
552*ff9112dfSStefan Roese reg = reg_read(REG_DRAM_TRAINING_2_ADDR) |
553*ff9112dfSStefan Roese (1 << REG_DRAM_TRAINING_2_SW_OVRD_OFFS);
554*ff9112dfSStefan Roese /* [0] = 1 - Enable SW override */
555*ff9112dfSStefan Roese /* 0x15B8 - Training SW 2 Register */
556*ff9112dfSStefan Roese reg_write(REG_DRAM_TRAINING_2_ADDR, reg);
557*ff9112dfSStefan Roese DEBUG_PBS_FULL_S("DDR3 - PBS RX - SW Override Enabled\n");
558*ff9112dfSStefan Roese
559*ff9112dfSStefan Roese reg = 1 << REG_DRAM_TRAINING_AUTO_OFFS;
560*ff9112dfSStefan Roese reg_write(REG_DRAM_TRAINING_ADDR, reg); /* 0x15B0 - Training Register */
561*ff9112dfSStefan Roese
562*ff9112dfSStefan Roese /* Running twice for 2 different patterns. each patterns - 3 times */
563*ff9112dfSStefan Roese for (pattern_idx = 0; pattern_idx < COUNT_PBS_PATTERN; pattern_idx++) {
564*ff9112dfSStefan Roese DEBUG_PBS_FULL_C("DDR3 - PBS RX - Working with pattern - ",
565*ff9112dfSStefan Roese pattern_idx, 1);
566*ff9112dfSStefan Roese
567*ff9112dfSStefan Roese /* Reset sum array */
568*ff9112dfSStefan Roese for (pup = 0; pup < pups; pup++) {
569*ff9112dfSStefan Roese for (dq = 0; dq < DQ_NUM; dq++)
570*ff9112dfSStefan Roese skew_sum_array[pup][dq] = 0;
571*ff9112dfSStefan Roese }
572*ff9112dfSStefan Roese
573*ff9112dfSStefan Roese /*
574*ff9112dfSStefan Roese * Perform PBS several of times (3 for each pattern).
575*ff9112dfSStefan Roese * At the end, we'll use the average
576*ff9112dfSStefan Roese */
577*ff9112dfSStefan Roese /* If there is ECC, do each PBS again with mux change */
578*ff9112dfSStefan Roese for (pbs_retry = 0; pbs_retry < COUNT_PBS_REPEAT; pbs_retry++) {
579*ff9112dfSStefan Roese for (ecc = 0; ecc < (dram_info->ecc_ena + 1); ecc++) {
580*ff9112dfSStefan Roese /*
581*ff9112dfSStefan Roese * This parameter stores the current PUP
582*ff9112dfSStefan Roese * num - ecc mode dependent - 4-8 / 1 pups
583*ff9112dfSStefan Roese */
584*ff9112dfSStefan Roese cur_max_pup = (1 - ecc) *
585*ff9112dfSStefan Roese dram_info->num_of_std_pups + ecc;
586*ff9112dfSStefan Roese
587*ff9112dfSStefan Roese if (ecc) {
588*ff9112dfSStefan Roese /* Only 1 pup in this case */
589*ff9112dfSStefan Roese valid_pup = 0x1;
590*ff9112dfSStefan Roese } else if (cur_max_pup > 4) {
591*ff9112dfSStefan Roese /* 64 bit - 8 pups */
592*ff9112dfSStefan Roese valid_pup = 0xFF;
593*ff9112dfSStefan Roese } else if (cur_max_pup == 4) {
594*ff9112dfSStefan Roese /* 32 bit - 4 pups */
595*ff9112dfSStefan Roese valid_pup = 0xF;
596*ff9112dfSStefan Roese } else {
597*ff9112dfSStefan Roese /* 16 bit - 2 pups */
598*ff9112dfSStefan Roese valid_pup = 0x3;
599*ff9112dfSStefan Roese }
600*ff9112dfSStefan Roese
601*ff9112dfSStefan Roese /* ECC Support - Switch ECC Mux on ecc=1 */
602*ff9112dfSStefan Roese reg = reg_read(REG_DRAM_TRAINING_2_ADDR) &
603*ff9112dfSStefan Roese ~(1 << REG_DRAM_TRAINING_2_ECC_MUX_OFFS);
604*ff9112dfSStefan Roese reg |= (dram_info->ecc_ena * ecc <<
605*ff9112dfSStefan Roese REG_DRAM_TRAINING_2_ECC_MUX_OFFS);
606*ff9112dfSStefan Roese reg_write(REG_DRAM_TRAINING_2_ADDR, reg);
607*ff9112dfSStefan Roese
608*ff9112dfSStefan Roese if (ecc)
609*ff9112dfSStefan Roese DEBUG_PBS_FULL_S("DDR3 - PBS Rx - ECC Mux Enabled\n");
610*ff9112dfSStefan Roese else
611*ff9112dfSStefan Roese DEBUG_PBS_FULL_S("DDR3 - PBS Rx - ECC Mux Disabled\n");
612*ff9112dfSStefan Roese
613*ff9112dfSStefan Roese /* Init iteration values */
614*ff9112dfSStefan Roese /* Clear the locked DQs */
615*ff9112dfSStefan Roese for (pup = 0; pup < cur_max_pup; pup++) {
616*ff9112dfSStefan Roese for (dq = 0; dq < DQ_NUM; dq++) {
617*ff9112dfSStefan Roese pbs_locked_dq[
618*ff9112dfSStefan Roese pup + ecc * (max_pup - 1)][dq] =
619*ff9112dfSStefan Roese 0;
620*ff9112dfSStefan Roese }
621*ff9112dfSStefan Roese }
622*ff9112dfSStefan Roese
623*ff9112dfSStefan Roese pbs_rep_time = 0;
624*ff9112dfSStefan Roese cur_pup = valid_pup;
625*ff9112dfSStefan Roese start_over = 0;
626*ff9112dfSStefan Roese
627*ff9112dfSStefan Roese /*
628*ff9112dfSStefan Roese * Run loop On current Pattern and current
629*ff9112dfSStefan Roese * pattern iteration (just to cover the false
630*ff9112dfSStefan Roese * fail problem
631*ff9112dfSStefan Roese */
632*ff9112dfSStefan Roese do {
633*ff9112dfSStefan Roese DEBUG_PBS_FULL_S("DDR3 - PBS Rx - Pbs Rep Loop is ");
634*ff9112dfSStefan Roese DEBUG_PBS_FULL_D(pbs_rep_time, 1);
635*ff9112dfSStefan Roese DEBUG_PBS_FULL_S(", for Retry No.");
636*ff9112dfSStefan Roese DEBUG_PBS_FULL_D(pbs_retry, 1);
637*ff9112dfSStefan Roese DEBUG_PBS_FULL_S("\n");
638*ff9112dfSStefan Roese
639*ff9112dfSStefan Roese /* Set all PBS values to MAX (31) */
640*ff9112dfSStefan Roese for (pup = 0; pup < cur_max_pup; pup++) {
641*ff9112dfSStefan Roese for (dq = 0; dq < DQ_NUM; dq++)
642*ff9112dfSStefan Roese ddr3_write_pup_reg(
643*ff9112dfSStefan Roese PUP_PBS_RX +
644*ff9112dfSStefan Roese pbs_dq_mapping[
645*ff9112dfSStefan Roese pup * (1 - ecc)
646*ff9112dfSStefan Roese + ecc * ECC_PUP]
647*ff9112dfSStefan Roese [dq], CS0,
648*ff9112dfSStefan Roese pup + ecc * ECC_PUP,
649*ff9112dfSStefan Roese 0, MAX_PBS);
650*ff9112dfSStefan Roese }
651*ff9112dfSStefan Roese
652*ff9112dfSStefan Roese /* Set all DQS PBS values to MIN (0) */
653*ff9112dfSStefan Roese for (pup = 0; pup < cur_max_pup; pup++) {
654*ff9112dfSStefan Roese ddr3_write_pup_reg(PUP_PBS_RX +
655*ff9112dfSStefan Roese DQ_NUM, CS0,
656*ff9112dfSStefan Roese pup +
657*ff9112dfSStefan Roese ecc *
658*ff9112dfSStefan Roese ECC_PUP, 0,
659*ff9112dfSStefan Roese 0);
660*ff9112dfSStefan Roese }
661*ff9112dfSStefan Roese
662*ff9112dfSStefan Roese /* Shift DQS, To first Fail */
663*ff9112dfSStefan Roese DEBUG_PBS_FULL_S("DDR3 - PBS Rx - Shift RX DQS to first fail\n");
664*ff9112dfSStefan Roese
665*ff9112dfSStefan Roese status = ddr3_rx_shift_dqs_to_first_fail
666*ff9112dfSStefan Roese (dram_info, cur_pup,
667*ff9112dfSStefan Roese pattern_idx, ecc);
668*ff9112dfSStefan Roese if (MV_OK != status) {
669*ff9112dfSStefan Roese DEBUG_PBS_S("DDR3 - PBS Rx - ddr3_rx_shift_dqs_to_first_fail failed.\n");
670*ff9112dfSStefan Roese DEBUG_PBS_D(status, 8);
671*ff9112dfSStefan Roese DEBUG_PBS_S("\nDDR3 - PBS Rx - SKIP.\n");
672*ff9112dfSStefan Roese
673*ff9112dfSStefan Roese /* Reset read FIFO */
674*ff9112dfSStefan Roese reg = reg_read(REG_DRAM_TRAINING_ADDR);
675*ff9112dfSStefan Roese /* Start Auto Read Leveling procedure */
676*ff9112dfSStefan Roese reg |= (1 << REG_DRAM_TRAINING_RL_OFFS);
677*ff9112dfSStefan Roese /* 0x15B0 - Training Register */
678*ff9112dfSStefan Roese reg_write(REG_DRAM_TRAINING_ADDR, reg);
679*ff9112dfSStefan Roese
680*ff9112dfSStefan Roese reg = reg_read(REG_DRAM_TRAINING_2_ADDR);
681*ff9112dfSStefan Roese reg |= ((1 << REG_DRAM_TRAINING_2_FIFO_RST_OFFS)
682*ff9112dfSStefan Roese + (1 << REG_DRAM_TRAINING_2_SW_OVRD_OFFS));
683*ff9112dfSStefan Roese /* [0] = 1 - Enable SW override, [4] = 1 - FIFO reset */
684*ff9112dfSStefan Roese /* 0x15B8 - Training SW 2 Register */
685*ff9112dfSStefan Roese reg_write(REG_DRAM_TRAINING_2_ADDR, reg);
686*ff9112dfSStefan Roese
687*ff9112dfSStefan Roese do {
688*ff9112dfSStefan Roese reg = (reg_read(REG_DRAM_TRAINING_2_ADDR))
689*ff9112dfSStefan Roese & (1 << REG_DRAM_TRAINING_2_FIFO_RST_OFFS);
690*ff9112dfSStefan Roese } while (reg); /* Wait for '0' */
691*ff9112dfSStefan Roese
692*ff9112dfSStefan Roese reg = reg_read(REG_DRAM_TRAINING_ADDR);
693*ff9112dfSStefan Roese /* Clear Auto Read Leveling procedure */
694*ff9112dfSStefan Roese reg &= ~(1 << REG_DRAM_TRAINING_RL_OFFS);
695*ff9112dfSStefan Roese /* 0x15B0 - Training Register */
696*ff9112dfSStefan Roese reg_write(REG_DRAM_TRAINING_ADDR, reg);
697*ff9112dfSStefan Roese
698*ff9112dfSStefan Roese /* Set ADLL to 15 */
699*ff9112dfSStefan Roese for (pup = 0; pup < max_pup;
700*ff9112dfSStefan Roese pup++) {
701*ff9112dfSStefan Roese ddr3_write_pup_reg
702*ff9112dfSStefan Roese (PUP_DQS_RD, CS0,
703*ff9112dfSStefan Roese pup +
704*ff9112dfSStefan Roese (ecc * ECC_PUP), 0,
705*ff9112dfSStefan Roese 15);
706*ff9112dfSStefan Roese }
707*ff9112dfSStefan Roese
708*ff9112dfSStefan Roese /* Set all PBS values to MIN (0) */
709*ff9112dfSStefan Roese for (pup = 0; pup < cur_max_pup;
710*ff9112dfSStefan Roese pup++) {
711*ff9112dfSStefan Roese for (dq = 0;
712*ff9112dfSStefan Roese dq < DQ_NUM; dq++)
713*ff9112dfSStefan Roese ddr3_write_pup_reg
714*ff9112dfSStefan Roese (PUP_PBS_RX +
715*ff9112dfSStefan Roese pbs_dq_mapping
716*ff9112dfSStefan Roese [pup * (1 - ecc) +
717*ff9112dfSStefan Roese ecc * ECC_PUP]
718*ff9112dfSStefan Roese [dq], CS0,
719*ff9112dfSStefan Roese pup + ecc * ECC_PUP,
720*ff9112dfSStefan Roese 0, MIN_PBS);
721*ff9112dfSStefan Roese }
722*ff9112dfSStefan Roese
723*ff9112dfSStefan Roese return MV_OK;
724*ff9112dfSStefan Roese }
725*ff9112dfSStefan Roese
726*ff9112dfSStefan Roese /* PBS For each bit */
727*ff9112dfSStefan Roese DEBUG_PBS_FULL_S("DDR3 - PBS Rx - perform PBS for each bit\n");
728*ff9112dfSStefan Roese /* in this stage - start_over = 0; */
729*ff9112dfSStefan Roese if (MV_OK != ddr3_pbs_per_bit(
730*ff9112dfSStefan Roese dram_info, &start_over,
731*ff9112dfSStefan Roese 0, &cur_pup,
732*ff9112dfSStefan Roese pattern_idx, ecc)) {
733*ff9112dfSStefan Roese DEBUG_PBS_S("DDR3 - PBS Rx - ddr3_pbs_per_bit failed.");
734*ff9112dfSStefan Roese return MV_DDR3_TRAINING_ERR_PBS_RX_PER_BIT;
735*ff9112dfSStefan Roese }
736*ff9112dfSStefan Roese
737*ff9112dfSStefan Roese } while ((start_over == 1) &&
738*ff9112dfSStefan Roese (++pbs_rep_time < COUNT_PBS_STARTOVER));
739*ff9112dfSStefan Roese
740*ff9112dfSStefan Roese if (pbs_rep_time == COUNT_PBS_STARTOVER &&
741*ff9112dfSStefan Roese start_over == 1) {
742*ff9112dfSStefan Roese DEBUG_PBS_FULL_S("DDR3 - PBS Rx - FAIL - Algorithm failed doing RX PBS\n");
743*ff9112dfSStefan Roese return MV_DDR3_TRAINING_ERR_PBS_RX_MAX_VAL;
744*ff9112dfSStefan Roese }
745*ff9112dfSStefan Roese
746*ff9112dfSStefan Roese /* Return DQS ADLL to default value - 15 */
747*ff9112dfSStefan Roese /* Set all DQS PBS values to MIN (0) */
748*ff9112dfSStefan Roese for (pup = 0; pup < cur_max_pup; pup++)
749*ff9112dfSStefan Roese ddr3_write_pup_reg(PUP_DQS_RD, CS0,
750*ff9112dfSStefan Roese pup + ecc * ECC_PUP,
751*ff9112dfSStefan Roese 0, INIT_RL_DELAY);
752*ff9112dfSStefan Roese
753*ff9112dfSStefan Roese DEBUG_PBS_FULL_C("DDR3 - PBS RX - values for iteration - ",
754*ff9112dfSStefan Roese pbs_retry, 1);
755*ff9112dfSStefan Roese for (pup = 0; pup < cur_max_pup; pup++) {
756*ff9112dfSStefan Roese /*
757*ff9112dfSStefan Roese * To minimize delay elements, inc from
758*ff9112dfSStefan Roese * pbs value the min pbs val
759*ff9112dfSStefan Roese */
760*ff9112dfSStefan Roese DEBUG_PBS_FULL_S("DDR3 - PBS - PUP");
761*ff9112dfSStefan Roese DEBUG_PBS_FULL_D((pup +
762*ff9112dfSStefan Roese (ecc * ECC_PUP)), 1);
763*ff9112dfSStefan Roese DEBUG_PBS_FULL_S(": ");
764*ff9112dfSStefan Roese
765*ff9112dfSStefan Roese for (dq = 0; dq < DQ_NUM; dq++) {
766*ff9112dfSStefan Roese /* Set skew value for all dq */
767*ff9112dfSStefan Roese /*
768*ff9112dfSStefan Roese * Bit# Deskew <- Bit# Deskew -
769*ff9112dfSStefan Roese * last / first failing bit
770*ff9112dfSStefan Roese * Deskew For all bits (per PUP)
771*ff9112dfSStefan Roese * (minimize delay elements)
772*ff9112dfSStefan Roese */
773*ff9112dfSStefan Roese DEBUG_PBS_FULL_S("DQ");
774*ff9112dfSStefan Roese DEBUG_PBS_FULL_D(dq, 1);
775*ff9112dfSStefan Roese DEBUG_PBS_FULL_S("-");
776*ff9112dfSStefan Roese DEBUG_PBS_FULL_D(skew_array
777*ff9112dfSStefan Roese [((pup) *
778*ff9112dfSStefan Roese DQ_NUM) +
779*ff9112dfSStefan Roese dq], 2);
780*ff9112dfSStefan Roese DEBUG_PBS_FULL_S(", ");
781*ff9112dfSStefan Roese }
782*ff9112dfSStefan Roese DEBUG_PBS_FULL_S("\n");
783*ff9112dfSStefan Roese }
784*ff9112dfSStefan Roese
785*ff9112dfSStefan Roese /*
786*ff9112dfSStefan Roese * Collect the results we got on this trial
787*ff9112dfSStefan Roese * of PBS
788*ff9112dfSStefan Roese */
789*ff9112dfSStefan Roese for (pup = 0; pup < cur_max_pup; pup++) {
790*ff9112dfSStefan Roese for (dq = 0; dq < DQ_NUM; dq++) {
791*ff9112dfSStefan Roese skew_sum_array
792*ff9112dfSStefan Roese [pup + (ecc * (max_pup - 1))]
793*ff9112dfSStefan Roese [dq] +=
794*ff9112dfSStefan Roese skew_array[((pup) * DQ_NUM) + dq];
795*ff9112dfSStefan Roese }
796*ff9112dfSStefan Roese }
797*ff9112dfSStefan Roese
798*ff9112dfSStefan Roese /* ECC Support - Disable ECC MUX */
799*ff9112dfSStefan Roese reg = reg_read(REG_DRAM_TRAINING_2_ADDR) &
800*ff9112dfSStefan Roese ~(1 << REG_DRAM_TRAINING_2_ECC_MUX_OFFS);
801*ff9112dfSStefan Roese reg_write(REG_DRAM_TRAINING_2_ADDR, reg);
802*ff9112dfSStefan Roese }
803*ff9112dfSStefan Roese }
804*ff9112dfSStefan Roese
805*ff9112dfSStefan Roese /*
806*ff9112dfSStefan Roese * Calculate the average skew for current pattern for each
807*ff9112dfSStefan Roese * pup and each bit
808*ff9112dfSStefan Roese */
809*ff9112dfSStefan Roese DEBUG_PBS_FULL_C("DDR3 - PBS RX - Average for pattern - ",
810*ff9112dfSStefan Roese pattern_idx, 1);
811*ff9112dfSStefan Roese for (pup = 0; pup < max_pup; pup++) {
812*ff9112dfSStefan Roese /*
813*ff9112dfSStefan Roese * FOR ECC only :: found min and max value for
814*ff9112dfSStefan Roese * current pattern skew array
815*ff9112dfSStefan Roese */
816*ff9112dfSStefan Roese /* Loop for all dqs */
817*ff9112dfSStefan Roese for (dq = 0; dq < DQ_NUM; dq++) {
818*ff9112dfSStefan Roese pattern_skew_array[pup][dq] +=
819*ff9112dfSStefan Roese (skew_sum_array[pup][dq] /
820*ff9112dfSStefan Roese COUNT_PBS_REPEAT);
821*ff9112dfSStefan Roese }
822*ff9112dfSStefan Roese }
823*ff9112dfSStefan Roese
824*ff9112dfSStefan Roese DEBUG_PBS_C("DDR3 - PBS RX - values for current pattern - ",
825*ff9112dfSStefan Roese pattern_idx, 1);
826*ff9112dfSStefan Roese for (pup = 0; pup < max_pup; pup++) {
827*ff9112dfSStefan Roese /*
828*ff9112dfSStefan Roese * To minimize delay elements, inc from pbs value the
829*ff9112dfSStefan Roese * min pbs val
830*ff9112dfSStefan Roese */
831*ff9112dfSStefan Roese DEBUG_PBS_S("DDR3 - PBS RX - PUP");
832*ff9112dfSStefan Roese DEBUG_PBS_D(pup, 1);
833*ff9112dfSStefan Roese DEBUG_PBS_S(": ");
834*ff9112dfSStefan Roese
835*ff9112dfSStefan Roese for (dq = 0; dq < DQ_NUM; dq++) {
836*ff9112dfSStefan Roese /* Set skew value for all dq */
837*ff9112dfSStefan Roese /*
838*ff9112dfSStefan Roese * Bit# Deskew <- Bit# Deskew - last / first
839*ff9112dfSStefan Roese * failing bit Deskew For all bits (per PUP)
840*ff9112dfSStefan Roese * (minimize delay elements)
841*ff9112dfSStefan Roese */
842*ff9112dfSStefan Roese DEBUG_PBS_S("DQ");
843*ff9112dfSStefan Roese DEBUG_PBS_D(dq, 1);
844*ff9112dfSStefan Roese DEBUG_PBS_S("-");
845*ff9112dfSStefan Roese DEBUG_PBS_D(skew_sum_array[pup][dq] /
846*ff9112dfSStefan Roese COUNT_PBS_REPEAT, 2);
847*ff9112dfSStefan Roese DEBUG_PBS_S(", ");
848*ff9112dfSStefan Roese }
849*ff9112dfSStefan Roese DEBUG_PBS_S("\n");
850*ff9112dfSStefan Roese }
851*ff9112dfSStefan Roese }
852*ff9112dfSStefan Roese
853*ff9112dfSStefan Roese /* Calculate the average skew */
854*ff9112dfSStefan Roese for (pup = 0; pup < max_pup; pup++) {
855*ff9112dfSStefan Roese for (dq = 0; dq < DQ_NUM; dq++)
856*ff9112dfSStefan Roese skew_array[((pup) * DQ_NUM) + dq] =
857*ff9112dfSStefan Roese pattern_skew_array[pup][dq] / COUNT_PBS_PATTERN;
858*ff9112dfSStefan Roese }
859*ff9112dfSStefan Roese
860*ff9112dfSStefan Roese DEBUG_PBS_S("DDR3 - PBS RX - Average for all patterns:\n");
861*ff9112dfSStefan Roese for (pup = 0; pup < max_pup; pup++) {
862*ff9112dfSStefan Roese /*
863*ff9112dfSStefan Roese * To minimize delay elements, inc from pbs value the
864*ff9112dfSStefan Roese * min pbs val
865*ff9112dfSStefan Roese */
866*ff9112dfSStefan Roese DEBUG_PBS_S("DDR3 - PBS - PUP");
867*ff9112dfSStefan Roese DEBUG_PBS_D(pup, 1);
868*ff9112dfSStefan Roese DEBUG_PBS_S(": ");
869*ff9112dfSStefan Roese
870*ff9112dfSStefan Roese for (dq = 0; dq < DQ_NUM; dq++) {
871*ff9112dfSStefan Roese /* Set skew value for all dq */
872*ff9112dfSStefan Roese /*
873*ff9112dfSStefan Roese * Bit# Deskew <- Bit# Deskew - last / first
874*ff9112dfSStefan Roese * failing bit Deskew For all bits (per PUP)
875*ff9112dfSStefan Roese * (minimize delay elements)
876*ff9112dfSStefan Roese */
877*ff9112dfSStefan Roese DEBUG_PBS_S("DQ");
878*ff9112dfSStefan Roese DEBUG_PBS_D(dq, 1);
879*ff9112dfSStefan Roese DEBUG_PBS_S("-");
880*ff9112dfSStefan Roese DEBUG_PBS_D(skew_array[(pup * DQ_NUM) + dq], 2);
881*ff9112dfSStefan Roese DEBUG_PBS_S(", ");
882*ff9112dfSStefan Roese }
883*ff9112dfSStefan Roese DEBUG_PBS_S("\n");
884*ff9112dfSStefan Roese }
885*ff9112dfSStefan Roese
886*ff9112dfSStefan Roese /* Return ADLL to default value */
887*ff9112dfSStefan Roese ddr3_write_pup_reg(PUP_DQS_RD, CS0, PUP_BC, 0, INIT_RL_DELAY);
888*ff9112dfSStefan Roese
889*ff9112dfSStefan Roese /* Set averaged PBS results */
890*ff9112dfSStefan Roese ddr3_set_pbs_results(dram_info, 0);
891*ff9112dfSStefan Roese
892*ff9112dfSStefan Roese /* Disable SW override - Must be in a different stage */
893*ff9112dfSStefan Roese /* [0]=0 - Enable SW override */
894*ff9112dfSStefan Roese reg = reg_read(REG_DRAM_TRAINING_2_ADDR);
895*ff9112dfSStefan Roese reg &= ~(1 << REG_DRAM_TRAINING_2_SW_OVRD_OFFS);
896*ff9112dfSStefan Roese /* 0x15B8 - Training SW 2 Register */
897*ff9112dfSStefan Roese reg_write(REG_DRAM_TRAINING_2_ADDR, reg);
898*ff9112dfSStefan Roese
899*ff9112dfSStefan Roese reg = reg_read(REG_DRAM_TRAINING_1_ADDR) |
900*ff9112dfSStefan Roese (1 << REG_DRAM_TRAINING_1_TRNBPOINT_OFFS);
901*ff9112dfSStefan Roese reg_write(REG_DRAM_TRAINING_1_ADDR, reg);
902*ff9112dfSStefan Roese
903*ff9112dfSStefan Roese DEBUG_PBS_FULL_S("DDR3 - PBS RX - ended successfuly\n");
904*ff9112dfSStefan Roese
905*ff9112dfSStefan Roese return MV_OK;
906*ff9112dfSStefan Roese }
907*ff9112dfSStefan Roese
908*ff9112dfSStefan Roese /*
909*ff9112dfSStefan Roese * Name: ddr3_rx_shift_dqs_to_first_fail
910*ff9112dfSStefan Roese * Desc: Execute the Rx shift DQ phase.
911*ff9112dfSStefan Roese * Args: dram_info ddr3 training information struct
912*ff9112dfSStefan Roese * cur_pup bit array of the function active pups.
913*ff9112dfSStefan Roese * pbs_pattern_idx Index of PBS pattern
914*ff9112dfSStefan Roese * Notes:
915*ff9112dfSStefan Roese * Returns: MV_OK if success, other error code if fail.
916*ff9112dfSStefan Roese */
ddr3_rx_shift_dqs_to_first_fail(MV_DRAM_INFO * dram_info,u32 cur_pup,u32 pbs_pattern_idx,u32 ecc)917*ff9112dfSStefan Roese static int ddr3_rx_shift_dqs_to_first_fail(MV_DRAM_INFO *dram_info, u32 cur_pup,
918*ff9112dfSStefan Roese u32 pbs_pattern_idx, u32 ecc)
919*ff9112dfSStefan Roese {
920*ff9112dfSStefan Roese u32 unlock_pup; /* bit array of unlock pups */
921*ff9112dfSStefan Roese u32 new_lockup_pup; /* bit array of compare failed pups */
922*ff9112dfSStefan Roese u32 adll_val = MAX_DELAY;
923*ff9112dfSStefan Roese u32 dqs_deskew_val = 0; /* current value of DQS PBS deskew */
924*ff9112dfSStefan Roese u32 cur_max_pup, pup, pass_pup;
925*ff9112dfSStefan Roese u32 *pattern_ptr;
926*ff9112dfSStefan Roese
927*ff9112dfSStefan Roese /* Choose pattern */
928*ff9112dfSStefan Roese switch (dram_info->ddr_width) {
929*ff9112dfSStefan Roese #if defined(MV88F672X)
930*ff9112dfSStefan Roese case 16:
931*ff9112dfSStefan Roese pattern_ptr = (u32 *)&pbs_pattern[pbs_pattern_idx];
932*ff9112dfSStefan Roese break;
933*ff9112dfSStefan Roese #endif
934*ff9112dfSStefan Roese case 32:
935*ff9112dfSStefan Roese pattern_ptr = (u32 *)&pbs_pattern_32b[pbs_pattern_idx];
936*ff9112dfSStefan Roese break;
937*ff9112dfSStefan Roese #if defined(MV88F78X60)
938*ff9112dfSStefan Roese case 64:
939*ff9112dfSStefan Roese pattern_ptr = (u32 *)&pbs_pattern_64b[pbs_pattern_idx];
940*ff9112dfSStefan Roese break;
941*ff9112dfSStefan Roese #endif
942*ff9112dfSStefan Roese default:
943*ff9112dfSStefan Roese return MV_FAIL;
944*ff9112dfSStefan Roese }
945*ff9112dfSStefan Roese
946*ff9112dfSStefan Roese /* Set current pup number */
947*ff9112dfSStefan Roese if (cur_pup == 0x1) /* Ecc mode */
948*ff9112dfSStefan Roese cur_max_pup = 1;
949*ff9112dfSStefan Roese else
950*ff9112dfSStefan Roese cur_max_pup = dram_info->num_of_std_pups;
951*ff9112dfSStefan Roese
952*ff9112dfSStefan Roese unlock_pup = cur_pup; /* '1' for each unlocked pup */
953*ff9112dfSStefan Roese
954*ff9112dfSStefan Roese DEBUG_PBS_FULL_S("DDR3 - PBS RX - Shift DQS - Starting...\n");
955*ff9112dfSStefan Roese
956*ff9112dfSStefan Roese /* Set DQS ADLL to MAX */
957*ff9112dfSStefan Roese DEBUG_PBS_FULL_S("DDR3 - PBS RX - Shift DQS - Set DQS ADLL to Max for all PUPs\n");
958*ff9112dfSStefan Roese for (pup = 0; pup < cur_max_pup; pup++)
959*ff9112dfSStefan Roese ddr3_write_pup_reg(PUP_DQS_RD, CS0, pup + ecc * ECC_PUP, 0,
960*ff9112dfSStefan Roese MAX_DELAY);
961*ff9112dfSStefan Roese
962*ff9112dfSStefan Roese /* Loop on all ADLL Vaules */
963*ff9112dfSStefan Roese do {
964*ff9112dfSStefan Roese /* Loop until found fail for all pups */
965*ff9112dfSStefan Roese new_lockup_pup = 0;
966*ff9112dfSStefan Roese if (MV_OK != ddr3_sdram_compare(dram_info, unlock_pup,
967*ff9112dfSStefan Roese &new_lockup_pup,
968*ff9112dfSStefan Roese pattern_ptr, LEN_PBS_PATTERN,
969*ff9112dfSStefan Roese SDRAM_PBS_I_OFFS +
970*ff9112dfSStefan Roese pbs_pattern_idx * SDRAM_PBS_NEXT_OFFS,
971*ff9112dfSStefan Roese 0, 0, NULL, 0)) {
972*ff9112dfSStefan Roese DEBUG_PBS_S("DDR3 - PBS Rx - Shift DQS - MV_DDR3_TRAINING_ERR_PBS_SHIFT_QDS_SRAM_CMP(ddr3_sdram_compare)\n");
973*ff9112dfSStefan Roese return MV_DDR3_TRAINING_ERR_PBS_SHIFT_QDS_SRAM_CMP;
974*ff9112dfSStefan Roese }
975*ff9112dfSStefan Roese
976*ff9112dfSStefan Roese if ((new_lockup_pup != 0) && (dqs_deskew_val <= 1)) {
977*ff9112dfSStefan Roese /* Fail on start with first deskew value */
978*ff9112dfSStefan Roese /* Decrement DQS ADLL */
979*ff9112dfSStefan Roese --adll_val;
980*ff9112dfSStefan Roese if (adll_val == ADLL_MIN) {
981*ff9112dfSStefan Roese DEBUG_PBS_S("DDR3 - PBS Rx - Shift DQS - fail on start with first deskew value\n");
982*ff9112dfSStefan Roese return MV_DDR3_TRAINING_ERR_PBS_SHIFT_QDS_SRAM_CMP;
983*ff9112dfSStefan Roese }
984*ff9112dfSStefan Roese ddr3_write_pup_reg(PUP_DQS_RD, CS0, pup + ecc * ECC_PUP,
985*ff9112dfSStefan Roese 0, adll_val);
986*ff9112dfSStefan Roese continue;
987*ff9112dfSStefan Roese }
988*ff9112dfSStefan Roese
989*ff9112dfSStefan Roese /* Update all new locked pups */
990*ff9112dfSStefan Roese unlock_pup &= ~new_lockup_pup;
991*ff9112dfSStefan Roese
992*ff9112dfSStefan Roese if ((unlock_pup == 0) || (dqs_deskew_val == MAX_PBS)) {
993*ff9112dfSStefan Roese if (dqs_deskew_val == MAX_PBS) {
994*ff9112dfSStefan Roese /*
995*ff9112dfSStefan Roese * Reach max value of dqs deskew or get fail
996*ff9112dfSStefan Roese * for all pups
997*ff9112dfSStefan Roese */
998*ff9112dfSStefan Roese DEBUG_PBS_FULL_S("DDR3 - PBS RX - Shift DQS - DQS deskew reached maximum value\n");
999*ff9112dfSStefan Roese }
1000*ff9112dfSStefan Roese break;
1001*ff9112dfSStefan Roese }
1002*ff9112dfSStefan Roese
1003*ff9112dfSStefan Roese DEBUG_PBS_FULL_S("DDR3 - PBS RX - Shift DQS - Inc DQS deskew for PUPs: ");
1004*ff9112dfSStefan Roese DEBUG_PBS_FULL_D(unlock_pup, 2);
1005*ff9112dfSStefan Roese DEBUG_PBS_FULL_C(", deskew = ", dqs_deskew_val, 2);
1006*ff9112dfSStefan Roese
1007*ff9112dfSStefan Roese /* Increment DQS deskew elements - Only for unlocked pups */
1008*ff9112dfSStefan Roese dqs_deskew_val++;
1009*ff9112dfSStefan Roese for (pup = 0; pup < cur_max_pup; pup++) {
1010*ff9112dfSStefan Roese if (IS_PUP_ACTIVE(unlock_pup, pup) == 1) {
1011*ff9112dfSStefan Roese ddr3_write_pup_reg(PUP_PBS_RX + DQS_DQ_NUM, CS0,
1012*ff9112dfSStefan Roese pup + ecc * ECC_PUP, 0,
1013*ff9112dfSStefan Roese dqs_deskew_val);
1014*ff9112dfSStefan Roese }
1015*ff9112dfSStefan Roese }
1016*ff9112dfSStefan Roese } while (1);
1017*ff9112dfSStefan Roese
1018*ff9112dfSStefan Roese DEBUG_PBS_FULL_S("DDR3 - PBS RX - Shift DQS - ADLL shift one step before fail\n");
1019*ff9112dfSStefan Roese /* Continue to ADLL shift one step before fail */
1020*ff9112dfSStefan Roese unlock_pup = cur_pup;
1021*ff9112dfSStefan Roese do {
1022*ff9112dfSStefan Roese /* Loop until pass compare for all pups */
1023*ff9112dfSStefan Roese new_lockup_pup = 0;
1024*ff9112dfSStefan Roese /* Read and compare results */
1025*ff9112dfSStefan Roese if (MV_OK != ddr3_sdram_compare(dram_info, unlock_pup, &new_lockup_pup,
1026*ff9112dfSStefan Roese pattern_ptr, LEN_PBS_PATTERN,
1027*ff9112dfSStefan Roese SDRAM_PBS_I_OFFS +
1028*ff9112dfSStefan Roese pbs_pattern_idx * SDRAM_PBS_NEXT_OFFS,
1029*ff9112dfSStefan Roese 1, 0, NULL, 0)) {
1030*ff9112dfSStefan Roese DEBUG_PBS_S("DDR3 - PBS Rx - Shift DQS - MV_DDR3_TRAINING_ERR_PBS_SHIFT_QDS_SRAM_CMP(ddr3_sdram_compare)\n");
1031*ff9112dfSStefan Roese return MV_DDR3_TRAINING_ERR_PBS_SHIFT_QDS_SRAM_CMP;
1032*ff9112dfSStefan Roese }
1033*ff9112dfSStefan Roese
1034*ff9112dfSStefan Roese /*
1035*ff9112dfSStefan Roese * Get mask for pup which passed so their adll will be
1036*ff9112dfSStefan Roese * changed to 2 steps before fails
1037*ff9112dfSStefan Roese */
1038*ff9112dfSStefan Roese pass_pup = unlock_pup & ~new_lockup_pup;
1039*ff9112dfSStefan Roese
1040*ff9112dfSStefan Roese DEBUG_PBS_FULL_S("Shift DQS by 2 steps for PUPs: ");
1041*ff9112dfSStefan Roese DEBUG_PBS_FULL_D(pass_pup, 2);
1042*ff9112dfSStefan Roese DEBUG_PBS_FULL_C(", Set ADLL value = ", (adll_val - 2), 2);
1043*ff9112dfSStefan Roese
1044*ff9112dfSStefan Roese /* Only for pass pups */
1045*ff9112dfSStefan Roese for (pup = 0; pup < cur_max_pup; pup++) {
1046*ff9112dfSStefan Roese if (IS_PUP_ACTIVE(pass_pup, pup) == 1) {
1047*ff9112dfSStefan Roese ddr3_write_pup_reg(PUP_DQS_RD, CS0,
1048*ff9112dfSStefan Roese pup + ecc * ECC_PUP, 0,
1049*ff9112dfSStefan Roese (adll_val - 2));
1050*ff9112dfSStefan Roese }
1051*ff9112dfSStefan Roese }
1052*ff9112dfSStefan Roese
1053*ff9112dfSStefan Roese /* Locked pups that compare success */
1054*ff9112dfSStefan Roese unlock_pup &= new_lockup_pup;
1055*ff9112dfSStefan Roese
1056*ff9112dfSStefan Roese if (unlock_pup == 0) {
1057*ff9112dfSStefan Roese /* All pups locked */
1058*ff9112dfSStefan Roese break;
1059*ff9112dfSStefan Roese }
1060*ff9112dfSStefan Roese
1061*ff9112dfSStefan Roese /* Found error */
1062*ff9112dfSStefan Roese if (adll_val == 0) {
1063*ff9112dfSStefan Roese DEBUG_PBS_FULL_S("DDR3 - PBS Rx - Shift DQS - Adll reach min value\n");
1064*ff9112dfSStefan Roese return MV_DDR3_TRAINING_ERR_PBS_SHIFT_QDS_MAX_VAL;
1065*ff9112dfSStefan Roese }
1066*ff9112dfSStefan Roese
1067*ff9112dfSStefan Roese /*
1068*ff9112dfSStefan Roese * Decrement (Move Back to Left one phase - ADLL) dqs RX delay
1069*ff9112dfSStefan Roese */
1070*ff9112dfSStefan Roese adll_val--;
1071*ff9112dfSStefan Roese for (pup = 0; pup < cur_max_pup; pup++) {
1072*ff9112dfSStefan Roese if (IS_PUP_ACTIVE(unlock_pup, pup) == 1) {
1073*ff9112dfSStefan Roese ddr3_write_pup_reg(PUP_DQS_RD, CS0,
1074*ff9112dfSStefan Roese pup + ecc * ECC_PUP, 0,
1075*ff9112dfSStefan Roese adll_val);
1076*ff9112dfSStefan Roese }
1077*ff9112dfSStefan Roese }
1078*ff9112dfSStefan Roese } while (1);
1079*ff9112dfSStefan Roese
1080*ff9112dfSStefan Roese return MV_OK;
1081*ff9112dfSStefan Roese }
1082*ff9112dfSStefan Roese
1083*ff9112dfSStefan Roese /*
1084*ff9112dfSStefan Roese * lock_pups() extracted from ddr3_pbs_per_bit(). This just got too
1085*ff9112dfSStefan Roese * much indented making it hard to read / edit.
1086*ff9112dfSStefan Roese */
lock_pups(u32 pup,u32 * pup_locked,u8 * unlock_pup_dq_array,u32 pbs_curr_val,u32 start_pbs,u32 ecc,int is_tx)1087*ff9112dfSStefan Roese static void lock_pups(u32 pup, u32 *pup_locked, u8 *unlock_pup_dq_array,
1088*ff9112dfSStefan Roese u32 pbs_curr_val, u32 start_pbs, u32 ecc, int is_tx)
1089*ff9112dfSStefan Roese {
1090*ff9112dfSStefan Roese u32 dq;
1091*ff9112dfSStefan Roese int idx;
1092*ff9112dfSStefan Roese
1093*ff9112dfSStefan Roese /* Lock PBS value for all remaining PUPs bits */
1094*ff9112dfSStefan Roese DEBUG_PBS_FULL_S("DDR3 - PBS Per bit - Lock PBS value for all remaining PUPs bits, pup ");
1095*ff9112dfSStefan Roese DEBUG_PBS_FULL_D(pup, 1);
1096*ff9112dfSStefan Roese DEBUG_PBS_FULL_C(" pbs value ", pbs_curr_val, 2);
1097*ff9112dfSStefan Roese
1098*ff9112dfSStefan Roese idx = pup * (1 - ecc) + ecc * ECC_PUP;
1099*ff9112dfSStefan Roese *pup_locked &= ~(1 << pup);
1100*ff9112dfSStefan Roese
1101*ff9112dfSStefan Roese for (dq = 0; dq < DQ_NUM; dq++) {
1102*ff9112dfSStefan Roese if (IS_PUP_ACTIVE(unlock_pup_dq_array[dq], pup) == 1) {
1103*ff9112dfSStefan Roese int offs;
1104*ff9112dfSStefan Roese
1105*ff9112dfSStefan Roese /* Lock current dq */
1106*ff9112dfSStefan Roese unlock_pup_dq_array[dq] &= ~(1 << pup);
1107*ff9112dfSStefan Roese skew_array[(pup * DQ_NUM) + dq] = pbs_curr_val;
1108*ff9112dfSStefan Roese
1109*ff9112dfSStefan Roese if (is_tx == 1)
1110*ff9112dfSStefan Roese offs = PUP_PBS_TX;
1111*ff9112dfSStefan Roese else
1112*ff9112dfSStefan Roese offs = PUP_PBS_RX;
1113*ff9112dfSStefan Roese
1114*ff9112dfSStefan Roese ddr3_write_pup_reg(offs +
1115*ff9112dfSStefan Roese pbs_dq_mapping[idx][dq], CS0,
1116*ff9112dfSStefan Roese idx, 0, start_pbs);
1117*ff9112dfSStefan Roese }
1118*ff9112dfSStefan Roese }
1119*ff9112dfSStefan Roese }
1120*ff9112dfSStefan Roese
1121*ff9112dfSStefan Roese /*
1122*ff9112dfSStefan Roese * Name: ddr3_pbs_per_bit
1123*ff9112dfSStefan Roese * Desc: Execute the Per Bit Skew phase.
1124*ff9112dfSStefan Roese * Args: start_over Return whether need to start over the algorithm
1125*ff9112dfSStefan Roese * is_tx Indicate whether Rx or Tx
1126*ff9112dfSStefan Roese * pcur_pup bit array of the function active pups. return the
1127*ff9112dfSStefan Roese * pups that need to repeat on the PBS
1128*ff9112dfSStefan Roese * pbs_pattern_idx Index of PBS pattern
1129*ff9112dfSStefan Roese *
1130*ff9112dfSStefan Roese * Notes: Current implementation supports double activation of this function.
1131*ff9112dfSStefan Roese * i.e. in order to activate this function (using start_over) more than
1132*ff9112dfSStefan Roese * twice, the implementation should change.
1133*ff9112dfSStefan Roese * imlementation limitation are marked using
1134*ff9112dfSStefan Roese * ' CHIP-ONLY! - Implementation Limitation '
1135*ff9112dfSStefan Roese * Returns: MV_OK if success, other error code if fail.
1136*ff9112dfSStefan Roese */
ddr3_pbs_per_bit(MV_DRAM_INFO * dram_info,int * start_over,int is_tx,u32 * pcur_pup,u32 pbs_pattern_idx,u32 ecc)1137*ff9112dfSStefan Roese static int ddr3_pbs_per_bit(MV_DRAM_INFO *dram_info, int *start_over, int is_tx,
1138*ff9112dfSStefan Roese u32 *pcur_pup, u32 pbs_pattern_idx, u32 ecc)
1139*ff9112dfSStefan Roese {
1140*ff9112dfSStefan Roese /*
1141*ff9112dfSStefan Roese * Bit array to indicate if we already get fail on bit per pup & dq bit
1142*ff9112dfSStefan Roese */
1143*ff9112dfSStefan Roese u8 unlock_pup_dq_array[DQ_NUM] = {
1144*ff9112dfSStefan Roese *pcur_pup, *pcur_pup, *pcur_pup, *pcur_pup, *pcur_pup,
1145*ff9112dfSStefan Roese *pcur_pup, *pcur_pup, *pcur_pup
1146*ff9112dfSStefan Roese };
1147*ff9112dfSStefan Roese
1148*ff9112dfSStefan Roese u8 cmp_unlock_pup_dq_array[COUNT_PBS_COMP_RETRY_NUM][DQ_NUM];
1149*ff9112dfSStefan Roese u32 pup, dq;
1150*ff9112dfSStefan Roese /* value of pbs is according to RX or TX */
1151*ff9112dfSStefan Roese u32 start_pbs, last_pbs;
1152*ff9112dfSStefan Roese u32 pbs_curr_val;
1153*ff9112dfSStefan Roese /* bit array that indicates all dq of the pup locked */
1154*ff9112dfSStefan Roese u32 pup_locked;
1155*ff9112dfSStefan Roese u32 first_fail[MAX_PUP_NUM] = { 0 }; /* count first fail per pup */
1156*ff9112dfSStefan Roese /* indicates whether we get first fail per pup */
1157*ff9112dfSStefan Roese int first_failed[MAX_PUP_NUM] = { 0 };
1158*ff9112dfSStefan Roese /* bit array that indicates pup already get fail */
1159*ff9112dfSStefan Roese u32 sum_pup_fail;
1160*ff9112dfSStefan Roese /* use to calculate diff between curr pbs to first fail pbs */
1161*ff9112dfSStefan Roese u32 calc_pbs_diff;
1162*ff9112dfSStefan Roese u32 pbs_cmp_retry;
1163*ff9112dfSStefan Roese u32 max_pup;
1164*ff9112dfSStefan Roese
1165*ff9112dfSStefan Roese /* Set init values for retry array - 8 retry */
1166*ff9112dfSStefan Roese for (pbs_cmp_retry = 0; pbs_cmp_retry < COUNT_PBS_COMP_RETRY_NUM;
1167*ff9112dfSStefan Roese pbs_cmp_retry++) {
1168*ff9112dfSStefan Roese for (dq = 0; dq < DQ_NUM; dq++)
1169*ff9112dfSStefan Roese cmp_unlock_pup_dq_array[pbs_cmp_retry][dq] = *pcur_pup;
1170*ff9112dfSStefan Roese }
1171*ff9112dfSStefan Roese
1172*ff9112dfSStefan Roese memset(&skew_array, 0, MAX_PUP_NUM * DQ_NUM * sizeof(u32));
1173*ff9112dfSStefan Roese
1174*ff9112dfSStefan Roese DEBUG_PBS_FULL_S("DDR3 - PBS Per bit - Started\n");
1175*ff9112dfSStefan Roese
1176*ff9112dfSStefan Roese /* The pbs value depends if rx or tx */
1177*ff9112dfSStefan Roese if (is_tx == 1) {
1178*ff9112dfSStefan Roese start_pbs = MIN_PBS;
1179*ff9112dfSStefan Roese last_pbs = MAX_PBS;
1180*ff9112dfSStefan Roese } else {
1181*ff9112dfSStefan Roese start_pbs = MAX_PBS;
1182*ff9112dfSStefan Roese last_pbs = MIN_PBS;
1183*ff9112dfSStefan Roese }
1184*ff9112dfSStefan Roese
1185*ff9112dfSStefan Roese pbs_curr_val = start_pbs;
1186*ff9112dfSStefan Roese pup_locked = *pcur_pup;
1187*ff9112dfSStefan Roese
1188*ff9112dfSStefan Roese /* Set current pup number */
1189*ff9112dfSStefan Roese if (pup_locked == 0x1) /* Ecc mode */
1190*ff9112dfSStefan Roese max_pup = 1;
1191*ff9112dfSStefan Roese else
1192*ff9112dfSStefan Roese max_pup = dram_info->num_of_std_pups;
1193*ff9112dfSStefan Roese
1194*ff9112dfSStefan Roese do {
1195*ff9112dfSStefan Roese /* Increment/ decrement PBS for un-lock bits only */
1196*ff9112dfSStefan Roese if (is_tx == 1)
1197*ff9112dfSStefan Roese pbs_curr_val++;
1198*ff9112dfSStefan Roese else
1199*ff9112dfSStefan Roese pbs_curr_val--;
1200*ff9112dfSStefan Roese
1201*ff9112dfSStefan Roese /* Set Current PBS delay */
1202*ff9112dfSStefan Roese for (dq = 0; dq < DQ_NUM; dq++) {
1203*ff9112dfSStefan Roese /* Check DQ bits to see if locked in all pups */
1204*ff9112dfSStefan Roese if (unlock_pup_dq_array[dq] == 0) {
1205*ff9112dfSStefan Roese DEBUG_PBS_FULL_S("DDR3 - PBS Per bit - All pups are locked for DQ ");
1206*ff9112dfSStefan Roese DEBUG_PBS_FULL_D(dq, 1);
1207*ff9112dfSStefan Roese DEBUG_PBS_FULL_S("\n");
1208*ff9112dfSStefan Roese continue;
1209*ff9112dfSStefan Roese }
1210*ff9112dfSStefan Roese
1211*ff9112dfSStefan Roese for (pup = 0; pup < max_pup; pup++) {
1212*ff9112dfSStefan Roese int idx;
1213*ff9112dfSStefan Roese
1214*ff9112dfSStefan Roese idx = pup * (1 - ecc) + ecc * ECC_PUP;
1215*ff9112dfSStefan Roese
1216*ff9112dfSStefan Roese if (IS_PUP_ACTIVE(unlock_pup_dq_array[dq], pup)
1217*ff9112dfSStefan Roese == 0)
1218*ff9112dfSStefan Roese continue;
1219*ff9112dfSStefan Roese
1220*ff9112dfSStefan Roese if (is_tx == 1)
1221*ff9112dfSStefan Roese ddr3_write_pup_reg(
1222*ff9112dfSStefan Roese PUP_PBS_TX + pbs_dq_mapping[idx][dq],
1223*ff9112dfSStefan Roese CS0, idx, 0, pbs_curr_val);
1224*ff9112dfSStefan Roese else
1225*ff9112dfSStefan Roese ddr3_write_pup_reg(
1226*ff9112dfSStefan Roese PUP_PBS_RX + pbs_dq_mapping[idx][dq],
1227*ff9112dfSStefan Roese CS0, idx, 0, pbs_curr_val);
1228*ff9112dfSStefan Roese }
1229*ff9112dfSStefan Roese }
1230*ff9112dfSStefan Roese
1231*ff9112dfSStefan Roese /*
1232*ff9112dfSStefan Roese * Write Read and compare results - run the test
1233*ff9112dfSStefan Roese * DDR_PBS_COMP_RETRY_NUM times
1234*ff9112dfSStefan Roese */
1235*ff9112dfSStefan Roese /* Run number of read and write to verify */
1236*ff9112dfSStefan Roese for (pbs_cmp_retry = 0;
1237*ff9112dfSStefan Roese pbs_cmp_retry < COUNT_PBS_COMP_RETRY_NUM;
1238*ff9112dfSStefan Roese pbs_cmp_retry++) {
1239*ff9112dfSStefan Roese
1240*ff9112dfSStefan Roese if (MV_OK !=
1241*ff9112dfSStefan Roese ddr3_sdram_pbs_compare(dram_info, pup_locked, is_tx,
1242*ff9112dfSStefan Roese pbs_pattern_idx,
1243*ff9112dfSStefan Roese pbs_curr_val, start_pbs,
1244*ff9112dfSStefan Roese skew_array,
1245*ff9112dfSStefan Roese cmp_unlock_pup_dq_array
1246*ff9112dfSStefan Roese [pbs_cmp_retry], ecc))
1247*ff9112dfSStefan Roese return MV_FAIL;
1248*ff9112dfSStefan Roese
1249*ff9112dfSStefan Roese for (pup = 0; pup < max_pup; pup++) {
1250*ff9112dfSStefan Roese for (dq = 0; dq < DQ_NUM; dq++) {
1251*ff9112dfSStefan Roese if ((IS_PUP_ACTIVE(unlock_pup_dq_array[dq],
1252*ff9112dfSStefan Roese pup) == 1)
1253*ff9112dfSStefan Roese && (IS_PUP_ACTIVE(cmp_unlock_pup_dq_array
1254*ff9112dfSStefan Roese [pbs_cmp_retry][dq],
1255*ff9112dfSStefan Roese pup) == 0)) {
1256*ff9112dfSStefan Roese DEBUG_PBS_FULL_S("DDR3 - PBS Per bit - PbsCurrVal: ");
1257*ff9112dfSStefan Roese DEBUG_PBS_FULL_D(pbs_curr_val, 2);
1258*ff9112dfSStefan Roese DEBUG_PBS_FULL_S(" PUP: ");
1259*ff9112dfSStefan Roese DEBUG_PBS_FULL_D(pup, 1);
1260*ff9112dfSStefan Roese DEBUG_PBS_FULL_S(" DQ: ");
1261*ff9112dfSStefan Roese DEBUG_PBS_FULL_D(dq, 1);
1262*ff9112dfSStefan Roese DEBUG_PBS_FULL_S(" - failed\n");
1263*ff9112dfSStefan Roese }
1264*ff9112dfSStefan Roese }
1265*ff9112dfSStefan Roese }
1266*ff9112dfSStefan Roese
1267*ff9112dfSStefan Roese for (dq = 0; dq < DQ_NUM; dq++) {
1268*ff9112dfSStefan Roese unlock_pup_dq_array[dq] &=
1269*ff9112dfSStefan Roese cmp_unlock_pup_dq_array[pbs_cmp_retry][dq];
1270*ff9112dfSStefan Roese }
1271*ff9112dfSStefan Roese }
1272*ff9112dfSStefan Roese
1273*ff9112dfSStefan Roese pup_locked = 0;
1274*ff9112dfSStefan Roese sum_pup_fail = *pcur_pup;
1275*ff9112dfSStefan Roese
1276*ff9112dfSStefan Roese /* Check which DQ is failed */
1277*ff9112dfSStefan Roese for (dq = 0; dq < DQ_NUM; dq++) {
1278*ff9112dfSStefan Roese /* Summarize the locked pup */
1279*ff9112dfSStefan Roese pup_locked |= unlock_pup_dq_array[dq];
1280*ff9112dfSStefan Roese
1281*ff9112dfSStefan Roese /* Check if get fail */
1282*ff9112dfSStefan Roese sum_pup_fail &= unlock_pup_dq_array[dq];
1283*ff9112dfSStefan Roese }
1284*ff9112dfSStefan Roese
1285*ff9112dfSStefan Roese /* If all PUPS are locked in all DQ - Break */
1286*ff9112dfSStefan Roese if (pup_locked == 0) {
1287*ff9112dfSStefan Roese /* All pups are locked */
1288*ff9112dfSStefan Roese *start_over = 0;
1289*ff9112dfSStefan Roese DEBUG_PBS_FULL_S("DDR3 - PBS Per bit - All bit in all pups are successfully locked\n");
1290*ff9112dfSStefan Roese break;
1291*ff9112dfSStefan Roese }
1292*ff9112dfSStefan Roese
1293*ff9112dfSStefan Roese /* PBS deskew elements reach max ? */
1294*ff9112dfSStefan Roese if (pbs_curr_val == last_pbs) {
1295*ff9112dfSStefan Roese DEBUG_PBS_FULL_S("DDR3 - PBS Per bit - PBS deskew elements reach max\n");
1296*ff9112dfSStefan Roese /* CHIP-ONLY! - Implementation Limitation */
1297*ff9112dfSStefan Roese *start_over = (sum_pup_fail != 0) && (!(*start_over));
1298*ff9112dfSStefan Roese *pcur_pup = pup_locked;
1299*ff9112dfSStefan Roese
1300*ff9112dfSStefan Roese DEBUG_PBS_FULL_S("DDR3 - PBS Per bit - StartOver: ");
1301*ff9112dfSStefan Roese DEBUG_PBS_FULL_D(*start_over, 1);
1302*ff9112dfSStefan Roese DEBUG_PBS_FULL_S(" pup_locked: ");
1303*ff9112dfSStefan Roese DEBUG_PBS_FULL_D(pup_locked, 2);
1304*ff9112dfSStefan Roese DEBUG_PBS_FULL_S(" sum_pup_fail: ");
1305*ff9112dfSStefan Roese DEBUG_PBS_FULL_D(sum_pup_fail, 2);
1306*ff9112dfSStefan Roese DEBUG_PBS_FULL_S("\n");
1307*ff9112dfSStefan Roese
1308*ff9112dfSStefan Roese /* Lock PBS value for all remaining bits */
1309*ff9112dfSStefan Roese for (pup = 0; pup < max_pup; pup++) {
1310*ff9112dfSStefan Roese /* Check if current pup already received error */
1311*ff9112dfSStefan Roese if (IS_PUP_ACTIVE(pup_locked, pup) == 1) {
1312*ff9112dfSStefan Roese /* Valid pup for current function */
1313*ff9112dfSStefan Roese if (IS_PUP_ACTIVE(sum_pup_fail, pup) ==
1314*ff9112dfSStefan Roese 1 && (*start_over == 1)) {
1315*ff9112dfSStefan Roese DEBUG_PBS_FULL_C("DDR3 - PBS Per bit - skipping lock of pup (first loop of pbs)",
1316*ff9112dfSStefan Roese pup, 1);
1317*ff9112dfSStefan Roese continue;
1318*ff9112dfSStefan Roese } else
1319*ff9112dfSStefan Roese if (IS_PUP_ACTIVE(sum_pup_fail, pup)
1320*ff9112dfSStefan Roese == 1) {
1321*ff9112dfSStefan Roese DEBUG_PBS_FULL_C("DDR3 - PBS Per bit - Locking pup %d (even though it wasn't supposed to be locked)",
1322*ff9112dfSStefan Roese pup, 1);
1323*ff9112dfSStefan Roese }
1324*ff9112dfSStefan Roese
1325*ff9112dfSStefan Roese /* Already got fail on the PUP */
1326*ff9112dfSStefan Roese /* Lock PBS value for all remaining bits */
1327*ff9112dfSStefan Roese DEBUG_PBS_FULL_S("DDR3 - PBS Per bit - Locking remaning DQs for pup - ");
1328*ff9112dfSStefan Roese DEBUG_PBS_FULL_D(pup, 1);
1329*ff9112dfSStefan Roese DEBUG_PBS_FULL_S(": ");
1330*ff9112dfSStefan Roese
1331*ff9112dfSStefan Roese for (dq = 0; dq < DQ_NUM; dq++) {
1332*ff9112dfSStefan Roese if (IS_PUP_ACTIVE
1333*ff9112dfSStefan Roese (unlock_pup_dq_array[dq],
1334*ff9112dfSStefan Roese pup) == 1) {
1335*ff9112dfSStefan Roese DEBUG_PBS_FULL_D(dq, 1);
1336*ff9112dfSStefan Roese DEBUG_PBS_FULL_S(",");
1337*ff9112dfSStefan Roese /* set current PBS */
1338*ff9112dfSStefan Roese skew_array[((pup) *
1339*ff9112dfSStefan Roese DQ_NUM) +
1340*ff9112dfSStefan Roese dq] =
1341*ff9112dfSStefan Roese pbs_curr_val;
1342*ff9112dfSStefan Roese }
1343*ff9112dfSStefan Roese }
1344*ff9112dfSStefan Roese
1345*ff9112dfSStefan Roese if (*start_over == 1) {
1346*ff9112dfSStefan Roese /*
1347*ff9112dfSStefan Roese * Reset this pup bit - when
1348*ff9112dfSStefan Roese * restart the PBS, ignore this
1349*ff9112dfSStefan Roese * pup
1350*ff9112dfSStefan Roese */
1351*ff9112dfSStefan Roese *pcur_pup &= ~(1 << pup);
1352*ff9112dfSStefan Roese }
1353*ff9112dfSStefan Roese DEBUG_PBS_FULL_S("\n");
1354*ff9112dfSStefan Roese } else {
1355*ff9112dfSStefan Roese DEBUG_PBS_FULL_S("DDR3 - PBS Per bit - Pup ");
1356*ff9112dfSStefan Roese DEBUG_PBS_FULL_D(pup, 1);
1357*ff9112dfSStefan Roese DEBUG_PBS_FULL_C(" is not set in puplocked - ",
1358*ff9112dfSStefan Roese pup_locked, 1);
1359*ff9112dfSStefan Roese }
1360*ff9112dfSStefan Roese }
1361*ff9112dfSStefan Roese
1362*ff9112dfSStefan Roese /* Need to start the PBS again */
1363*ff9112dfSStefan Roese if (*start_over == 1) {
1364*ff9112dfSStefan Roese DEBUG_PBS_FULL_S("DDR3 - PBS Per bit - false fail - returning to start\n");
1365*ff9112dfSStefan Roese return MV_OK;
1366*ff9112dfSStefan Roese }
1367*ff9112dfSStefan Roese break;
1368*ff9112dfSStefan Roese }
1369*ff9112dfSStefan Roese
1370*ff9112dfSStefan Roese /* Diff Check */
1371*ff9112dfSStefan Roese for (pup = 0; pup < max_pup; pup++) {
1372*ff9112dfSStefan Roese if (IS_PUP_ACTIVE(pup_locked, pup) == 1) {
1373*ff9112dfSStefan Roese /* pup is not locked */
1374*ff9112dfSStefan Roese if (first_failed[pup] == 0) {
1375*ff9112dfSStefan Roese /* No first fail until now */
1376*ff9112dfSStefan Roese if (IS_PUP_ACTIVE(sum_pup_fail, pup) ==
1377*ff9112dfSStefan Roese 0) {
1378*ff9112dfSStefan Roese /* Get first fail */
1379*ff9112dfSStefan Roese DEBUG_PBS_FULL_C("DDR3 - PBS Per bit - First fail in pup ",
1380*ff9112dfSStefan Roese pup, 1);
1381*ff9112dfSStefan Roese first_failed[pup] = 1;
1382*ff9112dfSStefan Roese first_fail[pup] = pbs_curr_val;
1383*ff9112dfSStefan Roese }
1384*ff9112dfSStefan Roese } else {
1385*ff9112dfSStefan Roese /* Already got first fail */
1386*ff9112dfSStefan Roese if (is_tx == 1) {
1387*ff9112dfSStefan Roese /* TX - inc pbs */
1388*ff9112dfSStefan Roese calc_pbs_diff = pbs_curr_val -
1389*ff9112dfSStefan Roese first_fail[pup];
1390*ff9112dfSStefan Roese } else {
1391*ff9112dfSStefan Roese /* RX - dec pbs */
1392*ff9112dfSStefan Roese calc_pbs_diff = first_fail[pup] -
1393*ff9112dfSStefan Roese pbs_curr_val;
1394*ff9112dfSStefan Roese }
1395*ff9112dfSStefan Roese
1396*ff9112dfSStefan Roese if (calc_pbs_diff >= PBS_DIFF_LIMIT) {
1397*ff9112dfSStefan Roese lock_pups(pup, &pup_locked,
1398*ff9112dfSStefan Roese unlock_pup_dq_array,
1399*ff9112dfSStefan Roese pbs_curr_val,
1400*ff9112dfSStefan Roese start_pbs, ecc, is_tx);
1401*ff9112dfSStefan Roese }
1402*ff9112dfSStefan Roese }
1403*ff9112dfSStefan Roese }
1404*ff9112dfSStefan Roese }
1405*ff9112dfSStefan Roese } while (1);
1406*ff9112dfSStefan Roese
1407*ff9112dfSStefan Roese return MV_OK;
1408*ff9112dfSStefan Roese }
1409*ff9112dfSStefan Roese
1410*ff9112dfSStefan Roese /*
1411*ff9112dfSStefan Roese * Name: ddr3_set_pbs_results
1412*ff9112dfSStefan Roese * Desc: Set to HW the PBS phase results.
1413*ff9112dfSStefan Roese * Args: is_tx Indicates whether to set Tx or RX results
1414*ff9112dfSStefan Roese * Notes:
1415*ff9112dfSStefan Roese * Returns: MV_OK if success, other error code if fail.
1416*ff9112dfSStefan Roese */
ddr3_set_pbs_results(MV_DRAM_INFO * dram_info,int is_tx)1417*ff9112dfSStefan Roese static int ddr3_set_pbs_results(MV_DRAM_INFO *dram_info, int is_tx)
1418*ff9112dfSStefan Roese {
1419*ff9112dfSStefan Roese u32 pup, phys_pup, dq;
1420*ff9112dfSStefan Roese u32 max_pup; /* number of valid pups */
1421*ff9112dfSStefan Roese u32 pbs_min; /* minimal pbs val per pup */
1422*ff9112dfSStefan Roese u32 pbs_max; /* maximum pbs val per pup */
1423*ff9112dfSStefan Roese u32 val[9];
1424*ff9112dfSStefan Roese
1425*ff9112dfSStefan Roese max_pup = dram_info->num_of_total_pups;
1426*ff9112dfSStefan Roese DEBUG_PBS_FULL_S("DDR3 - PBS - ddr3_set_pbs_results:\n");
1427*ff9112dfSStefan Roese
1428*ff9112dfSStefan Roese /* Loop for all dqs & pups */
1429*ff9112dfSStefan Roese for (pup = 0; pup < max_pup; pup++) {
1430*ff9112dfSStefan Roese if (pup == (max_pup - 1) && dram_info->ecc_ena)
1431*ff9112dfSStefan Roese phys_pup = ECC_PUP;
1432*ff9112dfSStefan Roese else
1433*ff9112dfSStefan Roese phys_pup = pup;
1434*ff9112dfSStefan Roese
1435*ff9112dfSStefan Roese /*
1436*ff9112dfSStefan Roese * To minimize delay elements, inc from pbs value the min
1437*ff9112dfSStefan Roese * pbs val
1438*ff9112dfSStefan Roese */
1439*ff9112dfSStefan Roese pbs_min = MAX_PBS;
1440*ff9112dfSStefan Roese pbs_max = 0;
1441*ff9112dfSStefan Roese for (dq = 0; dq < DQ_NUM; dq++) {
1442*ff9112dfSStefan Roese if (pbs_min > skew_array[(pup * DQ_NUM) + dq])
1443*ff9112dfSStefan Roese pbs_min = skew_array[(pup * DQ_NUM) + dq];
1444*ff9112dfSStefan Roese
1445*ff9112dfSStefan Roese if (pbs_max < skew_array[(pup * DQ_NUM) + dq])
1446*ff9112dfSStefan Roese pbs_max = skew_array[(pup * DQ_NUM) + dq];
1447*ff9112dfSStefan Roese }
1448*ff9112dfSStefan Roese
1449*ff9112dfSStefan Roese pbs_max -= pbs_min;
1450*ff9112dfSStefan Roese
1451*ff9112dfSStefan Roese DEBUG_PBS_FULL_S("DDR3 - PBS - PUP");
1452*ff9112dfSStefan Roese DEBUG_PBS_FULL_D(phys_pup, 1);
1453*ff9112dfSStefan Roese DEBUG_PBS_FULL_S(": Min Val = ");
1454*ff9112dfSStefan Roese DEBUG_PBS_FULL_D(pbs_min, 2);
1455*ff9112dfSStefan Roese DEBUG_PBS_FULL_C(", Max Val = ", pbs_max, 2);
1456*ff9112dfSStefan Roese
1457*ff9112dfSStefan Roese val[pup] = 0;
1458*ff9112dfSStefan Roese
1459*ff9112dfSStefan Roese for (dq = 0; dq < DQ_NUM; dq++) {
1460*ff9112dfSStefan Roese int idx;
1461*ff9112dfSStefan Roese int offs;
1462*ff9112dfSStefan Roese
1463*ff9112dfSStefan Roese /* Set skew value for all dq */
1464*ff9112dfSStefan Roese /*
1465*ff9112dfSStefan Roese * Bit# Deskew <- Bit# Deskew - last / first
1466*ff9112dfSStefan Roese * failing bit Deskew For all bits (per PUP)
1467*ff9112dfSStefan Roese * (minimize delay elements)
1468*ff9112dfSStefan Roese */
1469*ff9112dfSStefan Roese
1470*ff9112dfSStefan Roese DEBUG_PBS_FULL_S("DQ");
1471*ff9112dfSStefan Roese DEBUG_PBS_FULL_D(dq, 1);
1472*ff9112dfSStefan Roese DEBUG_PBS_FULL_S("-");
1473*ff9112dfSStefan Roese DEBUG_PBS_FULL_D((skew_array[(pup * DQ_NUM) + dq] -
1474*ff9112dfSStefan Roese pbs_min), 2);
1475*ff9112dfSStefan Roese DEBUG_PBS_FULL_S(", ");
1476*ff9112dfSStefan Roese
1477*ff9112dfSStefan Roese idx = (pup * DQ_NUM) + dq;
1478*ff9112dfSStefan Roese
1479*ff9112dfSStefan Roese if (is_tx == 1)
1480*ff9112dfSStefan Roese offs = PUP_PBS_TX;
1481*ff9112dfSStefan Roese else
1482*ff9112dfSStefan Roese offs = PUP_PBS_RX;
1483*ff9112dfSStefan Roese
1484*ff9112dfSStefan Roese ddr3_write_pup_reg(offs + pbs_dq_mapping[phys_pup][dq],
1485*ff9112dfSStefan Roese CS0, phys_pup, 0,
1486*ff9112dfSStefan Roese skew_array[idx] - pbs_min);
1487*ff9112dfSStefan Roese
1488*ff9112dfSStefan Roese if (is_tx == 1)
1489*ff9112dfSStefan Roese val[pup] += skew_array[idx] - pbs_min;
1490*ff9112dfSStefan Roese }
1491*ff9112dfSStefan Roese
1492*ff9112dfSStefan Roese DEBUG_PBS_FULL_S("\n");
1493*ff9112dfSStefan Roese
1494*ff9112dfSStefan Roese /* Set the DQS the half of the Max PBS of the DQs */
1495*ff9112dfSStefan Roese if (is_tx == 1) {
1496*ff9112dfSStefan Roese ddr3_write_pup_reg(PUP_PBS_TX + 8, CS0, phys_pup, 0,
1497*ff9112dfSStefan Roese pbs_max / 2);
1498*ff9112dfSStefan Roese ddr3_write_pup_reg(PUP_PBS_TX + 0xa, CS0, phys_pup, 0,
1499*ff9112dfSStefan Roese val[pup] / 8);
1500*ff9112dfSStefan Roese } else
1501*ff9112dfSStefan Roese ddr3_write_pup_reg(PUP_PBS_RX + 8, CS0, phys_pup, 0,
1502*ff9112dfSStefan Roese pbs_max / 2);
1503*ff9112dfSStefan Roese }
1504*ff9112dfSStefan Roese
1505*ff9112dfSStefan Roese return MV_OK;
1506*ff9112dfSStefan Roese }
1507*ff9112dfSStefan Roese
ddr3_pbs_write_pup_dqs_reg(u32 cs,u32 pup,u32 dqs_delay)1508*ff9112dfSStefan Roese static void ddr3_pbs_write_pup_dqs_reg(u32 cs, u32 pup, u32 dqs_delay)
1509*ff9112dfSStefan Roese {
1510*ff9112dfSStefan Roese u32 reg, delay;
1511*ff9112dfSStefan Roese
1512*ff9112dfSStefan Roese reg = (ddr3_read_pup_reg(PUP_WL_MODE, cs, pup) & 0x3FF);
1513*ff9112dfSStefan Roese delay = reg & PUP_DELAY_MASK;
1514*ff9112dfSStefan Roese reg |= ((dqs_delay + delay) << REG_PHY_DQS_REF_DLY_OFFS);
1515*ff9112dfSStefan Roese reg |= REG_PHY_REGISTRY_FILE_ACCESS_OP_WR;
1516*ff9112dfSStefan Roese reg |= (pup << REG_PHY_PUP_OFFS);
1517*ff9112dfSStefan Roese reg |= ((0x4 * cs + PUP_WL_MODE) << REG_PHY_CS_OFFS);
1518*ff9112dfSStefan Roese
1519*ff9112dfSStefan Roese reg_write(REG_PHY_REGISTRY_FILE_ACCESS_ADDR, reg); /* 0x16A0 */
1520*ff9112dfSStefan Roese do {
1521*ff9112dfSStefan Roese reg = reg_read(REG_PHY_REGISTRY_FILE_ACCESS_ADDR) &
1522*ff9112dfSStefan Roese REG_PHY_REGISTRY_FILE_ACCESS_OP_DONE;
1523*ff9112dfSStefan Roese } while (reg); /* Wait for '0' to mark the end of the transaction */
1524*ff9112dfSStefan Roese
1525*ff9112dfSStefan Roese udelay(10);
1526*ff9112dfSStefan Roese }
1527*ff9112dfSStefan Roese
1528*ff9112dfSStefan Roese /*
1529*ff9112dfSStefan Roese * Set training patterns
1530*ff9112dfSStefan Roese */
ddr3_load_pbs_patterns(MV_DRAM_INFO * dram_info)1531*ff9112dfSStefan Roese int ddr3_load_pbs_patterns(MV_DRAM_INFO *dram_info)
1532*ff9112dfSStefan Roese {
1533*ff9112dfSStefan Roese u32 cs, cs_count, cs_tmp;
1534*ff9112dfSStefan Roese u32 sdram_addr;
1535*ff9112dfSStefan Roese u32 *pattern_ptr0, *pattern_ptr1;
1536*ff9112dfSStefan Roese
1537*ff9112dfSStefan Roese /* Choose pattern */
1538*ff9112dfSStefan Roese switch (dram_info->ddr_width) {
1539*ff9112dfSStefan Roese #if defined(MV88F672X)
1540*ff9112dfSStefan Roese case 16:
1541*ff9112dfSStefan Roese pattern_ptr0 = (u32 *)&pbs_pattern[0];
1542*ff9112dfSStefan Roese pattern_ptr1 = (u32 *)&pbs_pattern[1];
1543*ff9112dfSStefan Roese break;
1544*ff9112dfSStefan Roese #endif
1545*ff9112dfSStefan Roese case 32:
1546*ff9112dfSStefan Roese pattern_ptr0 = (u32 *)&pbs_pattern_32b[0];
1547*ff9112dfSStefan Roese pattern_ptr1 = (u32 *)&pbs_pattern_32b[1];
1548*ff9112dfSStefan Roese break;
1549*ff9112dfSStefan Roese #if defined(MV88F78X60)
1550*ff9112dfSStefan Roese case 64:
1551*ff9112dfSStefan Roese pattern_ptr0 = (u32 *)&pbs_pattern_64b[0];
1552*ff9112dfSStefan Roese pattern_ptr1 = (u32 *)&pbs_pattern_64b[1];
1553*ff9112dfSStefan Roese break;
1554*ff9112dfSStefan Roese #endif
1555*ff9112dfSStefan Roese default:
1556*ff9112dfSStefan Roese return MV_FAIL;
1557*ff9112dfSStefan Roese }
1558*ff9112dfSStefan Roese
1559*ff9112dfSStefan Roese /* Loop for each CS */
1560*ff9112dfSStefan Roese for (cs = 0; cs < MAX_CS; cs++) {
1561*ff9112dfSStefan Roese if (dram_info->cs_ena & (1 << cs)) {
1562*ff9112dfSStefan Roese cs_count = 0;
1563*ff9112dfSStefan Roese for (cs_tmp = 0; cs_tmp < cs; cs_tmp++) {
1564*ff9112dfSStefan Roese if (dram_info->cs_ena & (1 << cs_tmp))
1565*ff9112dfSStefan Roese cs_count++;
1566*ff9112dfSStefan Roese }
1567*ff9112dfSStefan Roese
1568*ff9112dfSStefan Roese /* Init PBS I pattern */
1569*ff9112dfSStefan Roese sdram_addr = (cs_count * (SDRAM_CS_SIZE + 1) +
1570*ff9112dfSStefan Roese SDRAM_PBS_I_OFFS);
1571*ff9112dfSStefan Roese if (MV_OK !=
1572*ff9112dfSStefan Roese ddr3_sdram_compare(dram_info, (u32) NULL, NULL,
1573*ff9112dfSStefan Roese pattern_ptr0, LEN_STD_PATTERN,
1574*ff9112dfSStefan Roese sdram_addr, 1, 0, NULL,
1575*ff9112dfSStefan Roese 0))
1576*ff9112dfSStefan Roese return MV_FAIL;
1577*ff9112dfSStefan Roese
1578*ff9112dfSStefan Roese /* Init PBS II pattern */
1579*ff9112dfSStefan Roese sdram_addr = (cs_count * (SDRAM_CS_SIZE + 1) +
1580*ff9112dfSStefan Roese SDRAM_PBS_II_OFFS);
1581*ff9112dfSStefan Roese if (MV_OK !=
1582*ff9112dfSStefan Roese ddr3_sdram_compare(dram_info, (u32) NULL, NULL,
1583*ff9112dfSStefan Roese pattern_ptr1, LEN_STD_PATTERN,
1584*ff9112dfSStefan Roese sdram_addr, 1, 0, NULL,
1585*ff9112dfSStefan Roese 0))
1586*ff9112dfSStefan Roese return MV_FAIL;
1587*ff9112dfSStefan Roese }
1588*ff9112dfSStefan Roese }
1589*ff9112dfSStefan Roese
1590*ff9112dfSStefan Roese return MV_OK;
1591*ff9112dfSStefan Roese }
1592*ff9112dfSStefan Roese #endif
1593