1*f1df9364SStefan Roese /* 2*f1df9364SStefan Roese * Copyright (C) Marvell International Ltd. and its affiliates 3*f1df9364SStefan Roese * 4*f1df9364SStefan Roese * SPDX-License-Identifier: GPL-2.0 5*f1df9364SStefan Roese */ 6*f1df9364SStefan Roese 7*f1df9364SStefan Roese #ifndef _XOR_REGS_h 8*f1df9364SStefan Roese #define _XOR_REGS_h 9*f1df9364SStefan Roese 10*f1df9364SStefan Roese /* 11*f1df9364SStefan Roese * For controllers that have two XOR units, then chans 2 & 3 will be 12*f1df9364SStefan Roese * mapped to channels 0 & 1 of unit 1 13*f1df9364SStefan Roese */ 14*f1df9364SStefan Roese #define XOR_UNIT(chan) ((chan) >> 1) 15*f1df9364SStefan Roese #define XOR_CHAN(chan) ((chan) & 1) 16*f1df9364SStefan Roese 17*f1df9364SStefan Roese #define MV_XOR_REGS_OFFSET(unit) (0x60900) 18*f1df9364SStefan Roese #define MV_XOR_REGS_BASE(unit) (MV_XOR_REGS_OFFSET(unit)) 19*f1df9364SStefan Roese 20*f1df9364SStefan Roese /* XOR Engine Control Register Map */ 21*f1df9364SStefan Roese #define XOR_CHANNEL_ARBITER_REG(unit) (MV_XOR_REGS_BASE(unit)) 22*f1df9364SStefan Roese #define XOR_CONFIG_REG(unit, chan) (MV_XOR_REGS_BASE(unit) + \ 23*f1df9364SStefan Roese (0x10 + ((chan) * 4))) 24*f1df9364SStefan Roese #define XOR_ACTIVATION_REG(unit, chan) (MV_XOR_REGS_BASE(unit) + \ 25*f1df9364SStefan Roese (0x20 + ((chan) * 4))) 26*f1df9364SStefan Roese 27*f1df9364SStefan Roese /* XOR Engine Interrupt Register Map */ 28*f1df9364SStefan Roese #define XOR_CAUSE_REG(unit) (MV_XOR_REGS_BASE(unit)+(0x30)) 29*f1df9364SStefan Roese #define XOR_MASK_REG(unit) (MV_XOR_REGS_BASE(unit)+(0x40)) 30*f1df9364SStefan Roese #define XOR_ERROR_CAUSE_REG(unit) (MV_XOR_REGS_BASE(unit)+(0x50)) 31*f1df9364SStefan Roese #define XOR_ERROR_ADDR_REG(unit) (MV_XOR_REGS_BASE(unit)+(0x60)) 32*f1df9364SStefan Roese 33*f1df9364SStefan Roese /* XOR Engine Descriptor Register Map */ 34*f1df9364SStefan Roese #define XOR_NEXT_DESC_PTR_REG(unit, chan) (MV_XOR_REGS_BASE(unit) + \ 35*f1df9364SStefan Roese (0x200 + ((chan) * 4))) 36*f1df9364SStefan Roese #define XOR_CURR_DESC_PTR_REG(unit, chan) (MV_XOR_REGS_BASE(unit) + \ 37*f1df9364SStefan Roese (0x210 + ((chan) * 4))) 38*f1df9364SStefan Roese #define XOR_BYTE_COUNT_REG(unit, chan) (MV_XOR_REGS_BASE(unit) + \ 39*f1df9364SStefan Roese (0x220 + ((chan) * 4))) 40*f1df9364SStefan Roese 41*f1df9364SStefan Roese /* XOR Engine ECC/Mem_init Register Map */ 42*f1df9364SStefan Roese #define XOR_DST_PTR_REG(unit, chan) (MV_XOR_REGS_BASE(unit) + \ 43*f1df9364SStefan Roese (0x2b0 + ((chan) * 4))) 44*f1df9364SStefan Roese #define XOR_BLOCK_SIZE_REG(unit, chan) (MV_XOR_REGS_BASE(unit) + \ 45*f1df9364SStefan Roese (0x2c0 + ((chan) * 4))) 46*f1df9364SStefan Roese #define XOR_TIMER_MODE_CTRL_REG(unit) (MV_XOR_REGS_BASE(unit) + (0x2d0)) 47*f1df9364SStefan Roese #define XOR_TIMER_MODE_INIT_VAL_REG(unit) (MV_XOR_REGS_BASE(unit) + (0x2d4)) 48*f1df9364SStefan Roese #define XOR_TIMER_MODE_CURR_VAL_REG(unit) (MV_XOR_REGS_BASE(unit) + (0x2d8)) 49*f1df9364SStefan Roese #define XOR_INIT_VAL_LOW_REG(unit) (MV_XOR_REGS_BASE(unit) + (0x2e0)) 50*f1df9364SStefan Roese #define XOR_INIT_VAL_HIGH_REG(unit) (MV_XOR_REGS_BASE(unit) + (0x2e4)) 51*f1df9364SStefan Roese 52*f1df9364SStefan Roese /* XOR Engine Debug Register Map */ 53*f1df9364SStefan Roese #define XOR_DEBUG_REG(unit) (MV_XOR_REGS_BASE(unit) + (0x70)) 54*f1df9364SStefan Roese 55*f1df9364SStefan Roese /* XOR register fileds */ 56*f1df9364SStefan Roese 57*f1df9364SStefan Roese /* XOR Engine Channel Arbiter Register */ 58*f1df9364SStefan Roese #define XECAR_SLICE_OFFS(slice_num) (slice_num) 59*f1df9364SStefan Roese #define XECAR_SLICE_MASK(slice_num) (1 << (XECAR_SLICE_OFFS(slice_num))) 60*f1df9364SStefan Roese 61*f1df9364SStefan Roese /* XOR Engine [0..1] Configuration Registers */ 62*f1df9364SStefan Roese #define XEXCR_OPERATION_MODE_OFFS (0) 63*f1df9364SStefan Roese #define XEXCR_OPERATION_MODE_MASK (7 << XEXCR_OPERATION_MODE_OFFS) 64*f1df9364SStefan Roese #define XEXCR_OPERATION_MODE_XOR (0 << XEXCR_OPERATION_MODE_OFFS) 65*f1df9364SStefan Roese #define XEXCR_OPERATION_MODE_CRC (1 << XEXCR_OPERATION_MODE_OFFS) 66*f1df9364SStefan Roese #define XEXCR_OPERATION_MODE_DMA (2 << XEXCR_OPERATION_MODE_OFFS) 67*f1df9364SStefan Roese #define XEXCR_OPERATION_MODE_ECC (3 << XEXCR_OPERATION_MODE_OFFS) 68*f1df9364SStefan Roese #define XEXCR_OPERATION_MODE_MEM_INIT (4 << XEXCR_OPERATION_MODE_OFFS) 69*f1df9364SStefan Roese 70*f1df9364SStefan Roese #define XEXCR_SRC_BURST_LIMIT_OFFS (4) 71*f1df9364SStefan Roese #define XEXCR_SRC_BURST_LIMIT_MASK (7 << XEXCR_SRC_BURST_LIMIT_OFFS) 72*f1df9364SStefan Roese #define XEXCR_DST_BURST_LIMIT_OFFS (8) 73*f1df9364SStefan Roese #define XEXCR_DST_BURST_LIMIT_MASK (7 << XEXCR_DST_BURST_LIMIT_OFFS) 74*f1df9364SStefan Roese #define XEXCR_DRD_RES_SWP_OFFS (12) 75*f1df9364SStefan Roese #define XEXCR_DRD_RES_SWP_MASK (1 << XEXCR_DRD_RES_SWP_OFFS) 76*f1df9364SStefan Roese #define XEXCR_DWR_REQ_SWP_OFFS (13) 77*f1df9364SStefan Roese #define XEXCR_DWR_REQ_SWP_MASK (1 << XEXCR_DWR_REQ_SWP_OFFS) 78*f1df9364SStefan Roese #define XEXCR_DES_SWP_OFFS (14) 79*f1df9364SStefan Roese #define XEXCR_DES_SWP_MASK (1 << XEXCR_DES_SWP_OFFS) 80*f1df9364SStefan Roese #define XEXCR_REG_ACC_PROTECT_OFFS (15) 81*f1df9364SStefan Roese #define XEXCR_REG_ACC_PROTECT_MASK (1 << XEXCR_REG_ACC_PROTECT_OFFS) 82*f1df9364SStefan Roese 83*f1df9364SStefan Roese /* XOR Engine [0..1] Activation Registers */ 84*f1df9364SStefan Roese #define XEXACTR_XESTART_OFFS (0) 85*f1df9364SStefan Roese #define XEXACTR_XESTART_MASK (1 << XEXACTR_XESTART_OFFS) 86*f1df9364SStefan Roese #define XEXACTR_XESTOP_OFFS (1) 87*f1df9364SStefan Roese #define XEXACTR_XESTOP_MASK (1 << XEXACTR_XESTOP_OFFS) 88*f1df9364SStefan Roese #define XEXACTR_XEPAUSE_OFFS (2) 89*f1df9364SStefan Roese #define XEXACTR_XEPAUSE_MASK (1 << XEXACTR_XEPAUSE_OFFS) 90*f1df9364SStefan Roese #define XEXACTR_XERESTART_OFFS (3) 91*f1df9364SStefan Roese #define XEXACTR_XERESTART_MASK (1 << XEXACTR_XERESTART_OFFS) 92*f1df9364SStefan Roese #define XEXACTR_XESTATUS_OFFS (4) 93*f1df9364SStefan Roese #define XEXACTR_XESTATUS_MASK (3 << XEXACTR_XESTATUS_OFFS) 94*f1df9364SStefan Roese #define XEXACTR_XESTATUS_IDLE (0 << XEXACTR_XESTATUS_OFFS) 95*f1df9364SStefan Roese #define XEXACTR_XESTATUS_ACTIVE (1 << XEXACTR_XESTATUS_OFFS) 96*f1df9364SStefan Roese #define XEXACTR_XESTATUS_PAUSED (2 << XEXACTR_XESTATUS_OFFS) 97*f1df9364SStefan Roese 98*f1df9364SStefan Roese /* XOR Engine Interrupt Cause Register (XEICR) */ 99*f1df9364SStefan Roese #define XEICR_CHAN_OFFS 16 100*f1df9364SStefan Roese #define XEICR_CAUSE_OFFS(chan) (chan * XEICR_CHAN_OFFS) 101*f1df9364SStefan Roese #define XEICR_CAUSE_MASK(chan, cause) (1 << (cause + XEICR_CAUSE_OFFS(chan))) 102*f1df9364SStefan Roese #define XEICR_COMP_MASK_ALL 0x000f000f 103*f1df9364SStefan Roese #define XEICR_COMP_MASK(chan) (0x000f << XEICR_CAUSE_OFFS(chan)) 104*f1df9364SStefan Roese #define XEICR_ERR_MASK 0x03800380 105*f1df9364SStefan Roese 106*f1df9364SStefan Roese /* XOR Engine Error Cause Register (XEECR) */ 107*f1df9364SStefan Roese #define XEECR_ERR_TYPE_OFFS 0 108*f1df9364SStefan Roese #define XEECR_ERR_TYPE_MASK (0x1f << XEECR_ERR_TYPE_OFFS) 109*f1df9364SStefan Roese 110*f1df9364SStefan Roese /* XOR Engine Error Address Register (XEEAR) */ 111*f1df9364SStefan Roese #define XEEAR_ERR_ADDR_OFFS (0) 112*f1df9364SStefan Roese #define XEEAR_ERR_ADDR_MASK (0xffffffff << XEEAR_ERR_ADDR_OFFS) 113*f1df9364SStefan Roese 114*f1df9364SStefan Roese /* XOR Engine [0..1] Next Descriptor Pointer Register */ 115*f1df9364SStefan Roese #define XEXNDPR_NEXT_DESC_PTR_OFFS (0) 116*f1df9364SStefan Roese #define XEXNDPR_NEXT_DESC_PTR_MASK (0xffffffff << \ 117*f1df9364SStefan Roese XEXNDPR_NEXT_DESC_PTR_OFFS) 118*f1df9364SStefan Roese 119*f1df9364SStefan Roese /* XOR Engine [0..1] Current Descriptor Pointer Register */ 120*f1df9364SStefan Roese #define XEXCDPR_CURRENT_DESC_PTR_OFFS (0) 121*f1df9364SStefan Roese #define XEXCDPR_CURRENT_DESC_PTR_MASK (0xffffffff << \ 122*f1df9364SStefan Roese XEXCDPR_CURRENT_DESC_PTR_OFFS) 123*f1df9364SStefan Roese 124*f1df9364SStefan Roese /* XOR Engine [0..1] Byte Count Register */ 125*f1df9364SStefan Roese #define XEXBCR_BYTE_CNT_OFFS (0) 126*f1df9364SStefan Roese #define XEXBCR_BYTE_CNT_MASK (0xffffffff << XEXBCR_BYTE_CNT_OFFS) 127*f1df9364SStefan Roese 128*f1df9364SStefan Roese /* XOR Engine [0..1] Destination Pointer Register */ 129*f1df9364SStefan Roese #define XEXDPR_DST_PTR_OFFS (0) 130*f1df9364SStefan Roese #define XEXDPR_DST_PTR_MASK (0xffffffff << XEXDPR_DST_PTR_OFFS) 131*f1df9364SStefan Roese #define XEXDPR_DST_PTR_XOR_MASK (0x3f) 132*f1df9364SStefan Roese #define XEXDPR_DST_PTR_DMA_MASK (0x1f) 133*f1df9364SStefan Roese #define XEXDPR_DST_PTR_CRC_MASK (0x1f) 134*f1df9364SStefan Roese 135*f1df9364SStefan Roese /* XOR Engine[0..1] Block Size Registers */ 136*f1df9364SStefan Roese #define XEXBSR_BLOCK_SIZE_OFFS (0) 137*f1df9364SStefan Roese #define XEXBSR_BLOCK_SIZE_MASK (0xffffffff << XEXBSR_BLOCK_SIZE_OFFS) 138*f1df9364SStefan Roese #define XEXBSR_BLOCK_SIZE_MIN_VALUE (128) 139*f1df9364SStefan Roese #define XEXBSR_BLOCK_SIZE_MAX_VALUE (0xffffffff) 140*f1df9364SStefan Roese 141*f1df9364SStefan Roese /* XOR Engine Timer Mode Control Register (XETMCR) */ 142*f1df9364SStefan Roese #define XETMCR_TIMER_EN_OFFS (0) 143*f1df9364SStefan Roese #define XETMCR_TIMER_EN_MASK (1 << XETMCR_TIMER_EN_OFFS) 144*f1df9364SStefan Roese #define XETMCR_TIMER_EN_ENABLE (1 << XETMCR_TIMER_EN_OFFS) 145*f1df9364SStefan Roese #define XETMCR_TIMER_EN_DISABLE (0 << XETMCR_TIMER_EN_OFFS) 146*f1df9364SStefan Roese #define XETMCR_SECTION_SIZE_CTRL_OFFS (8) 147*f1df9364SStefan Roese #define XETMCR_SECTION_SIZE_CTRL_MASK (0x1f << XETMCR_SECTION_SIZE_CTRL_OFFS) 148*f1df9364SStefan Roese #define XETMCR_SECTION_SIZE_MIN_VALUE (7) 149*f1df9364SStefan Roese #define XETMCR_SECTION_SIZE_MAX_VALUE (31) 150*f1df9364SStefan Roese 151*f1df9364SStefan Roese /* XOR Engine Timer Mode Initial Value Register (XETMIVR) */ 152*f1df9364SStefan Roese #define XETMIVR_TIMER_INIT_VAL_OFFS (0) 153*f1df9364SStefan Roese #define XETMIVR_TIMER_INIT_VAL_MASK (0xffffffff << \ 154*f1df9364SStefan Roese XETMIVR_TIMER_INIT_VAL_OFFS) 155*f1df9364SStefan Roese 156*f1df9364SStefan Roese /* XOR Engine Timer Mode Current Value Register (XETMCVR) */ 157*f1df9364SStefan Roese #define XETMCVR_TIMER_CRNT_VAL_OFFS (0) 158*f1df9364SStefan Roese #define XETMCVR_TIMER_CRNT_VAL_MASK (0xffffffff << \ 159*f1df9364SStefan Roese XETMCVR_TIMER_CRNT_VAL_OFFS) 160*f1df9364SStefan Roese 161*f1df9364SStefan Roese /* XOR Engine Initial Value Register Low (XEIVRL) */ 162*f1df9364SStefan Roese #define XEIVRL_INIT_VAL_L_OFFS (0) 163*f1df9364SStefan Roese #define XEIVRL_INIT_VAL_L_MASK (0xffffffff << XEIVRL_INIT_VAL_L_OFFS) 164*f1df9364SStefan Roese 165*f1df9364SStefan Roese /* XOR Engine Initial Value Register High (XEIVRH) */ 166*f1df9364SStefan Roese #define XEIVRH_INIT_VAL_H_OFFS (0) 167*f1df9364SStefan Roese #define XEIVRH_INIT_VAL_H_MASK (0xffffffff << XEIVRH_INIT_VAL_H_OFFS) 168*f1df9364SStefan Roese 169*f1df9364SStefan Roese /* XOR Engine Debug Register (XEDBR) */ 170*f1df9364SStefan Roese #define XEDBR_PARITY_ERR_INSR_OFFS (0) 171*f1df9364SStefan Roese #define XEDBR_PARITY_ERR_INSR_MASK (1 << XEDBR_PARITY_ERR_INSR_OFFS) 172*f1df9364SStefan Roese #define XEDBR_XBAR_ERR_INSR_OFFS (1) 173*f1df9364SStefan Roese #define XEDBR_XBAR_ERR_INSR_MASK (1 << XEDBR_XBAR_ERR_INSR_OFFS) 174*f1df9364SStefan Roese 175*f1df9364SStefan Roese /* XOR Engine address decode registers. */ 176*f1df9364SStefan Roese /* Maximum address decode windows */ 177*f1df9364SStefan Roese #define XOR_MAX_ADDR_DEC_WIN 8 178*f1df9364SStefan Roese /* Maximum address arbiter windows */ 179*f1df9364SStefan Roese #define XOR_MAX_REMAP_WIN 4 180*f1df9364SStefan Roese 181*f1df9364SStefan Roese /* XOR Engine Address Decoding Register Map */ 182*f1df9364SStefan Roese #define XOR_WINDOW_CTRL_REG(unit, chan) (MV_XOR_REGS_BASE(unit) + \ 183*f1df9364SStefan Roese (0x240 + ((chan) * 4))) 184*f1df9364SStefan Roese #define XOR_BASE_ADDR_REG(unit, win_num) (MV_XOR_REGS_BASE(unit) + \ 185*f1df9364SStefan Roese (0x250 + ((win_num) * 4))) 186*f1df9364SStefan Roese #define XOR_SIZE_MASK_REG(unit, win_num) (MV_XOR_REGS_BASE(unit) + \ 187*f1df9364SStefan Roese (0x270 + ((win_num) * 4))) 188*f1df9364SStefan Roese #define XOR_HIGH_ADDR_REMAP_REG(unit, win_num) (MV_XOR_REGS_BASE(unit) + \ 189*f1df9364SStefan Roese (0x290 + ((win_num) * 4))) 190*f1df9364SStefan Roese #define XOR_ADDR_OVRD_REG(unit, win_num) (MV_XOR_REGS_BASE(unit) + \ 191*f1df9364SStefan Roese (0x2a0 + ((win_num) * 4))) 192*f1df9364SStefan Roese 193*f1df9364SStefan Roese /* XOR Engine [0..1] Window Control Registers */ 194*f1df9364SStefan Roese #define XEXWCR_WIN_EN_OFFS(win_num) (win_num) 195*f1df9364SStefan Roese #define XEXWCR_WIN_EN_MASK(win_num) (1 << (XEXWCR_WIN_EN_OFFS(win_num))) 196*f1df9364SStefan Roese #define XEXWCR_WIN_EN_ENABLE(win_num) (1 << (XEXWCR_WIN_EN_OFFS(win_num))) 197*f1df9364SStefan Roese #define XEXWCR_WIN_EN_DISABLE(win_num) (0 << (XEXWCR_WIN_EN_OFFS(win_num))) 198*f1df9364SStefan Roese 199*f1df9364SStefan Roese #define XEXWCR_WIN_ACC_OFFS(win_num) ((2 * win_num) + 16) 200*f1df9364SStefan Roese #define XEXWCR_WIN_ACC_MASK(win_num) (3 << (XEXWCR_WIN_ACC_OFFS(win_num))) 201*f1df9364SStefan Roese #define XEXWCR_WIN_ACC_NO_ACC(win_num) (0 << (XEXWCR_WIN_ACC_OFFS(win_num))) 202*f1df9364SStefan Roese #define XEXWCR_WIN_ACC_RO(win_num) (1 << (XEXWCR_WIN_ACC_OFFS(win_num))) 203*f1df9364SStefan Roese #define XEXWCR_WIN_ACC_RW(win_num) (3 << (XEXWCR_WIN_ACC_OFFS(win_num))) 204*f1df9364SStefan Roese 205*f1df9364SStefan Roese /* XOR Engine Base Address Registers (XEBARx) */ 206*f1df9364SStefan Roese #define XEBARX_TARGET_OFFS (0) 207*f1df9364SStefan Roese #define XEBARX_TARGET_MASK (0xf << XEBARX_TARGET_OFFS) 208*f1df9364SStefan Roese #define XEBARX_ATTR_OFFS (8) 209*f1df9364SStefan Roese #define XEBARX_ATTR_MASK (0xff << XEBARX_ATTR_OFFS) 210*f1df9364SStefan Roese #define XEBARX_BASE_OFFS (16) 211*f1df9364SStefan Roese #define XEBARX_BASE_MASK (0xffff << XEBARX_BASE_OFFS) 212*f1df9364SStefan Roese 213*f1df9364SStefan Roese /* XOR Engine Size Mask Registers (XESMRx) */ 214*f1df9364SStefan Roese #define XESMRX_SIZE_MASK_OFFS (16) 215*f1df9364SStefan Roese #define XESMRX_SIZE_MASK_MASK (0xffff << XESMRX_SIZE_MASK_OFFS) 216*f1df9364SStefan Roese #define XOR_WIN_SIZE_ALIGN _64K 217*f1df9364SStefan Roese 218*f1df9364SStefan Roese /* XOR Engine High Address Remap Register (XEHARRx1) */ 219*f1df9364SStefan Roese #define XEHARRX_REMAP_OFFS (0) 220*f1df9364SStefan Roese #define XEHARRX_REMAP_MASK (0xffffffff << XEHARRX_REMAP_OFFS) 221*f1df9364SStefan Roese 222*f1df9364SStefan Roese #define XOR_OVERRIDE_CTRL_REG(chan) (MV_XOR_REGS_BASE(XOR_UNIT(chan)) + \ 223*f1df9364SStefan Roese (0x2a0 + ((XOR_CHAN(chan)) * 4))) 224*f1df9364SStefan Roese 225*f1df9364SStefan Roese /* XOR Engine [0..1] Address Override Control Register */ 226*f1df9364SStefan Roese #define XEXAOCR_OVR_EN_OFFS(target) (3 * target) 227*f1df9364SStefan Roese #define XEXAOCR_OVR_EN_MASK(target) (1 << (XEXAOCR_OVR_EN_OFFS(target))) 228*f1df9364SStefan Roese #define XEXAOCR_OVR_PTR_OFFS(target) ((3 * target) + 1) 229*f1df9364SStefan Roese #define XEXAOCR_OVR_PTR_MASK(target) (3 << (XEXAOCR_OVR_PTR_OFFS(target))) 230*f1df9364SStefan Roese #define XEXAOCR_OVR_BAR(win_num, target) (win_num << \ 231*f1df9364SStefan Roese (XEXAOCR_OVR_PTR_OFFS(target))) 232*f1df9364SStefan Roese 233*f1df9364SStefan Roese /* Maximum address override windows */ 234*f1df9364SStefan Roese #define XOR_MAX_OVERRIDE_WIN 4 235*f1df9364SStefan Roese 236*f1df9364SStefan Roese #endif /* _XOR_REGS_h */ 237