1*f1df9364SStefan Roese /*
2*f1df9364SStefan Roese * Copyright (C) Marvell International Ltd. and its affiliates
3*f1df9364SStefan Roese *
4*f1df9364SStefan Roese * SPDX-License-Identifier: GPL-2.0
5*f1df9364SStefan Roese */
6*f1df9364SStefan Roese
7*f1df9364SStefan Roese #include <common.h>
8*f1df9364SStefan Roese #include <spl.h>
9*f1df9364SStefan Roese #include <asm/io.h>
10*f1df9364SStefan Roese #include <asm/arch/cpu.h>
11*f1df9364SStefan Roese #include <asm/arch/soc.h>
12*f1df9364SStefan Roese
13*f1df9364SStefan Roese #include "ddr3_init.h"
14*f1df9364SStefan Roese
15*f1df9364SStefan Roese /* List of allowed frequency listed in order of enum hws_ddr_freq */
16*f1df9364SStefan Roese u32 freq_val[DDR_FREQ_LIMIT] = {
17*f1df9364SStefan Roese 0, /*DDR_FREQ_LOW_FREQ */
18*f1df9364SStefan Roese 400, /*DDR_FREQ_400, */
19*f1df9364SStefan Roese 533, /*DDR_FREQ_533, */
20*f1df9364SStefan Roese 666, /*DDR_FREQ_667, */
21*f1df9364SStefan Roese 800, /*DDR_FREQ_800, */
22*f1df9364SStefan Roese 933, /*DDR_FREQ_933, */
23*f1df9364SStefan Roese 1066, /*DDR_FREQ_1066, */
24*f1df9364SStefan Roese 311, /*DDR_FREQ_311, */
25*f1df9364SStefan Roese 333, /*DDR_FREQ_333, */
26*f1df9364SStefan Roese 467, /*DDR_FREQ_467, */
27*f1df9364SStefan Roese 850, /*DDR_FREQ_850, */
28*f1df9364SStefan Roese 600, /*DDR_FREQ_600 */
29*f1df9364SStefan Roese 300, /*DDR_FREQ_300 */
30*f1df9364SStefan Roese 900, /*DDR_FREQ_900 */
31*f1df9364SStefan Roese 360, /*DDR_FREQ_360 */
32*f1df9364SStefan Roese 1000 /*DDR_FREQ_1000 */
33*f1df9364SStefan Roese };
34*f1df9364SStefan Roese
35*f1df9364SStefan Roese /* Table for CL values per frequency for each speed bin index */
36*f1df9364SStefan Roese struct cl_val_per_freq cas_latency_table[] = {
37*f1df9364SStefan Roese /*
38*f1df9364SStefan Roese * 400M 667M 933M 311M 467M 600M 360
39*f1df9364SStefan Roese * 100M 533M 800M 1066M 333M 850M 900
40*f1df9364SStefan Roese * 1000 (the order is 100, 400, 533 etc.)
41*f1df9364SStefan Roese */
42*f1df9364SStefan Roese /* DDR3-800D */
43*f1df9364SStefan Roese { {6, 5, 0, 0, 0, 0, 0, 5, 5, 0, 0, 0, 5, 0, 5, 0} },
44*f1df9364SStefan Roese /* DDR3-800E */
45*f1df9364SStefan Roese { {6, 6, 0, 0, 0, 0, 0, 6, 6, 0, 0, 0, 6, 0, 6, 0} },
46*f1df9364SStefan Roese /* DDR3-1066E */
47*f1df9364SStefan Roese { {6, 5, 6, 0, 0, 0, 0, 5, 5, 6, 0, 0, 5, 0, 5, 0} },
48*f1df9364SStefan Roese /* DDR3-1066F */
49*f1df9364SStefan Roese { {6, 6, 7, 0, 0, 0, 0, 6, 6, 7, 0, 0, 6, 0, 6, 0} },
50*f1df9364SStefan Roese /* DDR3-1066G */
51*f1df9364SStefan Roese { {6, 6, 8, 0, 0, 0, 0, 6, 6, 8, 0, 0, 6, 0, 6, 0} },
52*f1df9364SStefan Roese /* DDR3-1333F* */
53*f1df9364SStefan Roese { {6, 5, 6, 7, 0, 0, 0, 5, 5, 6, 0, 7, 5, 0, 5, 0} },
54*f1df9364SStefan Roese /* DDR3-1333G */
55*f1df9364SStefan Roese { {6, 5, 7, 8, 0, 0, 0, 5, 5, 7, 0, 8, 5, 0, 5, 0} },
56*f1df9364SStefan Roese /* DDR3-1333H */
57*f1df9364SStefan Roese { {6, 6, 8, 9, 0, 0, 0, 6, 6, 8, 0, 9, 6, 0, 6, 0} },
58*f1df9364SStefan Roese /* DDR3-1333J* */
59*f1df9364SStefan Roese { {6, 6, 8, 10, 0, 0, 0, 6, 6, 8, 0, 10, 6, 0, 6, 0}
60*f1df9364SStefan Roese /* DDR3-1600G* */},
61*f1df9364SStefan Roese { {6, 5, 6, 7, 8, 0, 0, 5, 5, 6, 0, 7, 5, 0, 5, 0} },
62*f1df9364SStefan Roese /* DDR3-1600H */
63*f1df9364SStefan Roese { {6, 5, 6, 8, 9, 0, 0, 5, 5, 6, 0, 8, 5, 0, 5, 0} },
64*f1df9364SStefan Roese /* DDR3-1600J */
65*f1df9364SStefan Roese { {6, 5, 7, 9, 10, 0, 0, 5, 5, 7, 0, 9, 5, 0, 5, 0} },
66*f1df9364SStefan Roese /* DDR3-1600K */
67*f1df9364SStefan Roese { {6, 6, 8, 10, 11, 0, 0, 6, 6, 8, 0, 10, 6, 0, 6, 0 } },
68*f1df9364SStefan Roese /* DDR3-1866J* */
69*f1df9364SStefan Roese { {6, 5, 6, 8, 9, 11, 0, 5, 5, 6, 11, 8, 5, 0, 5, 0} },
70*f1df9364SStefan Roese /* DDR3-1866K */
71*f1df9364SStefan Roese { {6, 5, 7, 8, 10, 11, 0, 5, 5, 7, 11, 8, 5, 11, 5, 11} },
72*f1df9364SStefan Roese /* DDR3-1866L */
73*f1df9364SStefan Roese { {6, 6, 7, 9, 11, 12, 0, 6, 6, 7, 12, 9, 6, 12, 6, 12} },
74*f1df9364SStefan Roese /* DDR3-1866M* */
75*f1df9364SStefan Roese { {6, 6, 8, 10, 11, 13, 0, 6, 6, 8, 13, 10, 6, 13, 6, 13} },
76*f1df9364SStefan Roese /* DDR3-2133K* */
77*f1df9364SStefan Roese { {6, 5, 6, 7, 9, 10, 11, 5, 5, 6, 10, 7, 5, 11, 5, 11} },
78*f1df9364SStefan Roese /* DDR3-2133L */
79*f1df9364SStefan Roese { {6, 5, 6, 8, 9, 11, 12, 5, 5, 6, 11, 8, 5, 12, 5, 12} },
80*f1df9364SStefan Roese /* DDR3-2133M */
81*f1df9364SStefan Roese { {6, 5, 7, 9, 10, 12, 13, 5, 5, 7, 12, 9, 5, 13, 5, 13} },
82*f1df9364SStefan Roese /* DDR3-2133N* */
83*f1df9364SStefan Roese { {6, 6, 7, 9, 11, 13, 14, 6, 6, 7, 13, 9, 6, 14, 6, 14} },
84*f1df9364SStefan Roese /* DDR3-1333H-ext */
85*f1df9364SStefan Roese { {6, 6, 7, 9, 0, 0, 0, 6, 6, 7, 0, 9, 6, 0, 6, 0} },
86*f1df9364SStefan Roese /* DDR3-1600K-ext */
87*f1df9364SStefan Roese { {6, 6, 7, 9, 11, 0, 0, 6, 6, 7, 0, 9, 6, 0, 6, 0} },
88*f1df9364SStefan Roese /* DDR3-1866M-ext */
89*f1df9364SStefan Roese { {6, 6, 7, 9, 11, 13, 0, 6, 6, 7, 13, 9, 6, 13, 6, 13} },
90*f1df9364SStefan Roese };
91*f1df9364SStefan Roese
92*f1df9364SStefan Roese /* Table for CWL values per speedbin index */
93*f1df9364SStefan Roese struct cl_val_per_freq cas_write_latency_table[] = {
94*f1df9364SStefan Roese /*
95*f1df9364SStefan Roese * 400M 667M 933M 311M 467M 600M 360
96*f1df9364SStefan Roese * 100M 533M 800M 1066M 333M 850M 900
97*f1df9364SStefan Roese * (the order is 100, 400, 533 etc.)
98*f1df9364SStefan Roese */
99*f1df9364SStefan Roese /* DDR3-800D */
100*f1df9364SStefan Roese { {5, 5, 0, 0, 0, 0, 0, 5, 5, 0, 0, 0, 5, 0, 5, 0} },
101*f1df9364SStefan Roese /* DDR3-800E */
102*f1df9364SStefan Roese { {5, 5, 0, 0, 0, 0, 0, 5, 5, 0, 0, 0, 5, 0, 5, 0} },
103*f1df9364SStefan Roese /* DDR3-1066E */
104*f1df9364SStefan Roese { {5, 5, 6, 0, 0, 0, 0, 5, 5, 6, 0, 7, 5, 0, 5, 0} },
105*f1df9364SStefan Roese /* DDR3-1066F */
106*f1df9364SStefan Roese { {5, 5, 6, 0, 0, 0, 0, 5, 5, 6, 0, 7, 5, 0, 5, 0} },
107*f1df9364SStefan Roese /* DDR3-1066G */
108*f1df9364SStefan Roese { {5, 5, 6, 0, 0, 0, 0, 5, 5, 6, 0, 7, 5, 0, 5, 0} },
109*f1df9364SStefan Roese /* DDR3-1333F* */
110*f1df9364SStefan Roese { {5, 5, 6, 7, 0, 0, 0, 5, 5, 6, 0, 7, 5, 0, 5, 0} },
111*f1df9364SStefan Roese /* DDR3-1333G */
112*f1df9364SStefan Roese { {5, 5, 6, 7, 0, 0, 0, 5, 5, 6, 0, 7, 5, 0, 5, 0} },
113*f1df9364SStefan Roese /* DDR3-1333H */
114*f1df9364SStefan Roese { {5, 5, 6, 7, 0, 0, 0, 5, 5, 6, 0, 7, 5, 0, 5, 0} },
115*f1df9364SStefan Roese /* DDR3-1333J* */
116*f1df9364SStefan Roese { {5, 5, 6, 7, 0, 0, 0, 5, 5, 6, 0, 7, 5, 0, 5, 0} },
117*f1df9364SStefan Roese /* DDR3-1600G* */
118*f1df9364SStefan Roese { {5, 5, 6, 7, 8, 0, 0, 5, 5, 6, 0, 7, 5, 0, 5, 0} },
119*f1df9364SStefan Roese /* DDR3-1600H */
120*f1df9364SStefan Roese { {5, 5, 6, 7, 8, 0, 0, 5, 5, 6, 0, 7, 5, 0, 5, 0} },
121*f1df9364SStefan Roese /* DDR3-1600J */
122*f1df9364SStefan Roese { {5, 5, 6, 7, 8, 0, 0, 5, 5, 6, 0, 7, 5, 0, 5, 0} },
123*f1df9364SStefan Roese /* DDR3-1600K */
124*f1df9364SStefan Roese { {5, 5, 6, 7, 8, 0, 0, 5, 5, 6, 0, 7, 5, 0, 5, 0} },
125*f1df9364SStefan Roese /* DDR3-1866J* */
126*f1df9364SStefan Roese { {5, 5, 6, 7, 8, 9, 0, 5, 5, 6, 9, 7, 5, 0, 5, 0} },
127*f1df9364SStefan Roese /* DDR3-1866K */
128*f1df9364SStefan Roese { {5, 5, 6, 7, 8, 9, 0, 5, 5, 6, 9, 7, 5, 0, 5, 0} },
129*f1df9364SStefan Roese /* DDR3-1866L */
130*f1df9364SStefan Roese { {5, 5, 6, 7, 8, 9, 0, 5, 5, 6, 9, 7, 5, 9, 5, 9} },
131*f1df9364SStefan Roese /* DDR3-1866M* */
132*f1df9364SStefan Roese { {5, 5, 6, 7, 8, 9, 0, 5, 5, 6, 9, 7, 5, 9, 5, 9} },
133*f1df9364SStefan Roese /* DDR3-2133K* */
134*f1df9364SStefan Roese { {5, 5, 6, 7, 8, 9, 10, 5, 5, 6, 9, 7, 5, 9, 5, 10} },
135*f1df9364SStefan Roese /* DDR3-2133L */
136*f1df9364SStefan Roese { {5, 5, 6, 7, 8, 9, 10, 5, 5, 6, 9, 7, 5, 9, 5, 10} },
137*f1df9364SStefan Roese /* DDR3-2133M */
138*f1df9364SStefan Roese { {5, 5, 6, 7, 8, 9, 10, 5, 5, 6, 9, 7, 5, 9, 5, 10} },
139*f1df9364SStefan Roese /* DDR3-2133N* */
140*f1df9364SStefan Roese { {5, 5, 6, 7, 8, 9, 10, 5, 5, 6, 9, 7, 5, 9, 5, 10} },
141*f1df9364SStefan Roese /* DDR3-1333H-ext */
142*f1df9364SStefan Roese { {5, 5, 6, 7, 0, 0, 0, 5, 5, 6, 0, 7, 5, 0, 5, 0} },
143*f1df9364SStefan Roese /* DDR3-1600K-ext */
144*f1df9364SStefan Roese { {5, 5, 6, 7, 8, 0, 0, 5, 5, 6, 0, 7, 5, 0, 5, 0} },
145*f1df9364SStefan Roese /* DDR3-1866M-ext */
146*f1df9364SStefan Roese { {5, 5, 6, 7, 8, 9, 0, 5, 5, 6, 9, 7, 5, 9, 5, 9} },
147*f1df9364SStefan Roese };
148*f1df9364SStefan Roese
149*f1df9364SStefan Roese u8 twr_mask_table[] = {
150*f1df9364SStefan Roese 10,
151*f1df9364SStefan Roese 10,
152*f1df9364SStefan Roese 10,
153*f1df9364SStefan Roese 10,
154*f1df9364SStefan Roese 10,
155*f1df9364SStefan Roese 1, /*5 */
156*f1df9364SStefan Roese 2, /*6 */
157*f1df9364SStefan Roese 3, /*7 */
158*f1df9364SStefan Roese 10,
159*f1df9364SStefan Roese 10,
160*f1df9364SStefan Roese 5, /*10 */
161*f1df9364SStefan Roese 10,
162*f1df9364SStefan Roese 6, /*12 */
163*f1df9364SStefan Roese 10,
164*f1df9364SStefan Roese 7, /*14 */
165*f1df9364SStefan Roese 10,
166*f1df9364SStefan Roese 0 /*16 */
167*f1df9364SStefan Roese };
168*f1df9364SStefan Roese
169*f1df9364SStefan Roese u8 cl_mask_table[] = {
170*f1df9364SStefan Roese 0,
171*f1df9364SStefan Roese 0,
172*f1df9364SStefan Roese 0,
173*f1df9364SStefan Roese 0,
174*f1df9364SStefan Roese 0,
175*f1df9364SStefan Roese 0x2,
176*f1df9364SStefan Roese 0x4,
177*f1df9364SStefan Roese 0x6,
178*f1df9364SStefan Roese 0x8,
179*f1df9364SStefan Roese 0xa,
180*f1df9364SStefan Roese 0xc,
181*f1df9364SStefan Roese 0xe,
182*f1df9364SStefan Roese 0x1,
183*f1df9364SStefan Roese 0x3,
184*f1df9364SStefan Roese 0x5,
185*f1df9364SStefan Roese 0x5
186*f1df9364SStefan Roese };
187*f1df9364SStefan Roese
188*f1df9364SStefan Roese u8 cwl_mask_table[] = {
189*f1df9364SStefan Roese 0,
190*f1df9364SStefan Roese 0,
191*f1df9364SStefan Roese 0,
192*f1df9364SStefan Roese 0,
193*f1df9364SStefan Roese 0,
194*f1df9364SStefan Roese 0,
195*f1df9364SStefan Roese 0x1,
196*f1df9364SStefan Roese 0x2,
197*f1df9364SStefan Roese 0x3,
198*f1df9364SStefan Roese 0x4,
199*f1df9364SStefan Roese 0x5,
200*f1df9364SStefan Roese 0x6,
201*f1df9364SStefan Roese 0x7,
202*f1df9364SStefan Roese 0x8,
203*f1df9364SStefan Roese 0x9,
204*f1df9364SStefan Roese 0x9
205*f1df9364SStefan Roese };
206*f1df9364SStefan Roese
207*f1df9364SStefan Roese /* RFC values (in ns) */
208*f1df9364SStefan Roese u16 rfc_table[] = {
209*f1df9364SStefan Roese 90, /* 512M */
210*f1df9364SStefan Roese 110, /* 1G */
211*f1df9364SStefan Roese 160, /* 2G */
212*f1df9364SStefan Roese 260, /* 4G */
213*f1df9364SStefan Roese 350 /* 8G */
214*f1df9364SStefan Roese };
215*f1df9364SStefan Roese
216*f1df9364SStefan Roese u32 speed_bin_table_t_rc[] = {
217*f1df9364SStefan Roese 50000,
218*f1df9364SStefan Roese 52500,
219*f1df9364SStefan Roese 48750,
220*f1df9364SStefan Roese 50625,
221*f1df9364SStefan Roese 52500,
222*f1df9364SStefan Roese 46500,
223*f1df9364SStefan Roese 48000,
224*f1df9364SStefan Roese 49500,
225*f1df9364SStefan Roese 51000,
226*f1df9364SStefan Roese 45000,
227*f1df9364SStefan Roese 46250,
228*f1df9364SStefan Roese 47500,
229*f1df9364SStefan Roese 48750,
230*f1df9364SStefan Roese 44700,
231*f1df9364SStefan Roese 45770,
232*f1df9364SStefan Roese 46840,
233*f1df9364SStefan Roese 47910,
234*f1df9364SStefan Roese 43285,
235*f1df9364SStefan Roese 44220,
236*f1df9364SStefan Roese 45155,
237*f1df9364SStefan Roese 46900
238*f1df9364SStefan Roese };
239*f1df9364SStefan Roese
240*f1df9364SStefan Roese u32 speed_bin_table_t_rcd_t_rp[] = {
241*f1df9364SStefan Roese 12500,
242*f1df9364SStefan Roese 15000,
243*f1df9364SStefan Roese 11250,
244*f1df9364SStefan Roese 13125,
245*f1df9364SStefan Roese 15000,
246*f1df9364SStefan Roese 10500,
247*f1df9364SStefan Roese 12000,
248*f1df9364SStefan Roese 13500,
249*f1df9364SStefan Roese 15000,
250*f1df9364SStefan Roese 10000,
251*f1df9364SStefan Roese 11250,
252*f1df9364SStefan Roese 12500,
253*f1df9364SStefan Roese 13750,
254*f1df9364SStefan Roese 10700,
255*f1df9364SStefan Roese 11770,
256*f1df9364SStefan Roese 12840,
257*f1df9364SStefan Roese 13910,
258*f1df9364SStefan Roese 10285,
259*f1df9364SStefan Roese 11022,
260*f1df9364SStefan Roese 12155,
261*f1df9364SStefan Roese 13090,
262*f1df9364SStefan Roese };
263*f1df9364SStefan Roese
264*f1df9364SStefan Roese enum {
265*f1df9364SStefan Roese PATTERN_KILLER_PATTERN_TABLE_MAP_ROLE_AGGRESSOR = 0,
266*f1df9364SStefan Roese PATTERN_KILLER_PATTERN_TABLE_MAP_ROLE_VICTIM
267*f1df9364SStefan Roese };
268*f1df9364SStefan Roese
269*f1df9364SStefan Roese static u8 pattern_killer_pattern_table_map[KILLER_PATTERN_LENGTH * 2][2] = {
270*f1df9364SStefan Roese /*Aggressor / Victim */
271*f1df9364SStefan Roese {1, 0},
272*f1df9364SStefan Roese {0, 0},
273*f1df9364SStefan Roese {1, 0},
274*f1df9364SStefan Roese {1, 1},
275*f1df9364SStefan Roese {0, 1},
276*f1df9364SStefan Roese {0, 1},
277*f1df9364SStefan Roese {1, 0},
278*f1df9364SStefan Roese {0, 1},
279*f1df9364SStefan Roese {1, 0},
280*f1df9364SStefan Roese {0, 1},
281*f1df9364SStefan Roese {1, 0},
282*f1df9364SStefan Roese {1, 0},
283*f1df9364SStefan Roese {0, 1},
284*f1df9364SStefan Roese {1, 0},
285*f1df9364SStefan Roese {0, 1},
286*f1df9364SStefan Roese {0, 0},
287*f1df9364SStefan Roese {1, 1},
288*f1df9364SStefan Roese {0, 0},
289*f1df9364SStefan Roese {1, 1},
290*f1df9364SStefan Roese {0, 0},
291*f1df9364SStefan Roese {1, 1},
292*f1df9364SStefan Roese {0, 0},
293*f1df9364SStefan Roese {1, 1},
294*f1df9364SStefan Roese {1, 0},
295*f1df9364SStefan Roese {0, 0},
296*f1df9364SStefan Roese {1, 1},
297*f1df9364SStefan Roese {0, 0},
298*f1df9364SStefan Roese {1, 1},
299*f1df9364SStefan Roese {0, 0},
300*f1df9364SStefan Roese {0, 0},
301*f1df9364SStefan Roese {0, 0},
302*f1df9364SStefan Roese {0, 1},
303*f1df9364SStefan Roese {0, 1},
304*f1df9364SStefan Roese {1, 1},
305*f1df9364SStefan Roese {0, 0},
306*f1df9364SStefan Roese {0, 0},
307*f1df9364SStefan Roese {1, 1},
308*f1df9364SStefan Roese {1, 1},
309*f1df9364SStefan Roese {0, 0},
310*f1df9364SStefan Roese {1, 1},
311*f1df9364SStefan Roese {0, 0},
312*f1df9364SStefan Roese {1, 1},
313*f1df9364SStefan Roese {1, 1},
314*f1df9364SStefan Roese {0, 0},
315*f1df9364SStefan Roese {0, 0},
316*f1df9364SStefan Roese {1, 1},
317*f1df9364SStefan Roese {0, 0},
318*f1df9364SStefan Roese {1, 1},
319*f1df9364SStefan Roese {0, 1},
320*f1df9364SStefan Roese {0, 0},
321*f1df9364SStefan Roese {0, 1},
322*f1df9364SStefan Roese {0, 1},
323*f1df9364SStefan Roese {0, 0},
324*f1df9364SStefan Roese {1, 1},
325*f1df9364SStefan Roese {1, 1},
326*f1df9364SStefan Roese {1, 0},
327*f1df9364SStefan Roese {1, 0},
328*f1df9364SStefan Roese {1, 1},
329*f1df9364SStefan Roese {1, 1},
330*f1df9364SStefan Roese {1, 1},
331*f1df9364SStefan Roese {1, 1},
332*f1df9364SStefan Roese {1, 1},
333*f1df9364SStefan Roese {1, 1},
334*f1df9364SStefan Roese {1, 1}
335*f1df9364SStefan Roese };
336*f1df9364SStefan Roese
337*f1df9364SStefan Roese static u8 pattern_vref_pattern_table_map[] = {
338*f1df9364SStefan Roese /* 1 means 0xffffffff, 0 is 0x0 */
339*f1df9364SStefan Roese 0xb8,
340*f1df9364SStefan Roese 0x52,
341*f1df9364SStefan Roese 0x55,
342*f1df9364SStefan Roese 0x8a,
343*f1df9364SStefan Roese 0x33,
344*f1df9364SStefan Roese 0xa6,
345*f1df9364SStefan Roese 0x6d,
346*f1df9364SStefan Roese 0xfe
347*f1df9364SStefan Roese };
348*f1df9364SStefan Roese
349*f1df9364SStefan Roese /* Return speed Bin value for selected index and t* element */
speed_bin_table(u8 index,enum speed_bin_table_elements element)350*f1df9364SStefan Roese u32 speed_bin_table(u8 index, enum speed_bin_table_elements element)
351*f1df9364SStefan Roese {
352*f1df9364SStefan Roese u32 result = 0;
353*f1df9364SStefan Roese
354*f1df9364SStefan Roese switch (element) {
355*f1df9364SStefan Roese case SPEED_BIN_TRCD:
356*f1df9364SStefan Roese case SPEED_BIN_TRP:
357*f1df9364SStefan Roese result = speed_bin_table_t_rcd_t_rp[index];
358*f1df9364SStefan Roese break;
359*f1df9364SStefan Roese case SPEED_BIN_TRAS:
360*f1df9364SStefan Roese if (index < 6)
361*f1df9364SStefan Roese result = 37500;
362*f1df9364SStefan Roese else if (index < 10)
363*f1df9364SStefan Roese result = 36000;
364*f1df9364SStefan Roese else if (index < 14)
365*f1df9364SStefan Roese result = 35000;
366*f1df9364SStefan Roese else if (index < 18)
367*f1df9364SStefan Roese result = 34000;
368*f1df9364SStefan Roese else
369*f1df9364SStefan Roese result = 33000;
370*f1df9364SStefan Roese break;
371*f1df9364SStefan Roese case SPEED_BIN_TRC:
372*f1df9364SStefan Roese result = speed_bin_table_t_rc[index];
373*f1df9364SStefan Roese break;
374*f1df9364SStefan Roese case SPEED_BIN_TRRD1K:
375*f1df9364SStefan Roese if (index < 3)
376*f1df9364SStefan Roese result = 10000;
377*f1df9364SStefan Roese else if (index < 6)
378*f1df9364SStefan Roese result = 7005;
379*f1df9364SStefan Roese else if (index < 14)
380*f1df9364SStefan Roese result = 6000;
381*f1df9364SStefan Roese else
382*f1df9364SStefan Roese result = 5000;
383*f1df9364SStefan Roese break;
384*f1df9364SStefan Roese case SPEED_BIN_TRRD2K:
385*f1df9364SStefan Roese if (index < 6)
386*f1df9364SStefan Roese result = 10000;
387*f1df9364SStefan Roese else if (index < 14)
388*f1df9364SStefan Roese result = 7005;
389*f1df9364SStefan Roese else
390*f1df9364SStefan Roese result = 6000;
391*f1df9364SStefan Roese break;
392*f1df9364SStefan Roese case SPEED_BIN_TPD:
393*f1df9364SStefan Roese if (index < 3)
394*f1df9364SStefan Roese result = 7500;
395*f1df9364SStefan Roese else if (index < 10)
396*f1df9364SStefan Roese result = 5625;
397*f1df9364SStefan Roese else
398*f1df9364SStefan Roese result = 5000;
399*f1df9364SStefan Roese break;
400*f1df9364SStefan Roese case SPEED_BIN_TFAW1K:
401*f1df9364SStefan Roese if (index < 3)
402*f1df9364SStefan Roese result = 40000;
403*f1df9364SStefan Roese else if (index < 6)
404*f1df9364SStefan Roese result = 37500;
405*f1df9364SStefan Roese else if (index < 14)
406*f1df9364SStefan Roese result = 30000;
407*f1df9364SStefan Roese else if (index < 18)
408*f1df9364SStefan Roese result = 27000;
409*f1df9364SStefan Roese else
410*f1df9364SStefan Roese result = 25000;
411*f1df9364SStefan Roese break;
412*f1df9364SStefan Roese case SPEED_BIN_TFAW2K:
413*f1df9364SStefan Roese if (index < 6)
414*f1df9364SStefan Roese result = 50000;
415*f1df9364SStefan Roese else if (index < 10)
416*f1df9364SStefan Roese result = 45000;
417*f1df9364SStefan Roese else if (index < 14)
418*f1df9364SStefan Roese result = 40000;
419*f1df9364SStefan Roese else
420*f1df9364SStefan Roese result = 35000;
421*f1df9364SStefan Roese break;
422*f1df9364SStefan Roese case SPEED_BIN_TWTR:
423*f1df9364SStefan Roese result = 7500;
424*f1df9364SStefan Roese break;
425*f1df9364SStefan Roese case SPEED_BIN_TRTP:
426*f1df9364SStefan Roese result = 7500;
427*f1df9364SStefan Roese break;
428*f1df9364SStefan Roese case SPEED_BIN_TWR:
429*f1df9364SStefan Roese result = 15000;
430*f1df9364SStefan Roese break;
431*f1df9364SStefan Roese case SPEED_BIN_TMOD:
432*f1df9364SStefan Roese result = 15000;
433*f1df9364SStefan Roese break;
434*f1df9364SStefan Roese default:
435*f1df9364SStefan Roese break;
436*f1df9364SStefan Roese }
437*f1df9364SStefan Roese
438*f1df9364SStefan Roese return result;
439*f1df9364SStefan Roese }
440*f1df9364SStefan Roese
pattern_table_get_killer_word(u8 dqs,u8 index)441*f1df9364SStefan Roese static inline u32 pattern_table_get_killer_word(u8 dqs, u8 index)
442*f1df9364SStefan Roese {
443*f1df9364SStefan Roese u8 i, byte = 0;
444*f1df9364SStefan Roese u8 role;
445*f1df9364SStefan Roese
446*f1df9364SStefan Roese for (i = 0; i < 8; i++) {
447*f1df9364SStefan Roese role = (i == dqs) ?
448*f1df9364SStefan Roese (PATTERN_KILLER_PATTERN_TABLE_MAP_ROLE_AGGRESSOR) :
449*f1df9364SStefan Roese (PATTERN_KILLER_PATTERN_TABLE_MAP_ROLE_VICTIM);
450*f1df9364SStefan Roese byte |= pattern_killer_pattern_table_map[index][role] << i;
451*f1df9364SStefan Roese }
452*f1df9364SStefan Roese
453*f1df9364SStefan Roese return byte | (byte << 8) | (byte << 16) | (byte << 24);
454*f1df9364SStefan Roese }
455*f1df9364SStefan Roese
pattern_table_get_killer_word16(u8 dqs,u8 index)456*f1df9364SStefan Roese static inline u32 pattern_table_get_killer_word16(u8 dqs, u8 index)
457*f1df9364SStefan Roese {
458*f1df9364SStefan Roese u8 i, byte0 = 0, byte1 = 0;
459*f1df9364SStefan Roese u8 role;
460*f1df9364SStefan Roese
461*f1df9364SStefan Roese for (i = 0; i < 8; i++) {
462*f1df9364SStefan Roese role = (i == dqs) ?
463*f1df9364SStefan Roese (PATTERN_KILLER_PATTERN_TABLE_MAP_ROLE_AGGRESSOR) :
464*f1df9364SStefan Roese (PATTERN_KILLER_PATTERN_TABLE_MAP_ROLE_VICTIM);
465*f1df9364SStefan Roese byte0 |= pattern_killer_pattern_table_map[index * 2][role] << i;
466*f1df9364SStefan Roese }
467*f1df9364SStefan Roese
468*f1df9364SStefan Roese for (i = 0; i < 8; i++) {
469*f1df9364SStefan Roese role = (i == dqs) ?
470*f1df9364SStefan Roese (PATTERN_KILLER_PATTERN_TABLE_MAP_ROLE_AGGRESSOR) :
471*f1df9364SStefan Roese (PATTERN_KILLER_PATTERN_TABLE_MAP_ROLE_VICTIM);
472*f1df9364SStefan Roese byte1 |= pattern_killer_pattern_table_map
473*f1df9364SStefan Roese [index * 2 + 1][role] << i;
474*f1df9364SStefan Roese }
475*f1df9364SStefan Roese
476*f1df9364SStefan Roese return byte0 | (byte0 << 8) | (byte1 << 16) | (byte1 << 24);
477*f1df9364SStefan Roese }
478*f1df9364SStefan Roese
pattern_table_get_sso_word(u8 sso,u8 index)479*f1df9364SStefan Roese static inline u32 pattern_table_get_sso_word(u8 sso, u8 index)
480*f1df9364SStefan Roese {
481*f1df9364SStefan Roese u8 step = sso + 1;
482*f1df9364SStefan Roese
483*f1df9364SStefan Roese if (0 == ((index / step) & 1))
484*f1df9364SStefan Roese return 0x0;
485*f1df9364SStefan Roese else
486*f1df9364SStefan Roese return 0xffffffff;
487*f1df9364SStefan Roese }
488*f1df9364SStefan Roese
pattern_table_get_vref_word(u8 index)489*f1df9364SStefan Roese static inline u32 pattern_table_get_vref_word(u8 index)
490*f1df9364SStefan Roese {
491*f1df9364SStefan Roese if (0 == ((pattern_vref_pattern_table_map[index / 8] >>
492*f1df9364SStefan Roese (index % 8)) & 1))
493*f1df9364SStefan Roese return 0x0;
494*f1df9364SStefan Roese else
495*f1df9364SStefan Roese return 0xffffffff;
496*f1df9364SStefan Roese }
497*f1df9364SStefan Roese
pattern_table_get_vref_word16(u8 index)498*f1df9364SStefan Roese static inline u32 pattern_table_get_vref_word16(u8 index)
499*f1df9364SStefan Roese {
500*f1df9364SStefan Roese if (0 == pattern_killer_pattern_table_map
501*f1df9364SStefan Roese [PATTERN_KILLER_PATTERN_TABLE_MAP_ROLE_VICTIM][index * 2] &&
502*f1df9364SStefan Roese 0 == pattern_killer_pattern_table_map
503*f1df9364SStefan Roese [PATTERN_KILLER_PATTERN_TABLE_MAP_ROLE_VICTIM][index * 2 + 1])
504*f1df9364SStefan Roese return 0x00000000;
505*f1df9364SStefan Roese else if (1 == pattern_killer_pattern_table_map
506*f1df9364SStefan Roese [PATTERN_KILLER_PATTERN_TABLE_MAP_ROLE_VICTIM][index * 2] &&
507*f1df9364SStefan Roese 0 == pattern_killer_pattern_table_map
508*f1df9364SStefan Roese [PATTERN_KILLER_PATTERN_TABLE_MAP_ROLE_VICTIM][index * 2 + 1])
509*f1df9364SStefan Roese return 0xffff0000;
510*f1df9364SStefan Roese else if (0 == pattern_killer_pattern_table_map
511*f1df9364SStefan Roese [PATTERN_KILLER_PATTERN_TABLE_MAP_ROLE_VICTIM][index * 2] &&
512*f1df9364SStefan Roese 1 == pattern_killer_pattern_table_map
513*f1df9364SStefan Roese [PATTERN_KILLER_PATTERN_TABLE_MAP_ROLE_VICTIM][index * 2 + 1])
514*f1df9364SStefan Roese return 0x0000ffff;
515*f1df9364SStefan Roese else
516*f1df9364SStefan Roese return 0xffffffff;
517*f1df9364SStefan Roese }
518*f1df9364SStefan Roese
pattern_table_get_static_pbs_word(u8 index)519*f1df9364SStefan Roese static inline u32 pattern_table_get_static_pbs_word(u8 index)
520*f1df9364SStefan Roese {
521*f1df9364SStefan Roese u16 temp;
522*f1df9364SStefan Roese
523*f1df9364SStefan Roese temp = ((0x00ff << (index / 3)) & 0xff00) >> 8;
524*f1df9364SStefan Roese
525*f1df9364SStefan Roese return temp | (temp << 8) | (temp << 16) | (temp << 24);
526*f1df9364SStefan Roese }
527*f1df9364SStefan Roese
pattern_table_get_word(u32 dev_num,enum hws_pattern type,u8 index)528*f1df9364SStefan Roese inline u32 pattern_table_get_word(u32 dev_num, enum hws_pattern type, u8 index)
529*f1df9364SStefan Roese {
530*f1df9364SStefan Roese u32 pattern;
531*f1df9364SStefan Roese struct hws_topology_map *tm = ddr3_get_topology_map();
532*f1df9364SStefan Roese
533*f1df9364SStefan Roese if (DDR3_IS_16BIT_DRAM_MODE(tm->bus_act_mask) == 0) {
534*f1df9364SStefan Roese /* 32bit patterns */
535*f1df9364SStefan Roese switch (type) {
536*f1df9364SStefan Roese case PATTERN_PBS1:
537*f1df9364SStefan Roese case PATTERN_PBS2:
538*f1df9364SStefan Roese if (index == 0 || index == 2 || index == 5 ||
539*f1df9364SStefan Roese index == 7)
540*f1df9364SStefan Roese pattern = PATTERN_55;
541*f1df9364SStefan Roese else
542*f1df9364SStefan Roese pattern = PATTERN_AA;
543*f1df9364SStefan Roese break;
544*f1df9364SStefan Roese case PATTERN_PBS3:
545*f1df9364SStefan Roese if (0 == (index & 1))
546*f1df9364SStefan Roese pattern = PATTERN_55;
547*f1df9364SStefan Roese else
548*f1df9364SStefan Roese pattern = PATTERN_AA;
549*f1df9364SStefan Roese break;
550*f1df9364SStefan Roese case PATTERN_RL:
551*f1df9364SStefan Roese if (index < 6)
552*f1df9364SStefan Roese pattern = PATTERN_00;
553*f1df9364SStefan Roese else
554*f1df9364SStefan Roese pattern = PATTERN_80;
555*f1df9364SStefan Roese break;
556*f1df9364SStefan Roese case PATTERN_STATIC_PBS:
557*f1df9364SStefan Roese pattern = pattern_table_get_static_pbs_word(index);
558*f1df9364SStefan Roese break;
559*f1df9364SStefan Roese case PATTERN_KILLER_DQ0:
560*f1df9364SStefan Roese case PATTERN_KILLER_DQ1:
561*f1df9364SStefan Roese case PATTERN_KILLER_DQ2:
562*f1df9364SStefan Roese case PATTERN_KILLER_DQ3:
563*f1df9364SStefan Roese case PATTERN_KILLER_DQ4:
564*f1df9364SStefan Roese case PATTERN_KILLER_DQ5:
565*f1df9364SStefan Roese case PATTERN_KILLER_DQ6:
566*f1df9364SStefan Roese case PATTERN_KILLER_DQ7:
567*f1df9364SStefan Roese pattern = pattern_table_get_killer_word(
568*f1df9364SStefan Roese (u8)(type - PATTERN_KILLER_DQ0), index);
569*f1df9364SStefan Roese break;
570*f1df9364SStefan Roese case PATTERN_RL2:
571*f1df9364SStefan Roese if (index < 6)
572*f1df9364SStefan Roese pattern = PATTERN_00;
573*f1df9364SStefan Roese else
574*f1df9364SStefan Roese pattern = PATTERN_01;
575*f1df9364SStefan Roese break;
576*f1df9364SStefan Roese case PATTERN_TEST:
577*f1df9364SStefan Roese if (index > 1 && index < 6)
578*f1df9364SStefan Roese pattern = PATTERN_20;
579*f1df9364SStefan Roese else
580*f1df9364SStefan Roese pattern = PATTERN_00;
581*f1df9364SStefan Roese break;
582*f1df9364SStefan Roese case PATTERN_FULL_SSO0:
583*f1df9364SStefan Roese case PATTERN_FULL_SSO1:
584*f1df9364SStefan Roese case PATTERN_FULL_SSO2:
585*f1df9364SStefan Roese case PATTERN_FULL_SSO3:
586*f1df9364SStefan Roese pattern = pattern_table_get_sso_word(
587*f1df9364SStefan Roese (u8)(type - PATTERN_FULL_SSO0), index);
588*f1df9364SStefan Roese break;
589*f1df9364SStefan Roese case PATTERN_VREF:
590*f1df9364SStefan Roese pattern = pattern_table_get_vref_word(index);
591*f1df9364SStefan Roese break;
592*f1df9364SStefan Roese default:
593*f1df9364SStefan Roese pattern = 0;
594*f1df9364SStefan Roese break;
595*f1df9364SStefan Roese }
596*f1df9364SStefan Roese } else {
597*f1df9364SStefan Roese /* 16bit patterns */
598*f1df9364SStefan Roese switch (type) {
599*f1df9364SStefan Roese case PATTERN_PBS1:
600*f1df9364SStefan Roese case PATTERN_PBS2:
601*f1df9364SStefan Roese case PATTERN_PBS3:
602*f1df9364SStefan Roese pattern = PATTERN_55AA;
603*f1df9364SStefan Roese break;
604*f1df9364SStefan Roese case PATTERN_RL:
605*f1df9364SStefan Roese if (index < 3)
606*f1df9364SStefan Roese pattern = PATTERN_00;
607*f1df9364SStefan Roese else
608*f1df9364SStefan Roese pattern = PATTERN_80;
609*f1df9364SStefan Roese break;
610*f1df9364SStefan Roese case PATTERN_STATIC_PBS:
611*f1df9364SStefan Roese pattern = PATTERN_00FF;
612*f1df9364SStefan Roese break;
613*f1df9364SStefan Roese case PATTERN_KILLER_DQ0:
614*f1df9364SStefan Roese case PATTERN_KILLER_DQ1:
615*f1df9364SStefan Roese case PATTERN_KILLER_DQ2:
616*f1df9364SStefan Roese case PATTERN_KILLER_DQ3:
617*f1df9364SStefan Roese case PATTERN_KILLER_DQ4:
618*f1df9364SStefan Roese case PATTERN_KILLER_DQ5:
619*f1df9364SStefan Roese case PATTERN_KILLER_DQ6:
620*f1df9364SStefan Roese case PATTERN_KILLER_DQ7:
621*f1df9364SStefan Roese pattern = pattern_table_get_killer_word16(
622*f1df9364SStefan Roese (u8)(type - PATTERN_KILLER_DQ0), index);
623*f1df9364SStefan Roese break;
624*f1df9364SStefan Roese case PATTERN_RL2:
625*f1df9364SStefan Roese if (index < 3)
626*f1df9364SStefan Roese pattern = PATTERN_00;
627*f1df9364SStefan Roese else
628*f1df9364SStefan Roese pattern = PATTERN_01;
629*f1df9364SStefan Roese break;
630*f1df9364SStefan Roese case PATTERN_TEST:
631*f1df9364SStefan Roese pattern = PATTERN_0080;
632*f1df9364SStefan Roese break;
633*f1df9364SStefan Roese case PATTERN_FULL_SSO0:
634*f1df9364SStefan Roese pattern = 0x0000ffff;
635*f1df9364SStefan Roese break;
636*f1df9364SStefan Roese case PATTERN_FULL_SSO1:
637*f1df9364SStefan Roese case PATTERN_FULL_SSO2:
638*f1df9364SStefan Roese case PATTERN_FULL_SSO3:
639*f1df9364SStefan Roese pattern = pattern_table_get_sso_word(
640*f1df9364SStefan Roese (u8)(type - PATTERN_FULL_SSO1), index);
641*f1df9364SStefan Roese break;
642*f1df9364SStefan Roese case PATTERN_VREF:
643*f1df9364SStefan Roese pattern = pattern_table_get_vref_word16(index);
644*f1df9364SStefan Roese break;
645*f1df9364SStefan Roese default:
646*f1df9364SStefan Roese pattern = 0;
647*f1df9364SStefan Roese break;
648*f1df9364SStefan Roese }
649*f1df9364SStefan Roese }
650*f1df9364SStefan Roese
651*f1df9364SStefan Roese return pattern;
652*f1df9364SStefan Roese }
653