1f1df9364SStefan Roese /*
2f1df9364SStefan Roese * Copyright (C) Marvell International Ltd. and its affiliates
3f1df9364SStefan Roese *
4f1df9364SStefan Roese * SPDX-License-Identifier: GPL-2.0
5f1df9364SStefan Roese */
6f1df9364SStefan Roese
7f1df9364SStefan Roese #include <common.h>
8f1df9364SStefan Roese #include <i2c.h>
9f1df9364SStefan Roese #include <spl.h>
10f1df9364SStefan Roese #include <asm/io.h>
11f1df9364SStefan Roese #include <asm/arch/cpu.h>
12f1df9364SStefan Roese #include <asm/arch/soc.h>
13f1df9364SStefan Roese
14f1df9364SStefan Roese #include "ddr3_init.h"
15f1df9364SStefan Roese
16f1df9364SStefan Roese #include "../../../../arch/arm/mach-mvebu/serdes/a38x/sys_env_lib.h"
17f1df9364SStefan Roese
18f1df9364SStefan Roese static struct dlb_config ddr3_dlb_config_table[] = {
19f1df9364SStefan Roese {REG_STATIC_DRAM_DLB_CONTROL, 0x2000005c},
20f1df9364SStefan Roese {DLB_BUS_OPTIMIZATION_WEIGHTS_REG, 0x00880000},
21f1df9364SStefan Roese {DLB_AGING_REGISTER, 0x0f7f007f},
22f1df9364SStefan Roese {DLB_EVICTION_CONTROL_REG, 0x0000129f},
23f1df9364SStefan Roese {DLB_EVICTION_TIMERS_REGISTER_REG, 0x00ff0000},
24f1df9364SStefan Roese {DLB_BUS_WEIGHTS_DIFF_CS, 0x04030802},
25f1df9364SStefan Roese {DLB_BUS_WEIGHTS_DIFF_BG, 0x00000a02},
26f1df9364SStefan Roese {DLB_BUS_WEIGHTS_SAME_BG, 0x09000a01},
27f1df9364SStefan Roese {DLB_BUS_WEIGHTS_RD_WR, 0x00020005},
28f1df9364SStefan Roese {DLB_BUS_WEIGHTS_ATTR_SYS_PRIO, 0x00060f10},
29f1df9364SStefan Roese {DLB_MAIN_QUEUE_MAP, 0x00000543},
30f1df9364SStefan Roese {DLB_LINE_SPLIT, 0x00000000},
31f1df9364SStefan Roese {DLB_USER_COMMAND_REG, 0x00000000},
32f1df9364SStefan Roese {0x0, 0x0}
33f1df9364SStefan Roese };
34f1df9364SStefan Roese
35f1df9364SStefan Roese static struct dlb_config ddr3_dlb_config_table_a0[] = {
36f1df9364SStefan Roese {REG_STATIC_DRAM_DLB_CONTROL, 0x2000005c},
37f1df9364SStefan Roese {DLB_BUS_OPTIMIZATION_WEIGHTS_REG, 0x00880000},
38f1df9364SStefan Roese {DLB_AGING_REGISTER, 0x0f7f007f},
39f1df9364SStefan Roese {DLB_EVICTION_CONTROL_REG, 0x0000129f},
40f1df9364SStefan Roese {DLB_EVICTION_TIMERS_REGISTER_REG, 0x00ff0000},
41f1df9364SStefan Roese {DLB_BUS_WEIGHTS_DIFF_CS, 0x04030802},
42f1df9364SStefan Roese {DLB_BUS_WEIGHTS_DIFF_BG, 0x00000a02},
43f1df9364SStefan Roese {DLB_BUS_WEIGHTS_SAME_BG, 0x09000a01},
44f1df9364SStefan Roese {DLB_BUS_WEIGHTS_RD_WR, 0x00020005},
45f1df9364SStefan Roese {DLB_BUS_WEIGHTS_ATTR_SYS_PRIO, 0x00060f10},
46f1df9364SStefan Roese {DLB_MAIN_QUEUE_MAP, 0x00000543},
47f1df9364SStefan Roese {DLB_LINE_SPLIT, 0x00000000},
48f1df9364SStefan Roese {DLB_USER_COMMAND_REG, 0x00000000},
49f1df9364SStefan Roese {0x0, 0x0}
50f1df9364SStefan Roese };
51f1df9364SStefan Roese
52f1df9364SStefan Roese #if defined(CONFIG_ARMADA_38X)
53f1df9364SStefan Roese struct dram_modes {
54f1df9364SStefan Roese char *mode_name;
55f1df9364SStefan Roese u8 cpu_freq;
56f1df9364SStefan Roese u8 fab_freq;
57f1df9364SStefan Roese u8 chip_id;
58f1df9364SStefan Roese u8 chip_board_rev;
59f1df9364SStefan Roese struct reg_data *regs;
60f1df9364SStefan Roese };
61f1df9364SStefan Roese
62f1df9364SStefan Roese struct dram_modes ddr_modes[] = {
63f1df9364SStefan Roese #ifdef SUPPORT_STATIC_DUNIT_CONFIG
64f1df9364SStefan Roese /* Conf name, CPUFreq, Fab_freq, Chip ID, Chip/Board, MC regs*/
65f1df9364SStefan Roese #ifdef CONFIG_CUSTOMER_BOARD_SUPPORT
66f1df9364SStefan Roese {"a38x_customer_0_800", DDR_FREQ_800, 0, 0x0, A38X_CUSTOMER_BOARD_ID0,
67f1df9364SStefan Roese ddr3_customer_800},
68f1df9364SStefan Roese {"a38x_customer_1_800", DDR_FREQ_800, 0, 0x0, A38X_CUSTOMER_BOARD_ID1,
69f1df9364SStefan Roese ddr3_customer_800},
70f1df9364SStefan Roese #else
71f1df9364SStefan Roese {"a38x_533", DDR_FREQ_533, 0, 0x0, MARVELL_BOARD, ddr3_a38x_533},
72f1df9364SStefan Roese {"a38x_667", DDR_FREQ_667, 0, 0x0, MARVELL_BOARD, ddr3_a38x_667},
73f1df9364SStefan Roese {"a38x_800", DDR_FREQ_800, 0, 0x0, MARVELL_BOARD, ddr3_a38x_800},
74f1df9364SStefan Roese {"a38x_933", DDR_FREQ_933, 0, 0x0, MARVELL_BOARD, ddr3_a38x_933},
75f1df9364SStefan Roese #endif
76f1df9364SStefan Roese #endif
77f1df9364SStefan Roese };
78f1df9364SStefan Roese #endif /* defined(CONFIG_ARMADA_38X) */
79f1df9364SStefan Roese
80f1df9364SStefan Roese /* Translates topology map definitions to real memory size in bits */
81f1df9364SStefan Roese u32 mem_size[] = {
82f1df9364SStefan Roese ADDR_SIZE_512MB, ADDR_SIZE_1GB, ADDR_SIZE_2GB, ADDR_SIZE_4GB,
83f1df9364SStefan Roese ADDR_SIZE_8GB
84f1df9364SStefan Roese };
85f1df9364SStefan Roese
86f1df9364SStefan Roese static char *ddr_type = "DDR3";
87f1df9364SStefan Roese
88f1df9364SStefan Roese /*
89f1df9364SStefan Roese * Set 1 to use dynamic DUNIT configuration,
90f1df9364SStefan Roese * set 0 (supported for A380 and AC3) to configure DUNIT in values set by
91f1df9364SStefan Roese * ddr3_tip_init_specific_reg_config
92f1df9364SStefan Roese */
93f1df9364SStefan Roese u8 generic_init_controller = 1;
94f1df9364SStefan Roese
95f1df9364SStefan Roese #ifdef SUPPORT_STATIC_DUNIT_CONFIG
96f1df9364SStefan Roese static u32 ddr3_get_static_ddr_mode(void);
97f1df9364SStefan Roese #endif
98f1df9364SStefan Roese static int ddr3_hws_tune_training_params(u8 dev_num);
99f1df9364SStefan Roese
100f1df9364SStefan Roese /* device revision */
101f1df9364SStefan Roese #define DEV_VERSION_ID_REG 0x1823c
102f1df9364SStefan Roese #define REVISON_ID_OFFS 8
103f1df9364SStefan Roese #define REVISON_ID_MASK 0xf00
104f1df9364SStefan Roese
105f1df9364SStefan Roese /* A38x revisions */
106f1df9364SStefan Roese #define MV_88F68XX_Z1_ID 0x0
107f1df9364SStefan Roese #define MV_88F68XX_A0_ID 0x4
108f1df9364SStefan Roese /* A39x revisions */
109f1df9364SStefan Roese #define MV_88F69XX_Z1_ID 0x2
110f1df9364SStefan Roese
111f1df9364SStefan Roese /*
112f1df9364SStefan Roese * sys_env_device_rev_get - Get Marvell controller device revision number
113f1df9364SStefan Roese *
114f1df9364SStefan Roese * DESCRIPTION:
115f1df9364SStefan Roese * This function returns 8bit describing the device revision as defined
116f1df9364SStefan Roese * Revision ID Register.
117f1df9364SStefan Roese *
118f1df9364SStefan Roese * INPUT:
119f1df9364SStefan Roese * None.
120f1df9364SStefan Roese *
121f1df9364SStefan Roese * OUTPUT:
122f1df9364SStefan Roese * None.
123f1df9364SStefan Roese *
124f1df9364SStefan Roese * RETURN:
125f1df9364SStefan Roese * 8bit desscribing Marvell controller revision number
126f1df9364SStefan Roese */
sys_env_device_rev_get(void)127f1df9364SStefan Roese u8 sys_env_device_rev_get(void)
128f1df9364SStefan Roese {
129f1df9364SStefan Roese u32 value;
130f1df9364SStefan Roese
131f1df9364SStefan Roese value = reg_read(DEV_VERSION_ID_REG);
132f1df9364SStefan Roese return (value & (REVISON_ID_MASK)) >> REVISON_ID_OFFS;
133f1df9364SStefan Roese }
134f1df9364SStefan Roese
135f1df9364SStefan Roese /*
136f1df9364SStefan Roese * sys_env_dlb_config_ptr_get
137f1df9364SStefan Roese *
138f1df9364SStefan Roese * DESCRIPTION: defines pointer to to DLB COnfiguration table
139f1df9364SStefan Roese *
140f1df9364SStefan Roese * INPUT: none
141f1df9364SStefan Roese *
142f1df9364SStefan Roese * OUTPUT: pointer to DLB COnfiguration table
143f1df9364SStefan Roese *
144f1df9364SStefan Roese * RETURN:
145f1df9364SStefan Roese * returns pointer to DLB COnfiguration table
146f1df9364SStefan Roese */
sys_env_dlb_config_ptr_get(void)147f1df9364SStefan Roese struct dlb_config *sys_env_dlb_config_ptr_get(void)
148f1df9364SStefan Roese {
149f1df9364SStefan Roese #ifdef CONFIG_ARMADA_39X
150f1df9364SStefan Roese return &ddr3_dlb_config_table_a0[0];
151f1df9364SStefan Roese #else
152f1df9364SStefan Roese if (sys_env_device_rev_get() == MV_88F68XX_A0_ID)
153f1df9364SStefan Roese return &ddr3_dlb_config_table_a0[0];
154f1df9364SStefan Roese else
155f1df9364SStefan Roese return &ddr3_dlb_config_table[0];
156f1df9364SStefan Roese #endif
157f1df9364SStefan Roese }
158f1df9364SStefan Roese
159f1df9364SStefan Roese /*
160f1df9364SStefan Roese * sys_env_get_cs_ena_from_reg
161f1df9364SStefan Roese *
162f1df9364SStefan Roese * DESCRIPTION: Get bit mask of enabled CS
163f1df9364SStefan Roese *
164f1df9364SStefan Roese * INPUT: None
165f1df9364SStefan Roese *
166f1df9364SStefan Roese * OUTPUT: None
167f1df9364SStefan Roese *
168f1df9364SStefan Roese * RETURN:
169f1df9364SStefan Roese * Bit mask of enabled CS, 1 if only CS0 enabled,
170f1df9364SStefan Roese * 3 if both CS0 and CS1 enabled
171f1df9364SStefan Roese */
sys_env_get_cs_ena_from_reg(void)172f1df9364SStefan Roese u32 sys_env_get_cs_ena_from_reg(void)
173f1df9364SStefan Roese {
174f1df9364SStefan Roese return reg_read(REG_DDR3_RANK_CTRL_ADDR) &
175f1df9364SStefan Roese REG_DDR3_RANK_CTRL_CS_ENA_MASK;
176f1df9364SStefan Roese }
177f1df9364SStefan Roese
ddr3_restore_and_set_final_windows(u32 * win)178f1df9364SStefan Roese static void ddr3_restore_and_set_final_windows(u32 *win)
179f1df9364SStefan Roese {
180f1df9364SStefan Roese u32 win_ctrl_reg, num_of_win_regs;
181f1df9364SStefan Roese u32 cs_ena = sys_env_get_cs_ena_from_reg();
182f1df9364SStefan Roese u32 ui;
183f1df9364SStefan Roese
184f1df9364SStefan Roese win_ctrl_reg = REG_XBAR_WIN_4_CTRL_ADDR;
185f1df9364SStefan Roese num_of_win_regs = 16;
186f1df9364SStefan Roese
187f1df9364SStefan Roese /* Return XBAR windows 4-7 or 16-19 init configuration */
188f1df9364SStefan Roese for (ui = 0; ui < num_of_win_regs; ui++)
189f1df9364SStefan Roese reg_write((win_ctrl_reg + 0x4 * ui), win[ui]);
190f1df9364SStefan Roese
191f1df9364SStefan Roese printf("%s Training Sequence - Switching XBAR Window to FastPath Window\n",
192f1df9364SStefan Roese ddr_type);
193f1df9364SStefan Roese
194f1df9364SStefan Roese #if defined DYNAMIC_CS_SIZE_CONFIG
195f1df9364SStefan Roese if (ddr3_fast_path_dynamic_cs_size_config(cs_ena) != MV_OK)
196f1df9364SStefan Roese printf("ddr3_fast_path_dynamic_cs_size_config FAILED\n");
197f1df9364SStefan Roese #else
198f1df9364SStefan Roese u32 reg, cs;
199f1df9364SStefan Roese reg = 0x1fffffe1;
200f1df9364SStefan Roese for (cs = 0; cs < MAX_CS; cs++) {
201f1df9364SStefan Roese if (cs_ena & (1 << cs)) {
202f1df9364SStefan Roese reg |= (cs << 2);
203f1df9364SStefan Roese break;
204f1df9364SStefan Roese }
205f1df9364SStefan Roese }
206f1df9364SStefan Roese /* Open fast path Window to - 0.5G */
207f1df9364SStefan Roese reg_write(REG_FASTPATH_WIN_0_CTRL_ADDR, reg);
208f1df9364SStefan Roese #endif
209f1df9364SStefan Roese }
210f1df9364SStefan Roese
ddr3_save_and_set_training_windows(u32 * win)211f1df9364SStefan Roese static int ddr3_save_and_set_training_windows(u32 *win)
212f1df9364SStefan Roese {
213f1df9364SStefan Roese u32 cs_ena;
214f1df9364SStefan Roese u32 reg, tmp_count, cs, ui;
215f1df9364SStefan Roese u32 win_ctrl_reg, win_base_reg, win_remap_reg;
216f1df9364SStefan Roese u32 num_of_win_regs, win_jump_index;
217f1df9364SStefan Roese win_ctrl_reg = REG_XBAR_WIN_4_CTRL_ADDR;
218f1df9364SStefan Roese win_base_reg = REG_XBAR_WIN_4_BASE_ADDR;
219f1df9364SStefan Roese win_remap_reg = REG_XBAR_WIN_4_REMAP_ADDR;
220f1df9364SStefan Roese win_jump_index = 0x10;
221f1df9364SStefan Roese num_of_win_regs = 16;
222f1df9364SStefan Roese struct hws_topology_map *tm = ddr3_get_topology_map();
223f1df9364SStefan Roese
224f1df9364SStefan Roese #ifdef DISABLE_L2_FILTERING_DURING_DDR_TRAINING
225f1df9364SStefan Roese /*
226f1df9364SStefan Roese * Disable L2 filtering during DDR training
227f1df9364SStefan Roese * (when Cross Bar window is open)
228f1df9364SStefan Roese */
229f1df9364SStefan Roese reg_write(ADDRESS_FILTERING_END_REGISTER, 0);
230f1df9364SStefan Roese #endif
231f1df9364SStefan Roese
232f1df9364SStefan Roese cs_ena = tm->interface_params[0].as_bus_params[0].cs_bitmask;
233f1df9364SStefan Roese
234f1df9364SStefan Roese /* Close XBAR Window 19 - Not needed */
235f1df9364SStefan Roese /* {0x000200e8} - Open Mbus Window - 2G */
236f1df9364SStefan Roese reg_write(REG_XBAR_WIN_19_CTRL_ADDR, 0);
237f1df9364SStefan Roese
238f1df9364SStefan Roese /* Save XBAR Windows 4-19 init configurations */
239f1df9364SStefan Roese for (ui = 0; ui < num_of_win_regs; ui++)
240f1df9364SStefan Roese win[ui] = reg_read(win_ctrl_reg + 0x4 * ui);
241f1df9364SStefan Roese
242f1df9364SStefan Roese /* Open XBAR Windows 4-7 or 16-19 for other CS */
243f1df9364SStefan Roese reg = 0;
244f1df9364SStefan Roese tmp_count = 0;
245f1df9364SStefan Roese for (cs = 0; cs < MAX_CS; cs++) {
246f1df9364SStefan Roese if (cs_ena & (1 << cs)) {
247f1df9364SStefan Roese switch (cs) {
248f1df9364SStefan Roese case 0:
249f1df9364SStefan Roese reg = 0x0e00;
250f1df9364SStefan Roese break;
251f1df9364SStefan Roese case 1:
252f1df9364SStefan Roese reg = 0x0d00;
253f1df9364SStefan Roese break;
254f1df9364SStefan Roese case 2:
255f1df9364SStefan Roese reg = 0x0b00;
256f1df9364SStefan Roese break;
257f1df9364SStefan Roese case 3:
258f1df9364SStefan Roese reg = 0x0700;
259f1df9364SStefan Roese break;
260f1df9364SStefan Roese }
261f1df9364SStefan Roese reg |= (1 << 0);
262f1df9364SStefan Roese reg |= (SDRAM_CS_SIZE & 0xffff0000);
263f1df9364SStefan Roese
264f1df9364SStefan Roese reg_write(win_ctrl_reg + win_jump_index * tmp_count,
265f1df9364SStefan Roese reg);
266f1df9364SStefan Roese reg = (((SDRAM_CS_SIZE + 1) * (tmp_count)) &
267f1df9364SStefan Roese 0xffff0000);
268f1df9364SStefan Roese reg_write(win_base_reg + win_jump_index * tmp_count,
269f1df9364SStefan Roese reg);
270f1df9364SStefan Roese
271f1df9364SStefan Roese if (win_remap_reg <= REG_XBAR_WIN_7_REMAP_ADDR)
272f1df9364SStefan Roese reg_write(win_remap_reg +
273f1df9364SStefan Roese win_jump_index * tmp_count, 0);
274f1df9364SStefan Roese
275f1df9364SStefan Roese tmp_count++;
276f1df9364SStefan Roese }
277f1df9364SStefan Roese }
278f1df9364SStefan Roese
279f1df9364SStefan Roese return MV_OK;
280f1df9364SStefan Roese }
281f1df9364SStefan Roese
282f1df9364SStefan Roese /*
283f1df9364SStefan Roese * Name: ddr3_init - Main DDR3 Init function
284f1df9364SStefan Roese * Desc: This routine initialize the DDR3 MC and runs HW training.
285f1df9364SStefan Roese * Args: None.
286f1df9364SStefan Roese * Notes:
287f1df9364SStefan Roese * Returns: None.
288f1df9364SStefan Roese */
ddr3_init(void)289f1df9364SStefan Roese int ddr3_init(void)
290f1df9364SStefan Roese {
291f1df9364SStefan Roese u32 reg = 0;
292f1df9364SStefan Roese u32 soc_num;
293f1df9364SStefan Roese int status;
294f1df9364SStefan Roese u32 win[16];
295f1df9364SStefan Roese
296f1df9364SStefan Roese /* SoC/Board special Initializtions */
297f1df9364SStefan Roese /* Get version from internal library */
298f1df9364SStefan Roese ddr3_print_version();
299f1df9364SStefan Roese
300f1df9364SStefan Roese /*Add sub_version string */
301f1df9364SStefan Roese DEBUG_INIT_C("", SUB_VERSION, 1);
302f1df9364SStefan Roese
303f1df9364SStefan Roese /* Switching CPU to MRVL ID */
304f1df9364SStefan Roese soc_num = (reg_read(REG_SAMPLE_RESET_HIGH_ADDR) & SAR1_CPU_CORE_MASK) >>
305f1df9364SStefan Roese SAR1_CPU_CORE_OFFSET;
306f1df9364SStefan Roese switch (soc_num) {
307f1df9364SStefan Roese case 0x3:
308f1df9364SStefan Roese case 0x1:
309f1df9364SStefan Roese reg_bit_set(CPU_CONFIGURATION_REG(1), CPU_MRVL_ID_OFFSET);
310f1df9364SStefan Roese case 0x0:
311f1df9364SStefan Roese reg_bit_set(CPU_CONFIGURATION_REG(0), CPU_MRVL_ID_OFFSET);
312f1df9364SStefan Roese default:
313f1df9364SStefan Roese break;
314f1df9364SStefan Roese }
315f1df9364SStefan Roese
316f1df9364SStefan Roese /*
317f1df9364SStefan Roese * Set DRAM Reset Mask in case detected GPIO indication of wakeup from
318f1df9364SStefan Roese * suspend i.e the DRAM values will not be overwritten / reset when
319f1df9364SStefan Roese * waking from suspend
320f1df9364SStefan Roese */
321f1df9364SStefan Roese if (sys_env_suspend_wakeup_check() ==
322f1df9364SStefan Roese SUSPEND_WAKEUP_ENABLED_GPIO_DETECTED) {
323f1df9364SStefan Roese reg_bit_set(REG_SDRAM_INIT_CTRL_ADDR,
324f1df9364SStefan Roese 1 << REG_SDRAM_INIT_RESET_MASK_OFFS);
325f1df9364SStefan Roese }
326f1df9364SStefan Roese
327f1df9364SStefan Roese /*
328f1df9364SStefan Roese * Stage 0 - Set board configuration
329f1df9364SStefan Roese */
330f1df9364SStefan Roese
331f1df9364SStefan Roese /* Check if DRAM is already initialized */
332f1df9364SStefan Roese if (reg_read(REG_BOOTROM_ROUTINE_ADDR) &
333f1df9364SStefan Roese (1 << REG_BOOTROM_ROUTINE_DRAM_INIT_OFFS)) {
334f1df9364SStefan Roese printf("%s Training Sequence - 2nd boot - Skip\n", ddr_type);
335f1df9364SStefan Roese return MV_OK;
336f1df9364SStefan Roese }
337f1df9364SStefan Roese
338f1df9364SStefan Roese /*
339f1df9364SStefan Roese * Stage 1 - Dunit Setup
340f1df9364SStefan Roese */
341f1df9364SStefan Roese
342f1df9364SStefan Roese /* Fix read ready phases for all SOC in reg 0x15c8 */
343f1df9364SStefan Roese reg = reg_read(REG_TRAINING_DEBUG_3_ADDR);
344f1df9364SStefan Roese reg &= ~(REG_TRAINING_DEBUG_3_MASK);
345f1df9364SStefan Roese reg |= 0x4; /* Phase 0 */
346f1df9364SStefan Roese reg &= ~(REG_TRAINING_DEBUG_3_MASK << REG_TRAINING_DEBUG_3_OFFS);
347f1df9364SStefan Roese reg |= (0x4 << (1 * REG_TRAINING_DEBUG_3_OFFS)); /* Phase 1 */
348f1df9364SStefan Roese reg &= ~(REG_TRAINING_DEBUG_3_MASK << (3 * REG_TRAINING_DEBUG_3_OFFS));
349f1df9364SStefan Roese reg |= (0x6 << (3 * REG_TRAINING_DEBUG_3_OFFS)); /* Phase 3 */
350f1df9364SStefan Roese reg &= ~(REG_TRAINING_DEBUG_3_MASK << (4 * REG_TRAINING_DEBUG_3_OFFS));
351f1df9364SStefan Roese reg |= (0x6 << (4 * REG_TRAINING_DEBUG_3_OFFS));
352f1df9364SStefan Roese reg &= ~(REG_TRAINING_DEBUG_3_MASK << (5 * REG_TRAINING_DEBUG_3_OFFS));
353f1df9364SStefan Roese reg |= (0x6 << (5 * REG_TRAINING_DEBUG_3_OFFS));
354f1df9364SStefan Roese reg_write(REG_TRAINING_DEBUG_3_ADDR, reg);
355f1df9364SStefan Roese
356f1df9364SStefan Roese /*
357f1df9364SStefan Roese * Axi_bresp_mode[8] = Compliant,
358f1df9364SStefan Roese * Axi_addr_decode_cntrl[11] = Internal,
359f1df9364SStefan Roese * Axi_data_bus_width[0] = 128bit
360f1df9364SStefan Roese * */
361f1df9364SStefan Roese /* 0x14a8 - AXI Control Register */
362f1df9364SStefan Roese reg_write(REG_DRAM_AXI_CTRL_ADDR, 0);
363f1df9364SStefan Roese
364f1df9364SStefan Roese /*
365f1df9364SStefan Roese * Stage 2 - Training Values Setup
366f1df9364SStefan Roese */
367f1df9364SStefan Roese /* Set X-BAR windows for the training sequence */
368f1df9364SStefan Roese ddr3_save_and_set_training_windows(win);
369f1df9364SStefan Roese
370f1df9364SStefan Roese #ifdef SUPPORT_STATIC_DUNIT_CONFIG
371f1df9364SStefan Roese /*
372f1df9364SStefan Roese * Load static controller configuration (in case dynamic/generic init
373f1df9364SStefan Roese * is not enabled
374f1df9364SStefan Roese */
375f1df9364SStefan Roese if (generic_init_controller == 0) {
376f1df9364SStefan Roese ddr3_tip_init_specific_reg_config(0,
377f1df9364SStefan Roese ddr_modes
378f1df9364SStefan Roese [ddr3_get_static_ddr_mode
379f1df9364SStefan Roese ()].regs);
380f1df9364SStefan Roese }
381f1df9364SStefan Roese #endif
382f1df9364SStefan Roese
383f1df9364SStefan Roese /* Tune training algo paramteres */
384f1df9364SStefan Roese status = ddr3_hws_tune_training_params(0);
385f1df9364SStefan Roese if (MV_OK != status)
386f1df9364SStefan Roese return status;
387f1df9364SStefan Roese
388f1df9364SStefan Roese /* Set log level for training lib */
389f1df9364SStefan Roese ddr3_hws_set_log_level(DEBUG_BLOCK_ALL, DEBUG_LEVEL_ERROR);
390f1df9364SStefan Roese
391f1df9364SStefan Roese /* Start New Training IP */
392f1df9364SStefan Roese status = ddr3_hws_hw_training();
393f1df9364SStefan Roese if (MV_OK != status) {
394f1df9364SStefan Roese printf("%s Training Sequence - FAILED\n", ddr_type);
395f1df9364SStefan Roese return status;
396f1df9364SStefan Roese }
397f1df9364SStefan Roese
398f1df9364SStefan Roese /*
399f1df9364SStefan Roese * Stage 3 - Finish
400f1df9364SStefan Roese */
401f1df9364SStefan Roese /* Restore and set windows */
402f1df9364SStefan Roese ddr3_restore_and_set_final_windows(win);
403f1df9364SStefan Roese
404f1df9364SStefan Roese /* Update DRAM init indication in bootROM register */
405f1df9364SStefan Roese reg = reg_read(REG_BOOTROM_ROUTINE_ADDR);
406f1df9364SStefan Roese reg_write(REG_BOOTROM_ROUTINE_ADDR,
407f1df9364SStefan Roese reg | (1 << REG_BOOTROM_ROUTINE_DRAM_INIT_OFFS));
408f1df9364SStefan Roese
409f1df9364SStefan Roese /* DLB config */
410f1df9364SStefan Roese ddr3_new_tip_dlb_config();
411f1df9364SStefan Roese
412f1df9364SStefan Roese #if defined(ECC_SUPPORT)
413f1df9364SStefan Roese if (ddr3_if_ecc_enabled())
414f1df9364SStefan Roese ddr3_new_tip_ecc_scrub();
415f1df9364SStefan Roese #endif
416f1df9364SStefan Roese
417f1df9364SStefan Roese printf("%s Training Sequence - Ended Successfully\n", ddr_type);
418f1df9364SStefan Roese
419f1df9364SStefan Roese return MV_OK;
420f1df9364SStefan Roese }
421f1df9364SStefan Roese
422f1df9364SStefan Roese /*
423f1df9364SStefan Roese * Name: ddr3_get_cpu_freq
424f1df9364SStefan Roese * Desc: read S@R and return CPU frequency
425f1df9364SStefan Roese * Args:
426f1df9364SStefan Roese * Notes:
427f1df9364SStefan Roese * Returns: required value
428f1df9364SStefan Roese */
ddr3_get_cpu_freq(void)429f1df9364SStefan Roese u32 ddr3_get_cpu_freq(void)
430f1df9364SStefan Roese {
431f1df9364SStefan Roese return ddr3_tip_get_init_freq();
432f1df9364SStefan Roese }
433f1df9364SStefan Roese
434f1df9364SStefan Roese /*
435f1df9364SStefan Roese * Name: ddr3_get_fab_opt
436f1df9364SStefan Roese * Desc: read S@R and return CPU frequency
437f1df9364SStefan Roese * Args:
438f1df9364SStefan Roese * Notes:
439f1df9364SStefan Roese * Returns: required value
440f1df9364SStefan Roese */
ddr3_get_fab_opt(void)441f1df9364SStefan Roese u32 ddr3_get_fab_opt(void)
442f1df9364SStefan Roese {
443f1df9364SStefan Roese return 0; /* No fabric */
444f1df9364SStefan Roese }
445f1df9364SStefan Roese
446f1df9364SStefan Roese /*
447f1df9364SStefan Roese * Name: ddr3_get_static_m_cValue - Init Memory controller with
448f1df9364SStefan Roese * static parameters
449f1df9364SStefan Roese * Desc: Use this routine to init the controller without the HW training
450f1df9364SStefan Roese * procedure.
451f1df9364SStefan Roese * User must provide compatible header file with registers data.
452f1df9364SStefan Roese * Args: None.
453f1df9364SStefan Roese * Notes:
454f1df9364SStefan Roese * Returns: None.
455f1df9364SStefan Roese */
ddr3_get_static_mc_value(u32 reg_addr,u32 offset1,u32 mask1,u32 offset2,u32 mask2)456f1df9364SStefan Roese u32 ddr3_get_static_mc_value(u32 reg_addr, u32 offset1, u32 mask1,
457f1df9364SStefan Roese u32 offset2, u32 mask2)
458f1df9364SStefan Roese {
459f1df9364SStefan Roese u32 reg, temp;
460f1df9364SStefan Roese
461f1df9364SStefan Roese reg = reg_read(reg_addr);
462f1df9364SStefan Roese
463f1df9364SStefan Roese temp = (reg >> offset1) & mask1;
464f1df9364SStefan Roese if (mask2)
465f1df9364SStefan Roese temp |= (reg >> offset2) & mask2;
466f1df9364SStefan Roese
467f1df9364SStefan Roese return temp;
468f1df9364SStefan Roese }
469f1df9364SStefan Roese
470f1df9364SStefan Roese /*
471f1df9364SStefan Roese * Name: ddr3_get_static_ddr_mode - Init Memory controller with
472f1df9364SStefan Roese * static parameters
473f1df9364SStefan Roese * Desc: Use this routine to init the controller without the HW training
474f1df9364SStefan Roese * procedure.
475f1df9364SStefan Roese * User must provide compatible header file with registers data.
476f1df9364SStefan Roese * Args: None.
477f1df9364SStefan Roese * Notes:
478f1df9364SStefan Roese * Returns: None.
479f1df9364SStefan Roese */
ddr3_get_static_ddr_mode(void)480f1df9364SStefan Roese u32 ddr3_get_static_ddr_mode(void)
481f1df9364SStefan Roese {
482f1df9364SStefan Roese u32 chip_board_rev, i;
483f1df9364SStefan Roese u32 size;
484f1df9364SStefan Roese
485f1df9364SStefan Roese /* Valid only for A380 only, MSYS using dynamic controller config */
486f1df9364SStefan Roese #ifdef CONFIG_CUSTOMER_BOARD_SUPPORT
487f1df9364SStefan Roese /*
488f1df9364SStefan Roese * Customer boards select DDR mode according to
489f1df9364SStefan Roese * board ID & Sample@Reset
490f1df9364SStefan Roese */
491f1df9364SStefan Roese chip_board_rev = mv_board_id_get();
492f1df9364SStefan Roese #else
493f1df9364SStefan Roese /* Marvell boards select DDR mode according to Sample@Reset only */
494f1df9364SStefan Roese chip_board_rev = MARVELL_BOARD;
495f1df9364SStefan Roese #endif
496f1df9364SStefan Roese
497f1df9364SStefan Roese size = ARRAY_SIZE(ddr_modes);
498f1df9364SStefan Roese for (i = 0; i < size; i++) {
499f1df9364SStefan Roese if ((ddr3_get_cpu_freq() == ddr_modes[i].cpu_freq) &&
500f1df9364SStefan Roese (ddr3_get_fab_opt() == ddr_modes[i].fab_freq) &&
501f1df9364SStefan Roese (chip_board_rev == ddr_modes[i].chip_board_rev))
502f1df9364SStefan Roese return i;
503f1df9364SStefan Roese }
504f1df9364SStefan Roese
505f1df9364SStefan Roese DEBUG_INIT_S("\n*** Error: ddr3_get_static_ddr_mode: No match for requested DDR mode. ***\n\n");
506f1df9364SStefan Roese
507f1df9364SStefan Roese return 0;
508f1df9364SStefan Roese }
509f1df9364SStefan Roese
510f1df9364SStefan Roese /******************************************************************************
511f1df9364SStefan Roese * Name: ddr3_get_cs_num_from_reg
512f1df9364SStefan Roese * Desc:
513f1df9364SStefan Roese * Args:
514f1df9364SStefan Roese * Notes:
515f1df9364SStefan Roese * Returns:
516f1df9364SStefan Roese */
ddr3_get_cs_num_from_reg(void)517f1df9364SStefan Roese u32 ddr3_get_cs_num_from_reg(void)
518f1df9364SStefan Roese {
519f1df9364SStefan Roese u32 cs_ena = sys_env_get_cs_ena_from_reg();
520f1df9364SStefan Roese u32 cs_count = 0;
521f1df9364SStefan Roese u32 cs;
522f1df9364SStefan Roese
523f1df9364SStefan Roese for (cs = 0; cs < MAX_CS; cs++) {
524f1df9364SStefan Roese if (cs_ena & (1 << cs))
525f1df9364SStefan Roese cs_count++;
526f1df9364SStefan Roese }
527f1df9364SStefan Roese
528f1df9364SStefan Roese return cs_count;
529f1df9364SStefan Roese }
530f1df9364SStefan Roese
get_target_freq(u32 freq_mode,u32 * ddr_freq,u32 * hclk_ps)531f1df9364SStefan Roese void get_target_freq(u32 freq_mode, u32 *ddr_freq, u32 *hclk_ps)
532f1df9364SStefan Roese {
533f1df9364SStefan Roese u32 tmp, hclk = 200;
534f1df9364SStefan Roese
535f1df9364SStefan Roese switch (freq_mode) {
536f1df9364SStefan Roese case 4:
537f1df9364SStefan Roese tmp = 1; /* DDR_400; */
538f1df9364SStefan Roese hclk = 200;
539f1df9364SStefan Roese break;
540f1df9364SStefan Roese case 0x8:
541f1df9364SStefan Roese tmp = 1; /* DDR_666; */
542f1df9364SStefan Roese hclk = 333;
543f1df9364SStefan Roese break;
544f1df9364SStefan Roese case 0xc:
545f1df9364SStefan Roese tmp = 1; /* DDR_800; */
546f1df9364SStefan Roese hclk = 400;
547f1df9364SStefan Roese break;
548f1df9364SStefan Roese default:
549f1df9364SStefan Roese *ddr_freq = 0;
550f1df9364SStefan Roese *hclk_ps = 0;
551f1df9364SStefan Roese break;
552f1df9364SStefan Roese }
553f1df9364SStefan Roese
554f1df9364SStefan Roese *ddr_freq = tmp; /* DDR freq define */
555f1df9364SStefan Roese *hclk_ps = 1000000 / hclk; /* values are 1/HCLK in ps */
556f1df9364SStefan Roese
557f1df9364SStefan Roese return;
558f1df9364SStefan Roese }
559f1df9364SStefan Roese
ddr3_new_tip_dlb_config(void)560f1df9364SStefan Roese void ddr3_new_tip_dlb_config(void)
561f1df9364SStefan Roese {
562f1df9364SStefan Roese u32 reg, i = 0;
563f1df9364SStefan Roese struct dlb_config *config_table_ptr = sys_env_dlb_config_ptr_get();
564f1df9364SStefan Roese
565f1df9364SStefan Roese /* Write the configuration */
566f1df9364SStefan Roese while (config_table_ptr[i].reg_addr != 0) {
567f1df9364SStefan Roese reg_write(config_table_ptr[i].reg_addr,
568f1df9364SStefan Roese config_table_ptr[i].reg_data);
569f1df9364SStefan Roese i++;
570f1df9364SStefan Roese }
571f1df9364SStefan Roese
572f1df9364SStefan Roese /* Enable DLB */
573f1df9364SStefan Roese reg = reg_read(REG_STATIC_DRAM_DLB_CONTROL);
574f1df9364SStefan Roese reg |= DLB_ENABLE | DLB_WRITE_COALESING | DLB_AXI_PREFETCH_EN |
575f1df9364SStefan Roese DLB_MBUS_PREFETCH_EN | PREFETCH_N_LN_SZ_TR;
576f1df9364SStefan Roese reg_write(REG_STATIC_DRAM_DLB_CONTROL, reg);
577f1df9364SStefan Roese }
578f1df9364SStefan Roese
ddr3_fast_path_dynamic_cs_size_config(u32 cs_ena)579f1df9364SStefan Roese int ddr3_fast_path_dynamic_cs_size_config(u32 cs_ena)
580f1df9364SStefan Roese {
581f1df9364SStefan Roese u32 reg, cs;
582f1df9364SStefan Roese u32 mem_total_size = 0;
583f1df9364SStefan Roese u32 cs_mem_size = 0;
584f1df9364SStefan Roese u32 mem_total_size_c, cs_mem_size_c;
585f1df9364SStefan Roese
586f1df9364SStefan Roese #ifdef DEVICE_MAX_DRAM_ADDRESS_SIZE
587f1df9364SStefan Roese u32 physical_mem_size;
588f1df9364SStefan Roese u32 max_mem_size = DEVICE_MAX_DRAM_ADDRESS_SIZE;
589f1df9364SStefan Roese struct hws_topology_map *tm = ddr3_get_topology_map();
590f1df9364SStefan Roese #endif
591f1df9364SStefan Roese
592f1df9364SStefan Roese /* Open fast path windows */
593f1df9364SStefan Roese for (cs = 0; cs < MAX_CS; cs++) {
594f1df9364SStefan Roese if (cs_ena & (1 << cs)) {
595f1df9364SStefan Roese /* get CS size */
596f1df9364SStefan Roese if (ddr3_calc_mem_cs_size(cs, &cs_mem_size) != MV_OK)
597f1df9364SStefan Roese return MV_FAIL;
598f1df9364SStefan Roese
599f1df9364SStefan Roese #ifdef DEVICE_MAX_DRAM_ADDRESS_SIZE
600f1df9364SStefan Roese /*
601f1df9364SStefan Roese * if number of address pins doesn't allow to use max
602f1df9364SStefan Roese * mem size that is defined in topology
603f1df9364SStefan Roese * mem size is defined by DEVICE_MAX_DRAM_ADDRESS_SIZE
604f1df9364SStefan Roese */
605f1df9364SStefan Roese physical_mem_size = mem_size
606f1df9364SStefan Roese [tm->interface_params[0].memory_size];
607f1df9364SStefan Roese
608f1df9364SStefan Roese if (ddr3_get_device_width(cs) == 16) {
609f1df9364SStefan Roese /*
610f1df9364SStefan Roese * 16bit mem device can be twice more - no need
611f1df9364SStefan Roese * in less significant pin
612f1df9364SStefan Roese */
613f1df9364SStefan Roese max_mem_size = DEVICE_MAX_DRAM_ADDRESS_SIZE * 2;
614f1df9364SStefan Roese }
615f1df9364SStefan Roese
616f1df9364SStefan Roese if (physical_mem_size > max_mem_size) {
617f1df9364SStefan Roese cs_mem_size = max_mem_size *
618f1df9364SStefan Roese (ddr3_get_bus_width() /
619f1df9364SStefan Roese ddr3_get_device_width(cs));
620f1df9364SStefan Roese printf("Updated Physical Mem size is from 0x%x to %x\n",
621f1df9364SStefan Roese physical_mem_size,
622f1df9364SStefan Roese DEVICE_MAX_DRAM_ADDRESS_SIZE);
623f1df9364SStefan Roese }
624f1df9364SStefan Roese #endif
625f1df9364SStefan Roese
626f1df9364SStefan Roese /* set fast path window control for the cs */
627f1df9364SStefan Roese reg = 0xffffe1;
628f1df9364SStefan Roese reg |= (cs << 2);
629f1df9364SStefan Roese reg |= (cs_mem_size - 1) & 0xffff0000;
630f1df9364SStefan Roese /*Open fast path Window */
631f1df9364SStefan Roese reg_write(REG_FASTPATH_WIN_CTRL_ADDR(cs), reg);
632f1df9364SStefan Roese
633f1df9364SStefan Roese /* Set fast path window base address for the cs */
634f1df9364SStefan Roese reg = ((cs_mem_size) * cs) & 0xffff0000;
635f1df9364SStefan Roese /* Set base address */
636f1df9364SStefan Roese reg_write(REG_FASTPATH_WIN_BASE_ADDR(cs), reg);
637f1df9364SStefan Roese
638f1df9364SStefan Roese /*
639f1df9364SStefan Roese * Since memory size may be bigger than 4G the summ may
640f1df9364SStefan Roese * be more than 32 bit word,
641f1df9364SStefan Roese * so to estimate the result divide mem_total_size and
642f1df9364SStefan Roese * cs_mem_size by 0x10000 (it is equal to >> 16)
643f1df9364SStefan Roese */
644f1df9364SStefan Roese mem_total_size_c = mem_total_size >> 16;
645f1df9364SStefan Roese cs_mem_size_c = cs_mem_size >> 16;
646f1df9364SStefan Roese /* if the sum less than 2 G - calculate the value */
647f1df9364SStefan Roese if (mem_total_size_c + cs_mem_size_c < 0x10000)
648f1df9364SStefan Roese mem_total_size += cs_mem_size;
649f1df9364SStefan Roese else /* put max possible size */
650f1df9364SStefan Roese mem_total_size = L2_FILTER_FOR_MAX_MEMORY_SIZE;
651f1df9364SStefan Roese }
652f1df9364SStefan Roese }
653f1df9364SStefan Roese
654f1df9364SStefan Roese /* Set L2 filtering to Max Memory size */
655f1df9364SStefan Roese reg_write(ADDRESS_FILTERING_END_REGISTER, mem_total_size);
656f1df9364SStefan Roese
657f1df9364SStefan Roese return MV_OK;
658f1df9364SStefan Roese }
659f1df9364SStefan Roese
ddr3_get_bus_width(void)660f1df9364SStefan Roese u32 ddr3_get_bus_width(void)
661f1df9364SStefan Roese {
662f1df9364SStefan Roese u32 bus_width;
663f1df9364SStefan Roese
664f1df9364SStefan Roese bus_width = (reg_read(REG_SDRAM_CONFIG_ADDR) & 0x8000) >>
665f1df9364SStefan Roese REG_SDRAM_CONFIG_WIDTH_OFFS;
666f1df9364SStefan Roese
667f1df9364SStefan Roese return (bus_width == 0) ? 16 : 32;
668f1df9364SStefan Roese }
669f1df9364SStefan Roese
ddr3_get_device_width(u32 cs)670f1df9364SStefan Roese u32 ddr3_get_device_width(u32 cs)
671f1df9364SStefan Roese {
672f1df9364SStefan Roese u32 device_width;
673f1df9364SStefan Roese
674f1df9364SStefan Roese device_width = (reg_read(REG_SDRAM_ADDRESS_CTRL_ADDR) &
675f1df9364SStefan Roese (0x3 << (REG_SDRAM_ADDRESS_CTRL_STRUCT_OFFS * cs))) >>
676f1df9364SStefan Roese (REG_SDRAM_ADDRESS_CTRL_STRUCT_OFFS * cs);
677f1df9364SStefan Roese
678f1df9364SStefan Roese return (device_width == 0) ? 8 : 16;
679f1df9364SStefan Roese }
680f1df9364SStefan Roese
ddr3_get_device_size(u32 cs)681*29b59353SMarek Vasut static int ddr3_get_device_size(u32 cs)
682f1df9364SStefan Roese {
683f1df9364SStefan Roese u32 device_size_low, device_size_high, device_size;
684f1df9364SStefan Roese u32 data, cs_low_offset, cs_high_offset;
685f1df9364SStefan Roese
686f1df9364SStefan Roese cs_low_offset = REG_SDRAM_ADDRESS_SIZE_OFFS + cs * 4;
687f1df9364SStefan Roese cs_high_offset = REG_SDRAM_ADDRESS_SIZE_OFFS +
688f1df9364SStefan Roese REG_SDRAM_ADDRESS_SIZE_HIGH_OFFS + cs;
689f1df9364SStefan Roese
690f1df9364SStefan Roese data = reg_read(REG_SDRAM_ADDRESS_CTRL_ADDR);
691f1df9364SStefan Roese device_size_low = (data >> cs_low_offset) & 0x3;
692f1df9364SStefan Roese device_size_high = (data >> cs_high_offset) & 0x1;
693f1df9364SStefan Roese
694f1df9364SStefan Roese device_size = device_size_low | (device_size_high << 2);
695f1df9364SStefan Roese
696f1df9364SStefan Roese switch (device_size) {
697f1df9364SStefan Roese case 0:
698*29b59353SMarek Vasut return 2048;
699f1df9364SStefan Roese case 2:
700*29b59353SMarek Vasut return 512;
701f1df9364SStefan Roese case 3:
702*29b59353SMarek Vasut return 1024;
703f1df9364SStefan Roese case 4:
704*29b59353SMarek Vasut return 4096;
705f1df9364SStefan Roese case 5:
706*29b59353SMarek Vasut return 8192;
707f1df9364SStefan Roese case 1:
708f1df9364SStefan Roese default:
709f1df9364SStefan Roese DEBUG_INIT_C("Error: Wrong device size of Cs: ", cs, 1);
710f1df9364SStefan Roese /*
711f1df9364SStefan Roese * Small value will give wrong emem size in
712f1df9364SStefan Roese * ddr3_calc_mem_cs_size
713f1df9364SStefan Roese */
714*29b59353SMarek Vasut return 0;
715f1df9364SStefan Roese }
716f1df9364SStefan Roese }
717f1df9364SStefan Roese
ddr3_calc_mem_cs_size(u32 cs,u32 * cs_size)718f1df9364SStefan Roese int ddr3_calc_mem_cs_size(u32 cs, u32 *cs_size)
719f1df9364SStefan Roese {
720*29b59353SMarek Vasut int cs_mem_size;
721f1df9364SStefan Roese
722f1df9364SStefan Roese /* Calculate in GiB */
723f1df9364SStefan Roese cs_mem_size = ((ddr3_get_bus_width() / ddr3_get_device_width(cs)) *
724f1df9364SStefan Roese ddr3_get_device_size(cs)) / 8;
725f1df9364SStefan Roese
726f1df9364SStefan Roese /*
727f1df9364SStefan Roese * Multiple controller bus width, 2x for 64 bit
728f1df9364SStefan Roese * (SoC controller may be 32 or 64 bit,
729f1df9364SStefan Roese * so bit 15 in 0x1400, that means if whole bus used or only half,
730f1df9364SStefan Roese * have a differnt meaning
731f1df9364SStefan Roese */
732f1df9364SStefan Roese cs_mem_size *= DDR_CONTROLLER_BUS_WIDTH_MULTIPLIER;
733f1df9364SStefan Roese
734*29b59353SMarek Vasut if (!cs_mem_size || (cs_mem_size == 64) || (cs_mem_size == 4096)) {
735f1df9364SStefan Roese DEBUG_INIT_C("Error: Wrong Memory size of Cs: ", cs, 1);
736f1df9364SStefan Roese return MV_BAD_VALUE;
737f1df9364SStefan Roese }
738f1df9364SStefan Roese
739*29b59353SMarek Vasut *cs_size = cs_mem_size << 20;
740f1df9364SStefan Roese return MV_OK;
741f1df9364SStefan Roese }
742f1df9364SStefan Roese
743f1df9364SStefan Roese /*
744f1df9364SStefan Roese * Name: ddr3_hws_tune_training_params
745f1df9364SStefan Roese * Desc:
746f1df9364SStefan Roese * Args:
747f1df9364SStefan Roese * Notes: Tune internal training params
748f1df9364SStefan Roese * Returns:
749f1df9364SStefan Roese */
ddr3_hws_tune_training_params(u8 dev_num)750f1df9364SStefan Roese static int ddr3_hws_tune_training_params(u8 dev_num)
751f1df9364SStefan Roese {
752f1df9364SStefan Roese struct tune_train_params params;
753f1df9364SStefan Roese int status;
754f1df9364SStefan Roese
755f1df9364SStefan Roese /* NOTE: do not remove any field initilization */
756f1df9364SStefan Roese params.ck_delay = TUNE_TRAINING_PARAMS_CK_DELAY;
757f1df9364SStefan Roese params.ck_delay_16 = TUNE_TRAINING_PARAMS_CK_DELAY_16;
758f1df9364SStefan Roese params.p_finger = TUNE_TRAINING_PARAMS_PFINGER;
759f1df9364SStefan Roese params.n_finger = TUNE_TRAINING_PARAMS_NFINGER;
760f1df9364SStefan Roese params.phy_reg3_val = TUNE_TRAINING_PARAMS_PHYREG3VAL;
761f1df9364SStefan Roese
762f1df9364SStefan Roese status = ddr3_tip_tune_training_params(dev_num, ¶ms);
763f1df9364SStefan Roese if (MV_OK != status) {
764f1df9364SStefan Roese printf("%s Training Sequence - FAILED\n", ddr_type);
765f1df9364SStefan Roese return status;
766f1df9364SStefan Roese }
767f1df9364SStefan Roese
768f1df9364SStefan Roese return MV_OK;
769f1df9364SStefan Roese }
770