15614e71bSYork Sun /*
25614e71bSYork Sun * Copyright 2008 Freescale Semiconductor, Inc.
35614e71bSYork Sun *
4*5b8031ccSTom Rini * SPDX-License-Identifier: GPL-2.0
55614e71bSYork Sun */
65614e71bSYork Sun
75614e71bSYork Sun #include <common.h>
85614e71bSYork Sun #include <asm/io.h>
95614e71bSYork Sun #include <fsl_ddr_sdram.h>
105614e71bSYork Sun
115614e71bSYork Sun #if (CONFIG_CHIP_SELECTS_PER_CTRL > 4)
125614e71bSYork Sun #error Invalid setting for CONFIG_CHIP_SELECTS_PER_CTRL
135614e71bSYork Sun #endif
145614e71bSYork Sun
fsl_ddr_set_memctl_regs(const fsl_ddr_cfg_regs_t * regs,unsigned int ctrl_num,int step)155614e71bSYork Sun void fsl_ddr_set_memctl_regs(const fsl_ddr_cfg_regs_t *regs,
165614e71bSYork Sun unsigned int ctrl_num, int step)
175614e71bSYork Sun {
185614e71bSYork Sun unsigned int i;
199a17eb5bSYork Sun struct ccsr_ddr __iomem *ddr;
205614e71bSYork Sun
215614e71bSYork Sun switch (ctrl_num) {
225614e71bSYork Sun case 0:
235614e71bSYork Sun ddr = (void *)CONFIG_SYS_FSL_DDR_ADDR;
245614e71bSYork Sun break;
255614e71bSYork Sun case 1:
265614e71bSYork Sun ddr = (void *)CONFIG_SYS_FSL_DDR2_ADDR;
275614e71bSYork Sun break;
285614e71bSYork Sun default:
295614e71bSYork Sun printf("%s unexpected ctrl_num = %u\n", __FUNCTION__, ctrl_num);
305614e71bSYork Sun return;
315614e71bSYork Sun }
325614e71bSYork Sun
335614e71bSYork Sun for (i = 0; i < CONFIG_CHIP_SELECTS_PER_CTRL; i++) {
345614e71bSYork Sun if (i == 0) {
355614e71bSYork Sun out_be32(&ddr->cs0_bnds, regs->cs[i].bnds);
365614e71bSYork Sun out_be32(&ddr->cs0_config, regs->cs[i].config);
375614e71bSYork Sun
385614e71bSYork Sun } else if (i == 1) {
395614e71bSYork Sun out_be32(&ddr->cs1_bnds, regs->cs[i].bnds);
405614e71bSYork Sun out_be32(&ddr->cs1_config, regs->cs[i].config);
415614e71bSYork Sun
425614e71bSYork Sun } else if (i == 2) {
435614e71bSYork Sun out_be32(&ddr->cs2_bnds, regs->cs[i].bnds);
445614e71bSYork Sun out_be32(&ddr->cs2_config, regs->cs[i].config);
455614e71bSYork Sun
465614e71bSYork Sun } else if (i == 3) {
475614e71bSYork Sun out_be32(&ddr->cs3_bnds, regs->cs[i].bnds);
485614e71bSYork Sun out_be32(&ddr->cs3_config, regs->cs[i].config);
495614e71bSYork Sun }
505614e71bSYork Sun }
515614e71bSYork Sun
525614e71bSYork Sun out_be32(&ddr->timing_cfg_3, regs->timing_cfg_3);
535614e71bSYork Sun out_be32(&ddr->timing_cfg_0, regs->timing_cfg_0);
545614e71bSYork Sun out_be32(&ddr->timing_cfg_1, regs->timing_cfg_1);
555614e71bSYork Sun out_be32(&ddr->timing_cfg_2, regs->timing_cfg_2);
565614e71bSYork Sun out_be32(&ddr->sdram_cfg_2, regs->ddr_sdram_cfg_2);
575614e71bSYork Sun out_be32(&ddr->sdram_mode, regs->ddr_sdram_mode);
585614e71bSYork Sun out_be32(&ddr->sdram_mode_2, regs->ddr_sdram_mode_2);
599a17eb5bSYork Sun out_be32(&ddr->sdram_md_cntl, regs->ddr_sdram_md_cntl);
605614e71bSYork Sun out_be32(&ddr->sdram_interval, regs->ddr_sdram_interval);
615614e71bSYork Sun out_be32(&ddr->sdram_data_init, regs->ddr_data_init);
625614e71bSYork Sun out_be32(&ddr->sdram_clk_cntl, regs->ddr_sdram_clk_cntl);
635614e71bSYork Sun out_be32(&ddr->init_addr, regs->ddr_init_addr);
645614e71bSYork Sun out_be32(&ddr->init_ext_addr, regs->ddr_init_ext_addr);
655614e71bSYork Sun
665614e71bSYork Sun debug("before go\n");
675614e71bSYork Sun
685614e71bSYork Sun /*
695614e71bSYork Sun * 200 painful micro-seconds must elapse between
705614e71bSYork Sun * the DDR clock setup and the DDR config enable.
715614e71bSYork Sun */
725614e71bSYork Sun udelay(200);
735614e71bSYork Sun asm volatile("sync;isync");
745614e71bSYork Sun
755614e71bSYork Sun out_be32(&ddr->sdram_cfg, regs->ddr_sdram_cfg);
765614e71bSYork Sun
775614e71bSYork Sun /*
785614e71bSYork Sun * Poll DDR_SDRAM_CFG_2[D_INIT] bit until auto-data init is done
795614e71bSYork Sun */
805614e71bSYork Sun while (in_be32(&ddr->sdram_cfg_2) & 0x10) {
815614e71bSYork Sun udelay(10000); /* throttle polling rate */
825614e71bSYork Sun }
835614e71bSYork Sun }
84