15614e71bSYork Sun /*
25614e71bSYork Sun * Copyright 2008 Freescale Semiconductor, Inc.
35614e71bSYork Sun *
45b8031ccSTom Rini * SPDX-License-Identifier: GPL-2.0
55614e71bSYork Sun */
65614e71bSYork Sun
75614e71bSYork Sun #include <common.h>
85614e71bSYork Sun #include <asm/io.h>
95614e71bSYork Sun #include <fsl_ddr_sdram.h>
105614e71bSYork Sun
115614e71bSYork Sun #if (CONFIG_CHIP_SELECTS_PER_CTRL > 4)
125614e71bSYork Sun #error Invalid setting for CONFIG_CHIP_SELECTS_PER_CTRL
135614e71bSYork Sun #endif
145614e71bSYork Sun
fsl_ddr_set_memctl_regs(const fsl_ddr_cfg_regs_t * regs,unsigned int ctrl_num,int step)155614e71bSYork Sun void fsl_ddr_set_memctl_regs(const fsl_ddr_cfg_regs_t *regs,
165614e71bSYork Sun unsigned int ctrl_num, int step)
175614e71bSYork Sun {
185614e71bSYork Sun unsigned int i;
199a17eb5bSYork Sun struct ccsr_ddr __iomem *ddr =
209a17eb5bSYork Sun (struct ccsr_ddr __iomem *)CONFIG_SYS_FSL_DDR_ADDR;
215614e71bSYork Sun
225614e71bSYork Sun if (ctrl_num != 0) {
235614e71bSYork Sun printf("%s unexpected ctrl_num = %u\n", __FUNCTION__, ctrl_num);
245614e71bSYork Sun return;
255614e71bSYork Sun }
265614e71bSYork Sun
275614e71bSYork Sun for (i = 0; i < CONFIG_CHIP_SELECTS_PER_CTRL; i++) {
285614e71bSYork Sun if (i == 0) {
295614e71bSYork Sun out_be32(&ddr->cs0_bnds, regs->cs[i].bnds);
305614e71bSYork Sun out_be32(&ddr->cs0_config, regs->cs[i].config);
315614e71bSYork Sun
325614e71bSYork Sun } else if (i == 1) {
335614e71bSYork Sun out_be32(&ddr->cs1_bnds, regs->cs[i].bnds);
345614e71bSYork Sun out_be32(&ddr->cs1_config, regs->cs[i].config);
355614e71bSYork Sun
365614e71bSYork Sun } else if (i == 2) {
375614e71bSYork Sun out_be32(&ddr->cs2_bnds, regs->cs[i].bnds);
385614e71bSYork Sun out_be32(&ddr->cs2_config, regs->cs[i].config);
395614e71bSYork Sun
405614e71bSYork Sun } else if (i == 3) {
415614e71bSYork Sun out_be32(&ddr->cs3_bnds, regs->cs[i].bnds);
425614e71bSYork Sun out_be32(&ddr->cs3_config, regs->cs[i].config);
435614e71bSYork Sun }
445614e71bSYork Sun }
455614e71bSYork Sun
465614e71bSYork Sun out_be32(&ddr->timing_cfg_1, regs->timing_cfg_1);
475614e71bSYork Sun out_be32(&ddr->timing_cfg_2, regs->timing_cfg_2);
485614e71bSYork Sun out_be32(&ddr->sdram_mode, regs->ddr_sdram_mode);
495614e71bSYork Sun out_be32(&ddr->sdram_interval, regs->ddr_sdram_interval);
50*3c3d8ab5SYork Sun #if defined(CONFIG_ARCH_MPC8555) || defined(CONFIG_ARCH_MPC8541)
515614e71bSYork Sun out_be32(&ddr->sdram_clk_cntl, regs->ddr_sdram_clk_cntl);
525614e71bSYork Sun #endif
535614e71bSYork Sun
545614e71bSYork Sun /*
555614e71bSYork Sun * 200 painful micro-seconds must elapse between
565614e71bSYork Sun * the DDR clock setup and the DDR config enable.
575614e71bSYork Sun */
585614e71bSYork Sun udelay(200);
595614e71bSYork Sun asm volatile("sync;isync");
605614e71bSYork Sun
615614e71bSYork Sun out_be32(&ddr->sdram_cfg, regs->ddr_sdram_cfg);
625614e71bSYork Sun
635614e71bSYork Sun asm("sync;isync;msync");
645614e71bSYork Sun udelay(500);
655614e71bSYork Sun }
665614e71bSYork Sun
675614e71bSYork Sun #if defined(CONFIG_DDR_ECC) && !defined(CONFIG_ECC_INIT_VIA_DDRCONTROLLER)
685614e71bSYork Sun /*
695614e71bSYork Sun * Initialize all of memory for ECC, then enable errors.
705614e71bSYork Sun */
715614e71bSYork Sun
725614e71bSYork Sun void
ddr_enable_ecc(unsigned int dram_size)735614e71bSYork Sun ddr_enable_ecc(unsigned int dram_size)
745614e71bSYork Sun {
759a17eb5bSYork Sun struct ccsr_ddr __iomem *ddr =
769a17eb5bSYork Sun (struct ccsr_ddr __iomem *)(CONFIG_SYS_FSL_DDR_ADDR);
775614e71bSYork Sun
785614e71bSYork Sun dma_meminit(CONFIG_MEM_INIT_VALUE, dram_size);
795614e71bSYork Sun
805614e71bSYork Sun /*
815614e71bSYork Sun * Enable errors for ECC.
825614e71bSYork Sun */
835614e71bSYork Sun debug("DMA DDR: err_disable = 0x%08x\n", ddr->err_disable);
845614e71bSYork Sun ddr->err_disable = 0x00000000;
855614e71bSYork Sun asm("sync;isync;msync");
865614e71bSYork Sun debug("DMA DDR: err_disable = 0x%08x\n", ddr->err_disable);
875614e71bSYork Sun }
885614e71bSYork Sun
895614e71bSYork Sun #endif /* CONFIG_DDR_ECC && ! CONFIG_ECC_INIT_VIA_DDRCONTROLLER */
90