1 /* 2 * Copyright 2008-2014 Freescale Semiconductor, Inc. 3 * 4 * SPDX-License-Identifier: GPL-2.0+ 5 */ 6 7 /* 8 * Generic driver for Freescale DDR/DDR2/DDR3 memory controller. 9 * Based on code from spd_sdram.c 10 * Author: James Yang [at freescale.com] 11 */ 12 13 #include <common.h> 14 #include <fsl_ddr_sdram.h> 15 16 #include <fsl_ddr.h> 17 #include <fsl_immap.h> 18 #include <asm/io.h> 19 20 /* 21 * Determine Rtt value. 22 * 23 * This should likely be either board or controller specific. 24 * 25 * Rtt(nominal) - DDR2: 26 * 0 = Rtt disabled 27 * 1 = 75 ohm 28 * 2 = 150 ohm 29 * 3 = 50 ohm 30 * Rtt(nominal) - DDR3: 31 * 0 = Rtt disabled 32 * 1 = 60 ohm 33 * 2 = 120 ohm 34 * 3 = 40 ohm 35 * 4 = 20 ohm 36 * 5 = 30 ohm 37 * 38 * FIXME: Apparently 8641 needs a value of 2 39 * FIXME: Old code seys if 667 MHz or higher, use 3 on 8572 40 * 41 * FIXME: There was some effort down this line earlier: 42 * 43 * unsigned int i; 44 * for (i = 0; i < CONFIG_CHIP_SELECTS_PER_CTRL/2; i++) { 45 * if (popts->dimmslot[i].num_valid_cs 46 * && (popts->cs_local_opts[2*i].odt_rd_cfg 47 * || popts->cs_local_opts[2*i].odt_wr_cfg)) { 48 * rtt = 2; 49 * break; 50 * } 51 * } 52 */ 53 static inline int fsl_ddr_get_rtt(void) 54 { 55 int rtt; 56 57 #if defined(CONFIG_SYS_FSL_DDR1) 58 rtt = 0; 59 #elif defined(CONFIG_SYS_FSL_DDR2) 60 rtt = 3; 61 #else 62 rtt = 0; 63 #endif 64 65 return rtt; 66 } 67 68 #ifdef CONFIG_SYS_FSL_DDR4 69 /* 70 * compute CAS write latency according to DDR4 spec 71 * CWL = 9 for <= 1600MT/s 72 * 10 for <= 1866MT/s 73 * 11 for <= 2133MT/s 74 * 12 for <= 2400MT/s 75 * 14 for <= 2667MT/s 76 * 16 for <= 2933MT/s 77 * 18 for higher 78 */ 79 static inline unsigned int compute_cas_write_latency( 80 const unsigned int ctrl_num) 81 { 82 unsigned int cwl; 83 const unsigned int mclk_ps = get_memory_clk_period_ps(ctrl_num); 84 if (mclk_ps >= 1250) 85 cwl = 9; 86 else if (mclk_ps >= 1070) 87 cwl = 10; 88 else if (mclk_ps >= 935) 89 cwl = 11; 90 else if (mclk_ps >= 833) 91 cwl = 12; 92 else if (mclk_ps >= 750) 93 cwl = 14; 94 else if (mclk_ps >= 681) 95 cwl = 16; 96 else 97 cwl = 18; 98 99 return cwl; 100 } 101 #else 102 /* 103 * compute the CAS write latency according to DDR3 spec 104 * CWL = 5 if tCK >= 2.5ns 105 * 6 if 2.5ns > tCK >= 1.875ns 106 * 7 if 1.875ns > tCK >= 1.5ns 107 * 8 if 1.5ns > tCK >= 1.25ns 108 * 9 if 1.25ns > tCK >= 1.07ns 109 * 10 if 1.07ns > tCK >= 0.935ns 110 * 11 if 0.935ns > tCK >= 0.833ns 111 * 12 if 0.833ns > tCK >= 0.75ns 112 */ 113 static inline unsigned int compute_cas_write_latency( 114 const unsigned int ctrl_num) 115 { 116 unsigned int cwl; 117 const unsigned int mclk_ps = get_memory_clk_period_ps(ctrl_num); 118 119 if (mclk_ps >= 2500) 120 cwl = 5; 121 else if (mclk_ps >= 1875) 122 cwl = 6; 123 else if (mclk_ps >= 1500) 124 cwl = 7; 125 else if (mclk_ps >= 1250) 126 cwl = 8; 127 else if (mclk_ps >= 1070) 128 cwl = 9; 129 else if (mclk_ps >= 935) 130 cwl = 10; 131 else if (mclk_ps >= 833) 132 cwl = 11; 133 else if (mclk_ps >= 750) 134 cwl = 12; 135 else { 136 cwl = 12; 137 printf("Warning: CWL is out of range\n"); 138 } 139 return cwl; 140 } 141 #endif 142 143 /* Chip Select Configuration (CSn_CONFIG) */ 144 static void set_csn_config(int dimm_number, int i, fsl_ddr_cfg_regs_t *ddr, 145 const memctl_options_t *popts, 146 const dimm_params_t *dimm_params) 147 { 148 unsigned int cs_n_en = 0; /* Chip Select enable */ 149 unsigned int intlv_en = 0; /* Memory controller interleave enable */ 150 unsigned int intlv_ctl = 0; /* Interleaving control */ 151 unsigned int ap_n_en = 0; /* Chip select n auto-precharge enable */ 152 unsigned int odt_rd_cfg = 0; /* ODT for reads configuration */ 153 unsigned int odt_wr_cfg = 0; /* ODT for writes configuration */ 154 unsigned int ba_bits_cs_n = 0; /* Num of bank bits for SDRAM on CSn */ 155 unsigned int row_bits_cs_n = 0; /* Num of row bits for SDRAM on CSn */ 156 unsigned int col_bits_cs_n = 0; /* Num of ocl bits for SDRAM on CSn */ 157 int go_config = 0; 158 #ifdef CONFIG_SYS_FSL_DDR4 159 unsigned int bg_bits_cs_n = 0; /* Num of bank group bits */ 160 #else 161 unsigned int n_banks_per_sdram_device; 162 #endif 163 164 /* Compute CS_CONFIG only for existing ranks of each DIMM. */ 165 switch (i) { 166 case 0: 167 if (dimm_params[dimm_number].n_ranks > 0) { 168 go_config = 1; 169 /* These fields only available in CS0_CONFIG */ 170 if (!popts->memctl_interleaving) 171 break; 172 switch (popts->memctl_interleaving_mode) { 173 case FSL_DDR_256B_INTERLEAVING: 174 case FSL_DDR_CACHE_LINE_INTERLEAVING: 175 case FSL_DDR_PAGE_INTERLEAVING: 176 case FSL_DDR_BANK_INTERLEAVING: 177 case FSL_DDR_SUPERBANK_INTERLEAVING: 178 intlv_en = popts->memctl_interleaving; 179 intlv_ctl = popts->memctl_interleaving_mode; 180 break; 181 default: 182 break; 183 } 184 } 185 break; 186 case 1: 187 if ((dimm_number == 0 && dimm_params[0].n_ranks > 1) || \ 188 (dimm_number == 1 && dimm_params[1].n_ranks > 0)) 189 go_config = 1; 190 break; 191 case 2: 192 if ((dimm_number == 0 && dimm_params[0].n_ranks > 2) || \ 193 (dimm_number >= 1 && dimm_params[dimm_number].n_ranks > 0)) 194 go_config = 1; 195 break; 196 case 3: 197 if ((dimm_number == 0 && dimm_params[0].n_ranks > 3) || \ 198 (dimm_number == 1 && dimm_params[1].n_ranks > 1) || \ 199 (dimm_number == 3 && dimm_params[3].n_ranks > 0)) 200 go_config = 1; 201 break; 202 default: 203 break; 204 } 205 if (go_config) { 206 cs_n_en = 1; 207 ap_n_en = popts->cs_local_opts[i].auto_precharge; 208 odt_rd_cfg = popts->cs_local_opts[i].odt_rd_cfg; 209 odt_wr_cfg = popts->cs_local_opts[i].odt_wr_cfg; 210 #ifdef CONFIG_SYS_FSL_DDR4 211 ba_bits_cs_n = dimm_params[dimm_number].bank_addr_bits; 212 bg_bits_cs_n = dimm_params[dimm_number].bank_group_bits; 213 #else 214 n_banks_per_sdram_device 215 = dimm_params[dimm_number].n_banks_per_sdram_device; 216 ba_bits_cs_n = __ilog2(n_banks_per_sdram_device) - 2; 217 #endif 218 row_bits_cs_n = dimm_params[dimm_number].n_row_addr - 12; 219 col_bits_cs_n = dimm_params[dimm_number].n_col_addr - 8; 220 } 221 ddr->cs[i].config = (0 222 | ((cs_n_en & 0x1) << 31) 223 | ((intlv_en & 0x3) << 29) 224 | ((intlv_ctl & 0xf) << 24) 225 | ((ap_n_en & 0x1) << 23) 226 227 /* XXX: some implementation only have 1 bit starting at left */ 228 | ((odt_rd_cfg & 0x7) << 20) 229 230 /* XXX: Some implementation only have 1 bit starting at left */ 231 | ((odt_wr_cfg & 0x7) << 16) 232 233 | ((ba_bits_cs_n & 0x3) << 14) 234 | ((row_bits_cs_n & 0x7) << 8) 235 #ifdef CONFIG_SYS_FSL_DDR4 236 | ((bg_bits_cs_n & 0x3) << 4) 237 #endif 238 | ((col_bits_cs_n & 0x7) << 0) 239 ); 240 debug("FSLDDR: cs[%d]_config = 0x%08x\n", i,ddr->cs[i].config); 241 } 242 243 /* Chip Select Configuration 2 (CSn_CONFIG_2) */ 244 /* FIXME: 8572 */ 245 static void set_csn_config_2(int i, fsl_ddr_cfg_regs_t *ddr) 246 { 247 unsigned int pasr_cfg = 0; /* Partial array self refresh config */ 248 249 ddr->cs[i].config_2 = ((pasr_cfg & 7) << 24); 250 debug("FSLDDR: cs[%d]_config_2 = 0x%08x\n", i, ddr->cs[i].config_2); 251 } 252 253 /* -3E = 667 CL5, -25 = CL6 800, -25E = CL5 800 */ 254 255 #if !defined(CONFIG_SYS_FSL_DDR1) 256 /* 257 * Check DIMM configuration, return 2 if quad-rank or two dual-rank 258 * Return 1 if other two slots configuration. Return 0 if single slot. 259 */ 260 static inline int avoid_odt_overlap(const dimm_params_t *dimm_params) 261 { 262 #if CONFIG_DIMM_SLOTS_PER_CTLR == 1 263 if (dimm_params[0].n_ranks == 4) 264 return 2; 265 #endif 266 267 #if CONFIG_DIMM_SLOTS_PER_CTLR == 2 268 if ((dimm_params[0].n_ranks == 2) && 269 (dimm_params[1].n_ranks == 2)) 270 return 2; 271 272 #ifdef CONFIG_FSL_DDR_FIRST_SLOT_QUAD_CAPABLE 273 if (dimm_params[0].n_ranks == 4) 274 return 2; 275 #endif 276 277 if ((dimm_params[0].n_ranks != 0) && 278 (dimm_params[2].n_ranks != 0)) 279 return 1; 280 #endif 281 return 0; 282 } 283 284 /* 285 * DDR SDRAM Timing Configuration 0 (TIMING_CFG_0) 286 * 287 * Avoid writing for DDR I. The new PQ38 DDR controller 288 * dreams up non-zero default values to be backwards compatible. 289 */ 290 static void set_timing_cfg_0(const unsigned int ctrl_num, 291 fsl_ddr_cfg_regs_t *ddr, 292 const memctl_options_t *popts, 293 const dimm_params_t *dimm_params) 294 { 295 unsigned char trwt_mclk = 0; /* Read-to-write turnaround */ 296 unsigned char twrt_mclk = 0; /* Write-to-read turnaround */ 297 /* 7.5 ns on -3E; 0 means WL - CL + BL/2 + 1 */ 298 unsigned char trrt_mclk = 0; /* Read-to-read turnaround */ 299 unsigned char twwt_mclk = 0; /* Write-to-write turnaround */ 300 301 /* Active powerdown exit timing (tXARD and tXARDS). */ 302 unsigned char act_pd_exit_mclk; 303 /* Precharge powerdown exit timing (tXP). */ 304 unsigned char pre_pd_exit_mclk; 305 /* ODT powerdown exit timing (tAXPD). */ 306 unsigned char taxpd_mclk = 0; 307 /* Mode register set cycle time (tMRD). */ 308 unsigned char tmrd_mclk; 309 #if defined(CONFIG_SYS_FSL_DDR4) || defined(CONFIG_SYS_FSL_DDR3) 310 const unsigned int mclk_ps = get_memory_clk_period_ps(ctrl_num); 311 #endif 312 313 #ifdef CONFIG_SYS_FSL_DDR4 314 /* tXP=max(4nCK, 6ns) */ 315 int txp = max((int)mclk_ps * 4, 6000); /* unit=ps */ 316 unsigned int data_rate = get_ddr_freq(ctrl_num); 317 318 /* for faster clock, need more time for data setup */ 319 trwt_mclk = (data_rate/1000000 > 1900) ? 3 : 2; 320 twrt_mclk = 1; 321 act_pd_exit_mclk = picos_to_mclk(ctrl_num, txp); 322 pre_pd_exit_mclk = act_pd_exit_mclk; 323 /* 324 * MRS_CYC = max(tMRD, tMOD) 325 * tMRD = 8nCK, tMOD = max(24nCK, 15ns) 326 */ 327 tmrd_mclk = max(24U, picos_to_mclk(ctrl_num, 15000)); 328 #elif defined(CONFIG_SYS_FSL_DDR3) 329 unsigned int data_rate = get_ddr_freq(ctrl_num); 330 int txp; 331 unsigned int ip_rev; 332 int odt_overlap; 333 /* 334 * (tXARD and tXARDS). Empirical? 335 * The DDR3 spec has not tXARD, 336 * we use the tXP instead of it. 337 * tXP=max(3nCK, 7.5ns) for DDR3-800, 1066 338 * max(3nCK, 6ns) for DDR3-1333, 1600, 1866, 2133 339 * spec has not the tAXPD, we use 340 * tAXPD=1, need design to confirm. 341 */ 342 txp = max((int)mclk_ps * 3, (mclk_ps > 1540 ? 7500 : 6000)); 343 344 ip_rev = fsl_ddr_get_version(ctrl_num); 345 if (ip_rev >= 0x40700) { 346 /* 347 * MRS_CYC = max(tMRD, tMOD) 348 * tMRD = 4nCK (8nCK for RDIMM) 349 * tMOD = max(12nCK, 15ns) 350 */ 351 tmrd_mclk = max((unsigned int)12, 352 picos_to_mclk(ctrl_num, 15000)); 353 } else { 354 /* 355 * MRS_CYC = tMRD 356 * tMRD = 4nCK (8nCK for RDIMM) 357 */ 358 if (popts->registered_dimm_en) 359 tmrd_mclk = 8; 360 else 361 tmrd_mclk = 4; 362 } 363 364 /* set the turnaround time */ 365 366 /* 367 * for single quad-rank DIMM and two-slot DIMMs 368 * to avoid ODT overlap 369 */ 370 odt_overlap = avoid_odt_overlap(dimm_params); 371 switch (odt_overlap) { 372 case 2: 373 twwt_mclk = 2; 374 trrt_mclk = 1; 375 break; 376 case 1: 377 twwt_mclk = 1; 378 trrt_mclk = 0; 379 break; 380 default: 381 break; 382 } 383 384 /* for faster clock, need more time for data setup */ 385 trwt_mclk = (data_rate/1000000 > 1800) ? 2 : 1; 386 387 if ((data_rate/1000000 > 1150) || (popts->memctl_interleaving)) 388 twrt_mclk = 1; 389 390 if (popts->dynamic_power == 0) { /* powerdown is not used */ 391 act_pd_exit_mclk = 1; 392 pre_pd_exit_mclk = 1; 393 taxpd_mclk = 1; 394 } else { 395 /* act_pd_exit_mclk = tXARD, see above */ 396 act_pd_exit_mclk = picos_to_mclk(ctrl_num, txp); 397 /* Mode register MR0[A12] is '1' - fast exit */ 398 pre_pd_exit_mclk = act_pd_exit_mclk; 399 taxpd_mclk = 1; 400 } 401 #else /* CONFIG_SYS_FSL_DDR2 */ 402 /* 403 * (tXARD and tXARDS). Empirical? 404 * tXARD = 2 for DDR2 405 * tXP=2 406 * tAXPD=8 407 */ 408 act_pd_exit_mclk = 2; 409 pre_pd_exit_mclk = 2; 410 taxpd_mclk = 8; 411 tmrd_mclk = 2; 412 #endif 413 414 if (popts->trwt_override) 415 trwt_mclk = popts->trwt; 416 417 ddr->timing_cfg_0 = (0 418 | ((trwt_mclk & 0x3) << 30) /* RWT */ 419 | ((twrt_mclk & 0x3) << 28) /* WRT */ 420 | ((trrt_mclk & 0x3) << 26) /* RRT */ 421 | ((twwt_mclk & 0x3) << 24) /* WWT */ 422 | ((act_pd_exit_mclk & 0xf) << 20) /* ACT_PD_EXIT */ 423 | ((pre_pd_exit_mclk & 0xF) << 16) /* PRE_PD_EXIT */ 424 | ((taxpd_mclk & 0xf) << 8) /* ODT_PD_EXIT */ 425 | ((tmrd_mclk & 0x1f) << 0) /* MRS_CYC */ 426 ); 427 debug("FSLDDR: timing_cfg_0 = 0x%08x\n", ddr->timing_cfg_0); 428 } 429 #endif /* !defined(CONFIG_SYS_FSL_DDR1) */ 430 431 /* DDR SDRAM Timing Configuration 3 (TIMING_CFG_3) */ 432 static void set_timing_cfg_3(const unsigned int ctrl_num, 433 fsl_ddr_cfg_regs_t *ddr, 434 const memctl_options_t *popts, 435 const common_timing_params_t *common_dimm, 436 unsigned int cas_latency, 437 unsigned int additive_latency) 438 { 439 /* Extended precharge to activate interval (tRP) */ 440 unsigned int ext_pretoact = 0; 441 /* Extended Activate to precharge interval (tRAS) */ 442 unsigned int ext_acttopre = 0; 443 /* Extended activate to read/write interval (tRCD) */ 444 unsigned int ext_acttorw = 0; 445 /* Extended refresh recovery time (tRFC) */ 446 unsigned int ext_refrec; 447 /* Extended MCAS latency from READ cmd */ 448 unsigned int ext_caslat = 0; 449 /* Extended additive latency */ 450 unsigned int ext_add_lat = 0; 451 /* Extended last data to precharge interval (tWR) */ 452 unsigned int ext_wrrec = 0; 453 /* Control Adjust */ 454 unsigned int cntl_adj = 0; 455 456 ext_pretoact = picos_to_mclk(ctrl_num, common_dimm->trp_ps) >> 4; 457 ext_acttopre = picos_to_mclk(ctrl_num, common_dimm->tras_ps) >> 4; 458 ext_acttorw = picos_to_mclk(ctrl_num, common_dimm->trcd_ps) >> 4; 459 ext_caslat = (2 * cas_latency - 1) >> 4; 460 ext_add_lat = additive_latency >> 4; 461 #ifdef CONFIG_SYS_FSL_DDR4 462 ext_refrec = (picos_to_mclk(ctrl_num, common_dimm->trfc1_ps) - 8) >> 4; 463 #else 464 ext_refrec = (picos_to_mclk(ctrl_num, common_dimm->trfc_ps) - 8) >> 4; 465 /* ext_wrrec only deals with 16 clock and above, or 14 with OTF */ 466 #endif 467 ext_wrrec = (picos_to_mclk(ctrl_num, common_dimm->twr_ps) + 468 (popts->otf_burst_chop_en ? 2 : 0)) >> 4; 469 470 ddr->timing_cfg_3 = (0 471 | ((ext_pretoact & 0x1) << 28) 472 | ((ext_acttopre & 0x3) << 24) 473 | ((ext_acttorw & 0x1) << 22) 474 | ((ext_refrec & 0x1F) << 16) 475 | ((ext_caslat & 0x3) << 12) 476 | ((ext_add_lat & 0x1) << 10) 477 | ((ext_wrrec & 0x1) << 8) 478 | ((cntl_adj & 0x7) << 0) 479 ); 480 debug("FSLDDR: timing_cfg_3 = 0x%08x\n", ddr->timing_cfg_3); 481 } 482 483 /* DDR SDRAM Timing Configuration 1 (TIMING_CFG_1) */ 484 static void set_timing_cfg_1(const unsigned int ctrl_num, 485 fsl_ddr_cfg_regs_t *ddr, 486 const memctl_options_t *popts, 487 const common_timing_params_t *common_dimm, 488 unsigned int cas_latency) 489 { 490 /* Precharge-to-activate interval (tRP) */ 491 unsigned char pretoact_mclk; 492 /* Activate to precharge interval (tRAS) */ 493 unsigned char acttopre_mclk; 494 /* Activate to read/write interval (tRCD) */ 495 unsigned char acttorw_mclk; 496 /* CASLAT */ 497 unsigned char caslat_ctrl; 498 /* Refresh recovery time (tRFC) ; trfc_low */ 499 unsigned char refrec_ctrl; 500 /* Last data to precharge minimum interval (tWR) */ 501 unsigned char wrrec_mclk; 502 /* Activate-to-activate interval (tRRD) */ 503 unsigned char acttoact_mclk; 504 /* Last write data pair to read command issue interval (tWTR) */ 505 unsigned char wrtord_mclk; 506 #ifdef CONFIG_SYS_FSL_DDR4 507 /* DDR4 supports 10, 12, 14, 16, 18, 20, 24 */ 508 static const u8 wrrec_table[] = { 509 10, 10, 10, 10, 10, 510 10, 10, 10, 10, 10, 511 12, 12, 14, 14, 16, 512 16, 18, 18, 20, 20, 513 24, 24, 24, 24}; 514 #else 515 /* DDR_SDRAM_MODE doesn't support 9,11,13,15 */ 516 static const u8 wrrec_table[] = { 517 1, 2, 3, 4, 5, 6, 7, 8, 10, 10, 12, 12, 14, 14, 0, 0}; 518 #endif 519 520 pretoact_mclk = picos_to_mclk(ctrl_num, common_dimm->trp_ps); 521 acttopre_mclk = picos_to_mclk(ctrl_num, common_dimm->tras_ps); 522 acttorw_mclk = picos_to_mclk(ctrl_num, common_dimm->trcd_ps); 523 524 /* 525 * Translate CAS Latency to a DDR controller field value: 526 * 527 * CAS Lat DDR I DDR II Ctrl 528 * Clocks SPD Bit SPD Bit Value 529 * ------- ------- ------- ----- 530 * 1.0 0 0001 531 * 1.5 1 0010 532 * 2.0 2 2 0011 533 * 2.5 3 0100 534 * 3.0 4 3 0101 535 * 3.5 5 0110 536 * 4.0 4 0111 537 * 4.5 1000 538 * 5.0 5 1001 539 */ 540 #if defined(CONFIG_SYS_FSL_DDR1) 541 caslat_ctrl = (cas_latency + 1) & 0x07; 542 #elif defined(CONFIG_SYS_FSL_DDR2) 543 caslat_ctrl = 2 * cas_latency - 1; 544 #else 545 /* 546 * if the CAS latency more than 8 cycle, 547 * we need set extend bit for it at 548 * TIMING_CFG_3[EXT_CASLAT] 549 */ 550 if (fsl_ddr_get_version(ctrl_num) <= 0x40400) 551 caslat_ctrl = 2 * cas_latency - 1; 552 else 553 caslat_ctrl = (cas_latency - 1) << 1; 554 #endif 555 556 #ifdef CONFIG_SYS_FSL_DDR4 557 refrec_ctrl = picos_to_mclk(ctrl_num, common_dimm->trfc1_ps) - 8; 558 wrrec_mclk = picos_to_mclk(ctrl_num, common_dimm->twr_ps); 559 acttoact_mclk = max(picos_to_mclk(ctrl_num, common_dimm->trrds_ps), 4U); 560 wrtord_mclk = max(2U, picos_to_mclk(ctrl_num, 2500)); 561 if ((wrrec_mclk < 1) || (wrrec_mclk > 24)) 562 printf("Error: WRREC doesn't support %d clocks\n", wrrec_mclk); 563 else 564 wrrec_mclk = wrrec_table[wrrec_mclk - 1]; 565 #else 566 refrec_ctrl = picos_to_mclk(ctrl_num, common_dimm->trfc_ps) - 8; 567 wrrec_mclk = picos_to_mclk(ctrl_num, common_dimm->twr_ps); 568 acttoact_mclk = picos_to_mclk(ctrl_num, common_dimm->trrd_ps); 569 wrtord_mclk = picos_to_mclk(ctrl_num, common_dimm->twtr_ps); 570 if ((wrrec_mclk < 1) || (wrrec_mclk > 16)) 571 printf("Error: WRREC doesn't support %d clocks\n", wrrec_mclk); 572 else 573 wrrec_mclk = wrrec_table[wrrec_mclk - 1]; 574 #endif 575 if (popts->otf_burst_chop_en) 576 wrrec_mclk += 2; 577 578 /* 579 * JEDEC has min requirement for tRRD 580 */ 581 #if defined(CONFIG_SYS_FSL_DDR3) 582 if (acttoact_mclk < 4) 583 acttoact_mclk = 4; 584 #endif 585 /* 586 * JEDEC has some min requirements for tWTR 587 */ 588 #if defined(CONFIG_SYS_FSL_DDR2) 589 if (wrtord_mclk < 2) 590 wrtord_mclk = 2; 591 #elif defined(CONFIG_SYS_FSL_DDR3) 592 if (wrtord_mclk < 4) 593 wrtord_mclk = 4; 594 #endif 595 if (popts->otf_burst_chop_en) 596 wrtord_mclk += 2; 597 598 ddr->timing_cfg_1 = (0 599 | ((pretoact_mclk & 0x0F) << 28) 600 | ((acttopre_mclk & 0x0F) << 24) 601 | ((acttorw_mclk & 0xF) << 20) 602 | ((caslat_ctrl & 0xF) << 16) 603 | ((refrec_ctrl & 0xF) << 12) 604 | ((wrrec_mclk & 0x0F) << 8) 605 | ((acttoact_mclk & 0x0F) << 4) 606 | ((wrtord_mclk & 0x0F) << 0) 607 ); 608 debug("FSLDDR: timing_cfg_1 = 0x%08x\n", ddr->timing_cfg_1); 609 } 610 611 /* DDR SDRAM Timing Configuration 2 (TIMING_CFG_2) */ 612 static void set_timing_cfg_2(const unsigned int ctrl_num, 613 fsl_ddr_cfg_regs_t *ddr, 614 const memctl_options_t *popts, 615 const common_timing_params_t *common_dimm, 616 unsigned int cas_latency, 617 unsigned int additive_latency) 618 { 619 /* Additive latency */ 620 unsigned char add_lat_mclk; 621 /* CAS-to-preamble override */ 622 unsigned short cpo; 623 /* Write latency */ 624 unsigned char wr_lat; 625 /* Read to precharge (tRTP) */ 626 unsigned char rd_to_pre; 627 /* Write command to write data strobe timing adjustment */ 628 unsigned char wr_data_delay; 629 /* Minimum CKE pulse width (tCKE) */ 630 unsigned char cke_pls; 631 /* Window for four activates (tFAW) */ 632 unsigned short four_act; 633 #ifdef CONFIG_SYS_FSL_DDR3 634 const unsigned int mclk_ps = get_memory_clk_period_ps(ctrl_num); 635 #endif 636 637 /* FIXME add check that this must be less than acttorw_mclk */ 638 add_lat_mclk = additive_latency; 639 cpo = popts->cpo_override; 640 641 #if defined(CONFIG_SYS_FSL_DDR1) 642 /* 643 * This is a lie. It should really be 1, but if it is 644 * set to 1, bits overlap into the old controller's 645 * otherwise unused ACSM field. If we leave it 0, then 646 * the HW will magically treat it as 1 for DDR 1. Oh Yea. 647 */ 648 wr_lat = 0; 649 #elif defined(CONFIG_SYS_FSL_DDR2) 650 wr_lat = cas_latency - 1; 651 #else 652 wr_lat = compute_cas_write_latency(ctrl_num); 653 #endif 654 655 #ifdef CONFIG_SYS_FSL_DDR4 656 rd_to_pre = picos_to_mclk(ctrl_num, 7500); 657 #else 658 rd_to_pre = picos_to_mclk(ctrl_num, common_dimm->trtp_ps); 659 #endif 660 /* 661 * JEDEC has some min requirements for tRTP 662 */ 663 #if defined(CONFIG_SYS_FSL_DDR2) 664 if (rd_to_pre < 2) 665 rd_to_pre = 2; 666 #elif defined(CONFIG_SYS_FSL_DDR3) || defined(CONFIG_SYS_FSL_DDR4) 667 if (rd_to_pre < 4) 668 rd_to_pre = 4; 669 #endif 670 if (popts->otf_burst_chop_en) 671 rd_to_pre += 2; /* according to UM */ 672 673 wr_data_delay = popts->write_data_delay; 674 #ifdef CONFIG_SYS_FSL_DDR4 675 cpo = 0; 676 cke_pls = max(3U, picos_to_mclk(ctrl_num, 5000)); 677 #elif defined(CONFIG_SYS_FSL_DDR3) 678 /* 679 * cke pulse = max(3nCK, 7.5ns) for DDR3-800 680 * max(3nCK, 5.625ns) for DDR3-1066, 1333 681 * max(3nCK, 5ns) for DDR3-1600, 1866, 2133 682 */ 683 cke_pls = max(3U, picos_to_mclk(ctrl_num, mclk_ps > 1870 ? 7500 : 684 (mclk_ps > 1245 ? 5625 : 5000))); 685 #else 686 cke_pls = FSL_DDR_MIN_TCKE_PULSE_WIDTH_DDR; 687 #endif 688 four_act = picos_to_mclk(ctrl_num, 689 popts->tfaw_window_four_activates_ps); 690 691 ddr->timing_cfg_2 = (0 692 | ((add_lat_mclk & 0xf) << 28) 693 | ((cpo & 0x1f) << 23) 694 | ((wr_lat & 0xf) << 19) 695 | ((wr_lat & 0x10) << 14) 696 | ((rd_to_pre & RD_TO_PRE_MASK) << RD_TO_PRE_SHIFT) 697 | ((wr_data_delay & WR_DATA_DELAY_MASK) << WR_DATA_DELAY_SHIFT) 698 | ((cke_pls & 0x7) << 6) 699 | ((four_act & 0x3f) << 0) 700 ); 701 debug("FSLDDR: timing_cfg_2 = 0x%08x\n", ddr->timing_cfg_2); 702 } 703 704 /* DDR SDRAM Register Control Word */ 705 static void set_ddr_sdram_rcw(fsl_ddr_cfg_regs_t *ddr, 706 const memctl_options_t *popts, 707 const common_timing_params_t *common_dimm) 708 { 709 if (common_dimm->all_dimms_registered && 710 !common_dimm->all_dimms_unbuffered) { 711 if (popts->rcw_override) { 712 ddr->ddr_sdram_rcw_1 = popts->rcw_1; 713 ddr->ddr_sdram_rcw_2 = popts->rcw_2; 714 } else { 715 ddr->ddr_sdram_rcw_1 = 716 common_dimm->rcw[0] << 28 | \ 717 common_dimm->rcw[1] << 24 | \ 718 common_dimm->rcw[2] << 20 | \ 719 common_dimm->rcw[3] << 16 | \ 720 common_dimm->rcw[4] << 12 | \ 721 common_dimm->rcw[5] << 8 | \ 722 common_dimm->rcw[6] << 4 | \ 723 common_dimm->rcw[7]; 724 ddr->ddr_sdram_rcw_2 = 725 common_dimm->rcw[8] << 28 | \ 726 common_dimm->rcw[9] << 24 | \ 727 common_dimm->rcw[10] << 20 | \ 728 common_dimm->rcw[11] << 16 | \ 729 common_dimm->rcw[12] << 12 | \ 730 common_dimm->rcw[13] << 8 | \ 731 common_dimm->rcw[14] << 4 | \ 732 common_dimm->rcw[15]; 733 } 734 debug("FSLDDR: ddr_sdram_rcw_1 = 0x%08x\n", ddr->ddr_sdram_rcw_1); 735 debug("FSLDDR: ddr_sdram_rcw_2 = 0x%08x\n", ddr->ddr_sdram_rcw_2); 736 } 737 } 738 739 /* DDR SDRAM control configuration (DDR_SDRAM_CFG) */ 740 static void set_ddr_sdram_cfg(fsl_ddr_cfg_regs_t *ddr, 741 const memctl_options_t *popts, 742 const common_timing_params_t *common_dimm) 743 { 744 unsigned int mem_en; /* DDR SDRAM interface logic enable */ 745 unsigned int sren; /* Self refresh enable (during sleep) */ 746 unsigned int ecc_en; /* ECC enable. */ 747 unsigned int rd_en; /* Registered DIMM enable */ 748 unsigned int sdram_type; /* Type of SDRAM */ 749 unsigned int dyn_pwr; /* Dynamic power management mode */ 750 unsigned int dbw; /* DRAM dta bus width */ 751 unsigned int eight_be = 0; /* 8-beat burst enable, DDR2 is zero */ 752 unsigned int ncap = 0; /* Non-concurrent auto-precharge */ 753 unsigned int threet_en; /* Enable 3T timing */ 754 unsigned int twot_en; /* Enable 2T timing */ 755 unsigned int ba_intlv_ctl; /* Bank (CS) interleaving control */ 756 unsigned int x32_en = 0; /* x32 enable */ 757 unsigned int pchb8 = 0; /* precharge bit 8 enable */ 758 unsigned int hse; /* Global half strength override */ 759 unsigned int acc_ecc_en = 0; /* Accumulated ECC enable */ 760 unsigned int mem_halt = 0; /* memory controller halt */ 761 unsigned int bi = 0; /* Bypass initialization */ 762 763 mem_en = 1; 764 sren = popts->self_refresh_in_sleep; 765 if (common_dimm->all_dimms_ecc_capable) { 766 /* Allow setting of ECC only if all DIMMs are ECC. */ 767 ecc_en = popts->ecc_mode; 768 } else { 769 ecc_en = 0; 770 } 771 772 if (common_dimm->all_dimms_registered && 773 !common_dimm->all_dimms_unbuffered) { 774 rd_en = 1; 775 twot_en = 0; 776 } else { 777 rd_en = 0; 778 twot_en = popts->twot_en; 779 } 780 781 sdram_type = CONFIG_FSL_SDRAM_TYPE; 782 783 dyn_pwr = popts->dynamic_power; 784 dbw = popts->data_bus_width; 785 /* 8-beat burst enable DDR-III case 786 * we must clear it when use the on-the-fly mode, 787 * must set it when use the 32-bits bus mode. 788 */ 789 if ((sdram_type == SDRAM_TYPE_DDR3) || 790 (sdram_type == SDRAM_TYPE_DDR4)) { 791 if (popts->burst_length == DDR_BL8) 792 eight_be = 1; 793 if (popts->burst_length == DDR_OTF) 794 eight_be = 0; 795 if (dbw == 0x1) 796 eight_be = 1; 797 } 798 799 threet_en = popts->threet_en; 800 ba_intlv_ctl = popts->ba_intlv_ctl; 801 hse = popts->half_strength_driver_enable; 802 803 /* set when ddr bus width < 64 */ 804 acc_ecc_en = (dbw != 0 && ecc_en == 1) ? 1 : 0; 805 806 ddr->ddr_sdram_cfg = (0 807 | ((mem_en & 0x1) << 31) 808 | ((sren & 0x1) << 30) 809 | ((ecc_en & 0x1) << 29) 810 | ((rd_en & 0x1) << 28) 811 | ((sdram_type & 0x7) << 24) 812 | ((dyn_pwr & 0x1) << 21) 813 | ((dbw & 0x3) << 19) 814 | ((eight_be & 0x1) << 18) 815 | ((ncap & 0x1) << 17) 816 | ((threet_en & 0x1) << 16) 817 | ((twot_en & 0x1) << 15) 818 | ((ba_intlv_ctl & 0x7F) << 8) 819 | ((x32_en & 0x1) << 5) 820 | ((pchb8 & 0x1) << 4) 821 | ((hse & 0x1) << 3) 822 | ((acc_ecc_en & 0x1) << 2) 823 | ((mem_halt & 0x1) << 1) 824 | ((bi & 0x1) << 0) 825 ); 826 debug("FSLDDR: ddr_sdram_cfg = 0x%08x\n", ddr->ddr_sdram_cfg); 827 } 828 829 /* DDR SDRAM control configuration 2 (DDR_SDRAM_CFG_2) */ 830 static void set_ddr_sdram_cfg_2(const unsigned int ctrl_num, 831 fsl_ddr_cfg_regs_t *ddr, 832 const memctl_options_t *popts, 833 const unsigned int unq_mrs_en) 834 { 835 unsigned int frc_sr = 0; /* Force self refresh */ 836 unsigned int sr_ie = 0; /* Self-refresh interrupt enable */ 837 unsigned int odt_cfg = 0; /* ODT configuration */ 838 unsigned int num_pr; /* Number of posted refreshes */ 839 unsigned int slow = 0; /* DDR will be run less than 1250 */ 840 unsigned int x4_en = 0; /* x4 DRAM enable */ 841 unsigned int obc_cfg; /* On-The-Fly Burst Chop Cfg */ 842 unsigned int ap_en; /* Address Parity Enable */ 843 unsigned int d_init; /* DRAM data initialization */ 844 unsigned int rcw_en = 0; /* Register Control Word Enable */ 845 unsigned int md_en = 0; /* Mirrored DIMM Enable */ 846 unsigned int qd_en = 0; /* quad-rank DIMM Enable */ 847 int i; 848 #ifndef CONFIG_SYS_FSL_DDR4 849 unsigned int dll_rst_dis = 1; /* DLL reset disable */ 850 unsigned int dqs_cfg; /* DQS configuration */ 851 852 dqs_cfg = popts->dqs_config; 853 #endif 854 for (i = 0; i < CONFIG_CHIP_SELECTS_PER_CTRL; i++) { 855 if (popts->cs_local_opts[i].odt_rd_cfg 856 || popts->cs_local_opts[i].odt_wr_cfg) { 857 odt_cfg = SDRAM_CFG2_ODT_ONLY_READ; 858 break; 859 } 860 } 861 sr_ie = popts->self_refresh_interrupt_en; 862 num_pr = 1; /* Make this configurable */ 863 864 /* 865 * 8572 manual says 866 * {TIMING_CFG_1[PRETOACT] 867 * + [DDR_SDRAM_CFG_2[NUM_PR] 868 * * ({EXT_REFREC || REFREC} + 8 + 2)]} 869 * << DDR_SDRAM_INTERVAL[REFINT] 870 */ 871 #if defined(CONFIG_SYS_FSL_DDR3) || defined(CONFIG_SYS_FSL_DDR4) 872 obc_cfg = popts->otf_burst_chop_en; 873 #else 874 obc_cfg = 0; 875 #endif 876 877 #if (CONFIG_SYS_FSL_DDR_VER >= FSL_DDR_VER_4_7) 878 slow = get_ddr_freq(ctrl_num) < 1249000000; 879 #endif 880 881 if (popts->registered_dimm_en) { 882 rcw_en = 1; 883 ap_en = popts->ap_en; 884 } else { 885 ap_en = 0; 886 } 887 888 x4_en = popts->x4_en ? 1 : 0; 889 890 #if defined(CONFIG_ECC_INIT_VIA_DDRCONTROLLER) 891 /* Use the DDR controller to auto initialize memory. */ 892 d_init = popts->ecc_init_using_memctl; 893 ddr->ddr_data_init = CONFIG_MEM_INIT_VALUE; 894 debug("DDR: ddr_data_init = 0x%08x\n", ddr->ddr_data_init); 895 #else 896 /* Memory will be initialized via DMA, or not at all. */ 897 d_init = 0; 898 #endif 899 900 #if defined(CONFIG_SYS_FSL_DDR3) || defined(CONFIG_SYS_FSL_DDR4) 901 md_en = popts->mirrored_dimm; 902 #endif 903 qd_en = popts->quad_rank_present ? 1 : 0; 904 ddr->ddr_sdram_cfg_2 = (0 905 | ((frc_sr & 0x1) << 31) 906 | ((sr_ie & 0x1) << 30) 907 #ifndef CONFIG_SYS_FSL_DDR4 908 | ((dll_rst_dis & 0x1) << 29) 909 | ((dqs_cfg & 0x3) << 26) 910 #endif 911 | ((odt_cfg & 0x3) << 21) 912 | ((num_pr & 0xf) << 12) 913 | ((slow & 1) << 11) 914 | (x4_en << 10) 915 | (qd_en << 9) 916 | (unq_mrs_en << 8) 917 | ((obc_cfg & 0x1) << 6) 918 | ((ap_en & 0x1) << 5) 919 | ((d_init & 0x1) << 4) 920 | ((rcw_en & 0x1) << 2) 921 | ((md_en & 0x1) << 0) 922 ); 923 debug("FSLDDR: ddr_sdram_cfg_2 = 0x%08x\n", ddr->ddr_sdram_cfg_2); 924 } 925 926 #ifdef CONFIG_SYS_FSL_DDR4 927 /* DDR SDRAM Mode configuration 2 (DDR_SDRAM_MODE_2) */ 928 static void set_ddr_sdram_mode_2(const unsigned int ctrl_num, 929 fsl_ddr_cfg_regs_t *ddr, 930 const memctl_options_t *popts, 931 const common_timing_params_t *common_dimm, 932 const unsigned int unq_mrs_en) 933 { 934 unsigned short esdmode2 = 0; /* Extended SDRAM mode 2 */ 935 unsigned short esdmode3 = 0; /* Extended SDRAM mode 3 */ 936 int i; 937 unsigned int wr_crc = 0; /* Disable */ 938 unsigned int rtt_wr = 0; /* Rtt_WR - dynamic ODT off */ 939 unsigned int srt = 0; /* self-refresh temerature, normal range */ 940 unsigned int cwl = compute_cas_write_latency(ctrl_num) - 9; 941 unsigned int mpr = 0; /* serial */ 942 unsigned int wc_lat; 943 const unsigned int mclk_ps = get_memory_clk_period_ps(ctrl_num); 944 945 if (popts->rtt_override) 946 rtt_wr = popts->rtt_wr_override_value; 947 else 948 rtt_wr = popts->cs_local_opts[0].odt_rtt_wr; 949 950 if (common_dimm->extended_op_srt) 951 srt = common_dimm->extended_op_srt; 952 953 esdmode2 = (0 954 | ((wr_crc & 0x1) << 12) 955 | ((rtt_wr & 0x3) << 9) 956 | ((srt & 0x3) << 6) 957 | ((cwl & 0x7) << 3)); 958 959 if (mclk_ps >= 1250) 960 wc_lat = 0; 961 else if (mclk_ps >= 833) 962 wc_lat = 1; 963 else 964 wc_lat = 2; 965 966 esdmode3 = (0 967 | ((mpr & 0x3) << 11) 968 | ((wc_lat & 0x3) << 9)); 969 970 ddr->ddr_sdram_mode_2 = (0 971 | ((esdmode2 & 0xFFFF) << 16) 972 | ((esdmode3 & 0xFFFF) << 0) 973 ); 974 debug("FSLDDR: ddr_sdram_mode_2 = 0x%08x\n", ddr->ddr_sdram_mode_2); 975 976 if (unq_mrs_en) { /* unique mode registers are supported */ 977 for (i = 1; i < CONFIG_CHIP_SELECTS_PER_CTRL; i++) { 978 if (popts->rtt_override) 979 rtt_wr = popts->rtt_wr_override_value; 980 else 981 rtt_wr = popts->cs_local_opts[i].odt_rtt_wr; 982 983 esdmode2 &= 0xF9FF; /* clear bit 10, 9 */ 984 esdmode2 |= (rtt_wr & 0x3) << 9; 985 switch (i) { 986 case 1: 987 ddr->ddr_sdram_mode_4 = (0 988 | ((esdmode2 & 0xFFFF) << 16) 989 | ((esdmode3 & 0xFFFF) << 0) 990 ); 991 break; 992 case 2: 993 ddr->ddr_sdram_mode_6 = (0 994 | ((esdmode2 & 0xFFFF) << 16) 995 | ((esdmode3 & 0xFFFF) << 0) 996 ); 997 break; 998 case 3: 999 ddr->ddr_sdram_mode_8 = (0 1000 | ((esdmode2 & 0xFFFF) << 16) 1001 | ((esdmode3 & 0xFFFF) << 0) 1002 ); 1003 break; 1004 } 1005 } 1006 debug("FSLDDR: ddr_sdram_mode_4 = 0x%08x\n", 1007 ddr->ddr_sdram_mode_4); 1008 debug("FSLDDR: ddr_sdram_mode_6 = 0x%08x\n", 1009 ddr->ddr_sdram_mode_6); 1010 debug("FSLDDR: ddr_sdram_mode_8 = 0x%08x\n", 1011 ddr->ddr_sdram_mode_8); 1012 } 1013 } 1014 #elif defined(CONFIG_SYS_FSL_DDR3) 1015 /* DDR SDRAM Mode configuration 2 (DDR_SDRAM_MODE_2) */ 1016 static void set_ddr_sdram_mode_2(const unsigned int ctrl_num, 1017 fsl_ddr_cfg_regs_t *ddr, 1018 const memctl_options_t *popts, 1019 const common_timing_params_t *common_dimm, 1020 const unsigned int unq_mrs_en) 1021 { 1022 unsigned short esdmode2 = 0; /* Extended SDRAM mode 2 */ 1023 unsigned short esdmode3 = 0; /* Extended SDRAM mode 3 */ 1024 int i; 1025 unsigned int rtt_wr = 0; /* Rtt_WR - dynamic ODT off */ 1026 unsigned int srt = 0; /* self-refresh temerature, normal range */ 1027 unsigned int asr = 0; /* auto self-refresh disable */ 1028 unsigned int cwl = compute_cas_write_latency(ctrl_num) - 5; 1029 unsigned int pasr = 0; /* partial array self refresh disable */ 1030 1031 if (popts->rtt_override) 1032 rtt_wr = popts->rtt_wr_override_value; 1033 else 1034 rtt_wr = popts->cs_local_opts[0].odt_rtt_wr; 1035 1036 if (common_dimm->extended_op_srt) 1037 srt = common_dimm->extended_op_srt; 1038 1039 esdmode2 = (0 1040 | ((rtt_wr & 0x3) << 9) 1041 | ((srt & 0x1) << 7) 1042 | ((asr & 0x1) << 6) 1043 | ((cwl & 0x7) << 3) 1044 | ((pasr & 0x7) << 0)); 1045 ddr->ddr_sdram_mode_2 = (0 1046 | ((esdmode2 & 0xFFFF) << 16) 1047 | ((esdmode3 & 0xFFFF) << 0) 1048 ); 1049 debug("FSLDDR: ddr_sdram_mode_2 = 0x%08x\n", ddr->ddr_sdram_mode_2); 1050 1051 if (unq_mrs_en) { /* unique mode registers are supported */ 1052 for (i = 1; i < CONFIG_CHIP_SELECTS_PER_CTRL; i++) { 1053 if (popts->rtt_override) 1054 rtt_wr = popts->rtt_wr_override_value; 1055 else 1056 rtt_wr = popts->cs_local_opts[i].odt_rtt_wr; 1057 1058 esdmode2 &= 0xF9FF; /* clear bit 10, 9 */ 1059 esdmode2 |= (rtt_wr & 0x3) << 9; 1060 switch (i) { 1061 case 1: 1062 ddr->ddr_sdram_mode_4 = (0 1063 | ((esdmode2 & 0xFFFF) << 16) 1064 | ((esdmode3 & 0xFFFF) << 0) 1065 ); 1066 break; 1067 case 2: 1068 ddr->ddr_sdram_mode_6 = (0 1069 | ((esdmode2 & 0xFFFF) << 16) 1070 | ((esdmode3 & 0xFFFF) << 0) 1071 ); 1072 break; 1073 case 3: 1074 ddr->ddr_sdram_mode_8 = (0 1075 | ((esdmode2 & 0xFFFF) << 16) 1076 | ((esdmode3 & 0xFFFF) << 0) 1077 ); 1078 break; 1079 } 1080 } 1081 debug("FSLDDR: ddr_sdram_mode_4 = 0x%08x\n", 1082 ddr->ddr_sdram_mode_4); 1083 debug("FSLDDR: ddr_sdram_mode_6 = 0x%08x\n", 1084 ddr->ddr_sdram_mode_6); 1085 debug("FSLDDR: ddr_sdram_mode_8 = 0x%08x\n", 1086 ddr->ddr_sdram_mode_8); 1087 } 1088 } 1089 1090 #else /* for DDR2 and DDR1 */ 1091 /* DDR SDRAM Mode configuration 2 (DDR_SDRAM_MODE_2) */ 1092 static void set_ddr_sdram_mode_2(const unsigned int ctrl_num, 1093 fsl_ddr_cfg_regs_t *ddr, 1094 const memctl_options_t *popts, 1095 const common_timing_params_t *common_dimm, 1096 const unsigned int unq_mrs_en) 1097 { 1098 unsigned short esdmode2 = 0; /* Extended SDRAM mode 2 */ 1099 unsigned short esdmode3 = 0; /* Extended SDRAM mode 3 */ 1100 1101 ddr->ddr_sdram_mode_2 = (0 1102 | ((esdmode2 & 0xFFFF) << 16) 1103 | ((esdmode3 & 0xFFFF) << 0) 1104 ); 1105 debug("FSLDDR: ddr_sdram_mode_2 = 0x%08x\n", ddr->ddr_sdram_mode_2); 1106 } 1107 #endif 1108 1109 #ifdef CONFIG_SYS_FSL_DDR4 1110 /* DDR SDRAM Mode configuration 9 (DDR_SDRAM_MODE_9) */ 1111 static void set_ddr_sdram_mode_9(fsl_ddr_cfg_regs_t *ddr, 1112 const memctl_options_t *popts, 1113 const common_timing_params_t *common_dimm, 1114 const unsigned int unq_mrs_en) 1115 { 1116 int i; 1117 unsigned short esdmode4 = 0; /* Extended SDRAM mode 4 */ 1118 unsigned short esdmode5; /* Extended SDRAM mode 5 */ 1119 int rtt_park = 0; 1120 bool four_cs = false; 1121 1122 #if CONFIG_CHIP_SELECTS_PER_CTRL == 4 1123 if ((ddr->cs[0].config & SDRAM_CS_CONFIG_EN) && 1124 (ddr->cs[1].config & SDRAM_CS_CONFIG_EN) && 1125 (ddr->cs[2].config & SDRAM_CS_CONFIG_EN) && 1126 (ddr->cs[3].config & SDRAM_CS_CONFIG_EN)) 1127 four_cs = true; 1128 #endif 1129 if (ddr->cs[0].config & SDRAM_CS_CONFIG_EN) { 1130 esdmode5 = 0x00000500; /* Data mask enable, RTT_PARK CS0 */ 1131 rtt_park = four_cs ? 0 : 1; 1132 } else { 1133 esdmode5 = 0x00000400; /* Data mask enabled */ 1134 } 1135 1136 ddr->ddr_sdram_mode_9 = (0 1137 | ((esdmode4 & 0xffff) << 16) 1138 | ((esdmode5 & 0xffff) << 0) 1139 ); 1140 1141 /* Normally only the first enabled CS use 0x500, others use 0x400 1142 * But when four chip-selects are all enabled, all mode registers 1143 * need 0x500 to park. 1144 */ 1145 1146 debug("FSLDDR: ddr_sdram_mode_9) = 0x%08x\n", ddr->ddr_sdram_mode_9); 1147 if (unq_mrs_en) { /* unique mode registers are supported */ 1148 for (i = 1; i < CONFIG_CHIP_SELECTS_PER_CTRL; i++) { 1149 if (!rtt_park && 1150 (ddr->cs[i].config & SDRAM_CS_CONFIG_EN)) { 1151 esdmode5 |= 0x00000500; /* RTT_PARK */ 1152 rtt_park = four_cs ? 0 : 1; 1153 } else { 1154 esdmode5 = 0x00000400; 1155 } 1156 switch (i) { 1157 case 1: 1158 ddr->ddr_sdram_mode_11 = (0 1159 | ((esdmode4 & 0xFFFF) << 16) 1160 | ((esdmode5 & 0xFFFF) << 0) 1161 ); 1162 break; 1163 case 2: 1164 ddr->ddr_sdram_mode_13 = (0 1165 | ((esdmode4 & 0xFFFF) << 16) 1166 | ((esdmode5 & 0xFFFF) << 0) 1167 ); 1168 break; 1169 case 3: 1170 ddr->ddr_sdram_mode_15 = (0 1171 | ((esdmode4 & 0xFFFF) << 16) 1172 | ((esdmode5 & 0xFFFF) << 0) 1173 ); 1174 break; 1175 } 1176 } 1177 debug("FSLDDR: ddr_sdram_mode_11 = 0x%08x\n", 1178 ddr->ddr_sdram_mode_11); 1179 debug("FSLDDR: ddr_sdram_mode_13 = 0x%08x\n", 1180 ddr->ddr_sdram_mode_13); 1181 debug("FSLDDR: ddr_sdram_mode_15 = 0x%08x\n", 1182 ddr->ddr_sdram_mode_15); 1183 } 1184 } 1185 1186 /* DDR SDRAM Mode configuration 10 (DDR_SDRAM_MODE_10) */ 1187 static void set_ddr_sdram_mode_10(const unsigned int ctrl_num, 1188 fsl_ddr_cfg_regs_t *ddr, 1189 const memctl_options_t *popts, 1190 const common_timing_params_t *common_dimm, 1191 const unsigned int unq_mrs_en) 1192 { 1193 int i; 1194 unsigned short esdmode6 = 0; /* Extended SDRAM mode 6 */ 1195 unsigned short esdmode7 = 0; /* Extended SDRAM mode 7 */ 1196 unsigned int tccdl_min = picos_to_mclk(ctrl_num, common_dimm->tccdl_ps); 1197 1198 esdmode6 = ((tccdl_min - 4) & 0x7) << 10; 1199 1200 if (popts->ddr_cdr2 & DDR_CDR2_VREF_RANGE_2) 1201 esdmode6 |= 1 << 6; /* Range 2 */ 1202 1203 ddr->ddr_sdram_mode_10 = (0 1204 | ((esdmode6 & 0xffff) << 16) 1205 | ((esdmode7 & 0xffff) << 0) 1206 ); 1207 debug("FSLDDR: ddr_sdram_mode_10) = 0x%08x\n", ddr->ddr_sdram_mode_10); 1208 if (unq_mrs_en) { /* unique mode registers are supported */ 1209 for (i = 1; i < CONFIG_CHIP_SELECTS_PER_CTRL; i++) { 1210 switch (i) { 1211 case 1: 1212 ddr->ddr_sdram_mode_12 = (0 1213 | ((esdmode6 & 0xFFFF) << 16) 1214 | ((esdmode7 & 0xFFFF) << 0) 1215 ); 1216 break; 1217 case 2: 1218 ddr->ddr_sdram_mode_14 = (0 1219 | ((esdmode6 & 0xFFFF) << 16) 1220 | ((esdmode7 & 0xFFFF) << 0) 1221 ); 1222 break; 1223 case 3: 1224 ddr->ddr_sdram_mode_16 = (0 1225 | ((esdmode6 & 0xFFFF) << 16) 1226 | ((esdmode7 & 0xFFFF) << 0) 1227 ); 1228 break; 1229 } 1230 } 1231 debug("FSLDDR: ddr_sdram_mode_12 = 0x%08x\n", 1232 ddr->ddr_sdram_mode_12); 1233 debug("FSLDDR: ddr_sdram_mode_14 = 0x%08x\n", 1234 ddr->ddr_sdram_mode_14); 1235 debug("FSLDDR: ddr_sdram_mode_16 = 0x%08x\n", 1236 ddr->ddr_sdram_mode_16); 1237 } 1238 } 1239 1240 #endif 1241 1242 /* DDR SDRAM Interval Configuration (DDR_SDRAM_INTERVAL) */ 1243 static void set_ddr_sdram_interval(const unsigned int ctrl_num, 1244 fsl_ddr_cfg_regs_t *ddr, 1245 const memctl_options_t *popts, 1246 const common_timing_params_t *common_dimm) 1247 { 1248 unsigned int refint; /* Refresh interval */ 1249 unsigned int bstopre; /* Precharge interval */ 1250 1251 refint = picos_to_mclk(ctrl_num, common_dimm->refresh_rate_ps); 1252 1253 bstopre = popts->bstopre; 1254 1255 /* refint field used 0x3FFF in earlier controllers */ 1256 ddr->ddr_sdram_interval = (0 1257 | ((refint & 0xFFFF) << 16) 1258 | ((bstopre & 0x3FFF) << 0) 1259 ); 1260 debug("FSLDDR: ddr_sdram_interval = 0x%08x\n", ddr->ddr_sdram_interval); 1261 } 1262 1263 #ifdef CONFIG_SYS_FSL_DDR4 1264 /* DDR SDRAM Mode configuration set (DDR_SDRAM_MODE) */ 1265 static void set_ddr_sdram_mode(const unsigned int ctrl_num, 1266 fsl_ddr_cfg_regs_t *ddr, 1267 const memctl_options_t *popts, 1268 const common_timing_params_t *common_dimm, 1269 unsigned int cas_latency, 1270 unsigned int additive_latency, 1271 const unsigned int unq_mrs_en) 1272 { 1273 int i; 1274 unsigned short esdmode; /* Extended SDRAM mode */ 1275 unsigned short sdmode; /* SDRAM mode */ 1276 1277 /* Mode Register - MR1 */ 1278 unsigned int qoff = 0; /* Output buffer enable 0=yes, 1=no */ 1279 unsigned int tdqs_en = 0; /* TDQS Enable: 0=no, 1=yes */ 1280 unsigned int rtt; 1281 unsigned int wrlvl_en = 0; /* Write level enable: 0=no, 1=yes */ 1282 unsigned int al = 0; /* Posted CAS# additive latency (AL) */ 1283 unsigned int dic = 0; /* Output driver impedance, 40ohm */ 1284 unsigned int dll_en = 1; /* DLL Enable 1=Enable (Normal), 1285 0=Disable (Test/Debug) */ 1286 1287 /* Mode Register - MR0 */ 1288 unsigned int wr = 0; /* Write Recovery */ 1289 unsigned int dll_rst; /* DLL Reset */ 1290 unsigned int mode; /* Normal=0 or Test=1 */ 1291 unsigned int caslat = 4;/* CAS# latency, default set as 6 cycles */ 1292 /* BT: Burst Type (0=Nibble Sequential, 1=Interleaved) */ 1293 unsigned int bt; 1294 unsigned int bl; /* BL: Burst Length */ 1295 1296 unsigned int wr_mclk; 1297 /* DDR4 support WR 10, 12, 14, 16, 18, 20, 24 */ 1298 static const u8 wr_table[] = { 1299 0, 1, 1, 2, 2, 3, 3, 4, 4, 5, 5, 6, 6, 6, 6}; 1300 /* DDR4 support CAS 9, 10, 11, 12, 13, 14, 15, 16, 18, 20, 22, 24 */ 1301 static const u8 cas_latency_table[] = { 1302 0, 1, 2, 3, 4, 5, 6, 7, 8, 8, 1303 9, 9, 10, 10, 11, 11}; 1304 1305 if (popts->rtt_override) 1306 rtt = popts->rtt_override_value; 1307 else 1308 rtt = popts->cs_local_opts[0].odt_rtt_norm; 1309 1310 if (additive_latency == (cas_latency - 1)) 1311 al = 1; 1312 if (additive_latency == (cas_latency - 2)) 1313 al = 2; 1314 1315 if (popts->quad_rank_present) 1316 dic = 1; /* output driver impedance 240/7 ohm */ 1317 1318 /* 1319 * The esdmode value will also be used for writing 1320 * MR1 during write leveling for DDR3, although the 1321 * bits specifically related to the write leveling 1322 * scheme will be handled automatically by the DDR 1323 * controller. so we set the wrlvl_en = 0 here. 1324 */ 1325 esdmode = (0 1326 | ((qoff & 0x1) << 12) 1327 | ((tdqs_en & 0x1) << 11) 1328 | ((rtt & 0x7) << 8) 1329 | ((wrlvl_en & 0x1) << 7) 1330 | ((al & 0x3) << 3) 1331 | ((dic & 0x3) << 1) /* DIC field is split */ 1332 | ((dll_en & 0x1) << 0) 1333 ); 1334 1335 /* 1336 * DLL control for precharge PD 1337 * 0=slow exit DLL off (tXPDLL) 1338 * 1=fast exit DLL on (tXP) 1339 */ 1340 1341 wr_mclk = picos_to_mclk(ctrl_num, common_dimm->twr_ps); 1342 if (wr_mclk <= 24) { 1343 wr = wr_table[wr_mclk - 10]; 1344 } else { 1345 printf("Error: unsupported write recovery for mode register wr_mclk = %d\n", 1346 wr_mclk); 1347 } 1348 1349 dll_rst = 0; /* dll no reset */ 1350 mode = 0; /* normal mode */ 1351 1352 /* look up table to get the cas latency bits */ 1353 if (cas_latency >= 9 && cas_latency <= 24) 1354 caslat = cas_latency_table[cas_latency - 9]; 1355 else 1356 printf("Error: unsupported cas latency for mode register\n"); 1357 1358 bt = 0; /* Nibble sequential */ 1359 1360 switch (popts->burst_length) { 1361 case DDR_BL8: 1362 bl = 0; 1363 break; 1364 case DDR_OTF: 1365 bl = 1; 1366 break; 1367 case DDR_BC4: 1368 bl = 2; 1369 break; 1370 default: 1371 printf("Error: invalid burst length of %u specified. ", 1372 popts->burst_length); 1373 puts("Defaulting to on-the-fly BC4 or BL8 beats.\n"); 1374 bl = 1; 1375 break; 1376 } 1377 1378 sdmode = (0 1379 | ((wr & 0x7) << 9) 1380 | ((dll_rst & 0x1) << 8) 1381 | ((mode & 0x1) << 7) 1382 | (((caslat >> 1) & 0x7) << 4) 1383 | ((bt & 0x1) << 3) 1384 | ((caslat & 1) << 2) 1385 | ((bl & 0x3) << 0) 1386 ); 1387 1388 ddr->ddr_sdram_mode = (0 1389 | ((esdmode & 0xFFFF) << 16) 1390 | ((sdmode & 0xFFFF) << 0) 1391 ); 1392 1393 debug("FSLDDR: ddr_sdram_mode = 0x%08x\n", ddr->ddr_sdram_mode); 1394 1395 if (unq_mrs_en) { /* unique mode registers are supported */ 1396 for (i = 1; i < CONFIG_CHIP_SELECTS_PER_CTRL; i++) { 1397 if (popts->rtt_override) 1398 rtt = popts->rtt_override_value; 1399 else 1400 rtt = popts->cs_local_opts[i].odt_rtt_norm; 1401 1402 esdmode &= 0xF8FF; /* clear bit 10,9,8 for rtt */ 1403 esdmode |= (rtt & 0x7) << 8; 1404 switch (i) { 1405 case 1: 1406 ddr->ddr_sdram_mode_3 = (0 1407 | ((esdmode & 0xFFFF) << 16) 1408 | ((sdmode & 0xFFFF) << 0) 1409 ); 1410 break; 1411 case 2: 1412 ddr->ddr_sdram_mode_5 = (0 1413 | ((esdmode & 0xFFFF) << 16) 1414 | ((sdmode & 0xFFFF) << 0) 1415 ); 1416 break; 1417 case 3: 1418 ddr->ddr_sdram_mode_7 = (0 1419 | ((esdmode & 0xFFFF) << 16) 1420 | ((sdmode & 0xFFFF) << 0) 1421 ); 1422 break; 1423 } 1424 } 1425 debug("FSLDDR: ddr_sdram_mode_3 = 0x%08x\n", 1426 ddr->ddr_sdram_mode_3); 1427 debug("FSLDDR: ddr_sdram_mode_5 = 0x%08x\n", 1428 ddr->ddr_sdram_mode_5); 1429 debug("FSLDDR: ddr_sdram_mode_5 = 0x%08x\n", 1430 ddr->ddr_sdram_mode_5); 1431 } 1432 } 1433 1434 #elif defined(CONFIG_SYS_FSL_DDR3) 1435 /* DDR SDRAM Mode configuration set (DDR_SDRAM_MODE) */ 1436 static void set_ddr_sdram_mode(const unsigned int ctrl_num, 1437 fsl_ddr_cfg_regs_t *ddr, 1438 const memctl_options_t *popts, 1439 const common_timing_params_t *common_dimm, 1440 unsigned int cas_latency, 1441 unsigned int additive_latency, 1442 const unsigned int unq_mrs_en) 1443 { 1444 int i; 1445 unsigned short esdmode; /* Extended SDRAM mode */ 1446 unsigned short sdmode; /* SDRAM mode */ 1447 1448 /* Mode Register - MR1 */ 1449 unsigned int qoff = 0; /* Output buffer enable 0=yes, 1=no */ 1450 unsigned int tdqs_en = 0; /* TDQS Enable: 0=no, 1=yes */ 1451 unsigned int rtt; 1452 unsigned int wrlvl_en = 0; /* Write level enable: 0=no, 1=yes */ 1453 unsigned int al = 0; /* Posted CAS# additive latency (AL) */ 1454 unsigned int dic = 0; /* Output driver impedance, 40ohm */ 1455 unsigned int dll_en = 0; /* DLL Enable 0=Enable (Normal), 1456 1=Disable (Test/Debug) */ 1457 1458 /* Mode Register - MR0 */ 1459 unsigned int dll_on; /* DLL control for precharge PD, 0=off, 1=on */ 1460 unsigned int wr = 0; /* Write Recovery */ 1461 unsigned int dll_rst; /* DLL Reset */ 1462 unsigned int mode; /* Normal=0 or Test=1 */ 1463 unsigned int caslat = 4;/* CAS# latency, default set as 6 cycles */ 1464 /* BT: Burst Type (0=Nibble Sequential, 1=Interleaved) */ 1465 unsigned int bt; 1466 unsigned int bl; /* BL: Burst Length */ 1467 1468 unsigned int wr_mclk; 1469 /* 1470 * DDR_SDRAM_MODE doesn't support 9,11,13,15 1471 * Please refer JEDEC Standard No. 79-3E for Mode Register MR0 1472 * for this table 1473 */ 1474 static const u8 wr_table[] = {1, 2, 3, 4, 5, 5, 6, 6, 7, 7, 0, 0}; 1475 1476 if (popts->rtt_override) 1477 rtt = popts->rtt_override_value; 1478 else 1479 rtt = popts->cs_local_opts[0].odt_rtt_norm; 1480 1481 if (additive_latency == (cas_latency - 1)) 1482 al = 1; 1483 if (additive_latency == (cas_latency - 2)) 1484 al = 2; 1485 1486 if (popts->quad_rank_present) 1487 dic = 1; /* output driver impedance 240/7 ohm */ 1488 1489 /* 1490 * The esdmode value will also be used for writing 1491 * MR1 during write leveling for DDR3, although the 1492 * bits specifically related to the write leveling 1493 * scheme will be handled automatically by the DDR 1494 * controller. so we set the wrlvl_en = 0 here. 1495 */ 1496 esdmode = (0 1497 | ((qoff & 0x1) << 12) 1498 | ((tdqs_en & 0x1) << 11) 1499 | ((rtt & 0x4) << 7) /* rtt field is split */ 1500 | ((wrlvl_en & 0x1) << 7) 1501 | ((rtt & 0x2) << 5) /* rtt field is split */ 1502 | ((dic & 0x2) << 4) /* DIC field is split */ 1503 | ((al & 0x3) << 3) 1504 | ((rtt & 0x1) << 2) /* rtt field is split */ 1505 | ((dic & 0x1) << 1) /* DIC field is split */ 1506 | ((dll_en & 0x1) << 0) 1507 ); 1508 1509 /* 1510 * DLL control for precharge PD 1511 * 0=slow exit DLL off (tXPDLL) 1512 * 1=fast exit DLL on (tXP) 1513 */ 1514 dll_on = 1; 1515 1516 wr_mclk = picos_to_mclk(ctrl_num, common_dimm->twr_ps); 1517 if (wr_mclk <= 16) { 1518 wr = wr_table[wr_mclk - 5]; 1519 } else { 1520 printf("Error: unsupported write recovery for mode register " 1521 "wr_mclk = %d\n", wr_mclk); 1522 } 1523 1524 dll_rst = 0; /* dll no reset */ 1525 mode = 0; /* normal mode */ 1526 1527 /* look up table to get the cas latency bits */ 1528 if (cas_latency >= 5 && cas_latency <= 16) { 1529 unsigned char cas_latency_table[] = { 1530 0x2, /* 5 clocks */ 1531 0x4, /* 6 clocks */ 1532 0x6, /* 7 clocks */ 1533 0x8, /* 8 clocks */ 1534 0xa, /* 9 clocks */ 1535 0xc, /* 10 clocks */ 1536 0xe, /* 11 clocks */ 1537 0x1, /* 12 clocks */ 1538 0x3, /* 13 clocks */ 1539 0x5, /* 14 clocks */ 1540 0x7, /* 15 clocks */ 1541 0x9, /* 16 clocks */ 1542 }; 1543 caslat = cas_latency_table[cas_latency - 5]; 1544 } else { 1545 printf("Error: unsupported cas latency for mode register\n"); 1546 } 1547 1548 bt = 0; /* Nibble sequential */ 1549 1550 switch (popts->burst_length) { 1551 case DDR_BL8: 1552 bl = 0; 1553 break; 1554 case DDR_OTF: 1555 bl = 1; 1556 break; 1557 case DDR_BC4: 1558 bl = 2; 1559 break; 1560 default: 1561 printf("Error: invalid burst length of %u specified. " 1562 " Defaulting to on-the-fly BC4 or BL8 beats.\n", 1563 popts->burst_length); 1564 bl = 1; 1565 break; 1566 } 1567 1568 sdmode = (0 1569 | ((dll_on & 0x1) << 12) 1570 | ((wr & 0x7) << 9) 1571 | ((dll_rst & 0x1) << 8) 1572 | ((mode & 0x1) << 7) 1573 | (((caslat >> 1) & 0x7) << 4) 1574 | ((bt & 0x1) << 3) 1575 | ((caslat & 1) << 2) 1576 | ((bl & 0x3) << 0) 1577 ); 1578 1579 ddr->ddr_sdram_mode = (0 1580 | ((esdmode & 0xFFFF) << 16) 1581 | ((sdmode & 0xFFFF) << 0) 1582 ); 1583 1584 debug("FSLDDR: ddr_sdram_mode = 0x%08x\n", ddr->ddr_sdram_mode); 1585 1586 if (unq_mrs_en) { /* unique mode registers are supported */ 1587 for (i = 1; i < CONFIG_CHIP_SELECTS_PER_CTRL; i++) { 1588 if (popts->rtt_override) 1589 rtt = popts->rtt_override_value; 1590 else 1591 rtt = popts->cs_local_opts[i].odt_rtt_norm; 1592 1593 esdmode &= 0xFDBB; /* clear bit 9,6,2 */ 1594 esdmode |= (0 1595 | ((rtt & 0x4) << 7) /* rtt field is split */ 1596 | ((rtt & 0x2) << 5) /* rtt field is split */ 1597 | ((rtt & 0x1) << 2) /* rtt field is split */ 1598 ); 1599 switch (i) { 1600 case 1: 1601 ddr->ddr_sdram_mode_3 = (0 1602 | ((esdmode & 0xFFFF) << 16) 1603 | ((sdmode & 0xFFFF) << 0) 1604 ); 1605 break; 1606 case 2: 1607 ddr->ddr_sdram_mode_5 = (0 1608 | ((esdmode & 0xFFFF) << 16) 1609 | ((sdmode & 0xFFFF) << 0) 1610 ); 1611 break; 1612 case 3: 1613 ddr->ddr_sdram_mode_7 = (0 1614 | ((esdmode & 0xFFFF) << 16) 1615 | ((sdmode & 0xFFFF) << 0) 1616 ); 1617 break; 1618 } 1619 } 1620 debug("FSLDDR: ddr_sdram_mode_3 = 0x%08x\n", 1621 ddr->ddr_sdram_mode_3); 1622 debug("FSLDDR: ddr_sdram_mode_5 = 0x%08x\n", 1623 ddr->ddr_sdram_mode_5); 1624 debug("FSLDDR: ddr_sdram_mode_5 = 0x%08x\n", 1625 ddr->ddr_sdram_mode_5); 1626 } 1627 } 1628 1629 #else /* !CONFIG_SYS_FSL_DDR3 */ 1630 1631 /* DDR SDRAM Mode configuration set (DDR_SDRAM_MODE) */ 1632 static void set_ddr_sdram_mode(const unsigned int ctrl_num, 1633 fsl_ddr_cfg_regs_t *ddr, 1634 const memctl_options_t *popts, 1635 const common_timing_params_t *common_dimm, 1636 unsigned int cas_latency, 1637 unsigned int additive_latency, 1638 const unsigned int unq_mrs_en) 1639 { 1640 unsigned short esdmode; /* Extended SDRAM mode */ 1641 unsigned short sdmode; /* SDRAM mode */ 1642 1643 /* 1644 * FIXME: This ought to be pre-calculated in a 1645 * technology-specific routine, 1646 * e.g. compute_DDR2_mode_register(), and then the 1647 * sdmode and esdmode passed in as part of common_dimm. 1648 */ 1649 1650 /* Extended Mode Register */ 1651 unsigned int mrs = 0; /* Mode Register Set */ 1652 unsigned int outputs = 0; /* 0=Enabled, 1=Disabled */ 1653 unsigned int rdqs_en = 0; /* RDQS Enable: 0=no, 1=yes */ 1654 unsigned int dqs_en = 0; /* DQS# Enable: 0=enable, 1=disable */ 1655 unsigned int ocd = 0; /* 0x0=OCD not supported, 1656 0x7=OCD default state */ 1657 unsigned int rtt; 1658 unsigned int al; /* Posted CAS# additive latency (AL) */ 1659 unsigned int ods = 0; /* Output Drive Strength: 1660 0 = Full strength (18ohm) 1661 1 = Reduced strength (4ohm) */ 1662 unsigned int dll_en = 0; /* DLL Enable 0=Enable (Normal), 1663 1=Disable (Test/Debug) */ 1664 1665 /* Mode Register (MR) */ 1666 unsigned int mr; /* Mode Register Definition */ 1667 unsigned int pd; /* Power-Down Mode */ 1668 unsigned int wr; /* Write Recovery */ 1669 unsigned int dll_res; /* DLL Reset */ 1670 unsigned int mode; /* Normal=0 or Test=1 */ 1671 unsigned int caslat = 0;/* CAS# latency */ 1672 /* BT: Burst Type (0=Sequential, 1=Interleaved) */ 1673 unsigned int bt; 1674 unsigned int bl; /* BL: Burst Length */ 1675 1676 dqs_en = !popts->dqs_config; 1677 rtt = fsl_ddr_get_rtt(); 1678 1679 al = additive_latency; 1680 1681 esdmode = (0 1682 | ((mrs & 0x3) << 14) 1683 | ((outputs & 0x1) << 12) 1684 | ((rdqs_en & 0x1) << 11) 1685 | ((dqs_en & 0x1) << 10) 1686 | ((ocd & 0x7) << 7) 1687 | ((rtt & 0x2) << 5) /* rtt field is split */ 1688 | ((al & 0x7) << 3) 1689 | ((rtt & 0x1) << 2) /* rtt field is split */ 1690 | ((ods & 0x1) << 1) 1691 | ((dll_en & 0x1) << 0) 1692 ); 1693 1694 mr = 0; /* FIXME: CHECKME */ 1695 1696 /* 1697 * 0 = Fast Exit (Normal) 1698 * 1 = Slow Exit (Low Power) 1699 */ 1700 pd = 0; 1701 1702 #if defined(CONFIG_SYS_FSL_DDR1) 1703 wr = 0; /* Historical */ 1704 #elif defined(CONFIG_SYS_FSL_DDR2) 1705 wr = picos_to_mclk(ctrl_num, common_dimm->twr_ps); 1706 #endif 1707 dll_res = 0; 1708 mode = 0; 1709 1710 #if defined(CONFIG_SYS_FSL_DDR1) 1711 if (1 <= cas_latency && cas_latency <= 4) { 1712 unsigned char mode_caslat_table[4] = { 1713 0x5, /* 1.5 clocks */ 1714 0x2, /* 2.0 clocks */ 1715 0x6, /* 2.5 clocks */ 1716 0x3 /* 3.0 clocks */ 1717 }; 1718 caslat = mode_caslat_table[cas_latency - 1]; 1719 } else { 1720 printf("Warning: unknown cas_latency %d\n", cas_latency); 1721 } 1722 #elif defined(CONFIG_SYS_FSL_DDR2) 1723 caslat = cas_latency; 1724 #endif 1725 bt = 0; 1726 1727 switch (popts->burst_length) { 1728 case DDR_BL4: 1729 bl = 2; 1730 break; 1731 case DDR_BL8: 1732 bl = 3; 1733 break; 1734 default: 1735 printf("Error: invalid burst length of %u specified. " 1736 " Defaulting to 4 beats.\n", 1737 popts->burst_length); 1738 bl = 2; 1739 break; 1740 } 1741 1742 sdmode = (0 1743 | ((mr & 0x3) << 14) 1744 | ((pd & 0x1) << 12) 1745 | ((wr & 0x7) << 9) 1746 | ((dll_res & 0x1) << 8) 1747 | ((mode & 0x1) << 7) 1748 | ((caslat & 0x7) << 4) 1749 | ((bt & 0x1) << 3) 1750 | ((bl & 0x7) << 0) 1751 ); 1752 1753 ddr->ddr_sdram_mode = (0 1754 | ((esdmode & 0xFFFF) << 16) 1755 | ((sdmode & 0xFFFF) << 0) 1756 ); 1757 debug("FSLDDR: ddr_sdram_mode = 0x%08x\n", ddr->ddr_sdram_mode); 1758 } 1759 #endif 1760 1761 /* DDR SDRAM Data Initialization (DDR_DATA_INIT) */ 1762 static void set_ddr_data_init(fsl_ddr_cfg_regs_t *ddr) 1763 { 1764 unsigned int init_value; /* Initialization value */ 1765 1766 #ifdef CONFIG_MEM_INIT_VALUE 1767 init_value = CONFIG_MEM_INIT_VALUE; 1768 #else 1769 init_value = 0xDEADBEEF; 1770 #endif 1771 ddr->ddr_data_init = init_value; 1772 } 1773 1774 /* 1775 * DDR SDRAM Clock Control (DDR_SDRAM_CLK_CNTL) 1776 * The old controller on the 8540/60 doesn't have this register. 1777 * Hope it's OK to set it (to 0) anyway. 1778 */ 1779 static void set_ddr_sdram_clk_cntl(fsl_ddr_cfg_regs_t *ddr, 1780 const memctl_options_t *popts) 1781 { 1782 unsigned int clk_adjust; /* Clock adjust */ 1783 unsigned int ss_en = 0; /* Source synchronous enable */ 1784 1785 #if defined(CONFIG_MPC8541) || defined(CONFIG_MPC8555) 1786 /* Per FSL Application Note: AN2805 */ 1787 ss_en = 1; 1788 #endif 1789 clk_adjust = popts->clk_adjust; 1790 ddr->ddr_sdram_clk_cntl = (0 1791 | ((ss_en & 0x1) << 31) 1792 | ((clk_adjust & 0xF) << 23) 1793 ); 1794 debug("FSLDDR: clk_cntl = 0x%08x\n", ddr->ddr_sdram_clk_cntl); 1795 } 1796 1797 /* DDR Initialization Address (DDR_INIT_ADDR) */ 1798 static void set_ddr_init_addr(fsl_ddr_cfg_regs_t *ddr) 1799 { 1800 unsigned int init_addr = 0; /* Initialization address */ 1801 1802 ddr->ddr_init_addr = init_addr; 1803 } 1804 1805 /* DDR Initialization Address (DDR_INIT_EXT_ADDR) */ 1806 static void set_ddr_init_ext_addr(fsl_ddr_cfg_regs_t *ddr) 1807 { 1808 unsigned int uia = 0; /* Use initialization address */ 1809 unsigned int init_ext_addr = 0; /* Initialization address */ 1810 1811 ddr->ddr_init_ext_addr = (0 1812 | ((uia & 0x1) << 31) 1813 | (init_ext_addr & 0xF) 1814 ); 1815 } 1816 1817 /* DDR SDRAM Timing Configuration 4 (TIMING_CFG_4) */ 1818 static void set_timing_cfg_4(fsl_ddr_cfg_regs_t *ddr, 1819 const memctl_options_t *popts) 1820 { 1821 unsigned int rwt = 0; /* Read-to-write turnaround for same CS */ 1822 unsigned int wrt = 0; /* Write-to-read turnaround for same CS */ 1823 unsigned int rrt = 0; /* Read-to-read turnaround for same CS */ 1824 unsigned int wwt = 0; /* Write-to-write turnaround for same CS */ 1825 unsigned int dll_lock = 0; /* DDR SDRAM DLL Lock Time */ 1826 1827 #if defined(CONFIG_SYS_FSL_DDR3) || defined(CONFIG_SYS_FSL_DDR4) 1828 if (popts->burst_length == DDR_BL8) { 1829 /* We set BL/2 for fixed BL8 */ 1830 rrt = 0; /* BL/2 clocks */ 1831 wwt = 0; /* BL/2 clocks */ 1832 } else { 1833 /* We need to set BL/2 + 2 to BC4 and OTF */ 1834 rrt = 2; /* BL/2 + 2 clocks */ 1835 wwt = 2; /* BL/2 + 2 clocks */ 1836 } 1837 #endif 1838 1839 #ifdef CONFIG_SYS_FSL_DDR4 1840 dll_lock = 2; /* tDLLK = 1024 clocks */ 1841 #elif defined(CONFIG_SYS_FSL_DDR3) 1842 dll_lock = 1; /* tDLLK = 512 clocks from spec */ 1843 #endif 1844 ddr->timing_cfg_4 = (0 1845 | ((rwt & 0xf) << 28) 1846 | ((wrt & 0xf) << 24) 1847 | ((rrt & 0xf) << 20) 1848 | ((wwt & 0xf) << 16) 1849 | (dll_lock & 0x3) 1850 ); 1851 debug("FSLDDR: timing_cfg_4 = 0x%08x\n", ddr->timing_cfg_4); 1852 } 1853 1854 /* DDR SDRAM Timing Configuration 5 (TIMING_CFG_5) */ 1855 static void set_timing_cfg_5(fsl_ddr_cfg_regs_t *ddr, unsigned int cas_latency) 1856 { 1857 unsigned int rodt_on = 0; /* Read to ODT on */ 1858 unsigned int rodt_off = 0; /* Read to ODT off */ 1859 unsigned int wodt_on = 0; /* Write to ODT on */ 1860 unsigned int wodt_off = 0; /* Write to ODT off */ 1861 1862 #if defined(CONFIG_SYS_FSL_DDR3) || defined(CONFIG_SYS_FSL_DDR4) 1863 unsigned int wr_lat = ((ddr->timing_cfg_2 & 0x00780000) >> 19) + 1864 ((ddr->timing_cfg_2 & 0x00040000) >> 14); 1865 /* rodt_on = timing_cfg_1[caslat] - timing_cfg_2[wrlat] + 1 */ 1866 if (cas_latency >= wr_lat) 1867 rodt_on = cas_latency - wr_lat + 1; 1868 rodt_off = 4; /* 4 clocks */ 1869 wodt_on = 1; /* 1 clocks */ 1870 wodt_off = 4; /* 4 clocks */ 1871 #endif 1872 1873 ddr->timing_cfg_5 = (0 1874 | ((rodt_on & 0x1f) << 24) 1875 | ((rodt_off & 0x7) << 20) 1876 | ((wodt_on & 0x1f) << 12) 1877 | ((wodt_off & 0x7) << 8) 1878 ); 1879 debug("FSLDDR: timing_cfg_5 = 0x%08x\n", ddr->timing_cfg_5); 1880 } 1881 1882 #ifdef CONFIG_SYS_FSL_DDR4 1883 static void set_timing_cfg_6(fsl_ddr_cfg_regs_t *ddr) 1884 { 1885 unsigned int hs_caslat = 0; 1886 unsigned int hs_wrlat = 0; 1887 unsigned int hs_wrrec = 0; 1888 unsigned int hs_clkadj = 0; 1889 unsigned int hs_wrlvl_start = 0; 1890 1891 ddr->timing_cfg_6 = (0 1892 | ((hs_caslat & 0x1f) << 24) 1893 | ((hs_wrlat & 0x1f) << 19) 1894 | ((hs_wrrec & 0x1f) << 12) 1895 | ((hs_clkadj & 0x1f) << 6) 1896 | ((hs_wrlvl_start & 0x1f) << 0) 1897 ); 1898 debug("FSLDDR: timing_cfg_6 = 0x%08x\n", ddr->timing_cfg_6); 1899 } 1900 1901 static void set_timing_cfg_7(const unsigned int ctrl_num, 1902 fsl_ddr_cfg_regs_t *ddr, 1903 const common_timing_params_t *common_dimm) 1904 { 1905 unsigned int txpr, tcksre, tcksrx; 1906 unsigned int cke_rst, cksre, cksrx, par_lat, cs_to_cmd; 1907 1908 txpr = max(5U, picos_to_mclk(ctrl_num, common_dimm->trfc1_ps + 10000)); 1909 tcksre = max(5U, picos_to_mclk(ctrl_num, 10000)); 1910 tcksrx = max(5U, picos_to_mclk(ctrl_num, 10000)); 1911 par_lat = 0; 1912 cs_to_cmd = 0; 1913 1914 if (txpr <= 200) 1915 cke_rst = 0; 1916 else if (txpr <= 256) 1917 cke_rst = 1; 1918 else if (txpr <= 512) 1919 cke_rst = 2; 1920 else 1921 cke_rst = 3; 1922 1923 if (tcksre <= 19) 1924 cksre = tcksre - 5; 1925 else 1926 cksre = 15; 1927 1928 if (tcksrx <= 19) 1929 cksrx = tcksrx - 5; 1930 else 1931 cksrx = 15; 1932 1933 ddr->timing_cfg_7 = (0 1934 | ((cke_rst & 0x3) << 28) 1935 | ((cksre & 0xf) << 24) 1936 | ((cksrx & 0xf) << 20) 1937 | ((par_lat & 0xf) << 16) 1938 | ((cs_to_cmd & 0xf) << 4) 1939 ); 1940 debug("FSLDDR: timing_cfg_7 = 0x%08x\n", ddr->timing_cfg_7); 1941 } 1942 1943 static void set_timing_cfg_8(const unsigned int ctrl_num, 1944 fsl_ddr_cfg_regs_t *ddr, 1945 const memctl_options_t *popts, 1946 const common_timing_params_t *common_dimm, 1947 unsigned int cas_latency) 1948 { 1949 unsigned int rwt_bg, wrt_bg, rrt_bg, wwt_bg; 1950 unsigned int acttoact_bg, wrtord_bg, pre_all_rec; 1951 unsigned int tccdl = picos_to_mclk(ctrl_num, common_dimm->tccdl_ps); 1952 unsigned int wr_lat = ((ddr->timing_cfg_2 & 0x00780000) >> 19) + 1953 ((ddr->timing_cfg_2 & 0x00040000) >> 14); 1954 1955 rwt_bg = cas_latency + 2 + 4 - wr_lat; 1956 if (rwt_bg < tccdl) 1957 rwt_bg = tccdl - rwt_bg; 1958 else 1959 rwt_bg = 0; 1960 1961 wrt_bg = wr_lat + 4 + 1 - cas_latency; 1962 if (wrt_bg < tccdl) 1963 wrt_bg = tccdl - wrt_bg; 1964 else 1965 wrt_bg = 0; 1966 1967 if (popts->burst_length == DDR_BL8) { 1968 rrt_bg = tccdl - 4; 1969 wwt_bg = tccdl - 4; 1970 } else { 1971 rrt_bg = tccdl - 2; 1972 wwt_bg = tccdl - 2; 1973 } 1974 1975 acttoact_bg = picos_to_mclk(ctrl_num, common_dimm->trrdl_ps); 1976 wrtord_bg = max(4U, picos_to_mclk(ctrl_num, 7500)); 1977 if (popts->otf_burst_chop_en) 1978 wrtord_bg += 2; 1979 1980 pre_all_rec = 0; 1981 1982 ddr->timing_cfg_8 = (0 1983 | ((rwt_bg & 0xf) << 28) 1984 | ((wrt_bg & 0xf) << 24) 1985 | ((rrt_bg & 0xf) << 20) 1986 | ((wwt_bg & 0xf) << 16) 1987 | ((acttoact_bg & 0xf) << 12) 1988 | ((wrtord_bg & 0xf) << 8) 1989 | ((pre_all_rec & 0x1f) << 0) 1990 ); 1991 1992 debug("FSLDDR: timing_cfg_8 = 0x%08x\n", ddr->timing_cfg_8); 1993 } 1994 1995 static void set_timing_cfg_9(fsl_ddr_cfg_regs_t *ddr) 1996 { 1997 ddr->timing_cfg_9 = 0; 1998 debug("FSLDDR: timing_cfg_9 = 0x%08x\n", ddr->timing_cfg_9); 1999 } 2000 2001 /* This function needs to be called after set_ddr_sdram_cfg() is called */ 2002 static void set_ddr_dq_mapping(fsl_ddr_cfg_regs_t *ddr, 2003 const dimm_params_t *dimm_params) 2004 { 2005 unsigned int acc_ecc_en = (ddr->ddr_sdram_cfg >> 2) & 0x1; 2006 int i; 2007 2008 for (i = 0; i < CONFIG_DIMM_SLOTS_PER_CTLR; i++) { 2009 if (dimm_params[i].n_ranks) 2010 break; 2011 } 2012 if (i >= CONFIG_DIMM_SLOTS_PER_CTLR) { 2013 puts("DDR error: no DIMM found!\n"); 2014 return; 2015 } 2016 2017 ddr->dq_map_0 = ((dimm_params[i].dq_mapping[0] & 0x3F) << 26) | 2018 ((dimm_params[i].dq_mapping[1] & 0x3F) << 20) | 2019 ((dimm_params[i].dq_mapping[2] & 0x3F) << 14) | 2020 ((dimm_params[i].dq_mapping[3] & 0x3F) << 8) | 2021 ((dimm_params[i].dq_mapping[4] & 0x3F) << 2); 2022 2023 ddr->dq_map_1 = ((dimm_params[i].dq_mapping[5] & 0x3F) << 26) | 2024 ((dimm_params[i].dq_mapping[6] & 0x3F) << 20) | 2025 ((dimm_params[i].dq_mapping[7] & 0x3F) << 14) | 2026 ((dimm_params[i].dq_mapping[10] & 0x3F) << 8) | 2027 ((dimm_params[i].dq_mapping[11] & 0x3F) << 2); 2028 2029 ddr->dq_map_2 = ((dimm_params[i].dq_mapping[12] & 0x3F) << 26) | 2030 ((dimm_params[i].dq_mapping[13] & 0x3F) << 20) | 2031 ((dimm_params[i].dq_mapping[14] & 0x3F) << 14) | 2032 ((dimm_params[i].dq_mapping[15] & 0x3F) << 8) | 2033 ((dimm_params[i].dq_mapping[16] & 0x3F) << 2); 2034 2035 /* dq_map for ECC[4:7] is set to 0 if accumulated ECC is enabled */ 2036 ddr->dq_map_3 = ((dimm_params[i].dq_mapping[17] & 0x3F) << 26) | 2037 ((dimm_params[i].dq_mapping[8] & 0x3F) << 20) | 2038 (acc_ecc_en ? 0 : 2039 (dimm_params[i].dq_mapping[9] & 0x3F) << 14) | 2040 dimm_params[i].dq_mapping_ors; 2041 2042 debug("FSLDDR: dq_map_0 = 0x%08x\n", ddr->dq_map_0); 2043 debug("FSLDDR: dq_map_1 = 0x%08x\n", ddr->dq_map_1); 2044 debug("FSLDDR: dq_map_2 = 0x%08x\n", ddr->dq_map_2); 2045 debug("FSLDDR: dq_map_3 = 0x%08x\n", ddr->dq_map_3); 2046 } 2047 static void set_ddr_sdram_cfg_3(fsl_ddr_cfg_regs_t *ddr, 2048 const memctl_options_t *popts) 2049 { 2050 int rd_pre; 2051 2052 rd_pre = popts->quad_rank_present ? 1 : 0; 2053 2054 ddr->ddr_sdram_cfg_3 = (rd_pre & 0x1) << 16; 2055 2056 debug("FSLDDR: ddr_sdram_cfg_3 = 0x%08x\n", ddr->ddr_sdram_cfg_3); 2057 } 2058 #endif /* CONFIG_SYS_FSL_DDR4 */ 2059 2060 /* DDR ZQ Calibration Control (DDR_ZQ_CNTL) */ 2061 static void set_ddr_zq_cntl(fsl_ddr_cfg_regs_t *ddr, unsigned int zq_en) 2062 { 2063 unsigned int zqinit = 0;/* POR ZQ Calibration Time (tZQinit) */ 2064 /* Normal Operation Full Calibration Time (tZQoper) */ 2065 unsigned int zqoper = 0; 2066 /* Normal Operation Short Calibration Time (tZQCS) */ 2067 unsigned int zqcs = 0; 2068 #ifdef CONFIG_SYS_FSL_DDR4 2069 unsigned int zqcs_init; 2070 #endif 2071 2072 if (zq_en) { 2073 #ifdef CONFIG_SYS_FSL_DDR4 2074 zqinit = 10; /* 1024 clocks */ 2075 zqoper = 9; /* 512 clocks */ 2076 zqcs = 7; /* 128 clocks */ 2077 zqcs_init = 5; /* 1024 refresh sequences */ 2078 #else 2079 zqinit = 9; /* 512 clocks */ 2080 zqoper = 8; /* 256 clocks */ 2081 zqcs = 6; /* 64 clocks */ 2082 #endif 2083 } 2084 2085 ddr->ddr_zq_cntl = (0 2086 | ((zq_en & 0x1) << 31) 2087 | ((zqinit & 0xF) << 24) 2088 | ((zqoper & 0xF) << 16) 2089 | ((zqcs & 0xF) << 8) 2090 #ifdef CONFIG_SYS_FSL_DDR4 2091 | ((zqcs_init & 0xF) << 0) 2092 #endif 2093 ); 2094 debug("FSLDDR: zq_cntl = 0x%08x\n", ddr->ddr_zq_cntl); 2095 } 2096 2097 /* DDR Write Leveling Control (DDR_WRLVL_CNTL) */ 2098 static void set_ddr_wrlvl_cntl(fsl_ddr_cfg_regs_t *ddr, unsigned int wrlvl_en, 2099 const memctl_options_t *popts) 2100 { 2101 /* 2102 * First DQS pulse rising edge after margining mode 2103 * is programmed (tWL_MRD) 2104 */ 2105 unsigned int wrlvl_mrd = 0; 2106 /* ODT delay after margining mode is programmed (tWL_ODTEN) */ 2107 unsigned int wrlvl_odten = 0; 2108 /* DQS/DQS_ delay after margining mode is programmed (tWL_DQSEN) */ 2109 unsigned int wrlvl_dqsen = 0; 2110 /* WRLVL_SMPL: Write leveling sample time */ 2111 unsigned int wrlvl_smpl = 0; 2112 /* WRLVL_WLR: Write leveling repeition time */ 2113 unsigned int wrlvl_wlr = 0; 2114 /* WRLVL_START: Write leveling start time */ 2115 unsigned int wrlvl_start = 0; 2116 2117 /* suggest enable write leveling for DDR3 due to fly-by topology */ 2118 if (wrlvl_en) { 2119 /* tWL_MRD min = 40 nCK, we set it 64 */ 2120 wrlvl_mrd = 0x6; 2121 /* tWL_ODTEN 128 */ 2122 wrlvl_odten = 0x7; 2123 /* tWL_DQSEN min = 25 nCK, we set it 32 */ 2124 wrlvl_dqsen = 0x5; 2125 /* 2126 * Write leveling sample time at least need 6 clocks 2127 * higher than tWLO to allow enough time for progagation 2128 * delay and sampling the prime data bits. 2129 */ 2130 wrlvl_smpl = 0xf; 2131 /* 2132 * Write leveling repetition time 2133 * at least tWLO + 6 clocks clocks 2134 * we set it 64 2135 */ 2136 wrlvl_wlr = 0x6; 2137 /* 2138 * Write leveling start time 2139 * The value use for the DQS_ADJUST for the first sample 2140 * when write leveling is enabled. It probably needs to be 2141 * overriden per platform. 2142 */ 2143 wrlvl_start = 0x8; 2144 /* 2145 * Override the write leveling sample and start time 2146 * according to specific board 2147 */ 2148 if (popts->wrlvl_override) { 2149 wrlvl_smpl = popts->wrlvl_sample; 2150 wrlvl_start = popts->wrlvl_start; 2151 } 2152 } 2153 2154 ddr->ddr_wrlvl_cntl = (0 2155 | ((wrlvl_en & 0x1) << 31) 2156 | ((wrlvl_mrd & 0x7) << 24) 2157 | ((wrlvl_odten & 0x7) << 20) 2158 | ((wrlvl_dqsen & 0x7) << 16) 2159 | ((wrlvl_smpl & 0xf) << 12) 2160 | ((wrlvl_wlr & 0x7) << 8) 2161 | ((wrlvl_start & 0x1F) << 0) 2162 ); 2163 debug("FSLDDR: wrlvl_cntl = 0x%08x\n", ddr->ddr_wrlvl_cntl); 2164 ddr->ddr_wrlvl_cntl_2 = popts->wrlvl_ctl_2; 2165 debug("FSLDDR: wrlvl_cntl_2 = 0x%08x\n", ddr->ddr_wrlvl_cntl_2); 2166 ddr->ddr_wrlvl_cntl_3 = popts->wrlvl_ctl_3; 2167 debug("FSLDDR: wrlvl_cntl_3 = 0x%08x\n", ddr->ddr_wrlvl_cntl_3); 2168 2169 } 2170 2171 /* DDR Self Refresh Counter (DDR_SR_CNTR) */ 2172 static void set_ddr_sr_cntr(fsl_ddr_cfg_regs_t *ddr, unsigned int sr_it) 2173 { 2174 /* Self Refresh Idle Threshold */ 2175 ddr->ddr_sr_cntr = (sr_it & 0xF) << 16; 2176 } 2177 2178 static void set_ddr_eor(fsl_ddr_cfg_regs_t *ddr, const memctl_options_t *popts) 2179 { 2180 if (popts->addr_hash) { 2181 ddr->ddr_eor = 0x40000000; /* address hash enable */ 2182 puts("Address hashing enabled.\n"); 2183 } 2184 } 2185 2186 static void set_ddr_cdr1(fsl_ddr_cfg_regs_t *ddr, const memctl_options_t *popts) 2187 { 2188 ddr->ddr_cdr1 = popts->ddr_cdr1; 2189 debug("FSLDDR: ddr_cdr1 = 0x%08x\n", ddr->ddr_cdr1); 2190 } 2191 2192 static void set_ddr_cdr2(fsl_ddr_cfg_regs_t *ddr, const memctl_options_t *popts) 2193 { 2194 ddr->ddr_cdr2 = popts->ddr_cdr2; 2195 debug("FSLDDR: ddr_cdr2 = 0x%08x\n", ddr->ddr_cdr2); 2196 } 2197 2198 unsigned int 2199 check_fsl_memctl_config_regs(const fsl_ddr_cfg_regs_t *ddr) 2200 { 2201 unsigned int res = 0; 2202 2203 /* 2204 * Check that DDR_SDRAM_CFG[RD_EN] and DDR_SDRAM_CFG[2T_EN] are 2205 * not set at the same time. 2206 */ 2207 if (ddr->ddr_sdram_cfg & 0x10000000 2208 && ddr->ddr_sdram_cfg & 0x00008000) { 2209 printf("Error: DDR_SDRAM_CFG[RD_EN] and DDR_SDRAM_CFG[2T_EN] " 2210 " should not be set at the same time.\n"); 2211 res++; 2212 } 2213 2214 return res; 2215 } 2216 2217 unsigned int 2218 compute_fsl_memctl_config_regs(const unsigned int ctrl_num, 2219 const memctl_options_t *popts, 2220 fsl_ddr_cfg_regs_t *ddr, 2221 const common_timing_params_t *common_dimm, 2222 const dimm_params_t *dimm_params, 2223 unsigned int dbw_cap_adj, 2224 unsigned int size_only) 2225 { 2226 unsigned int i; 2227 unsigned int cas_latency; 2228 unsigned int additive_latency; 2229 unsigned int sr_it; 2230 unsigned int zq_en; 2231 unsigned int wrlvl_en; 2232 unsigned int ip_rev = 0; 2233 unsigned int unq_mrs_en = 0; 2234 int cs_en = 1; 2235 2236 memset(ddr, 0, sizeof(fsl_ddr_cfg_regs_t)); 2237 2238 if (common_dimm == NULL) { 2239 printf("Error: subset DIMM params struct null pointer\n"); 2240 return 1; 2241 } 2242 2243 /* 2244 * Process overrides first. 2245 * 2246 * FIXME: somehow add dereated caslat to this 2247 */ 2248 cas_latency = (popts->cas_latency_override) 2249 ? popts->cas_latency_override_value 2250 : common_dimm->lowest_common_spd_caslat; 2251 2252 additive_latency = (popts->additive_latency_override) 2253 ? popts->additive_latency_override_value 2254 : common_dimm->additive_latency; 2255 2256 sr_it = (popts->auto_self_refresh_en) 2257 ? popts->sr_it 2258 : 0; 2259 /* ZQ calibration */ 2260 zq_en = (popts->zq_en) ? 1 : 0; 2261 /* write leveling */ 2262 wrlvl_en = (popts->wrlvl_en) ? 1 : 0; 2263 2264 /* Chip Select Memory Bounds (CSn_BNDS) */ 2265 for (i = 0; i < CONFIG_CHIP_SELECTS_PER_CTRL; i++) { 2266 unsigned long long ea, sa; 2267 unsigned int cs_per_dimm 2268 = CONFIG_CHIP_SELECTS_PER_CTRL / CONFIG_DIMM_SLOTS_PER_CTLR; 2269 unsigned int dimm_number 2270 = i / cs_per_dimm; 2271 unsigned long long rank_density 2272 = dimm_params[dimm_number].rank_density >> dbw_cap_adj; 2273 2274 if (dimm_params[dimm_number].n_ranks == 0) { 2275 debug("Skipping setup of CS%u " 2276 "because n_ranks on DIMM %u is 0\n", i, dimm_number); 2277 continue; 2278 } 2279 if (popts->memctl_interleaving) { 2280 switch (popts->ba_intlv_ctl & FSL_DDR_CS0_CS1_CS2_CS3) { 2281 case FSL_DDR_CS0_CS1_CS2_CS3: 2282 break; 2283 case FSL_DDR_CS0_CS1: 2284 case FSL_DDR_CS0_CS1_AND_CS2_CS3: 2285 if (i > 1) 2286 cs_en = 0; 2287 break; 2288 case FSL_DDR_CS2_CS3: 2289 default: 2290 if (i > 0) 2291 cs_en = 0; 2292 break; 2293 } 2294 sa = common_dimm->base_address; 2295 ea = sa + common_dimm->total_mem - 1; 2296 } else if (!popts->memctl_interleaving) { 2297 /* 2298 * If memory interleaving between controllers is NOT 2299 * enabled, the starting address for each memory 2300 * controller is distinct. However, because rank 2301 * interleaving is enabled, the starting and ending 2302 * addresses of the total memory on that memory 2303 * controller needs to be programmed into its 2304 * respective CS0_BNDS. 2305 */ 2306 switch (popts->ba_intlv_ctl & FSL_DDR_CS0_CS1_CS2_CS3) { 2307 case FSL_DDR_CS0_CS1_CS2_CS3: 2308 sa = common_dimm->base_address; 2309 ea = sa + common_dimm->total_mem - 1; 2310 break; 2311 case FSL_DDR_CS0_CS1_AND_CS2_CS3: 2312 if ((i >= 2) && (dimm_number == 0)) { 2313 sa = dimm_params[dimm_number].base_address + 2314 2 * rank_density; 2315 ea = sa + 2 * rank_density - 1; 2316 } else { 2317 sa = dimm_params[dimm_number].base_address; 2318 ea = sa + 2 * rank_density - 1; 2319 } 2320 break; 2321 case FSL_DDR_CS0_CS1: 2322 if (dimm_params[dimm_number].n_ranks > (i % cs_per_dimm)) { 2323 sa = dimm_params[dimm_number].base_address; 2324 ea = sa + rank_density - 1; 2325 if (i != 1) 2326 sa += (i % cs_per_dimm) * rank_density; 2327 ea += (i % cs_per_dimm) * rank_density; 2328 } else { 2329 sa = 0; 2330 ea = 0; 2331 } 2332 if (i == 0) 2333 ea += rank_density; 2334 break; 2335 case FSL_DDR_CS2_CS3: 2336 if (dimm_params[dimm_number].n_ranks > (i % cs_per_dimm)) { 2337 sa = dimm_params[dimm_number].base_address; 2338 ea = sa + rank_density - 1; 2339 if (i != 3) 2340 sa += (i % cs_per_dimm) * rank_density; 2341 ea += (i % cs_per_dimm) * rank_density; 2342 } else { 2343 sa = 0; 2344 ea = 0; 2345 } 2346 if (i == 2) 2347 ea += (rank_density >> dbw_cap_adj); 2348 break; 2349 default: /* No bank(chip-select) interleaving */ 2350 sa = dimm_params[dimm_number].base_address; 2351 ea = sa + rank_density - 1; 2352 if (dimm_params[dimm_number].n_ranks > (i % cs_per_dimm)) { 2353 sa += (i % cs_per_dimm) * rank_density; 2354 ea += (i % cs_per_dimm) * rank_density; 2355 } else { 2356 sa = 0; 2357 ea = 0; 2358 } 2359 break; 2360 } 2361 } 2362 2363 sa >>= 24; 2364 ea >>= 24; 2365 2366 if (cs_en) { 2367 ddr->cs[i].bnds = (0 2368 | ((sa & 0xffff) << 16) /* starting address */ 2369 | ((ea & 0xffff) << 0) /* ending address */ 2370 ); 2371 } else { 2372 /* setting bnds to 0xffffffff for inactive CS */ 2373 ddr->cs[i].bnds = 0xffffffff; 2374 } 2375 2376 debug("FSLDDR: cs[%d]_bnds = 0x%08x\n", i, ddr->cs[i].bnds); 2377 set_csn_config(dimm_number, i, ddr, popts, dimm_params); 2378 set_csn_config_2(i, ddr); 2379 } 2380 2381 /* 2382 * In the case we only need to compute the ddr sdram size, we only need 2383 * to set csn registers, so return from here. 2384 */ 2385 if (size_only) 2386 return 0; 2387 2388 set_ddr_eor(ddr, popts); 2389 2390 #if !defined(CONFIG_SYS_FSL_DDR1) 2391 set_timing_cfg_0(ctrl_num, ddr, popts, dimm_params); 2392 #endif 2393 2394 set_timing_cfg_3(ctrl_num, ddr, popts, common_dimm, cas_latency, 2395 additive_latency); 2396 set_timing_cfg_1(ctrl_num, ddr, popts, common_dimm, cas_latency); 2397 set_timing_cfg_2(ctrl_num, ddr, popts, common_dimm, 2398 cas_latency, additive_latency); 2399 2400 set_ddr_cdr1(ddr, popts); 2401 set_ddr_cdr2(ddr, popts); 2402 set_ddr_sdram_cfg(ddr, popts, common_dimm); 2403 ip_rev = fsl_ddr_get_version(ctrl_num); 2404 if (ip_rev > 0x40400) 2405 unq_mrs_en = 1; 2406 2407 if ((ip_rev > 0x40700) && (popts->cswl_override != 0)) 2408 ddr->debug[18] = popts->cswl_override; 2409 2410 set_ddr_sdram_cfg_2(ctrl_num, ddr, popts, unq_mrs_en); 2411 set_ddr_sdram_mode(ctrl_num, ddr, popts, common_dimm, 2412 cas_latency, additive_latency, unq_mrs_en); 2413 set_ddr_sdram_mode_2(ctrl_num, ddr, popts, common_dimm, unq_mrs_en); 2414 #ifdef CONFIG_SYS_FSL_DDR4 2415 set_ddr_sdram_mode_9(ddr, popts, common_dimm, unq_mrs_en); 2416 set_ddr_sdram_mode_10(ctrl_num, ddr, popts, common_dimm, unq_mrs_en); 2417 #endif 2418 set_ddr_sdram_interval(ctrl_num, ddr, popts, common_dimm); 2419 set_ddr_data_init(ddr); 2420 set_ddr_sdram_clk_cntl(ddr, popts); 2421 set_ddr_init_addr(ddr); 2422 set_ddr_init_ext_addr(ddr); 2423 set_timing_cfg_4(ddr, popts); 2424 set_timing_cfg_5(ddr, cas_latency); 2425 #ifdef CONFIG_SYS_FSL_DDR4 2426 set_ddr_sdram_cfg_3(ddr, popts); 2427 set_timing_cfg_6(ddr); 2428 set_timing_cfg_7(ctrl_num, ddr, common_dimm); 2429 set_timing_cfg_8(ctrl_num, ddr, popts, common_dimm, cas_latency); 2430 set_timing_cfg_9(ddr); 2431 set_ddr_dq_mapping(ddr, dimm_params); 2432 #endif 2433 2434 set_ddr_zq_cntl(ddr, zq_en); 2435 set_ddr_wrlvl_cntl(ddr, wrlvl_en, popts); 2436 2437 set_ddr_sr_cntr(ddr, sr_it); 2438 2439 set_ddr_sdram_rcw(ddr, popts, common_dimm); 2440 2441 #ifdef CONFIG_SYS_FSL_DDR_EMU 2442 /* disble DDR training for emulator */ 2443 ddr->debug[2] = 0x00000400; 2444 ddr->debug[4] = 0xff800800; 2445 ddr->debug[5] = 0x08000800; 2446 ddr->debug[6] = 0x08000800; 2447 ddr->debug[7] = 0x08000800; 2448 ddr->debug[8] = 0x08000800; 2449 #endif 2450 #ifdef CONFIG_SYS_FSL_ERRATUM_A004508 2451 if ((ip_rev >= 0x40000) && (ip_rev < 0x40400)) 2452 ddr->debug[2] |= 0x00000200; /* set bit 22 */ 2453 #endif 2454 2455 return check_fsl_memctl_config_regs(ddr); 2456 } 2457