xref: /rk3399_rockchip-uboot/drivers/ddr/altera/sequencer.c (revision ffb8b66ea834f17cfd8a447919d5ac85cba66fd0)
13da42859SDinh Nguyen /*
23da42859SDinh Nguyen  * Copyright Altera Corporation (C) 2012-2015
33da42859SDinh Nguyen  *
43da42859SDinh Nguyen  * SPDX-License-Identifier:    BSD-3-Clause
53da42859SDinh Nguyen  */
63da42859SDinh Nguyen 
73da42859SDinh Nguyen #include <common.h>
83da42859SDinh Nguyen #include <asm/io.h>
93da42859SDinh Nguyen #include <asm/arch/sdram.h>
1004372fb8SMarek Vasut #include <errno.h>
113da42859SDinh Nguyen #include "sequencer.h"
123da42859SDinh Nguyen #include "sequencer_auto.h"
133da42859SDinh Nguyen #include "sequencer_auto_ac_init.h"
143da42859SDinh Nguyen #include "sequencer_auto_inst_init.h"
153da42859SDinh Nguyen #include "sequencer_defines.h"
163da42859SDinh Nguyen 
173da42859SDinh Nguyen static struct socfpga_sdr_rw_load_manager *sdr_rw_load_mgr_regs =
186afb4fe2SMarek Vasut 	(struct socfpga_sdr_rw_load_manager *)(SDR_PHYGRP_RWMGRGRP_ADDRESS | 0x800);
193da42859SDinh Nguyen 
203da42859SDinh Nguyen static struct socfpga_sdr_rw_load_jump_manager *sdr_rw_load_jump_mgr_regs =
216afb4fe2SMarek Vasut 	(struct socfpga_sdr_rw_load_jump_manager *)(SDR_PHYGRP_RWMGRGRP_ADDRESS | 0xC00);
223da42859SDinh Nguyen 
233da42859SDinh Nguyen static struct socfpga_sdr_reg_file *sdr_reg_file =
24a1c654a8SMarek Vasut 	(struct socfpga_sdr_reg_file *)SDR_PHYGRP_REGFILEGRP_ADDRESS;
253da42859SDinh Nguyen 
263da42859SDinh Nguyen static struct socfpga_sdr_scc_mgr *sdr_scc_mgr =
27e79025a7SMarek Vasut 	(struct socfpga_sdr_scc_mgr *)(SDR_PHYGRP_SCCGRP_ADDRESS | 0xe00);
283da42859SDinh Nguyen 
293da42859SDinh Nguyen static struct socfpga_phy_mgr_cmd *phy_mgr_cmd =
301bc6f14aSMarek Vasut 	(struct socfpga_phy_mgr_cmd *)SDR_PHYGRP_PHYMGRGRP_ADDRESS;
313da42859SDinh Nguyen 
323da42859SDinh Nguyen static struct socfpga_phy_mgr_cfg *phy_mgr_cfg =
331bc6f14aSMarek Vasut 	(struct socfpga_phy_mgr_cfg *)(SDR_PHYGRP_PHYMGRGRP_ADDRESS | 0x40);
343da42859SDinh Nguyen 
353da42859SDinh Nguyen static struct socfpga_data_mgr *data_mgr =
36c4815f76SMarek Vasut 	(struct socfpga_data_mgr *)SDR_PHYGRP_DATAMGRGRP_ADDRESS;
373da42859SDinh Nguyen 
386cb9f167SMarek Vasut static struct socfpga_sdr_ctrl *sdr_ctrl =
396cb9f167SMarek Vasut 	(struct socfpga_sdr_ctrl *)SDR_CTRLGRP_ADDRESS;
406cb9f167SMarek Vasut 
413da42859SDinh Nguyen #define DELTA_D		1
423da42859SDinh Nguyen 
433da42859SDinh Nguyen /*
443da42859SDinh Nguyen  * In order to reduce ROM size, most of the selectable calibration steps are
453da42859SDinh Nguyen  * decided at compile time based on the user's calibration mode selection,
463da42859SDinh Nguyen  * as captured by the STATIC_CALIB_STEPS selection below.
473da42859SDinh Nguyen  *
483da42859SDinh Nguyen  * However, to support simulation-time selection of fast simulation mode, where
493da42859SDinh Nguyen  * we skip everything except the bare minimum, we need a few of the steps to
503da42859SDinh Nguyen  * be dynamic.  In those cases, we either use the DYNAMIC_CALIB_STEPS for the
513da42859SDinh Nguyen  * check, which is based on the rtl-supplied value, or we dynamically compute
523da42859SDinh Nguyen  * the value to use based on the dynamically-chosen calibration mode
533da42859SDinh Nguyen  */
543da42859SDinh Nguyen 
553da42859SDinh Nguyen #define DLEVEL 0
563da42859SDinh Nguyen #define STATIC_IN_RTL_SIM 0
573da42859SDinh Nguyen #define STATIC_SKIP_DELAY_LOOPS 0
583da42859SDinh Nguyen 
593da42859SDinh Nguyen #define STATIC_CALIB_STEPS (STATIC_IN_RTL_SIM | CALIB_SKIP_FULL_TEST | \
603da42859SDinh Nguyen 	STATIC_SKIP_DELAY_LOOPS)
613da42859SDinh Nguyen 
623da42859SDinh Nguyen /* calibration steps requested by the rtl */
633da42859SDinh Nguyen uint16_t dyn_calib_steps;
643da42859SDinh Nguyen 
653da42859SDinh Nguyen /*
663da42859SDinh Nguyen  * To make CALIB_SKIP_DELAY_LOOPS a dynamic conditional option
673da42859SDinh Nguyen  * instead of static, we use boolean logic to select between
683da42859SDinh Nguyen  * non-skip and skip values
693da42859SDinh Nguyen  *
703da42859SDinh Nguyen  * The mask is set to include all bits when not-skipping, but is
713da42859SDinh Nguyen  * zero when skipping
723da42859SDinh Nguyen  */
733da42859SDinh Nguyen 
743da42859SDinh Nguyen uint16_t skip_delay_mask;	/* mask off bits when skipping/not-skipping */
753da42859SDinh Nguyen 
763da42859SDinh Nguyen #define SKIP_DELAY_LOOP_VALUE_OR_ZERO(non_skip_value) \
773da42859SDinh Nguyen 	((non_skip_value) & skip_delay_mask)
783da42859SDinh Nguyen 
793da42859SDinh Nguyen struct gbl_type *gbl;
803da42859SDinh Nguyen struct param_type *param;
813da42859SDinh Nguyen uint32_t curr_shadow_reg;
823da42859SDinh Nguyen 
833da42859SDinh Nguyen static uint32_t rw_mgr_mem_calibrate_write_test(uint32_t rank_bgn,
843da42859SDinh Nguyen 	uint32_t write_group, uint32_t use_dm,
853da42859SDinh Nguyen 	uint32_t all_correct, uint32_t *bit_chk, uint32_t all_ranks);
863da42859SDinh Nguyen 
873da42859SDinh Nguyen static void set_failing_group_stage(uint32_t group, uint32_t stage,
883da42859SDinh Nguyen 	uint32_t substage)
893da42859SDinh Nguyen {
903da42859SDinh Nguyen 	/*
913da42859SDinh Nguyen 	 * Only set the global stage if there was not been any other
923da42859SDinh Nguyen 	 * failing group
933da42859SDinh Nguyen 	 */
943da42859SDinh Nguyen 	if (gbl->error_stage == CAL_STAGE_NIL)	{
953da42859SDinh Nguyen 		gbl->error_substage = substage;
963da42859SDinh Nguyen 		gbl->error_stage = stage;
973da42859SDinh Nguyen 		gbl->error_group = group;
983da42859SDinh Nguyen 	}
993da42859SDinh Nguyen }
1003da42859SDinh Nguyen 
1012c0d2d9cSMarek Vasut static void reg_file_set_group(u16 set_group)
1023da42859SDinh Nguyen {
1032c0d2d9cSMarek Vasut 	clrsetbits_le32(&sdr_reg_file->cur_stage, 0xffff0000, set_group << 16);
1043da42859SDinh Nguyen }
1053da42859SDinh Nguyen 
1062c0d2d9cSMarek Vasut static void reg_file_set_stage(u8 set_stage)
1073da42859SDinh Nguyen {
1082c0d2d9cSMarek Vasut 	clrsetbits_le32(&sdr_reg_file->cur_stage, 0xffff, set_stage & 0xff);
1093da42859SDinh Nguyen }
1103da42859SDinh Nguyen 
1112c0d2d9cSMarek Vasut static void reg_file_set_sub_stage(u8 set_sub_stage)
1123da42859SDinh Nguyen {
1132c0d2d9cSMarek Vasut 	set_sub_stage &= 0xff;
1142c0d2d9cSMarek Vasut 	clrsetbits_le32(&sdr_reg_file->cur_stage, 0xff00, set_sub_stage << 8);
1153da42859SDinh Nguyen }
1163da42859SDinh Nguyen 
1177c89c2d9SMarek Vasut /**
1187c89c2d9SMarek Vasut  * phy_mgr_initialize() - Initialize PHY Manager
1197c89c2d9SMarek Vasut  *
1207c89c2d9SMarek Vasut  * Initialize PHY Manager.
1217c89c2d9SMarek Vasut  */
1229fa9c90eSMarek Vasut static void phy_mgr_initialize(void)
1233da42859SDinh Nguyen {
1247c89c2d9SMarek Vasut 	u32 ratio;
1257c89c2d9SMarek Vasut 
1263da42859SDinh Nguyen 	debug("%s:%d\n", __func__, __LINE__);
1277c89c2d9SMarek Vasut 	/* Calibration has control over path to memory */
1283da42859SDinh Nguyen 	/*
1293da42859SDinh Nguyen 	 * In Hard PHY this is a 2-bit control:
1303da42859SDinh Nguyen 	 * 0: AFI Mux Select
1313da42859SDinh Nguyen 	 * 1: DDIO Mux Select
1323da42859SDinh Nguyen 	 */
1331273dd9eSMarek Vasut 	writel(0x3, &phy_mgr_cfg->mux_sel);
1343da42859SDinh Nguyen 
1353da42859SDinh Nguyen 	/* USER memory clock is not stable we begin initialization  */
1361273dd9eSMarek Vasut 	writel(0, &phy_mgr_cfg->reset_mem_stbl);
1373da42859SDinh Nguyen 
1383da42859SDinh Nguyen 	/* USER calibration status all set to zero */
1391273dd9eSMarek Vasut 	writel(0, &phy_mgr_cfg->cal_status);
1403da42859SDinh Nguyen 
1411273dd9eSMarek Vasut 	writel(0, &phy_mgr_cfg->cal_debug_info);
1423da42859SDinh Nguyen 
1437c89c2d9SMarek Vasut 	/* Init params only if we do NOT skip calibration. */
1447c89c2d9SMarek Vasut 	if ((dyn_calib_steps & CALIB_SKIP_ALL) == CALIB_SKIP_ALL)
1457c89c2d9SMarek Vasut 		return;
1467c89c2d9SMarek Vasut 
1477c89c2d9SMarek Vasut 	ratio = RW_MGR_MEM_DQ_PER_READ_DQS /
1487c89c2d9SMarek Vasut 		RW_MGR_MEM_VIRTUAL_GROUPS_PER_READ_DQS;
1497c89c2d9SMarek Vasut 	param->read_correct_mask_vg = (1 << ratio) - 1;
1507c89c2d9SMarek Vasut 	param->write_correct_mask_vg = (1 << ratio) - 1;
1517c89c2d9SMarek Vasut 	param->read_correct_mask = (1 << RW_MGR_MEM_DQ_PER_READ_DQS) - 1;
1527c89c2d9SMarek Vasut 	param->write_correct_mask = (1 << RW_MGR_MEM_DQ_PER_WRITE_DQS) - 1;
1537c89c2d9SMarek Vasut 	ratio = RW_MGR_MEM_DATA_WIDTH /
1547c89c2d9SMarek Vasut 		RW_MGR_MEM_DATA_MASK_WIDTH;
1557c89c2d9SMarek Vasut 	param->dm_correct_mask = (1 << ratio) - 1;
1563da42859SDinh Nguyen }
1573da42859SDinh Nguyen 
158080bf64eSMarek Vasut /**
159080bf64eSMarek Vasut  * set_rank_and_odt_mask() - Set Rank and ODT mask
160080bf64eSMarek Vasut  * @rank:	Rank mask
161080bf64eSMarek Vasut  * @odt_mode:	ODT mode, OFF or READ_WRITE
162080bf64eSMarek Vasut  *
163080bf64eSMarek Vasut  * Set Rank and ODT mask (On-Die Termination).
164080bf64eSMarek Vasut  */
165b2dfd100SMarek Vasut static void set_rank_and_odt_mask(const u32 rank, const u32 odt_mode)
1663da42859SDinh Nguyen {
167b2dfd100SMarek Vasut 	u32 odt_mask_0 = 0;
168b2dfd100SMarek Vasut 	u32 odt_mask_1 = 0;
169b2dfd100SMarek Vasut 	u32 cs_and_odt_mask;
1703da42859SDinh Nguyen 
171b2dfd100SMarek Vasut 	if (odt_mode == RW_MGR_ODT_MODE_OFF) {
172b2dfd100SMarek Vasut 		odt_mask_0 = 0x0;
173b2dfd100SMarek Vasut 		odt_mask_1 = 0x0;
174b2dfd100SMarek Vasut 	} else {	/* RW_MGR_ODT_MODE_READ_WRITE */
175287cdf6bSMarek Vasut 		switch (RW_MGR_MEM_NUMBER_OF_RANKS) {
176287cdf6bSMarek Vasut 		case 1:	/* 1 Rank */
177287cdf6bSMarek Vasut 			/* Read: ODT = 0 ; Write: ODT = 1 */
1783da42859SDinh Nguyen 			odt_mask_0 = 0x0;
1793da42859SDinh Nguyen 			odt_mask_1 = 0x1;
180287cdf6bSMarek Vasut 			break;
181287cdf6bSMarek Vasut 		case 2:	/* 2 Ranks */
1823da42859SDinh Nguyen 			if (RW_MGR_MEM_NUMBER_OF_CS_PER_DIMM == 1) {
183080bf64eSMarek Vasut 				/*
184080bf64eSMarek Vasut 				 * - Dual-Slot , Single-Rank (1 CS per DIMM)
1853da42859SDinh Nguyen 				 *   OR
186080bf64eSMarek Vasut 				 * - RDIMM, 4 total CS (2 CS per DIMM, 2 DIMM)
187080bf64eSMarek Vasut 				 *
188080bf64eSMarek Vasut 				 * Since MEM_NUMBER_OF_RANKS is 2, they
189080bf64eSMarek Vasut 				 * are both single rank with 2 CS each
190080bf64eSMarek Vasut 				 * (special for RDIMM).
191080bf64eSMarek Vasut 				 *
1923da42859SDinh Nguyen 				 * Read: Turn on ODT on the opposite rank
1933da42859SDinh Nguyen 				 * Write: Turn on ODT on all ranks
1943da42859SDinh Nguyen 				 */
1953da42859SDinh Nguyen 				odt_mask_0 = 0x3 & ~(1 << rank);
1963da42859SDinh Nguyen 				odt_mask_1 = 0x3;
1973da42859SDinh Nguyen 			} else {
1983da42859SDinh Nguyen 				/*
199080bf64eSMarek Vasut 				 * - Single-Slot , Dual-Rank (2 CS per DIMM)
200080bf64eSMarek Vasut 				 *
201080bf64eSMarek Vasut 				 * Read: Turn on ODT off on all ranks
202080bf64eSMarek Vasut 				 * Write: Turn on ODT on active rank
2033da42859SDinh Nguyen 				 */
2043da42859SDinh Nguyen 				odt_mask_0 = 0x0;
2053da42859SDinh Nguyen 				odt_mask_1 = 0x3 & (1 << rank);
2063da42859SDinh Nguyen 			}
207287cdf6bSMarek Vasut 			break;
208287cdf6bSMarek Vasut 		case 4:	/* 4 Ranks */
209287cdf6bSMarek Vasut 			/* Read:
2103da42859SDinh Nguyen 			 * ----------+-----------------------+
2113da42859SDinh Nguyen 			 *           |         ODT           |
2123da42859SDinh Nguyen 			 * Read From +-----------------------+
2133da42859SDinh Nguyen 			 *   Rank    |  3  |  2  |  1  |  0  |
2143da42859SDinh Nguyen 			 * ----------+-----+-----+-----+-----+
2153da42859SDinh Nguyen 			 *     0     |  0  |  1  |  0  |  0  |
2163da42859SDinh Nguyen 			 *     1     |  1  |  0  |  0  |  0  |
2173da42859SDinh Nguyen 			 *     2     |  0  |  0  |  0  |  1  |
2183da42859SDinh Nguyen 			 *     3     |  0  |  0  |  1  |  0  |
2193da42859SDinh Nguyen 			 * ----------+-----+-----+-----+-----+
2203da42859SDinh Nguyen 			 *
2213da42859SDinh Nguyen 			 * Write:
2223da42859SDinh Nguyen 			 * ----------+-----------------------+
2233da42859SDinh Nguyen 			 *           |         ODT           |
2243da42859SDinh Nguyen 			 * Write To  +-----------------------+
2253da42859SDinh Nguyen 			 *   Rank    |  3  |  2  |  1  |  0  |
2263da42859SDinh Nguyen 			 * ----------+-----+-----+-----+-----+
2273da42859SDinh Nguyen 			 *     0     |  0  |  1  |  0  |  1  |
2283da42859SDinh Nguyen 			 *     1     |  1  |  0  |  1  |  0  |
2293da42859SDinh Nguyen 			 *     2     |  0  |  1  |  0  |  1  |
2303da42859SDinh Nguyen 			 *     3     |  1  |  0  |  1  |  0  |
2313da42859SDinh Nguyen 			 * ----------+-----+-----+-----+-----+
2323da42859SDinh Nguyen 			 */
2333da42859SDinh Nguyen 			switch (rank) {
2343da42859SDinh Nguyen 			case 0:
2353da42859SDinh Nguyen 				odt_mask_0 = 0x4;
2363da42859SDinh Nguyen 				odt_mask_1 = 0x5;
2373da42859SDinh Nguyen 				break;
2383da42859SDinh Nguyen 			case 1:
2393da42859SDinh Nguyen 				odt_mask_0 = 0x8;
2403da42859SDinh Nguyen 				odt_mask_1 = 0xA;
2413da42859SDinh Nguyen 				break;
2423da42859SDinh Nguyen 			case 2:
2433da42859SDinh Nguyen 				odt_mask_0 = 0x1;
2443da42859SDinh Nguyen 				odt_mask_1 = 0x5;
2453da42859SDinh Nguyen 				break;
2463da42859SDinh Nguyen 			case 3:
2473da42859SDinh Nguyen 				odt_mask_0 = 0x2;
2483da42859SDinh Nguyen 				odt_mask_1 = 0xA;
2493da42859SDinh Nguyen 				break;
2503da42859SDinh Nguyen 			}
251287cdf6bSMarek Vasut 			break;
2523da42859SDinh Nguyen 		}
2533da42859SDinh Nguyen 	}
2543da42859SDinh Nguyen 
255b2dfd100SMarek Vasut 	cs_and_odt_mask = (0xFF & ~(1 << rank)) |
2563da42859SDinh Nguyen 			  ((0xFF & odt_mask_0) << 8) |
2573da42859SDinh Nguyen 			  ((0xFF & odt_mask_1) << 16);
2581273dd9eSMarek Vasut 	writel(cs_and_odt_mask, SDR_PHYGRP_RWMGRGRP_ADDRESS |
2591273dd9eSMarek Vasut 				RW_MGR_SET_CS_AND_ODT_MASK_OFFSET);
2603da42859SDinh Nguyen }
2613da42859SDinh Nguyen 
262c76976d9SMarek Vasut /**
263c76976d9SMarek Vasut  * scc_mgr_set() - Set SCC Manager register
264c76976d9SMarek Vasut  * @off:	Base offset in SCC Manager space
265c76976d9SMarek Vasut  * @grp:	Read/Write group
266c76976d9SMarek Vasut  * @val:	Value to be set
267c76976d9SMarek Vasut  *
268c76976d9SMarek Vasut  * This function sets the SCC Manager (Scan Chain Control Manager) register.
269c76976d9SMarek Vasut  */
270c76976d9SMarek Vasut static void scc_mgr_set(u32 off, u32 grp, u32 val)
271c76976d9SMarek Vasut {
272c76976d9SMarek Vasut 	writel(val, SDR_PHYGRP_SCCGRP_ADDRESS | off | (grp << 2));
273c76976d9SMarek Vasut }
274c76976d9SMarek Vasut 
275e893f4dcSMarek Vasut /**
276e893f4dcSMarek Vasut  * scc_mgr_initialize() - Initialize SCC Manager registers
277e893f4dcSMarek Vasut  *
278e893f4dcSMarek Vasut  * Initialize SCC Manager registers.
279e893f4dcSMarek Vasut  */
2803da42859SDinh Nguyen static void scc_mgr_initialize(void)
2813da42859SDinh Nguyen {
2823da42859SDinh Nguyen 	/*
283e893f4dcSMarek Vasut 	 * Clear register file for HPS. 16 (2^4) is the size of the
284e893f4dcSMarek Vasut 	 * full register file in the scc mgr:
285e893f4dcSMarek Vasut 	 *	RFILE_DEPTH = 1 + log2(MEM_DQ_PER_DQS + 1 + MEM_DM_PER_DQS +
286e893f4dcSMarek Vasut 	 *                             MEM_IF_READ_DQS_WIDTH - 1);
2873da42859SDinh Nguyen 	 */
288c76976d9SMarek Vasut 	int i;
289e893f4dcSMarek Vasut 
2903da42859SDinh Nguyen 	for (i = 0; i < 16; i++) {
2917ac40d25SMarek Vasut 		debug_cond(DLEVEL == 1, "%s:%d: Clearing SCC RFILE index %u\n",
2923da42859SDinh Nguyen 			   __func__, __LINE__, i);
293c76976d9SMarek Vasut 		scc_mgr_set(SCC_MGR_HHP_RFILE_OFFSET, 0, i);
2943da42859SDinh Nguyen 	}
2953da42859SDinh Nguyen }
2963da42859SDinh Nguyen 
2975ff825b8SMarek Vasut static void scc_mgr_set_dqdqs_output_phase(uint32_t write_group, uint32_t phase)
2985ff825b8SMarek Vasut {
299c76976d9SMarek Vasut 	scc_mgr_set(SCC_MGR_DQDQS_OUT_PHASE_OFFSET, write_group, phase);
3005ff825b8SMarek Vasut }
3015ff825b8SMarek Vasut 
3025ff825b8SMarek Vasut static void scc_mgr_set_dqs_bus_in_delay(uint32_t read_group, uint32_t delay)
3033da42859SDinh Nguyen {
304c76976d9SMarek Vasut 	scc_mgr_set(SCC_MGR_DQS_IN_DELAY_OFFSET, read_group, delay);
3053da42859SDinh Nguyen }
3063da42859SDinh Nguyen 
3073da42859SDinh Nguyen static void scc_mgr_set_dqs_en_phase(uint32_t read_group, uint32_t phase)
3083da42859SDinh Nguyen {
309c76976d9SMarek Vasut 	scc_mgr_set(SCC_MGR_DQS_EN_PHASE_OFFSET, read_group, phase);
3103da42859SDinh Nguyen }
3113da42859SDinh Nguyen 
3125ff825b8SMarek Vasut static void scc_mgr_set_dqs_en_delay(uint32_t read_group, uint32_t delay)
3135ff825b8SMarek Vasut {
314c76976d9SMarek Vasut 	scc_mgr_set(SCC_MGR_DQS_EN_DELAY_OFFSET, read_group, delay);
3155ff825b8SMarek Vasut }
3165ff825b8SMarek Vasut 
31732675249SMarek Vasut static void scc_mgr_set_dqs_io_in_delay(uint32_t delay)
3185ff825b8SMarek Vasut {
319c76976d9SMarek Vasut 	scc_mgr_set(SCC_MGR_IO_IN_DELAY_OFFSET, RW_MGR_MEM_DQ_PER_WRITE_DQS,
320c76976d9SMarek Vasut 		    delay);
3215ff825b8SMarek Vasut }
3225ff825b8SMarek Vasut 
3235ff825b8SMarek Vasut static void scc_mgr_set_dq_in_delay(uint32_t dq_in_group, uint32_t delay)
3245ff825b8SMarek Vasut {
325c76976d9SMarek Vasut 	scc_mgr_set(SCC_MGR_IO_IN_DELAY_OFFSET, dq_in_group, delay);
3265ff825b8SMarek Vasut }
3275ff825b8SMarek Vasut 
3285ff825b8SMarek Vasut static void scc_mgr_set_dq_out1_delay(uint32_t dq_in_group, uint32_t delay)
3295ff825b8SMarek Vasut {
330c76976d9SMarek Vasut 	scc_mgr_set(SCC_MGR_IO_OUT1_DELAY_OFFSET, dq_in_group, delay);
3315ff825b8SMarek Vasut }
3325ff825b8SMarek Vasut 
33332675249SMarek Vasut static void scc_mgr_set_dqs_out1_delay(uint32_t delay)
3345ff825b8SMarek Vasut {
335c76976d9SMarek Vasut 	scc_mgr_set(SCC_MGR_IO_OUT1_DELAY_OFFSET, RW_MGR_MEM_DQ_PER_WRITE_DQS,
336c76976d9SMarek Vasut 		    delay);
3375ff825b8SMarek Vasut }
3385ff825b8SMarek Vasut 
3395ff825b8SMarek Vasut static void scc_mgr_set_dm_out1_delay(uint32_t dm, uint32_t delay)
3405ff825b8SMarek Vasut {
341c76976d9SMarek Vasut 	scc_mgr_set(SCC_MGR_IO_OUT1_DELAY_OFFSET,
342c76976d9SMarek Vasut 		    RW_MGR_MEM_DQ_PER_WRITE_DQS + 1 + dm,
343c76976d9SMarek Vasut 		    delay);
3445ff825b8SMarek Vasut }
3455ff825b8SMarek Vasut 
3465ff825b8SMarek Vasut /* load up dqs config settings */
3475ff825b8SMarek Vasut static void scc_mgr_load_dqs(uint32_t dqs)
3485ff825b8SMarek Vasut {
3495ff825b8SMarek Vasut 	writel(dqs, &sdr_scc_mgr->dqs_ena);
3505ff825b8SMarek Vasut }
3515ff825b8SMarek Vasut 
3525ff825b8SMarek Vasut /* load up dqs io config settings */
3535ff825b8SMarek Vasut static void scc_mgr_load_dqs_io(void)
3545ff825b8SMarek Vasut {
3555ff825b8SMarek Vasut 	writel(0, &sdr_scc_mgr->dqs_io_ena);
3565ff825b8SMarek Vasut }
3575ff825b8SMarek Vasut 
3585ff825b8SMarek Vasut /* load up dq config settings */
3595ff825b8SMarek Vasut static void scc_mgr_load_dq(uint32_t dq_in_group)
3605ff825b8SMarek Vasut {
3615ff825b8SMarek Vasut 	writel(dq_in_group, &sdr_scc_mgr->dq_ena);
3625ff825b8SMarek Vasut }
3635ff825b8SMarek Vasut 
3645ff825b8SMarek Vasut /* load up dm config settings */
3655ff825b8SMarek Vasut static void scc_mgr_load_dm(uint32_t dm)
3665ff825b8SMarek Vasut {
3675ff825b8SMarek Vasut 	writel(dm, &sdr_scc_mgr->dm_ena);
3685ff825b8SMarek Vasut }
3695ff825b8SMarek Vasut 
3700b69b807SMarek Vasut /**
3710b69b807SMarek Vasut  * scc_mgr_set_all_ranks() - Set SCC Manager register for all ranks
3720b69b807SMarek Vasut  * @off:	Base offset in SCC Manager space
3730b69b807SMarek Vasut  * @grp:	Read/Write group
3740b69b807SMarek Vasut  * @val:	Value to be set
3750b69b807SMarek Vasut  * @update:	If non-zero, trigger SCC Manager update for all ranks
3760b69b807SMarek Vasut  *
3770b69b807SMarek Vasut  * This function sets the SCC Manager (Scan Chain Control Manager) register
3780b69b807SMarek Vasut  * and optionally triggers the SCC update for all ranks.
3790b69b807SMarek Vasut  */
3800b69b807SMarek Vasut static void scc_mgr_set_all_ranks(const u32 off, const u32 grp, const u32 val,
3810b69b807SMarek Vasut 				  const int update)
3823da42859SDinh Nguyen {
3830b69b807SMarek Vasut 	u32 r;
3843da42859SDinh Nguyen 
3853da42859SDinh Nguyen 	for (r = 0; r < RW_MGR_MEM_NUMBER_OF_RANKS;
3863da42859SDinh Nguyen 	     r += NUM_RANKS_PER_SHADOW_REG) {
3870b69b807SMarek Vasut 		scc_mgr_set(off, grp, val);
388162d60efSMarek Vasut 
3890b69b807SMarek Vasut 		if (update || (r == 0)) {
3900b69b807SMarek Vasut 			writel(grp, &sdr_scc_mgr->dqs_ena);
3910b69b807SMarek Vasut 			writel(0, &sdr_scc_mgr->update);
3920b69b807SMarek Vasut 		}
3930b69b807SMarek Vasut 	}
3940b69b807SMarek Vasut }
3950b69b807SMarek Vasut 
3960b69b807SMarek Vasut static void scc_mgr_set_dqs_en_phase_all_ranks(u32 read_group, u32 phase)
3970b69b807SMarek Vasut {
3983da42859SDinh Nguyen 	/*
3993da42859SDinh Nguyen 	 * USER although the h/w doesn't support different phases per
4003da42859SDinh Nguyen 	 * shadow register, for simplicity our scc manager modeling
4013da42859SDinh Nguyen 	 * keeps different phase settings per shadow reg, and it's
4023da42859SDinh Nguyen 	 * important for us to keep them in sync to match h/w.
4033da42859SDinh Nguyen 	 * for efficiency, the scan chain update should occur only
4043da42859SDinh Nguyen 	 * once to sr0.
4053da42859SDinh Nguyen 	 */
4060b69b807SMarek Vasut 	scc_mgr_set_all_ranks(SCC_MGR_DQS_EN_PHASE_OFFSET,
4070b69b807SMarek Vasut 			      read_group, phase, 0);
4083da42859SDinh Nguyen }
4093da42859SDinh Nguyen 
4103da42859SDinh Nguyen static void scc_mgr_set_dqdqs_output_phase_all_ranks(uint32_t write_group,
4113da42859SDinh Nguyen 						     uint32_t phase)
4123da42859SDinh Nguyen {
4133da42859SDinh Nguyen 	/*
4143da42859SDinh Nguyen 	 * USER although the h/w doesn't support different phases per
4153da42859SDinh Nguyen 	 * shadow register, for simplicity our scc manager modeling
4163da42859SDinh Nguyen 	 * keeps different phase settings per shadow reg, and it's
4173da42859SDinh Nguyen 	 * important for us to keep them in sync to match h/w.
4183da42859SDinh Nguyen 	 * for efficiency, the scan chain update should occur only
4193da42859SDinh Nguyen 	 * once to sr0.
4203da42859SDinh Nguyen 	 */
4210b69b807SMarek Vasut 	scc_mgr_set_all_ranks(SCC_MGR_DQDQS_OUT_PHASE_OFFSET,
4220b69b807SMarek Vasut 			      write_group, phase, 0);
4233da42859SDinh Nguyen }
4243da42859SDinh Nguyen 
4253da42859SDinh Nguyen static void scc_mgr_set_dqs_en_delay_all_ranks(uint32_t read_group,
4263da42859SDinh Nguyen 					       uint32_t delay)
4273da42859SDinh Nguyen {
4283da42859SDinh Nguyen 	/*
4293da42859SDinh Nguyen 	 * In shadow register mode, the T11 settings are stored in
4303da42859SDinh Nguyen 	 * registers in the core, which are updated by the DQS_ENA
4313da42859SDinh Nguyen 	 * signals. Not issuing the SCC_MGR_UPD command allows us to
4323da42859SDinh Nguyen 	 * save lots of rank switching overhead, by calling
4333da42859SDinh Nguyen 	 * select_shadow_regs_for_update with update_scan_chains
4343da42859SDinh Nguyen 	 * set to 0.
4353da42859SDinh Nguyen 	 */
4360b69b807SMarek Vasut 	scc_mgr_set_all_ranks(SCC_MGR_DQS_EN_DELAY_OFFSET,
4370b69b807SMarek Vasut 			      read_group, delay, 1);
4381273dd9eSMarek Vasut 	writel(0, &sdr_scc_mgr->update);
4393da42859SDinh Nguyen }
4403da42859SDinh Nguyen 
4415be355c1SMarek Vasut /**
4425be355c1SMarek Vasut  * scc_mgr_set_oct_out1_delay() - Set OCT output delay
4435be355c1SMarek Vasut  * @write_group:	Write group
4445be355c1SMarek Vasut  * @delay:		Delay value
4455be355c1SMarek Vasut  *
4465be355c1SMarek Vasut  * This function sets the OCT output delay in SCC manager.
4475be355c1SMarek Vasut  */
4485be355c1SMarek Vasut static void scc_mgr_set_oct_out1_delay(const u32 write_group, const u32 delay)
4493da42859SDinh Nguyen {
4505be355c1SMarek Vasut 	const int ratio = RW_MGR_MEM_IF_READ_DQS_WIDTH /
4515be355c1SMarek Vasut 			  RW_MGR_MEM_IF_WRITE_DQS_WIDTH;
4525be355c1SMarek Vasut 	const int base = write_group * ratio;
4535be355c1SMarek Vasut 	int i;
4543da42859SDinh Nguyen 	/*
4553da42859SDinh Nguyen 	 * Load the setting in the SCC manager
4563da42859SDinh Nguyen 	 * Although OCT affects only write data, the OCT delay is controlled
4573da42859SDinh Nguyen 	 * by the DQS logic block which is instantiated once per read group.
4583da42859SDinh Nguyen 	 * For protocols where a write group consists of multiple read groups,
4593da42859SDinh Nguyen 	 * the setting must be set multiple times.
4603da42859SDinh Nguyen 	 */
4615be355c1SMarek Vasut 	for (i = 0; i < ratio; i++)
4625be355c1SMarek Vasut 		scc_mgr_set(SCC_MGR_OCT_OUT1_DELAY_OFFSET, base + i, delay);
4633da42859SDinh Nguyen }
4643da42859SDinh Nguyen 
46537a37ca7SMarek Vasut /**
46637a37ca7SMarek Vasut  * scc_mgr_set_hhp_extras() - Set HHP extras.
46737a37ca7SMarek Vasut  *
46837a37ca7SMarek Vasut  * Load the fixed setting in the SCC manager HHP extras.
46937a37ca7SMarek Vasut  */
4703da42859SDinh Nguyen static void scc_mgr_set_hhp_extras(void)
4713da42859SDinh Nguyen {
4723da42859SDinh Nguyen 	/*
4733da42859SDinh Nguyen 	 * Load the fixed setting in the SCC manager
47437a37ca7SMarek Vasut 	 * bits: 0:0 = 1'b1	- DQS bypass
47537a37ca7SMarek Vasut 	 * bits: 1:1 = 1'b1	- DQ bypass
4763da42859SDinh Nguyen 	 * bits: 4:2 = 3'b001	- rfifo_mode
4773da42859SDinh Nguyen 	 * bits: 6:5 = 2'b01	- rfifo clock_select
4783da42859SDinh Nguyen 	 * bits: 7:7 = 1'b0	- separate gating from ungating setting
4793da42859SDinh Nguyen 	 * bits: 8:8 = 1'b0	- separate OE from Output delay setting
4803da42859SDinh Nguyen 	 */
48137a37ca7SMarek Vasut 	const u32 value = (0 << 8) | (0 << 7) | (1 << 5) |
48237a37ca7SMarek Vasut 			  (1 << 2) | (1 << 1) | (1 << 0);
48337a37ca7SMarek Vasut 	const u32 addr = SDR_PHYGRP_SCCGRP_ADDRESS |
48437a37ca7SMarek Vasut 			 SCC_MGR_HHP_GLOBALS_OFFSET |
48537a37ca7SMarek Vasut 			 SCC_MGR_HHP_EXTRAS_OFFSET;
4863da42859SDinh Nguyen 
48737a37ca7SMarek Vasut 	debug_cond(DLEVEL == 1, "%s:%d Setting HHP Extras\n",
48837a37ca7SMarek Vasut 		   __func__, __LINE__);
48937a37ca7SMarek Vasut 	writel(value, addr);
49037a37ca7SMarek Vasut 	debug_cond(DLEVEL == 1, "%s:%d Done Setting HHP Extras\n",
49137a37ca7SMarek Vasut 		   __func__, __LINE__);
4923da42859SDinh Nguyen }
4933da42859SDinh Nguyen 
494f42af35bSMarek Vasut /**
495f42af35bSMarek Vasut  * scc_mgr_zero_all() - Zero all DQS config
496f42af35bSMarek Vasut  *
497f42af35bSMarek Vasut  * Zero all DQS config.
4983da42859SDinh Nguyen  */
4993da42859SDinh Nguyen static void scc_mgr_zero_all(void)
5003da42859SDinh Nguyen {
501f42af35bSMarek Vasut 	int i, r;
5023da42859SDinh Nguyen 
5033da42859SDinh Nguyen 	/*
5043da42859SDinh Nguyen 	 * USER Zero all DQS config settings, across all groups and all
5053da42859SDinh Nguyen 	 * shadow registers
5063da42859SDinh Nguyen 	 */
507f42af35bSMarek Vasut 	for (r = 0; r < RW_MGR_MEM_NUMBER_OF_RANKS;
508f42af35bSMarek Vasut 	     r += NUM_RANKS_PER_SHADOW_REG) {
5093da42859SDinh Nguyen 		for (i = 0; i < RW_MGR_MEM_IF_READ_DQS_WIDTH; i++) {
5103da42859SDinh Nguyen 			/*
5113da42859SDinh Nguyen 			 * The phases actually don't exist on a per-rank basis,
5123da42859SDinh Nguyen 			 * but there's no harm updating them several times, so
5133da42859SDinh Nguyen 			 * let's keep the code simple.
5143da42859SDinh Nguyen 			 */
5153da42859SDinh Nguyen 			scc_mgr_set_dqs_bus_in_delay(i, IO_DQS_IN_RESERVE);
5163da42859SDinh Nguyen 			scc_mgr_set_dqs_en_phase(i, 0);
5173da42859SDinh Nguyen 			scc_mgr_set_dqs_en_delay(i, 0);
5183da42859SDinh Nguyen 		}
5193da42859SDinh Nguyen 
5203da42859SDinh Nguyen 		for (i = 0; i < RW_MGR_MEM_IF_WRITE_DQS_WIDTH; i++) {
5213da42859SDinh Nguyen 			scc_mgr_set_dqdqs_output_phase(i, 0);
522f42af35bSMarek Vasut 			/* Arria V/Cyclone V don't have out2. */
5233da42859SDinh Nguyen 			scc_mgr_set_oct_out1_delay(i, IO_DQS_OUT_RESERVE);
5243da42859SDinh Nguyen 		}
5253da42859SDinh Nguyen 	}
5263da42859SDinh Nguyen 
527f42af35bSMarek Vasut 	/* Multicast to all DQS group enables. */
5281273dd9eSMarek Vasut 	writel(0xff, &sdr_scc_mgr->dqs_ena);
5291273dd9eSMarek Vasut 	writel(0, &sdr_scc_mgr->update);
5303da42859SDinh Nguyen }
5313da42859SDinh Nguyen 
532c5c5f537SMarek Vasut /**
533c5c5f537SMarek Vasut  * scc_set_bypass_mode() - Set bypass mode and trigger SCC update
534c5c5f537SMarek Vasut  * @write_group:	Write group
535c5c5f537SMarek Vasut  *
536c5c5f537SMarek Vasut  * Set bypass mode and trigger SCC update.
537c5c5f537SMarek Vasut  */
538c5c5f537SMarek Vasut static void scc_set_bypass_mode(const u32 write_group)
5393da42859SDinh Nguyen {
540c5c5f537SMarek Vasut 	/* Multicast to all DQ enables. */
5411273dd9eSMarek Vasut 	writel(0xff, &sdr_scc_mgr->dq_ena);
5421273dd9eSMarek Vasut 	writel(0xff, &sdr_scc_mgr->dm_ena);
5433da42859SDinh Nguyen 
544c5c5f537SMarek Vasut 	/* Update current DQS IO enable. */
5451273dd9eSMarek Vasut 	writel(0, &sdr_scc_mgr->dqs_io_ena);
5463da42859SDinh Nguyen 
547c5c5f537SMarek Vasut 	/* Update the DQS logic. */
5481273dd9eSMarek Vasut 	writel(write_group, &sdr_scc_mgr->dqs_ena);
5493da42859SDinh Nguyen 
550c5c5f537SMarek Vasut 	/* Hit update. */
5511273dd9eSMarek Vasut 	writel(0, &sdr_scc_mgr->update);
5523da42859SDinh Nguyen }
5533da42859SDinh Nguyen 
5545e837896SMarek Vasut /**
5555e837896SMarek Vasut  * scc_mgr_load_dqs_for_write_group() - Load DQS settings for Write Group
5565e837896SMarek Vasut  * @write_group:	Write group
5575e837896SMarek Vasut  *
5585e837896SMarek Vasut  * Load DQS settings for Write Group, do not trigger SCC update.
5595e837896SMarek Vasut  */
5605e837896SMarek Vasut static void scc_mgr_load_dqs_for_write_group(const u32 write_group)
5615ff825b8SMarek Vasut {
5625e837896SMarek Vasut 	const int ratio = RW_MGR_MEM_IF_READ_DQS_WIDTH /
5635e837896SMarek Vasut 			  RW_MGR_MEM_IF_WRITE_DQS_WIDTH;
5645e837896SMarek Vasut 	const int base = write_group * ratio;
5655e837896SMarek Vasut 	int i;
5665ff825b8SMarek Vasut 	/*
5675e837896SMarek Vasut 	 * Load the setting in the SCC manager
5685ff825b8SMarek Vasut 	 * Although OCT affects only write data, the OCT delay is controlled
5695ff825b8SMarek Vasut 	 * by the DQS logic block which is instantiated once per read group.
5705ff825b8SMarek Vasut 	 * For protocols where a write group consists of multiple read groups,
5715e837896SMarek Vasut 	 * the setting must be set multiple times.
5725ff825b8SMarek Vasut 	 */
5735e837896SMarek Vasut 	for (i = 0; i < ratio; i++)
5745e837896SMarek Vasut 		writel(base + i, &sdr_scc_mgr->dqs_ena);
5755ff825b8SMarek Vasut }
5765ff825b8SMarek Vasut 
577d41ea93aSMarek Vasut /**
578d41ea93aSMarek Vasut  * scc_mgr_zero_group() - Zero all configs for a group
579d41ea93aSMarek Vasut  *
580d41ea93aSMarek Vasut  * Zero DQ, DM, DQS and OCT configs for a group.
581d41ea93aSMarek Vasut  */
582d41ea93aSMarek Vasut static void scc_mgr_zero_group(const u32 write_group, const int out_only)
5833da42859SDinh Nguyen {
584d41ea93aSMarek Vasut 	int i, r;
5853da42859SDinh Nguyen 
586d41ea93aSMarek Vasut 	for (r = 0; r < RW_MGR_MEM_NUMBER_OF_RANKS;
587d41ea93aSMarek Vasut 	     r += NUM_RANKS_PER_SHADOW_REG) {
588d41ea93aSMarek Vasut 		/* Zero all DQ config settings. */
5893da42859SDinh Nguyen 		for (i = 0; i < RW_MGR_MEM_DQ_PER_WRITE_DQS; i++) {
59007aee5bdSMarek Vasut 			scc_mgr_set_dq_out1_delay(i, 0);
5913da42859SDinh Nguyen 			if (!out_only)
59207aee5bdSMarek Vasut 				scc_mgr_set_dq_in_delay(i, 0);
5933da42859SDinh Nguyen 		}
5943da42859SDinh Nguyen 
595d41ea93aSMarek Vasut 		/* Multicast to all DQ enables. */
5961273dd9eSMarek Vasut 		writel(0xff, &sdr_scc_mgr->dq_ena);
5973da42859SDinh Nguyen 
598d41ea93aSMarek Vasut 		/* Zero all DM config settings. */
599d41ea93aSMarek Vasut 		for (i = 0; i < RW_MGR_NUM_DM_PER_WRITE_GROUP; i++)
60007aee5bdSMarek Vasut 			scc_mgr_set_dm_out1_delay(i, 0);
6013da42859SDinh Nguyen 
602d41ea93aSMarek Vasut 		/* Multicast to all DM enables. */
6031273dd9eSMarek Vasut 		writel(0xff, &sdr_scc_mgr->dm_ena);
6043da42859SDinh Nguyen 
605d41ea93aSMarek Vasut 		/* Zero all DQS IO settings. */
6063da42859SDinh Nguyen 		if (!out_only)
60732675249SMarek Vasut 			scc_mgr_set_dqs_io_in_delay(0);
608d41ea93aSMarek Vasut 
609d41ea93aSMarek Vasut 		/* Arria V/Cyclone V don't have out2. */
61032675249SMarek Vasut 		scc_mgr_set_dqs_out1_delay(IO_DQS_OUT_RESERVE);
6113da42859SDinh Nguyen 		scc_mgr_set_oct_out1_delay(write_group, IO_DQS_OUT_RESERVE);
6123da42859SDinh Nguyen 		scc_mgr_load_dqs_for_write_group(write_group);
6133da42859SDinh Nguyen 
614d41ea93aSMarek Vasut 		/* Multicast to all DQS IO enables (only 1 in total). */
6151273dd9eSMarek Vasut 		writel(0, &sdr_scc_mgr->dqs_io_ena);
6163da42859SDinh Nguyen 
617d41ea93aSMarek Vasut 		/* Hit update to zero everything. */
6181273dd9eSMarek Vasut 		writel(0, &sdr_scc_mgr->update);
6193da42859SDinh Nguyen 	}
6203da42859SDinh Nguyen }
6213da42859SDinh Nguyen 
6223da42859SDinh Nguyen /*
6233da42859SDinh Nguyen  * apply and load a particular input delay for the DQ pins in a group
6243da42859SDinh Nguyen  * group_bgn is the index of the first dq pin (in the write group)
6253da42859SDinh Nguyen  */
62632675249SMarek Vasut static void scc_mgr_apply_group_dq_in_delay(uint32_t group_bgn, uint32_t delay)
6273da42859SDinh Nguyen {
6283da42859SDinh Nguyen 	uint32_t i, p;
6293da42859SDinh Nguyen 
6303da42859SDinh Nguyen 	for (i = 0, p = group_bgn; i < RW_MGR_MEM_DQ_PER_READ_DQS; i++, p++) {
63107aee5bdSMarek Vasut 		scc_mgr_set_dq_in_delay(p, delay);
6323da42859SDinh Nguyen 		scc_mgr_load_dq(p);
6333da42859SDinh Nguyen 	}
6343da42859SDinh Nguyen }
6353da42859SDinh Nguyen 
636300c2e62SMarek Vasut /**
637300c2e62SMarek Vasut  * scc_mgr_apply_group_dq_out1_delay() - Apply and load an output delay for the DQ pins in a group
638300c2e62SMarek Vasut  * @delay:		Delay value
639300c2e62SMarek Vasut  *
640300c2e62SMarek Vasut  * Apply and load a particular output delay for the DQ pins in a group.
641300c2e62SMarek Vasut  */
642300c2e62SMarek Vasut static void scc_mgr_apply_group_dq_out1_delay(const u32 delay)
6433da42859SDinh Nguyen {
644300c2e62SMarek Vasut 	int i;
6453da42859SDinh Nguyen 
646300c2e62SMarek Vasut 	for (i = 0; i < RW_MGR_MEM_DQ_PER_WRITE_DQS; i++) {
647300c2e62SMarek Vasut 		scc_mgr_set_dq_out1_delay(i, delay);
6483da42859SDinh Nguyen 		scc_mgr_load_dq(i);
6493da42859SDinh Nguyen 	}
6503da42859SDinh Nguyen }
6513da42859SDinh Nguyen 
6523da42859SDinh Nguyen /* apply and load a particular output delay for the DM pins in a group */
65332675249SMarek Vasut static void scc_mgr_apply_group_dm_out1_delay(uint32_t delay1)
6543da42859SDinh Nguyen {
6553da42859SDinh Nguyen 	uint32_t i;
6563da42859SDinh Nguyen 
6573da42859SDinh Nguyen 	for (i = 0; i < RW_MGR_NUM_DM_PER_WRITE_GROUP; i++) {
65807aee5bdSMarek Vasut 		scc_mgr_set_dm_out1_delay(i, delay1);
6593da42859SDinh Nguyen 		scc_mgr_load_dm(i);
6603da42859SDinh Nguyen 	}
6613da42859SDinh Nguyen }
6623da42859SDinh Nguyen 
6633da42859SDinh Nguyen 
6643da42859SDinh Nguyen /* apply and load delay on both DQS and OCT out1 */
6653da42859SDinh Nguyen static void scc_mgr_apply_group_dqs_io_and_oct_out1(uint32_t write_group,
6663da42859SDinh Nguyen 						    uint32_t delay)
6673da42859SDinh Nguyen {
66832675249SMarek Vasut 	scc_mgr_set_dqs_out1_delay(delay);
6693da42859SDinh Nguyen 	scc_mgr_load_dqs_io();
6703da42859SDinh Nguyen 
6713da42859SDinh Nguyen 	scc_mgr_set_oct_out1_delay(write_group, delay);
6723da42859SDinh Nguyen 	scc_mgr_load_dqs_for_write_group(write_group);
6733da42859SDinh Nguyen }
6743da42859SDinh Nguyen 
6755cb1b508SMarek Vasut /**
6765cb1b508SMarek Vasut  * scc_mgr_apply_group_all_out_delay_add() - Apply a delay to the entire output side: DQ, DM, DQS, OCT
6775cb1b508SMarek Vasut  * @write_group:	Write group
6785cb1b508SMarek Vasut  * @delay:		Delay value
6795cb1b508SMarek Vasut  *
6805cb1b508SMarek Vasut  * Apply a delay to the entire output side: DQ, DM, DQS, OCT.
6815cb1b508SMarek Vasut  */
6828eccde3eSMarek Vasut static void scc_mgr_apply_group_all_out_delay_add(const u32 write_group,
6838eccde3eSMarek Vasut 						  const u32 delay)
6843da42859SDinh Nguyen {
6858eccde3eSMarek Vasut 	u32 i, new_delay;
6863da42859SDinh Nguyen 
6878eccde3eSMarek Vasut 	/* DQ shift */
6888eccde3eSMarek Vasut 	for (i = 0; i < RW_MGR_MEM_DQ_PER_WRITE_DQS; i++)
6893da42859SDinh Nguyen 		scc_mgr_load_dq(i);
6903da42859SDinh Nguyen 
6918eccde3eSMarek Vasut 	/* DM shift */
6928eccde3eSMarek Vasut 	for (i = 0; i < RW_MGR_NUM_DM_PER_WRITE_GROUP; i++)
6933da42859SDinh Nguyen 		scc_mgr_load_dm(i);
6943da42859SDinh Nguyen 
6955cb1b508SMarek Vasut 	/* DQS shift */
6965cb1b508SMarek Vasut 	new_delay = READ_SCC_DQS_IO_OUT2_DELAY + delay;
6973da42859SDinh Nguyen 	if (new_delay > IO_IO_OUT2_DELAY_MAX) {
6985cb1b508SMarek Vasut 		debug_cond(DLEVEL == 1,
6995cb1b508SMarek Vasut 			   "%s:%d (%u, %u) DQS: %u > %d; adding %u to OUT1\n",
7005cb1b508SMarek Vasut 			   __func__, __LINE__, write_group, delay, new_delay,
7015cb1b508SMarek Vasut 			   IO_IO_OUT2_DELAY_MAX,
7023da42859SDinh Nguyen 			   new_delay - IO_IO_OUT2_DELAY_MAX);
7035cb1b508SMarek Vasut 		new_delay -= IO_IO_OUT2_DELAY_MAX;
7045cb1b508SMarek Vasut 		scc_mgr_set_dqs_out1_delay(new_delay);
7053da42859SDinh Nguyen 	}
7063da42859SDinh Nguyen 
7073da42859SDinh Nguyen 	scc_mgr_load_dqs_io();
7083da42859SDinh Nguyen 
7095cb1b508SMarek Vasut 	/* OCT shift */
7105cb1b508SMarek Vasut 	new_delay = READ_SCC_OCT_OUT2_DELAY + delay;
7113da42859SDinh Nguyen 	if (new_delay > IO_IO_OUT2_DELAY_MAX) {
7125cb1b508SMarek Vasut 		debug_cond(DLEVEL == 1,
7135cb1b508SMarek Vasut 			   "%s:%d (%u, %u) DQS: %u > %d; adding %u to OUT1\n",
7145cb1b508SMarek Vasut 			   __func__, __LINE__, write_group, delay,
7155cb1b508SMarek Vasut 			   new_delay, IO_IO_OUT2_DELAY_MAX,
7163da42859SDinh Nguyen 			   new_delay - IO_IO_OUT2_DELAY_MAX);
7175cb1b508SMarek Vasut 		new_delay -= IO_IO_OUT2_DELAY_MAX;
7185cb1b508SMarek Vasut 		scc_mgr_set_oct_out1_delay(write_group, new_delay);
7193da42859SDinh Nguyen 	}
7203da42859SDinh Nguyen 
7213da42859SDinh Nguyen 	scc_mgr_load_dqs_for_write_group(write_group);
7223da42859SDinh Nguyen }
7233da42859SDinh Nguyen 
724f51a7d35SMarek Vasut /**
725f51a7d35SMarek Vasut  * scc_mgr_apply_group_all_out_delay_add() - Apply a delay to the entire output side to all ranks
726f51a7d35SMarek Vasut  * @write_group:	Write group
727f51a7d35SMarek Vasut  * @delay:		Delay value
728f51a7d35SMarek Vasut  *
729f51a7d35SMarek Vasut  * Apply a delay to the entire output side (DQ, DM, DQS, OCT) to all ranks.
7303da42859SDinh Nguyen  */
731f51a7d35SMarek Vasut static void
732f51a7d35SMarek Vasut scc_mgr_apply_group_all_out_delay_add_all_ranks(const u32 write_group,
733f51a7d35SMarek Vasut 						const u32 delay)
7343da42859SDinh Nguyen {
735f51a7d35SMarek Vasut 	int r;
7363da42859SDinh Nguyen 
7373da42859SDinh Nguyen 	for (r = 0; r < RW_MGR_MEM_NUMBER_OF_RANKS;
7383da42859SDinh Nguyen 	     r += NUM_RANKS_PER_SHADOW_REG) {
7395cb1b508SMarek Vasut 		scc_mgr_apply_group_all_out_delay_add(write_group, delay);
7401273dd9eSMarek Vasut 		writel(0, &sdr_scc_mgr->update);
7413da42859SDinh Nguyen 	}
7423da42859SDinh Nguyen }
7433da42859SDinh Nguyen 
744f936f94fSMarek Vasut /**
745f936f94fSMarek Vasut  * set_jump_as_return() - Return instruction optimization
746f936f94fSMarek Vasut  *
747f936f94fSMarek Vasut  * Optimization used to recover some slots in ddr3 inst_rom could be
748f936f94fSMarek Vasut  * applied to other protocols if we wanted to
749f936f94fSMarek Vasut  */
7503da42859SDinh Nguyen static void set_jump_as_return(void)
7513da42859SDinh Nguyen {
7523da42859SDinh Nguyen 	/*
753f936f94fSMarek Vasut 	 * To save space, we replace return with jump to special shared
7543da42859SDinh Nguyen 	 * RETURN instruction so we set the counter to large value so that
755f936f94fSMarek Vasut 	 * we always jump.
7563da42859SDinh Nguyen 	 */
7571273dd9eSMarek Vasut 	writel(0xff, &sdr_rw_load_mgr_regs->load_cntr0);
7581273dd9eSMarek Vasut 	writel(RW_MGR_RETURN, &sdr_rw_load_jump_mgr_regs->load_jump_add0);
7593da42859SDinh Nguyen }
7603da42859SDinh Nguyen 
7613da42859SDinh Nguyen /*
7623da42859SDinh Nguyen  * should always use constants as argument to ensure all computations are
7633da42859SDinh Nguyen  * performed at compile time
7643da42859SDinh Nguyen  */
7653da42859SDinh Nguyen static void delay_for_n_mem_clocks(const uint32_t clocks)
7663da42859SDinh Nguyen {
7673da42859SDinh Nguyen 	uint32_t afi_clocks;
7683da42859SDinh Nguyen 	uint8_t inner = 0;
7693da42859SDinh Nguyen 	uint8_t outer = 0;
7703da42859SDinh Nguyen 	uint16_t c_loop = 0;
7713da42859SDinh Nguyen 
7723da42859SDinh Nguyen 	debug("%s:%d: clocks=%u ... start\n", __func__, __LINE__, clocks);
7733da42859SDinh Nguyen 
7743da42859SDinh Nguyen 
7753da42859SDinh Nguyen 	afi_clocks = (clocks + AFI_RATE_RATIO-1) / AFI_RATE_RATIO;
7763da42859SDinh Nguyen 	/* scale (rounding up) to get afi clocks */
7773da42859SDinh Nguyen 
7783da42859SDinh Nguyen 	/*
7793da42859SDinh Nguyen 	 * Note, we don't bother accounting for being off a little bit
7803da42859SDinh Nguyen 	 * because of a few extra instructions in outer loops
7813da42859SDinh Nguyen 	 * Note, the loops have a test at the end, and do the test before
7823da42859SDinh Nguyen 	 * the decrement, and so always perform the loop
7833da42859SDinh Nguyen 	 * 1 time more than the counter value
7843da42859SDinh Nguyen 	 */
7853da42859SDinh Nguyen 	if (afi_clocks == 0) {
7863da42859SDinh Nguyen 		;
7873da42859SDinh Nguyen 	} else if (afi_clocks <= 0x100) {
7883da42859SDinh Nguyen 		inner = afi_clocks-1;
7893da42859SDinh Nguyen 		outer = 0;
7903da42859SDinh Nguyen 		c_loop = 0;
7913da42859SDinh Nguyen 	} else if (afi_clocks <= 0x10000) {
7923da42859SDinh Nguyen 		inner = 0xff;
7933da42859SDinh Nguyen 		outer = (afi_clocks-1) >> 8;
7943da42859SDinh Nguyen 		c_loop = 0;
7953da42859SDinh Nguyen 	} else {
7963da42859SDinh Nguyen 		inner = 0xff;
7973da42859SDinh Nguyen 		outer = 0xff;
7983da42859SDinh Nguyen 		c_loop = (afi_clocks-1) >> 16;
7993da42859SDinh Nguyen 	}
8003da42859SDinh Nguyen 
8013da42859SDinh Nguyen 	/*
8023da42859SDinh Nguyen 	 * rom instructions are structured as follows:
8033da42859SDinh Nguyen 	 *
8043da42859SDinh Nguyen 	 *    IDLE_LOOP2: jnz cntr0, TARGET_A
8053da42859SDinh Nguyen 	 *    IDLE_LOOP1: jnz cntr1, TARGET_B
8063da42859SDinh Nguyen 	 *                return
8073da42859SDinh Nguyen 	 *
8083da42859SDinh Nguyen 	 * so, when doing nested loops, TARGET_A is set to IDLE_LOOP2, and
8093da42859SDinh Nguyen 	 * TARGET_B is set to IDLE_LOOP2 as well
8103da42859SDinh Nguyen 	 *
8113da42859SDinh Nguyen 	 * if we have no outer loop, though, then we can use IDLE_LOOP1 only,
8123da42859SDinh Nguyen 	 * and set TARGET_B to IDLE_LOOP1 and we skip IDLE_LOOP2 entirely
8133da42859SDinh Nguyen 	 *
8143da42859SDinh Nguyen 	 * a little confusing, but it helps save precious space in the inst_rom
8153da42859SDinh Nguyen 	 * and sequencer rom and keeps the delays more accurate and reduces
8163da42859SDinh Nguyen 	 * overhead
8173da42859SDinh Nguyen 	 */
8183da42859SDinh Nguyen 	if (afi_clocks <= 0x100) {
8191273dd9eSMarek Vasut 		writel(SKIP_DELAY_LOOP_VALUE_OR_ZERO(inner),
8201273dd9eSMarek Vasut 			&sdr_rw_load_mgr_regs->load_cntr1);
8213da42859SDinh Nguyen 
8221273dd9eSMarek Vasut 		writel(RW_MGR_IDLE_LOOP1,
8231273dd9eSMarek Vasut 			&sdr_rw_load_jump_mgr_regs->load_jump_add1);
8243da42859SDinh Nguyen 
8251273dd9eSMarek Vasut 		writel(RW_MGR_IDLE_LOOP1, SDR_PHYGRP_RWMGRGRP_ADDRESS |
8261273dd9eSMarek Vasut 					  RW_MGR_RUN_SINGLE_GROUP_OFFSET);
8273da42859SDinh Nguyen 	} else {
8281273dd9eSMarek Vasut 		writel(SKIP_DELAY_LOOP_VALUE_OR_ZERO(inner),
8291273dd9eSMarek Vasut 			&sdr_rw_load_mgr_regs->load_cntr0);
8303da42859SDinh Nguyen 
8311273dd9eSMarek Vasut 		writel(SKIP_DELAY_LOOP_VALUE_OR_ZERO(outer),
8321273dd9eSMarek Vasut 			&sdr_rw_load_mgr_regs->load_cntr1);
8333da42859SDinh Nguyen 
8341273dd9eSMarek Vasut 		writel(RW_MGR_IDLE_LOOP2,
8351273dd9eSMarek Vasut 			&sdr_rw_load_jump_mgr_regs->load_jump_add0);
8363da42859SDinh Nguyen 
8371273dd9eSMarek Vasut 		writel(RW_MGR_IDLE_LOOP2,
8381273dd9eSMarek Vasut 			&sdr_rw_load_jump_mgr_regs->load_jump_add1);
8393da42859SDinh Nguyen 
8403da42859SDinh Nguyen 		/* hack to get around compiler not being smart enough */
8413da42859SDinh Nguyen 		if (afi_clocks <= 0x10000) {
8423da42859SDinh Nguyen 			/* only need to run once */
8431273dd9eSMarek Vasut 			writel(RW_MGR_IDLE_LOOP2, SDR_PHYGRP_RWMGRGRP_ADDRESS |
8441273dd9eSMarek Vasut 						  RW_MGR_RUN_SINGLE_GROUP_OFFSET);
8453da42859SDinh Nguyen 		} else {
8463da42859SDinh Nguyen 			do {
8471273dd9eSMarek Vasut 				writel(RW_MGR_IDLE_LOOP2,
8481273dd9eSMarek Vasut 					SDR_PHYGRP_RWMGRGRP_ADDRESS |
8491273dd9eSMarek Vasut 					RW_MGR_RUN_SINGLE_GROUP_OFFSET);
8503da42859SDinh Nguyen 			} while (c_loop-- != 0);
8513da42859SDinh Nguyen 		}
8523da42859SDinh Nguyen 	}
8533da42859SDinh Nguyen 	debug("%s:%d clocks=%u ... end\n", __func__, __LINE__, clocks);
8543da42859SDinh Nguyen }
8553da42859SDinh Nguyen 
856944fe719SMarek Vasut /**
857944fe719SMarek Vasut  * rw_mgr_mem_init_load_regs() - Load instruction registers
858944fe719SMarek Vasut  * @cntr0:	Counter 0 value
859944fe719SMarek Vasut  * @cntr1:	Counter 1 value
860944fe719SMarek Vasut  * @cntr2:	Counter 2 value
861944fe719SMarek Vasut  * @jump:	Jump instruction value
862944fe719SMarek Vasut  *
863944fe719SMarek Vasut  * Load instruction registers.
864944fe719SMarek Vasut  */
865944fe719SMarek Vasut static void rw_mgr_mem_init_load_regs(u32 cntr0, u32 cntr1, u32 cntr2, u32 jump)
866944fe719SMarek Vasut {
867944fe719SMarek Vasut 	uint32_t grpaddr = SDR_PHYGRP_RWMGRGRP_ADDRESS |
868944fe719SMarek Vasut 			   RW_MGR_RUN_SINGLE_GROUP_OFFSET;
869944fe719SMarek Vasut 
870944fe719SMarek Vasut 	/* Load counters */
871944fe719SMarek Vasut 	writel(SKIP_DELAY_LOOP_VALUE_OR_ZERO(cntr0),
872944fe719SMarek Vasut 	       &sdr_rw_load_mgr_regs->load_cntr0);
873944fe719SMarek Vasut 	writel(SKIP_DELAY_LOOP_VALUE_OR_ZERO(cntr1),
874944fe719SMarek Vasut 	       &sdr_rw_load_mgr_regs->load_cntr1);
875944fe719SMarek Vasut 	writel(SKIP_DELAY_LOOP_VALUE_OR_ZERO(cntr2),
876944fe719SMarek Vasut 	       &sdr_rw_load_mgr_regs->load_cntr2);
877944fe719SMarek Vasut 
878944fe719SMarek Vasut 	/* Load jump address */
879944fe719SMarek Vasut 	writel(jump, &sdr_rw_load_jump_mgr_regs->load_jump_add0);
880944fe719SMarek Vasut 	writel(jump, &sdr_rw_load_jump_mgr_regs->load_jump_add1);
881944fe719SMarek Vasut 	writel(jump, &sdr_rw_load_jump_mgr_regs->load_jump_add2);
882944fe719SMarek Vasut 
883944fe719SMarek Vasut 	/* Execute count instruction */
884944fe719SMarek Vasut 	writel(jump, grpaddr);
885944fe719SMarek Vasut }
886944fe719SMarek Vasut 
887ecd2334aSMarek Vasut /**
888ecd2334aSMarek Vasut  * rw_mgr_mem_load_user() - Load user calibration values
889ecd2334aSMarek Vasut  * @fin1:	Final instruction 1
890ecd2334aSMarek Vasut  * @fin2:	Final instruction 2
891ecd2334aSMarek Vasut  * @precharge:	If 1, precharge the banks at the end
892ecd2334aSMarek Vasut  *
893ecd2334aSMarek Vasut  * Load user calibration values and optionally precharge the banks.
894ecd2334aSMarek Vasut  */
895ecd2334aSMarek Vasut static void rw_mgr_mem_load_user(const u32 fin1, const u32 fin2,
896ecd2334aSMarek Vasut 				 const int precharge)
897ecd2334aSMarek Vasut {
898ecd2334aSMarek Vasut 	u32 grpaddr = SDR_PHYGRP_RWMGRGRP_ADDRESS |
899ecd2334aSMarek Vasut 		      RW_MGR_RUN_SINGLE_GROUP_OFFSET;
900ecd2334aSMarek Vasut 	u32 r;
901ecd2334aSMarek Vasut 
902ecd2334aSMarek Vasut 	for (r = 0; r < RW_MGR_MEM_NUMBER_OF_RANKS; r++) {
903ecd2334aSMarek Vasut 		if (param->skip_ranks[r]) {
904ecd2334aSMarek Vasut 			/* request to skip the rank */
905ecd2334aSMarek Vasut 			continue;
906ecd2334aSMarek Vasut 		}
907ecd2334aSMarek Vasut 
908ecd2334aSMarek Vasut 		/* set rank */
909ecd2334aSMarek Vasut 		set_rank_and_odt_mask(r, RW_MGR_ODT_MODE_OFF);
910ecd2334aSMarek Vasut 
911ecd2334aSMarek Vasut 		/* precharge all banks ... */
912ecd2334aSMarek Vasut 		if (precharge)
913ecd2334aSMarek Vasut 			writel(RW_MGR_PRECHARGE_ALL, grpaddr);
914ecd2334aSMarek Vasut 
915ecd2334aSMarek Vasut 		/*
916ecd2334aSMarek Vasut 		 * USER Use Mirror-ed commands for odd ranks if address
917ecd2334aSMarek Vasut 		 * mirrorring is on
918ecd2334aSMarek Vasut 		 */
919ecd2334aSMarek Vasut 		if ((RW_MGR_MEM_ADDRESS_MIRRORING >> r) & 0x1) {
920ecd2334aSMarek Vasut 			set_jump_as_return();
921ecd2334aSMarek Vasut 			writel(RW_MGR_MRS2_MIRR, grpaddr);
922ecd2334aSMarek Vasut 			delay_for_n_mem_clocks(4);
923ecd2334aSMarek Vasut 			set_jump_as_return();
924ecd2334aSMarek Vasut 			writel(RW_MGR_MRS3_MIRR, grpaddr);
925ecd2334aSMarek Vasut 			delay_for_n_mem_clocks(4);
926ecd2334aSMarek Vasut 			set_jump_as_return();
927ecd2334aSMarek Vasut 			writel(RW_MGR_MRS1_MIRR, grpaddr);
928ecd2334aSMarek Vasut 			delay_for_n_mem_clocks(4);
929ecd2334aSMarek Vasut 			set_jump_as_return();
930ecd2334aSMarek Vasut 			writel(fin1, grpaddr);
931ecd2334aSMarek Vasut 		} else {
932ecd2334aSMarek Vasut 			set_jump_as_return();
933ecd2334aSMarek Vasut 			writel(RW_MGR_MRS2, grpaddr);
934ecd2334aSMarek Vasut 			delay_for_n_mem_clocks(4);
935ecd2334aSMarek Vasut 			set_jump_as_return();
936ecd2334aSMarek Vasut 			writel(RW_MGR_MRS3, grpaddr);
937ecd2334aSMarek Vasut 			delay_for_n_mem_clocks(4);
938ecd2334aSMarek Vasut 			set_jump_as_return();
939ecd2334aSMarek Vasut 			writel(RW_MGR_MRS1, grpaddr);
940ecd2334aSMarek Vasut 			set_jump_as_return();
941ecd2334aSMarek Vasut 			writel(fin2, grpaddr);
942ecd2334aSMarek Vasut 		}
943ecd2334aSMarek Vasut 
944ecd2334aSMarek Vasut 		if (precharge)
945ecd2334aSMarek Vasut 			continue;
946ecd2334aSMarek Vasut 
947ecd2334aSMarek Vasut 		set_jump_as_return();
948ecd2334aSMarek Vasut 		writel(RW_MGR_ZQCL, grpaddr);
949ecd2334aSMarek Vasut 
950ecd2334aSMarek Vasut 		/* tZQinit = tDLLK = 512 ck cycles */
951ecd2334aSMarek Vasut 		delay_for_n_mem_clocks(512);
952ecd2334aSMarek Vasut 	}
953ecd2334aSMarek Vasut }
954ecd2334aSMarek Vasut 
9558e9d7d04SMarek Vasut /**
9568e9d7d04SMarek Vasut  * rw_mgr_mem_initialize() - Initialize RW Manager
9578e9d7d04SMarek Vasut  *
9588e9d7d04SMarek Vasut  * Initialize RW Manager.
9598e9d7d04SMarek Vasut  */
9603da42859SDinh Nguyen static void rw_mgr_mem_initialize(void)
9613da42859SDinh Nguyen {
9623da42859SDinh Nguyen 	debug("%s:%d\n", __func__, __LINE__);
9633da42859SDinh Nguyen 
9643da42859SDinh Nguyen 	/* The reset / cke part of initialization is broadcasted to all ranks */
9651273dd9eSMarek Vasut 	writel(RW_MGR_RANK_ALL, SDR_PHYGRP_RWMGRGRP_ADDRESS |
9661273dd9eSMarek Vasut 				RW_MGR_SET_CS_AND_ODT_MASK_OFFSET);
9673da42859SDinh Nguyen 
9683da42859SDinh Nguyen 	/*
9693da42859SDinh Nguyen 	 * Here's how you load register for a loop
9703da42859SDinh Nguyen 	 * Counters are located @ 0x800
9713da42859SDinh Nguyen 	 * Jump address are located @ 0xC00
9723da42859SDinh Nguyen 	 * For both, registers 0 to 3 are selected using bits 3 and 2, like
9733da42859SDinh Nguyen 	 * in 0x800, 0x804, 0x808, 0x80C and 0xC00, 0xC04, 0xC08, 0xC0C
9743da42859SDinh Nguyen 	 * I know this ain't pretty, but Avalon bus throws away the 2 least
9753da42859SDinh Nguyen 	 * significant bits
9763da42859SDinh Nguyen 	 */
9773da42859SDinh Nguyen 
9788e9d7d04SMarek Vasut 	/* Start with memory RESET activated */
9793da42859SDinh Nguyen 
9803da42859SDinh Nguyen 	/* tINIT = 200us */
9813da42859SDinh Nguyen 
9823da42859SDinh Nguyen 	/*
9833da42859SDinh Nguyen 	 * 200us @ 266MHz (3.75 ns) ~ 54000 clock cycles
9843da42859SDinh Nguyen 	 * If a and b are the number of iteration in 2 nested loops
9853da42859SDinh Nguyen 	 * it takes the following number of cycles to complete the operation:
9863da42859SDinh Nguyen 	 * number_of_cycles = ((2 + n) * a + 2) * b
9873da42859SDinh Nguyen 	 * where n is the number of instruction in the inner loop
9883da42859SDinh Nguyen 	 * One possible solution is n = 0 , a = 256 , b = 106 => a = FF,
9893da42859SDinh Nguyen 	 * b = 6A
9903da42859SDinh Nguyen 	 */
991944fe719SMarek Vasut 	rw_mgr_mem_init_load_regs(SEQ_TINIT_CNTR0_VAL, SEQ_TINIT_CNTR1_VAL,
992944fe719SMarek Vasut 				  SEQ_TINIT_CNTR2_VAL,
993944fe719SMarek Vasut 				  RW_MGR_INIT_RESET_0_CKE_0);
9943da42859SDinh Nguyen 
9958e9d7d04SMarek Vasut 	/* Indicate that memory is stable. */
9961273dd9eSMarek Vasut 	writel(1, &phy_mgr_cfg->reset_mem_stbl);
9973da42859SDinh Nguyen 
9983da42859SDinh Nguyen 	/*
9993da42859SDinh Nguyen 	 * transition the RESET to high
10003da42859SDinh Nguyen 	 * Wait for 500us
10013da42859SDinh Nguyen 	 */
10023da42859SDinh Nguyen 
10033da42859SDinh Nguyen 	/*
10043da42859SDinh Nguyen 	 * 500us @ 266MHz (3.75 ns) ~ 134000 clock cycles
10053da42859SDinh Nguyen 	 * If a and b are the number of iteration in 2 nested loops
10063da42859SDinh Nguyen 	 * it takes the following number of cycles to complete the operation
10073da42859SDinh Nguyen 	 * number_of_cycles = ((2 + n) * a + 2) * b
10083da42859SDinh Nguyen 	 * where n is the number of instruction in the inner loop
10093da42859SDinh Nguyen 	 * One possible solution is n = 2 , a = 131 , b = 256 => a = 83,
10103da42859SDinh Nguyen 	 * b = FF
10113da42859SDinh Nguyen 	 */
1012944fe719SMarek Vasut 	rw_mgr_mem_init_load_regs(SEQ_TRESET_CNTR0_VAL, SEQ_TRESET_CNTR1_VAL,
1013944fe719SMarek Vasut 				  SEQ_TRESET_CNTR2_VAL,
1014944fe719SMarek Vasut 				  RW_MGR_INIT_RESET_1_CKE_0);
10153da42859SDinh Nguyen 
10168e9d7d04SMarek Vasut 	/* Bring up clock enable. */
10173da42859SDinh Nguyen 
10183da42859SDinh Nguyen 	/* tXRP < 250 ck cycles */
10193da42859SDinh Nguyen 	delay_for_n_mem_clocks(250);
10203da42859SDinh Nguyen 
1021ecd2334aSMarek Vasut 	rw_mgr_mem_load_user(RW_MGR_MRS0_DLL_RESET_MIRR, RW_MGR_MRS0_DLL_RESET,
1022ecd2334aSMarek Vasut 			     0);
10233da42859SDinh Nguyen }
10243da42859SDinh Nguyen 
10253da42859SDinh Nguyen /*
10263da42859SDinh Nguyen  * At the end of calibration we have to program the user settings in, and
10273da42859SDinh Nguyen  * USER  hand off the memory to the user.
10283da42859SDinh Nguyen  */
10293da42859SDinh Nguyen static void rw_mgr_mem_handoff(void)
10303da42859SDinh Nguyen {
1031ecd2334aSMarek Vasut 	rw_mgr_mem_load_user(RW_MGR_MRS0_USER_MIRR, RW_MGR_MRS0_USER, 1);
10323da42859SDinh Nguyen 	/*
10333da42859SDinh Nguyen 	 * USER  need to wait tMOD (12CK or 15ns) time before issuing
10343da42859SDinh Nguyen 	 * other commands, but we will have plenty of NIOS cycles before
10353da42859SDinh Nguyen 	 * actual handoff so its okay.
10363da42859SDinh Nguyen 	 */
10373da42859SDinh Nguyen }
10383da42859SDinh Nguyen 
1039d844c7d4SMarek Vasut /**
1040d844c7d4SMarek Vasut  * rw_mgr_mem_calibrate_read_test_patterns() - Read back test patterns
1041d844c7d4SMarek Vasut  * @rank_bgn:	Rank number
1042d844c7d4SMarek Vasut  * @group:	Read/Write Group
1043d844c7d4SMarek Vasut  * @all_ranks:	Test all ranks
1044d844c7d4SMarek Vasut  *
1045d844c7d4SMarek Vasut  * Performs a guaranteed read on the patterns we are going to use during a
1046d844c7d4SMarek Vasut  * read test to ensure memory works.
10473da42859SDinh Nguyen  */
1048d844c7d4SMarek Vasut static int
1049d844c7d4SMarek Vasut rw_mgr_mem_calibrate_read_test_patterns(const u32 rank_bgn, const u32 group,
1050d844c7d4SMarek Vasut 					const u32 all_ranks)
10513da42859SDinh Nguyen {
1052d844c7d4SMarek Vasut 	const u32 addr = SDR_PHYGRP_RWMGRGRP_ADDRESS |
1053d844c7d4SMarek Vasut 			 RW_MGR_RUN_SINGLE_GROUP_OFFSET;
1054d844c7d4SMarek Vasut 	const u32 addr_offset =
1055d844c7d4SMarek Vasut 			 (group * RW_MGR_MEM_VIRTUAL_GROUPS_PER_READ_DQS) << 2;
1056d844c7d4SMarek Vasut 	const u32 rank_end = all_ranks ?
1057d844c7d4SMarek Vasut 				RW_MGR_MEM_NUMBER_OF_RANKS :
10583da42859SDinh Nguyen 				(rank_bgn + NUM_RANKS_PER_SHADOW_REG);
1059d844c7d4SMarek Vasut 	const u32 shift_ratio = RW_MGR_MEM_DQ_PER_READ_DQS /
1060d844c7d4SMarek Vasut 				RW_MGR_MEM_VIRTUAL_GROUPS_PER_READ_DQS;
1061d844c7d4SMarek Vasut 	const u32 correct_mask_vg = param->read_correct_mask_vg;
10623da42859SDinh Nguyen 
1063d844c7d4SMarek Vasut 	u32 tmp_bit_chk, base_rw_mgr, bit_chk;
1064d844c7d4SMarek Vasut 	int vg, r;
1065d844c7d4SMarek Vasut 	int ret = 0;
1066d844c7d4SMarek Vasut 
1067d844c7d4SMarek Vasut 	bit_chk = param->read_correct_mask;
10683da42859SDinh Nguyen 
10693da42859SDinh Nguyen 	for (r = rank_bgn; r < rank_end; r++) {
1070d844c7d4SMarek Vasut 		/* Request to skip the rank */
10713da42859SDinh Nguyen 		if (param->skip_ranks[r])
10723da42859SDinh Nguyen 			continue;
10733da42859SDinh Nguyen 
1074d844c7d4SMarek Vasut 		/* Set rank */
10753da42859SDinh Nguyen 		set_rank_and_odt_mask(r, RW_MGR_ODT_MODE_READ_WRITE);
10763da42859SDinh Nguyen 
10773da42859SDinh Nguyen 		/* Load up a constant bursts of read commands */
10781273dd9eSMarek Vasut 		writel(0x20, &sdr_rw_load_mgr_regs->load_cntr0);
10791273dd9eSMarek Vasut 		writel(RW_MGR_GUARANTEED_READ,
10801273dd9eSMarek Vasut 			&sdr_rw_load_jump_mgr_regs->load_jump_add0);
10813da42859SDinh Nguyen 
10821273dd9eSMarek Vasut 		writel(0x20, &sdr_rw_load_mgr_regs->load_cntr1);
10831273dd9eSMarek Vasut 		writel(RW_MGR_GUARANTEED_READ_CONT,
10841273dd9eSMarek Vasut 			&sdr_rw_load_jump_mgr_regs->load_jump_add1);
10853da42859SDinh Nguyen 
10863da42859SDinh Nguyen 		tmp_bit_chk = 0;
1087d844c7d4SMarek Vasut 		for (vg = RW_MGR_MEM_VIRTUAL_GROUPS_PER_READ_DQS - 1;
1088d844c7d4SMarek Vasut 		     vg >= 0; vg--) {
1089d844c7d4SMarek Vasut 			/* Reset the FIFOs to get pointers to known state. */
10901273dd9eSMarek Vasut 			writel(0, &phy_mgr_cmd->fifo_reset);
10911273dd9eSMarek Vasut 			writel(0, SDR_PHYGRP_RWMGRGRP_ADDRESS |
10921273dd9eSMarek Vasut 				  RW_MGR_RESET_READ_DATAPATH_OFFSET);
1093d844c7d4SMarek Vasut 			writel(RW_MGR_GUARANTEED_READ,
1094d844c7d4SMarek Vasut 			       addr + addr_offset + (vg << 2));
10953da42859SDinh Nguyen 
10961273dd9eSMarek Vasut 			base_rw_mgr = readl(SDR_PHYGRP_RWMGRGRP_ADDRESS);
1097d844c7d4SMarek Vasut 			tmp_bit_chk <<= shift_ratio;
1098d844c7d4SMarek Vasut 			tmp_bit_chk |= correct_mask_vg & ~base_rw_mgr;
10993da42859SDinh Nguyen 		}
11003da42859SDinh Nguyen 
1101d844c7d4SMarek Vasut 		bit_chk &= tmp_bit_chk;
1102d844c7d4SMarek Vasut 	}
1103d844c7d4SMarek Vasut 
110417fdc916SMarek Vasut 	writel(RW_MGR_CLEAR_DQS_ENABLE, addr + (group << 2));
11053da42859SDinh Nguyen 
11063da42859SDinh Nguyen 	set_rank_and_odt_mask(0, RW_MGR_ODT_MODE_OFF);
1107d844c7d4SMarek Vasut 
1108d844c7d4SMarek Vasut 	if (bit_chk != param->read_correct_mask)
1109d844c7d4SMarek Vasut 		ret = -EIO;
1110d844c7d4SMarek Vasut 
1111d844c7d4SMarek Vasut 	debug_cond(DLEVEL == 1,
1112d844c7d4SMarek Vasut 		   "%s:%d test_load_patterns(%u,ALL) => (%u == %u) => %i\n",
1113d844c7d4SMarek Vasut 		   __func__, __LINE__, group, bit_chk,
1114d844c7d4SMarek Vasut 		   param->read_correct_mask, ret);
1115d844c7d4SMarek Vasut 
1116d844c7d4SMarek Vasut 	return ret;
11173da42859SDinh Nguyen }
11183da42859SDinh Nguyen 
1119b6cb7f9eSMarek Vasut /**
1120b6cb7f9eSMarek Vasut  * rw_mgr_mem_calibrate_read_load_patterns() - Load up the patterns for read test
1121b6cb7f9eSMarek Vasut  * @rank_bgn:	Rank number
1122b6cb7f9eSMarek Vasut  * @all_ranks:	Test all ranks
1123b6cb7f9eSMarek Vasut  *
1124b6cb7f9eSMarek Vasut  * Load up the patterns we are going to use during a read test.
1125b6cb7f9eSMarek Vasut  */
1126b6cb7f9eSMarek Vasut static void rw_mgr_mem_calibrate_read_load_patterns(const u32 rank_bgn,
1127b6cb7f9eSMarek Vasut 						    const int all_ranks)
11283da42859SDinh Nguyen {
1129b6cb7f9eSMarek Vasut 	const u32 rank_end = all_ranks ?
1130b6cb7f9eSMarek Vasut 			RW_MGR_MEM_NUMBER_OF_RANKS :
11313da42859SDinh Nguyen 			(rank_bgn + NUM_RANKS_PER_SHADOW_REG);
1132b6cb7f9eSMarek Vasut 	u32 r;
11333da42859SDinh Nguyen 
11343da42859SDinh Nguyen 	debug("%s:%d\n", __func__, __LINE__);
1135b6cb7f9eSMarek Vasut 
11363da42859SDinh Nguyen 	for (r = rank_bgn; r < rank_end; r++) {
11373da42859SDinh Nguyen 		if (param->skip_ranks[r])
11383da42859SDinh Nguyen 			/* request to skip the rank */
11393da42859SDinh Nguyen 			continue;
11403da42859SDinh Nguyen 
11413da42859SDinh Nguyen 		/* set rank */
11423da42859SDinh Nguyen 		set_rank_and_odt_mask(r, RW_MGR_ODT_MODE_READ_WRITE);
11433da42859SDinh Nguyen 
11443da42859SDinh Nguyen 		/* Load up a constant bursts */
11451273dd9eSMarek Vasut 		writel(0x20, &sdr_rw_load_mgr_regs->load_cntr0);
11463da42859SDinh Nguyen 
11471273dd9eSMarek Vasut 		writel(RW_MGR_GUARANTEED_WRITE_WAIT0,
11481273dd9eSMarek Vasut 			&sdr_rw_load_jump_mgr_regs->load_jump_add0);
11493da42859SDinh Nguyen 
11501273dd9eSMarek Vasut 		writel(0x20, &sdr_rw_load_mgr_regs->load_cntr1);
11513da42859SDinh Nguyen 
11521273dd9eSMarek Vasut 		writel(RW_MGR_GUARANTEED_WRITE_WAIT1,
11531273dd9eSMarek Vasut 			&sdr_rw_load_jump_mgr_regs->load_jump_add1);
11543da42859SDinh Nguyen 
11551273dd9eSMarek Vasut 		writel(0x04, &sdr_rw_load_mgr_regs->load_cntr2);
11563da42859SDinh Nguyen 
11571273dd9eSMarek Vasut 		writel(RW_MGR_GUARANTEED_WRITE_WAIT2,
11581273dd9eSMarek Vasut 			&sdr_rw_load_jump_mgr_regs->load_jump_add2);
11593da42859SDinh Nguyen 
11601273dd9eSMarek Vasut 		writel(0x04, &sdr_rw_load_mgr_regs->load_cntr3);
11613da42859SDinh Nguyen 
11621273dd9eSMarek Vasut 		writel(RW_MGR_GUARANTEED_WRITE_WAIT3,
11631273dd9eSMarek Vasut 			&sdr_rw_load_jump_mgr_regs->load_jump_add3);
11643da42859SDinh Nguyen 
11651273dd9eSMarek Vasut 		writel(RW_MGR_GUARANTEED_WRITE, SDR_PHYGRP_RWMGRGRP_ADDRESS |
11661273dd9eSMarek Vasut 						RW_MGR_RUN_SINGLE_GROUP_OFFSET);
11673da42859SDinh Nguyen 	}
11683da42859SDinh Nguyen 
11693da42859SDinh Nguyen 	set_rank_and_odt_mask(0, RW_MGR_ODT_MODE_OFF);
11703da42859SDinh Nguyen }
11713da42859SDinh Nguyen 
1172783fcf59SMarek Vasut /**
1173783fcf59SMarek Vasut  * rw_mgr_mem_calibrate_read_test() - Perform READ test on single rank
1174783fcf59SMarek Vasut  * @rank_bgn:		Rank number
1175783fcf59SMarek Vasut  * @group:		Read/Write group
1176783fcf59SMarek Vasut  * @num_tries:		Number of retries of the test
1177783fcf59SMarek Vasut  * @all_correct:	All bits must be correct in the mask
1178783fcf59SMarek Vasut  * @bit_chk:		Resulting bit mask after the test
1179783fcf59SMarek Vasut  * @all_groups:		Test all R/W groups
1180783fcf59SMarek Vasut  * @all_ranks:		Test all ranks
1181783fcf59SMarek Vasut  *
1182783fcf59SMarek Vasut  * Try a read and see if it returns correct data back. Test has dummy reads
1183783fcf59SMarek Vasut  * inserted into the mix used to align DQS enable. Test has more thorough
1184783fcf59SMarek Vasut  * checks than the regular read test.
11853da42859SDinh Nguyen  */
11863cb8bf3fSMarek Vasut static int
11873cb8bf3fSMarek Vasut rw_mgr_mem_calibrate_read_test(const u32 rank_bgn, const u32 group,
11883cb8bf3fSMarek Vasut 			       const u32 num_tries, const u32 all_correct,
11893cb8bf3fSMarek Vasut 			       u32 *bit_chk,
11903cb8bf3fSMarek Vasut 			       const u32 all_groups, const u32 all_ranks)
11913da42859SDinh Nguyen {
11923cb8bf3fSMarek Vasut 	const u32 rank_end = all_ranks ? RW_MGR_MEM_NUMBER_OF_RANKS :
11933da42859SDinh Nguyen 		(rank_bgn + NUM_RANKS_PER_SHADOW_REG);
11943cb8bf3fSMarek Vasut 	const u32 quick_read_mode =
11953cb8bf3fSMarek Vasut 		((STATIC_CALIB_STEPS & CALIB_SKIP_DELAY_SWEEPS) &&
11963cb8bf3fSMarek Vasut 		 ENABLE_SUPER_QUICK_CALIBRATION);
11973cb8bf3fSMarek Vasut 	u32 correct_mask_vg = param->read_correct_mask_vg;
11983cb8bf3fSMarek Vasut 	u32 tmp_bit_chk;
11993cb8bf3fSMarek Vasut 	u32 base_rw_mgr;
12003cb8bf3fSMarek Vasut 	u32 addr;
12013cb8bf3fSMarek Vasut 
12023cb8bf3fSMarek Vasut 	int r, vg, ret;
12033da42859SDinh Nguyen 
12043da42859SDinh Nguyen 	*bit_chk = param->read_correct_mask;
12053da42859SDinh Nguyen 
12063da42859SDinh Nguyen 	for (r = rank_bgn; r < rank_end; r++) {
12073da42859SDinh Nguyen 		if (param->skip_ranks[r])
12083da42859SDinh Nguyen 			/* request to skip the rank */
12093da42859SDinh Nguyen 			continue;
12103da42859SDinh Nguyen 
12113da42859SDinh Nguyen 		/* set rank */
12123da42859SDinh Nguyen 		set_rank_and_odt_mask(r, RW_MGR_ODT_MODE_READ_WRITE);
12133da42859SDinh Nguyen 
12141273dd9eSMarek Vasut 		writel(0x10, &sdr_rw_load_mgr_regs->load_cntr1);
12153da42859SDinh Nguyen 
12161273dd9eSMarek Vasut 		writel(RW_MGR_READ_B2B_WAIT1,
12171273dd9eSMarek Vasut 			&sdr_rw_load_jump_mgr_regs->load_jump_add1);
12183da42859SDinh Nguyen 
12191273dd9eSMarek Vasut 		writel(0x10, &sdr_rw_load_mgr_regs->load_cntr2);
12201273dd9eSMarek Vasut 		writel(RW_MGR_READ_B2B_WAIT2,
12211273dd9eSMarek Vasut 			&sdr_rw_load_jump_mgr_regs->load_jump_add2);
12223da42859SDinh Nguyen 
12233da42859SDinh Nguyen 		if (quick_read_mode)
12241273dd9eSMarek Vasut 			writel(0x1, &sdr_rw_load_mgr_regs->load_cntr0);
12253da42859SDinh Nguyen 			/* need at least two (1+1) reads to capture failures */
12263da42859SDinh Nguyen 		else if (all_groups)
12271273dd9eSMarek Vasut 			writel(0x06, &sdr_rw_load_mgr_regs->load_cntr0);
12283da42859SDinh Nguyen 		else
12291273dd9eSMarek Vasut 			writel(0x32, &sdr_rw_load_mgr_regs->load_cntr0);
12303da42859SDinh Nguyen 
12311273dd9eSMarek Vasut 		writel(RW_MGR_READ_B2B,
12321273dd9eSMarek Vasut 			&sdr_rw_load_jump_mgr_regs->load_jump_add0);
12333da42859SDinh Nguyen 		if (all_groups)
12343da42859SDinh Nguyen 			writel(RW_MGR_MEM_IF_READ_DQS_WIDTH *
12353da42859SDinh Nguyen 			       RW_MGR_MEM_VIRTUAL_GROUPS_PER_READ_DQS - 1,
12361273dd9eSMarek Vasut 			       &sdr_rw_load_mgr_regs->load_cntr3);
12373da42859SDinh Nguyen 		else
12381273dd9eSMarek Vasut 			writel(0x0, &sdr_rw_load_mgr_regs->load_cntr3);
12393da42859SDinh Nguyen 
12401273dd9eSMarek Vasut 		writel(RW_MGR_READ_B2B,
12411273dd9eSMarek Vasut 			&sdr_rw_load_jump_mgr_regs->load_jump_add3);
12423da42859SDinh Nguyen 
12433da42859SDinh Nguyen 		tmp_bit_chk = 0;
12447ce23bb6SMarek Vasut 		for (vg = RW_MGR_MEM_VIRTUAL_GROUPS_PER_READ_DQS - 1; vg >= 0;
12457ce23bb6SMarek Vasut 		     vg--) {
1246ba522c76SMarek Vasut 			/* Reset the FIFOs to get pointers to known state. */
12471273dd9eSMarek Vasut 			writel(0, &phy_mgr_cmd->fifo_reset);
12481273dd9eSMarek Vasut 			writel(0, SDR_PHYGRP_RWMGRGRP_ADDRESS |
12491273dd9eSMarek Vasut 				  RW_MGR_RESET_READ_DATAPATH_OFFSET);
12503da42859SDinh Nguyen 
1251ba522c76SMarek Vasut 			if (all_groups) {
1252ba522c76SMarek Vasut 				addr = SDR_PHYGRP_RWMGRGRP_ADDRESS |
1253ba522c76SMarek Vasut 				       RW_MGR_RUN_ALL_GROUPS_OFFSET;
1254ba522c76SMarek Vasut 			} else {
1255ba522c76SMarek Vasut 				addr = SDR_PHYGRP_RWMGRGRP_ADDRESS |
1256ba522c76SMarek Vasut 				       RW_MGR_RUN_SINGLE_GROUP_OFFSET;
1257ba522c76SMarek Vasut 			}
1258c4815f76SMarek Vasut 
125917fdc916SMarek Vasut 			writel(RW_MGR_READ_B2B, addr +
12603da42859SDinh Nguyen 			       ((group * RW_MGR_MEM_VIRTUAL_GROUPS_PER_READ_DQS +
12613da42859SDinh Nguyen 			       vg) << 2));
12623da42859SDinh Nguyen 
12631273dd9eSMarek Vasut 			base_rw_mgr = readl(SDR_PHYGRP_RWMGRGRP_ADDRESS);
1264ba522c76SMarek Vasut 			tmp_bit_chk <<= RW_MGR_MEM_DQ_PER_READ_DQS /
1265ba522c76SMarek Vasut 					RW_MGR_MEM_VIRTUAL_GROUPS_PER_READ_DQS;
1266ba522c76SMarek Vasut 			tmp_bit_chk |= correct_mask_vg & ~(base_rw_mgr);
12673da42859SDinh Nguyen 		}
12687ce23bb6SMarek Vasut 
12693da42859SDinh Nguyen 		*bit_chk &= tmp_bit_chk;
12703da42859SDinh Nguyen 	}
12713da42859SDinh Nguyen 
1272c4815f76SMarek Vasut 	addr = SDR_PHYGRP_RWMGRGRP_ADDRESS | RW_MGR_RUN_SINGLE_GROUP_OFFSET;
127317fdc916SMarek Vasut 	writel(RW_MGR_CLEAR_DQS_ENABLE, addr + (group << 2));
12743da42859SDinh Nguyen 
12753853d65eSMarek Vasut 	set_rank_and_odt_mask(0, RW_MGR_ODT_MODE_OFF);
12763853d65eSMarek Vasut 
12773da42859SDinh Nguyen 	if (all_correct) {
12783853d65eSMarek Vasut 		ret = (*bit_chk == param->read_correct_mask);
12793853d65eSMarek Vasut 		debug_cond(DLEVEL == 2,
12803853d65eSMarek Vasut 			   "%s:%d read_test(%u,ALL,%u) => (%u == %u) => %i\n",
12813853d65eSMarek Vasut 			   __func__, __LINE__, group, all_groups, *bit_chk,
12823853d65eSMarek Vasut 			   param->read_correct_mask, ret);
12833da42859SDinh Nguyen 	} else	{
12843853d65eSMarek Vasut 		ret = (*bit_chk != 0x00);
12853853d65eSMarek Vasut 		debug_cond(DLEVEL == 2,
12863853d65eSMarek Vasut 			   "%s:%d read_test(%u,ONE,%u) => (%u != %u) => %i\n",
12873853d65eSMarek Vasut 			   __func__, __LINE__, group, all_groups, *bit_chk,
12883853d65eSMarek Vasut 			   0, ret);
12893da42859SDinh Nguyen 	}
12903853d65eSMarek Vasut 
12913853d65eSMarek Vasut 	return ret;
12923da42859SDinh Nguyen }
12933da42859SDinh Nguyen 
129496df6036SMarek Vasut /**
129596df6036SMarek Vasut  * rw_mgr_mem_calibrate_read_test_all_ranks() - Perform READ test on all ranks
129696df6036SMarek Vasut  * @grp:		Read/Write group
129796df6036SMarek Vasut  * @num_tries:		Number of retries of the test
129896df6036SMarek Vasut  * @all_correct:	All bits must be correct in the mask
129996df6036SMarek Vasut  * @all_groups:		Test all R/W groups
130096df6036SMarek Vasut  *
130196df6036SMarek Vasut  * Perform a READ test across all memory ranks.
130296df6036SMarek Vasut  */
130396df6036SMarek Vasut static int
130496df6036SMarek Vasut rw_mgr_mem_calibrate_read_test_all_ranks(const u32 grp, const u32 num_tries,
130596df6036SMarek Vasut 					 const u32 all_correct,
130696df6036SMarek Vasut 					 const u32 all_groups)
13073da42859SDinh Nguyen {
130896df6036SMarek Vasut 	u32 bit_chk;
130996df6036SMarek Vasut 	return rw_mgr_mem_calibrate_read_test(0, grp, num_tries, all_correct,
131096df6036SMarek Vasut 					      &bit_chk, all_groups, 1);
13113da42859SDinh Nguyen }
13123da42859SDinh Nguyen 
131360bb8a8aSMarek Vasut /**
131460bb8a8aSMarek Vasut  * rw_mgr_incr_vfifo() - Increase VFIFO value
131560bb8a8aSMarek Vasut  * @grp:	Read/Write group
131660bb8a8aSMarek Vasut  *
131760bb8a8aSMarek Vasut  * Increase VFIFO value.
131860bb8a8aSMarek Vasut  */
13198c887b6eSMarek Vasut static void rw_mgr_incr_vfifo(const u32 grp)
13203da42859SDinh Nguyen {
13211273dd9eSMarek Vasut 	writel(grp, &phy_mgr_cmd->inc_vfifo_hard_phy);
13223da42859SDinh Nguyen }
13233da42859SDinh Nguyen 
132460bb8a8aSMarek Vasut /**
132560bb8a8aSMarek Vasut  * rw_mgr_decr_vfifo() - Decrease VFIFO value
132660bb8a8aSMarek Vasut  * @grp:	Read/Write group
132760bb8a8aSMarek Vasut  *
132860bb8a8aSMarek Vasut  * Decrease VFIFO value.
132960bb8a8aSMarek Vasut  */
13308c887b6eSMarek Vasut static void rw_mgr_decr_vfifo(const u32 grp)
13313da42859SDinh Nguyen {
133260bb8a8aSMarek Vasut 	u32 i;
13333da42859SDinh Nguyen 
13343da42859SDinh Nguyen 	for (i = 0; i < VFIFO_SIZE - 1; i++)
13358c887b6eSMarek Vasut 		rw_mgr_incr_vfifo(grp);
13363da42859SDinh Nguyen }
13373da42859SDinh Nguyen 
1338d145ca9fSMarek Vasut /**
1339d145ca9fSMarek Vasut  * find_vfifo_failing_read() - Push VFIFO to get a failing read
1340d145ca9fSMarek Vasut  * @grp:	Read/Write group
1341d145ca9fSMarek Vasut  *
1342d145ca9fSMarek Vasut  * Push VFIFO until a failing read happens.
1343d145ca9fSMarek Vasut  */
1344d145ca9fSMarek Vasut static int find_vfifo_failing_read(const u32 grp)
13453da42859SDinh Nguyen {
134696df6036SMarek Vasut 	u32 v, ret, fail_cnt = 0;
13473da42859SDinh Nguyen 
13488c887b6eSMarek Vasut 	for (v = 0; v < VFIFO_SIZE; v++) {
1349d145ca9fSMarek Vasut 		debug_cond(DLEVEL == 2, "%s:%d: vfifo %u\n",
13503da42859SDinh Nguyen 			   __func__, __LINE__, v);
1351d145ca9fSMarek Vasut 		ret = rw_mgr_mem_calibrate_read_test_all_ranks(grp, 1,
135296df6036SMarek Vasut 						PASS_ONE_BIT, 0);
1353d145ca9fSMarek Vasut 		if (!ret) {
13543da42859SDinh Nguyen 			fail_cnt++;
13553da42859SDinh Nguyen 
13563da42859SDinh Nguyen 			if (fail_cnt == 2)
1357d145ca9fSMarek Vasut 				return v;
13583da42859SDinh Nguyen 		}
13593da42859SDinh Nguyen 
1360d145ca9fSMarek Vasut 		/* Fiddle with FIFO. */
13618c887b6eSMarek Vasut 		rw_mgr_incr_vfifo(grp);
13623da42859SDinh Nguyen 	}
13633da42859SDinh Nguyen 
1364d145ca9fSMarek Vasut 	/* No failing read found! Something must have gone wrong. */
1365d145ca9fSMarek Vasut 	debug_cond(DLEVEL == 2, "%s:%d: vfifo failed\n", __func__, __LINE__);
13663da42859SDinh Nguyen 	return 0;
13673da42859SDinh Nguyen }
13683da42859SDinh Nguyen 
1369192d6f9fSMarek Vasut /**
137052e8f217SMarek Vasut  * sdr_find_phase_delay() - Find DQS enable phase or delay
137152e8f217SMarek Vasut  * @working:	If 1, look for working phase/delay, if 0, look for non-working
137252e8f217SMarek Vasut  * @delay:	If 1, look for delay, if 0, look for phase
137352e8f217SMarek Vasut  * @grp:	Read/Write group
137452e8f217SMarek Vasut  * @work:	Working window position
137552e8f217SMarek Vasut  * @work_inc:	Working window increment
137652e8f217SMarek Vasut  * @pd:		DQS Phase/Delay Iterator
137752e8f217SMarek Vasut  *
137852e8f217SMarek Vasut  * Find working or non-working DQS enable phase setting.
137952e8f217SMarek Vasut  */
138052e8f217SMarek Vasut static int sdr_find_phase_delay(int working, int delay, const u32 grp,
138152e8f217SMarek Vasut 				u32 *work, const u32 work_inc, u32 *pd)
138252e8f217SMarek Vasut {
138352e8f217SMarek Vasut 	const u32 max = delay ? IO_DQS_EN_DELAY_MAX : IO_DQS_EN_PHASE_MAX;
138496df6036SMarek Vasut 	u32 ret;
138552e8f217SMarek Vasut 
138652e8f217SMarek Vasut 	for (; *pd <= max; (*pd)++) {
138752e8f217SMarek Vasut 		if (delay)
138852e8f217SMarek Vasut 			scc_mgr_set_dqs_en_delay_all_ranks(grp, *pd);
138952e8f217SMarek Vasut 		else
139052e8f217SMarek Vasut 			scc_mgr_set_dqs_en_phase_all_ranks(grp, *pd);
139152e8f217SMarek Vasut 
139252e8f217SMarek Vasut 		ret = rw_mgr_mem_calibrate_read_test_all_ranks(grp, 1,
139396df6036SMarek Vasut 					PASS_ONE_BIT, 0);
139452e8f217SMarek Vasut 		if (!working)
139552e8f217SMarek Vasut 			ret = !ret;
139652e8f217SMarek Vasut 
139752e8f217SMarek Vasut 		if (ret)
139852e8f217SMarek Vasut 			return 0;
139952e8f217SMarek Vasut 
140052e8f217SMarek Vasut 		if (work)
140152e8f217SMarek Vasut 			*work += work_inc;
140252e8f217SMarek Vasut 	}
140352e8f217SMarek Vasut 
140452e8f217SMarek Vasut 	return -EINVAL;
140552e8f217SMarek Vasut }
140652e8f217SMarek Vasut /**
1407192d6f9fSMarek Vasut  * sdr_find_phase() - Find DQS enable phase
1408192d6f9fSMarek Vasut  * @working:	If 1, look for working phase, if 0, look for non-working phase
1409192d6f9fSMarek Vasut  * @grp:	Read/Write group
1410192d6f9fSMarek Vasut  * @work:	Working window position
1411192d6f9fSMarek Vasut  * @i:		Iterator
1412192d6f9fSMarek Vasut  * @p:		DQS Phase Iterator
1413192d6f9fSMarek Vasut  *
1414192d6f9fSMarek Vasut  * Find working or non-working DQS enable phase setting.
1415192d6f9fSMarek Vasut  */
14168c887b6eSMarek Vasut static int sdr_find_phase(int working, const u32 grp, u32 *work,
141786a39dc7SMarek Vasut 			  u32 *i, u32 *p)
1418192d6f9fSMarek Vasut {
1419192d6f9fSMarek Vasut 	const u32 end = VFIFO_SIZE + (working ? 0 : 1);
142052e8f217SMarek Vasut 	int ret;
1421192d6f9fSMarek Vasut 
1422192d6f9fSMarek Vasut 	for (; *i < end; (*i)++) {
1423192d6f9fSMarek Vasut 		if (working)
1424192d6f9fSMarek Vasut 			*p = 0;
1425192d6f9fSMarek Vasut 
142652e8f217SMarek Vasut 		ret = sdr_find_phase_delay(working, 0, grp, work,
142752e8f217SMarek Vasut 					   IO_DELAY_PER_OPA_TAP, p);
142852e8f217SMarek Vasut 		if (!ret)
1429192d6f9fSMarek Vasut 			return 0;
1430192d6f9fSMarek Vasut 
1431192d6f9fSMarek Vasut 		if (*p > IO_DQS_EN_PHASE_MAX) {
1432192d6f9fSMarek Vasut 			/* Fiddle with FIFO. */
14338c887b6eSMarek Vasut 			rw_mgr_incr_vfifo(grp);
1434192d6f9fSMarek Vasut 			if (!working)
1435192d6f9fSMarek Vasut 				*p = 0;
1436192d6f9fSMarek Vasut 		}
1437192d6f9fSMarek Vasut 	}
1438192d6f9fSMarek Vasut 
1439192d6f9fSMarek Vasut 	return -EINVAL;
1440192d6f9fSMarek Vasut }
1441192d6f9fSMarek Vasut 
14424c5e584bSMarek Vasut /**
14434c5e584bSMarek Vasut  * sdr_working_phase() - Find working DQS enable phase
14444c5e584bSMarek Vasut  * @grp:	Read/Write group
14454c5e584bSMarek Vasut  * @work_bgn:	Working window start position
14464c5e584bSMarek Vasut  * @d:		dtaps output value
14474c5e584bSMarek Vasut  * @p:		DQS Phase Iterator
14484c5e584bSMarek Vasut  * @i:		Iterator
14494c5e584bSMarek Vasut  *
14504c5e584bSMarek Vasut  * Find working DQS enable phase setting.
14514c5e584bSMarek Vasut  */
14528c887b6eSMarek Vasut static int sdr_working_phase(const u32 grp, u32 *work_bgn, u32 *d,
14534c5e584bSMarek Vasut 			     u32 *p, u32 *i)
14543da42859SDinh Nguyen {
145535ee867fSMarek Vasut 	const u32 dtaps_per_ptap = IO_DELAY_PER_OPA_TAP /
145635ee867fSMarek Vasut 				   IO_DELAY_PER_DQS_EN_DCHAIN_TAP;
1457192d6f9fSMarek Vasut 	int ret;
14583da42859SDinh Nguyen 
1459192d6f9fSMarek Vasut 	*work_bgn = 0;
1460192d6f9fSMarek Vasut 
1461192d6f9fSMarek Vasut 	for (*d = 0; *d <= dtaps_per_ptap; (*d)++) {
1462192d6f9fSMarek Vasut 		*i = 0;
1463521fe39cSMarek Vasut 		scc_mgr_set_dqs_en_delay_all_ranks(grp, *d);
14648c887b6eSMarek Vasut 		ret = sdr_find_phase(1, grp, work_bgn, i, p);
1465192d6f9fSMarek Vasut 		if (!ret)
1466192d6f9fSMarek Vasut 			return 0;
1467192d6f9fSMarek Vasut 		*work_bgn += IO_DELAY_PER_DQS_EN_DCHAIN_TAP;
14683da42859SDinh Nguyen 	}
14693da42859SDinh Nguyen 
147038ed6922SMarek Vasut 	/* Cannot find working solution */
1471192d6f9fSMarek Vasut 	debug_cond(DLEVEL == 2, "%s:%d find_dqs_en_phase: no vfifo/ptap/dtap\n",
1472192d6f9fSMarek Vasut 		   __func__, __LINE__);
1473192d6f9fSMarek Vasut 	return -EINVAL;
14743da42859SDinh Nguyen }
14753da42859SDinh Nguyen 
14764c5e584bSMarek Vasut /**
14774c5e584bSMarek Vasut  * sdr_backup_phase() - Find DQS enable backup phase
14784c5e584bSMarek Vasut  * @grp:	Read/Write group
14794c5e584bSMarek Vasut  * @work_bgn:	Working window start position
14804c5e584bSMarek Vasut  * @p:		DQS Phase Iterator
14814c5e584bSMarek Vasut  *
14824c5e584bSMarek Vasut  * Find DQS enable backup phase setting.
14834c5e584bSMarek Vasut  */
14848c887b6eSMarek Vasut static void sdr_backup_phase(const u32 grp, u32 *work_bgn, u32 *p)
14853da42859SDinh Nguyen {
148696df6036SMarek Vasut 	u32 tmp_delay, d;
14874c5e584bSMarek Vasut 	int ret;
14883da42859SDinh Nguyen 
14893da42859SDinh Nguyen 	/* Special case code for backing up a phase */
14903da42859SDinh Nguyen 	if (*p == 0) {
14913da42859SDinh Nguyen 		*p = IO_DQS_EN_PHASE_MAX;
14928c887b6eSMarek Vasut 		rw_mgr_decr_vfifo(grp);
14933da42859SDinh Nguyen 	} else {
14943da42859SDinh Nguyen 		(*p)--;
14953da42859SDinh Nguyen 	}
14963da42859SDinh Nguyen 	tmp_delay = *work_bgn - IO_DELAY_PER_OPA_TAP;
1497521fe39cSMarek Vasut 	scc_mgr_set_dqs_en_phase_all_ranks(grp, *p);
14983da42859SDinh Nguyen 
149949891df6SMarek Vasut 	for (d = 0; d <= IO_DQS_EN_DELAY_MAX && tmp_delay < *work_bgn; d++) {
150049891df6SMarek Vasut 		scc_mgr_set_dqs_en_delay_all_ranks(grp, d);
15013da42859SDinh Nguyen 
15024c5e584bSMarek Vasut 		ret = rw_mgr_mem_calibrate_read_test_all_ranks(grp, 1,
150396df6036SMarek Vasut 					PASS_ONE_BIT, 0);
15044c5e584bSMarek Vasut 		if (ret) {
15053da42859SDinh Nguyen 			*work_bgn = tmp_delay;
15063da42859SDinh Nguyen 			break;
15073da42859SDinh Nguyen 		}
150849891df6SMarek Vasut 
150949891df6SMarek Vasut 		tmp_delay += IO_DELAY_PER_DQS_EN_DCHAIN_TAP;
15103da42859SDinh Nguyen 	}
15113da42859SDinh Nguyen 
15124c5e584bSMarek Vasut 	/* Restore VFIFO to old state before we decremented it (if needed). */
15133da42859SDinh Nguyen 	(*p)++;
15143da42859SDinh Nguyen 	if (*p > IO_DQS_EN_PHASE_MAX) {
15153da42859SDinh Nguyen 		*p = 0;
15168c887b6eSMarek Vasut 		rw_mgr_incr_vfifo(grp);
15173da42859SDinh Nguyen 	}
15183da42859SDinh Nguyen 
1519521fe39cSMarek Vasut 	scc_mgr_set_dqs_en_delay_all_ranks(grp, 0);
15203da42859SDinh Nguyen }
15213da42859SDinh Nguyen 
15224c5e584bSMarek Vasut /**
15234c5e584bSMarek Vasut  * sdr_nonworking_phase() - Find non-working DQS enable phase
15244c5e584bSMarek Vasut  * @grp:	Read/Write group
15254c5e584bSMarek Vasut  * @work_end:	Working window end position
15264c5e584bSMarek Vasut  * @p:		DQS Phase Iterator
15274c5e584bSMarek Vasut  * @i:		Iterator
15284c5e584bSMarek Vasut  *
15294c5e584bSMarek Vasut  * Find non-working DQS enable phase setting.
15304c5e584bSMarek Vasut  */
15318c887b6eSMarek Vasut static int sdr_nonworking_phase(const u32 grp, u32 *work_end, u32 *p, u32 *i)
15323da42859SDinh Nguyen {
1533192d6f9fSMarek Vasut 	int ret;
15343da42859SDinh Nguyen 
15353da42859SDinh Nguyen 	(*p)++;
15363da42859SDinh Nguyen 	*work_end += IO_DELAY_PER_OPA_TAP;
15373da42859SDinh Nguyen 	if (*p > IO_DQS_EN_PHASE_MAX) {
1538192d6f9fSMarek Vasut 		/* Fiddle with FIFO. */
15393da42859SDinh Nguyen 		*p = 0;
15408c887b6eSMarek Vasut 		rw_mgr_incr_vfifo(grp);
15413da42859SDinh Nguyen 	}
15423da42859SDinh Nguyen 
15438c887b6eSMarek Vasut 	ret = sdr_find_phase(0, grp, work_end, i, p);
1544192d6f9fSMarek Vasut 	if (ret) {
154538ed6922SMarek Vasut 		/* Cannot see edge of failing read. */
1546192d6f9fSMarek Vasut 		debug_cond(DLEVEL == 2, "%s:%d: end: failed\n",
1547192d6f9fSMarek Vasut 			   __func__, __LINE__);
1548192d6f9fSMarek Vasut 	}
1549192d6f9fSMarek Vasut 
1550192d6f9fSMarek Vasut 	return ret;
15513da42859SDinh Nguyen }
15523da42859SDinh Nguyen 
15530a13a0fbSMarek Vasut /**
15540a13a0fbSMarek Vasut  * sdr_find_window_center() - Find center of the working DQS window.
15550a13a0fbSMarek Vasut  * @grp:	Read/Write group
15560a13a0fbSMarek Vasut  * @work_bgn:	First working settings
15570a13a0fbSMarek Vasut  * @work_end:	Last working settings
15580a13a0fbSMarek Vasut  *
15590a13a0fbSMarek Vasut  * Find center of the working DQS enable window.
15600a13a0fbSMarek Vasut  */
15610a13a0fbSMarek Vasut static int sdr_find_window_center(const u32 grp, const u32 work_bgn,
15628c887b6eSMarek Vasut 				  const u32 work_end)
15633da42859SDinh Nguyen {
156496df6036SMarek Vasut 	u32 work_mid;
15653da42859SDinh Nguyen 	int tmp_delay = 0;
156628fd242aSMarek Vasut 	int i, p, d;
15673da42859SDinh Nguyen 
156828fd242aSMarek Vasut 	work_mid = (work_bgn + work_end) / 2;
15693da42859SDinh Nguyen 
15703da42859SDinh Nguyen 	debug_cond(DLEVEL == 2, "work_bgn=%d work_end=%d work_mid=%d\n",
157128fd242aSMarek Vasut 		   work_bgn, work_end, work_mid);
15723da42859SDinh Nguyen 	/* Get the middle delay to be less than a VFIFO delay */
1573cbb0b7e0SMarek Vasut 	tmp_delay = (IO_DQS_EN_PHASE_MAX + 1) * IO_DELAY_PER_OPA_TAP;
157428fd242aSMarek Vasut 
15753da42859SDinh Nguyen 	debug_cond(DLEVEL == 2, "vfifo ptap delay %d\n", tmp_delay);
1576cbb0b7e0SMarek Vasut 	work_mid %= tmp_delay;
157728fd242aSMarek Vasut 	debug_cond(DLEVEL == 2, "new work_mid %d\n", work_mid);
15783da42859SDinh Nguyen 
1579cbb0b7e0SMarek Vasut 	tmp_delay = rounddown(work_mid, IO_DELAY_PER_OPA_TAP);
1580cbb0b7e0SMarek Vasut 	if (tmp_delay > IO_DQS_EN_PHASE_MAX * IO_DELAY_PER_OPA_TAP)
1581cbb0b7e0SMarek Vasut 		tmp_delay = IO_DQS_EN_PHASE_MAX * IO_DELAY_PER_OPA_TAP;
1582cbb0b7e0SMarek Vasut 	p = tmp_delay / IO_DELAY_PER_OPA_TAP;
15833da42859SDinh Nguyen 
1584cbb0b7e0SMarek Vasut 	debug_cond(DLEVEL == 2, "new p %d, tmp_delay=%d\n", p, tmp_delay);
1585cbb0b7e0SMarek Vasut 
1586cbb0b7e0SMarek Vasut 	d = DIV_ROUND_UP(work_mid - tmp_delay, IO_DELAY_PER_DQS_EN_DCHAIN_TAP);
1587cbb0b7e0SMarek Vasut 	if (d > IO_DQS_EN_DELAY_MAX)
1588cbb0b7e0SMarek Vasut 		d = IO_DQS_EN_DELAY_MAX;
1589cbb0b7e0SMarek Vasut 	tmp_delay += d * IO_DELAY_PER_DQS_EN_DCHAIN_TAP;
1590cbb0b7e0SMarek Vasut 
159128fd242aSMarek Vasut 	debug_cond(DLEVEL == 2, "new d %d, tmp_delay=%d\n", d, tmp_delay);
159228fd242aSMarek Vasut 
1593cbb0b7e0SMarek Vasut 	scc_mgr_set_dqs_en_phase_all_ranks(grp, p);
159428fd242aSMarek Vasut 	scc_mgr_set_dqs_en_delay_all_ranks(grp, d);
15953da42859SDinh Nguyen 
15963da42859SDinh Nguyen 	/*
15973da42859SDinh Nguyen 	 * push vfifo until we can successfully calibrate. We can do this
15983da42859SDinh Nguyen 	 * because the largest possible margin in 1 VFIFO cycle.
15993da42859SDinh Nguyen 	 */
16003da42859SDinh Nguyen 	for (i = 0; i < VFIFO_SIZE; i++) {
16018c887b6eSMarek Vasut 		debug_cond(DLEVEL == 2, "find_dqs_en_phase: center\n");
160228fd242aSMarek Vasut 		if (rw_mgr_mem_calibrate_read_test_all_ranks(grp, 1,
16033da42859SDinh Nguyen 							     PASS_ONE_BIT,
160496df6036SMarek Vasut 							     0)) {
160528fd242aSMarek Vasut 			debug_cond(DLEVEL == 2,
16068c887b6eSMarek Vasut 				   "%s:%d center: found: ptap=%u dtap=%u\n",
16078c887b6eSMarek Vasut 				   __func__, __LINE__, p, d);
16080a13a0fbSMarek Vasut 			return 0;
16093da42859SDinh Nguyen 		}
16100a13a0fbSMarek Vasut 
16110a13a0fbSMarek Vasut 		/* Fiddle with FIFO. */
16128c887b6eSMarek Vasut 		rw_mgr_incr_vfifo(grp);
16130a13a0fbSMarek Vasut 	}
16140a13a0fbSMarek Vasut 
16150a13a0fbSMarek Vasut 	debug_cond(DLEVEL == 2, "%s:%d center: failed.\n",
16160a13a0fbSMarek Vasut 		   __func__, __LINE__);
16170a13a0fbSMarek Vasut 	return -EINVAL;
16183da42859SDinh Nguyen }
16193da42859SDinh Nguyen 
162033756893SMarek Vasut /**
162133756893SMarek Vasut  * rw_mgr_mem_calibrate_vfifo_find_dqs_en_phase() - Find a good DQS enable to use
162233756893SMarek Vasut  * @grp:	Read/Write Group
162333756893SMarek Vasut  *
162433756893SMarek Vasut  * Find a good DQS enable to use.
162533756893SMarek Vasut  */
1626914546e7SMarek Vasut static int rw_mgr_mem_calibrate_vfifo_find_dqs_en_phase(const u32 grp)
16273da42859SDinh Nguyen {
16285735540fSMarek Vasut 	u32 d, p, i;
16295735540fSMarek Vasut 	u32 dtaps_per_ptap;
16305735540fSMarek Vasut 	u32 work_bgn, work_end;
16315735540fSMarek Vasut 	u32 found_passing_read, found_failing_read, initial_failing_dtap;
16325735540fSMarek Vasut 	int ret;
16333da42859SDinh Nguyen 
16343da42859SDinh Nguyen 	debug("%s:%d %u\n", __func__, __LINE__, grp);
16353da42859SDinh Nguyen 
16363da42859SDinh Nguyen 	reg_file_set_sub_stage(CAL_SUBSTAGE_VFIFO_CENTER);
16373da42859SDinh Nguyen 
16383da42859SDinh Nguyen 	scc_mgr_set_dqs_en_delay_all_ranks(grp, 0);
16393da42859SDinh Nguyen 	scc_mgr_set_dqs_en_phase_all_ranks(grp, 0);
16403da42859SDinh Nguyen 
16412f3589caSMarek Vasut 	/* Step 0: Determine number of delay taps for each phase tap. */
16423da42859SDinh Nguyen 	dtaps_per_ptap = IO_DELAY_PER_OPA_TAP / IO_DELAY_PER_DQS_EN_DCHAIN_TAP;
16433da42859SDinh Nguyen 
16442f3589caSMarek Vasut 	/* Step 1: First push vfifo until we get a failing read. */
1645d145ca9fSMarek Vasut 	find_vfifo_failing_read(grp);
16463da42859SDinh Nguyen 
16472f3589caSMarek Vasut 	/* Step 2: Find first working phase, increment in ptaps. */
16483da42859SDinh Nguyen 	work_bgn = 0;
1649914546e7SMarek Vasut 	ret = sdr_working_phase(grp, &work_bgn, &d, &p, &i);
1650914546e7SMarek Vasut 	if (ret)
1651914546e7SMarek Vasut 		return ret;
16523da42859SDinh Nguyen 
16533da42859SDinh Nguyen 	work_end = work_bgn;
16543da42859SDinh Nguyen 
16553da42859SDinh Nguyen 	/*
16562f3589caSMarek Vasut 	 * If d is 0 then the working window covers a phase tap and we can
16572f3589caSMarek Vasut 	 * follow the old procedure. Otherwise, we've found the beginning
16583da42859SDinh Nguyen 	 * and we need to increment the dtaps until we find the end.
16593da42859SDinh Nguyen 	 */
16603da42859SDinh Nguyen 	if (d == 0) {
16612f3589caSMarek Vasut 		/*
16622f3589caSMarek Vasut 		 * Step 3a: If we have room, back off by one and
16632f3589caSMarek Vasut 		 *          increment in dtaps.
16642f3589caSMarek Vasut 		 */
16658c887b6eSMarek Vasut 		sdr_backup_phase(grp, &work_bgn, &p);
16663da42859SDinh Nguyen 
16672f3589caSMarek Vasut 		/*
16682f3589caSMarek Vasut 		 * Step 4a: go forward from working phase to non working
16692f3589caSMarek Vasut 		 * phase, increment in ptaps.
16702f3589caSMarek Vasut 		 */
1671914546e7SMarek Vasut 		ret = sdr_nonworking_phase(grp, &work_end, &p, &i);
1672914546e7SMarek Vasut 		if (ret)
1673914546e7SMarek Vasut 			return ret;
16743da42859SDinh Nguyen 
16752f3589caSMarek Vasut 		/* Step 5a: Back off one from last, increment in dtaps. */
16763da42859SDinh Nguyen 
16773da42859SDinh Nguyen 		/* Special case code for backing up a phase */
16783da42859SDinh Nguyen 		if (p == 0) {
16793da42859SDinh Nguyen 			p = IO_DQS_EN_PHASE_MAX;
16808c887b6eSMarek Vasut 			rw_mgr_decr_vfifo(grp);
16813da42859SDinh Nguyen 		} else {
16823da42859SDinh Nguyen 			p = p - 1;
16833da42859SDinh Nguyen 		}
16843da42859SDinh Nguyen 
16853da42859SDinh Nguyen 		work_end -= IO_DELAY_PER_OPA_TAP;
16863da42859SDinh Nguyen 		scc_mgr_set_dqs_en_phase_all_ranks(grp, p);
16873da42859SDinh Nguyen 
16883da42859SDinh Nguyen 		d = 0;
16893da42859SDinh Nguyen 
16902f3589caSMarek Vasut 		debug_cond(DLEVEL == 2, "%s:%d p: ptap=%u\n",
16912f3589caSMarek Vasut 			   __func__, __LINE__, p);
16923da42859SDinh Nguyen 	}
16933da42859SDinh Nguyen 
16942f3589caSMarek Vasut 	/* The dtap increment to find the failing edge is done here. */
169552e8f217SMarek Vasut 	sdr_find_phase_delay(0, 1, grp, &work_end,
169652e8f217SMarek Vasut 			     IO_DELAY_PER_DQS_EN_DCHAIN_TAP, &d);
16973da42859SDinh Nguyen 
16983da42859SDinh Nguyen 	/* Go back to working dtap */
16993da42859SDinh Nguyen 	if (d != 0)
17003da42859SDinh Nguyen 		work_end -= IO_DELAY_PER_DQS_EN_DCHAIN_TAP;
17013da42859SDinh Nguyen 
17022f3589caSMarek Vasut 	debug_cond(DLEVEL == 2,
17032f3589caSMarek Vasut 		   "%s:%d p/d: ptap=%u dtap=%u end=%u\n",
17042f3589caSMarek Vasut 		   __func__, __LINE__, p, d - 1, work_end);
17053da42859SDinh Nguyen 
17063da42859SDinh Nguyen 	if (work_end < work_bgn) {
17073da42859SDinh Nguyen 		/* nil range */
17082f3589caSMarek Vasut 		debug_cond(DLEVEL == 2, "%s:%d end-2: failed\n",
17092f3589caSMarek Vasut 			   __func__, __LINE__);
1710914546e7SMarek Vasut 		return -EINVAL;
17113da42859SDinh Nguyen 	}
17123da42859SDinh Nguyen 
17132f3589caSMarek Vasut 	debug_cond(DLEVEL == 2, "%s:%d found range [%u,%u]\n",
17143da42859SDinh Nguyen 		   __func__, __LINE__, work_bgn, work_end);
17153da42859SDinh Nguyen 
17163da42859SDinh Nguyen 	/*
17172f3589caSMarek Vasut 	 * We need to calculate the number of dtaps that equal a ptap.
17182f3589caSMarek Vasut 	 * To do that we'll back up a ptap and re-find the edge of the
17192f3589caSMarek Vasut 	 * window using dtaps
17203da42859SDinh Nguyen 	 */
17212f3589caSMarek Vasut 	debug_cond(DLEVEL == 2, "%s:%d calculate dtaps_per_ptap for tracking\n",
17222f3589caSMarek Vasut 		   __func__, __LINE__);
17233da42859SDinh Nguyen 
17243da42859SDinh Nguyen 	/* Special case code for backing up a phase */
17253da42859SDinh Nguyen 	if (p == 0) {
17263da42859SDinh Nguyen 		p = IO_DQS_EN_PHASE_MAX;
17278c887b6eSMarek Vasut 		rw_mgr_decr_vfifo(grp);
17282f3589caSMarek Vasut 		debug_cond(DLEVEL == 2, "%s:%d backedup cycle/phase: p=%u\n",
17292f3589caSMarek Vasut 			   __func__, __LINE__, p);
17303da42859SDinh Nguyen 	} else {
17313da42859SDinh Nguyen 		p = p - 1;
17322f3589caSMarek Vasut 		debug_cond(DLEVEL == 2, "%s:%d backedup phase only: p=%u",
17332f3589caSMarek Vasut 			   __func__, __LINE__, p);
17343da42859SDinh Nguyen 	}
17353da42859SDinh Nguyen 
17363da42859SDinh Nguyen 	scc_mgr_set_dqs_en_phase_all_ranks(grp, p);
17373da42859SDinh Nguyen 
17383da42859SDinh Nguyen 	/*
17393da42859SDinh Nguyen 	 * Increase dtap until we first see a passing read (in case the
17402f3589caSMarek Vasut 	 * window is smaller than a ptap), and then a failing read to
17412f3589caSMarek Vasut 	 * mark the edge of the window again.
17423da42859SDinh Nguyen 	 */
17433da42859SDinh Nguyen 
17442f3589caSMarek Vasut 	/* Find a passing read. */
17452f3589caSMarek Vasut 	debug_cond(DLEVEL == 2, "%s:%d find passing read\n",
17463da42859SDinh Nguyen 		   __func__, __LINE__);
174752e8f217SMarek Vasut 
17483da42859SDinh Nguyen 	initial_failing_dtap = d;
17493da42859SDinh Nguyen 
175052e8f217SMarek Vasut 	found_passing_read = !sdr_find_phase_delay(1, 1, grp, NULL, 0, &d);
17513da42859SDinh Nguyen 	if (found_passing_read) {
17522f3589caSMarek Vasut 		/* Find a failing read. */
17532f3589caSMarek Vasut 		debug_cond(DLEVEL == 2, "%s:%d find failing read\n",
17542f3589caSMarek Vasut 			   __func__, __LINE__);
175552e8f217SMarek Vasut 		d++;
175652e8f217SMarek Vasut 		found_failing_read = !sdr_find_phase_delay(0, 1, grp, NULL, 0,
175752e8f217SMarek Vasut 							   &d);
17583da42859SDinh Nguyen 	} else {
17592f3589caSMarek Vasut 		debug_cond(DLEVEL == 1,
17602f3589caSMarek Vasut 			   "%s:%d failed to calculate dtaps per ptap. Fall back on static value\n",
17612f3589caSMarek Vasut 			   __func__, __LINE__);
17623da42859SDinh Nguyen 	}
17633da42859SDinh Nguyen 
17643da42859SDinh Nguyen 	/*
17653da42859SDinh Nguyen 	 * The dynamically calculated dtaps_per_ptap is only valid if we
17663da42859SDinh Nguyen 	 * found a passing/failing read. If we didn't, it means d hit the max
17673da42859SDinh Nguyen 	 * (IO_DQS_EN_DELAY_MAX). Otherwise, dtaps_per_ptap retains its
17683da42859SDinh Nguyen 	 * statically calculated value.
17693da42859SDinh Nguyen 	 */
17703da42859SDinh Nguyen 	if (found_passing_read && found_failing_read)
17713da42859SDinh Nguyen 		dtaps_per_ptap = d - initial_failing_dtap;
17723da42859SDinh Nguyen 
17731273dd9eSMarek Vasut 	writel(dtaps_per_ptap, &sdr_reg_file->dtaps_per_ptap);
17742f3589caSMarek Vasut 	debug_cond(DLEVEL == 2, "%s:%d dtaps_per_ptap=%u - %u = %u",
17752f3589caSMarek Vasut 		   __func__, __LINE__, d, initial_failing_dtap, dtaps_per_ptap);
17763da42859SDinh Nguyen 
17772f3589caSMarek Vasut 	/* Step 6: Find the centre of the window. */
1778914546e7SMarek Vasut 	ret = sdr_find_window_center(grp, work_bgn, work_end);
17793da42859SDinh Nguyen 
1780914546e7SMarek Vasut 	return ret;
17813da42859SDinh Nguyen }
17823da42859SDinh Nguyen 
1783c4907898SMarek Vasut /**
1784901dc36eSMarek Vasut  * search_stop_check() - Check if the detected edge is valid
1785901dc36eSMarek Vasut  * @write:		Perform read (Stage 2) or write (Stage 3) calibration
1786901dc36eSMarek Vasut  * @d:			DQS delay
1787901dc36eSMarek Vasut  * @rank_bgn:		Rank number
1788901dc36eSMarek Vasut  * @write_group:	Write Group
1789901dc36eSMarek Vasut  * @read_group:		Read Group
1790901dc36eSMarek Vasut  * @bit_chk:		Resulting bit mask after the test
1791901dc36eSMarek Vasut  * @sticky_bit_chk:	Resulting sticky bit mask after the test
1792901dc36eSMarek Vasut  * @use_read_test:	Perform read test
1793901dc36eSMarek Vasut  *
1794901dc36eSMarek Vasut  * Test if the found edge is valid.
1795901dc36eSMarek Vasut  */
1796901dc36eSMarek Vasut static u32 search_stop_check(const int write, const int d, const int rank_bgn,
1797901dc36eSMarek Vasut 			     const u32 write_group, const u32 read_group,
1798901dc36eSMarek Vasut 			     u32 *bit_chk, u32 *sticky_bit_chk,
1799901dc36eSMarek Vasut 			     const u32 use_read_test)
1800901dc36eSMarek Vasut {
1801901dc36eSMarek Vasut 	const u32 ratio = RW_MGR_MEM_IF_READ_DQS_WIDTH /
1802901dc36eSMarek Vasut 			  RW_MGR_MEM_IF_WRITE_DQS_WIDTH;
1803901dc36eSMarek Vasut 	const u32 correct_mask = write ? param->write_correct_mask :
1804901dc36eSMarek Vasut 					 param->read_correct_mask;
1805901dc36eSMarek Vasut 	const u32 per_dqs = write ? RW_MGR_MEM_DQ_PER_WRITE_DQS :
1806901dc36eSMarek Vasut 				    RW_MGR_MEM_DQ_PER_READ_DQS;
1807901dc36eSMarek Vasut 	u32 ret;
1808901dc36eSMarek Vasut 	/*
1809901dc36eSMarek Vasut 	 * Stop searching when the read test doesn't pass AND when
1810901dc36eSMarek Vasut 	 * we've seen a passing read on every bit.
1811901dc36eSMarek Vasut 	 */
1812901dc36eSMarek Vasut 	if (write) {			/* WRITE-ONLY */
1813901dc36eSMarek Vasut 		ret = !rw_mgr_mem_calibrate_write_test(rank_bgn, write_group,
1814901dc36eSMarek Vasut 							 0, PASS_ONE_BIT,
1815901dc36eSMarek Vasut 							 bit_chk, 0);
1816901dc36eSMarek Vasut 	} else if (use_read_test) {	/* READ-ONLY */
1817901dc36eSMarek Vasut 		ret = !rw_mgr_mem_calibrate_read_test(rank_bgn, read_group,
1818901dc36eSMarek Vasut 							NUM_READ_PB_TESTS,
1819901dc36eSMarek Vasut 							PASS_ONE_BIT, bit_chk,
1820901dc36eSMarek Vasut 							0, 0);
1821901dc36eSMarek Vasut 	} else {			/* READ-ONLY */
1822901dc36eSMarek Vasut 		rw_mgr_mem_calibrate_write_test(rank_bgn, write_group, 0,
1823901dc36eSMarek Vasut 						PASS_ONE_BIT, bit_chk, 0);
1824901dc36eSMarek Vasut 		*bit_chk = *bit_chk >> (per_dqs *
1825901dc36eSMarek Vasut 			(read_group - (write_group * ratio)));
1826901dc36eSMarek Vasut 		ret = (*bit_chk == 0);
1827901dc36eSMarek Vasut 	}
1828901dc36eSMarek Vasut 	*sticky_bit_chk = *sticky_bit_chk | *bit_chk;
1829901dc36eSMarek Vasut 	ret = ret && (*sticky_bit_chk == correct_mask);
1830901dc36eSMarek Vasut 	debug_cond(DLEVEL == 2,
1831901dc36eSMarek Vasut 		   "%s:%d center(left): dtap=%u => %u == %u && %u",
1832901dc36eSMarek Vasut 		   __func__, __LINE__, d,
1833901dc36eSMarek Vasut 		   *sticky_bit_chk, correct_mask, ret);
1834901dc36eSMarek Vasut 	return ret;
1835901dc36eSMarek Vasut }
1836901dc36eSMarek Vasut 
1837901dc36eSMarek Vasut /**
183871120773SMarek Vasut  * search_left_edge() - Find left edge of DQ/DQS working phase
183971120773SMarek Vasut  * @write:		Perform read (Stage 2) or write (Stage 3) calibration
184071120773SMarek Vasut  * @rank_bgn:		Rank number
184171120773SMarek Vasut  * @write_group:	Write Group
184271120773SMarek Vasut  * @read_group:		Read Group
184371120773SMarek Vasut  * @test_bgn:		Rank number to begin the test
184471120773SMarek Vasut  * @bit_chk:		Resulting bit mask after the test
184571120773SMarek Vasut  * @sticky_bit_chk:	Resulting sticky bit mask after the test
184671120773SMarek Vasut  * @left_edge:		Left edge of the DQ/DQS phase
184771120773SMarek Vasut  * @right_edge:		Right edge of the DQ/DQS phase
184871120773SMarek Vasut  * @use_read_test:	Perform read test
184971120773SMarek Vasut  *
185071120773SMarek Vasut  * Find left edge of DQ/DQS working phase.
185171120773SMarek Vasut  */
185271120773SMarek Vasut static void search_left_edge(const int write, const int rank_bgn,
185371120773SMarek Vasut 	const u32 write_group, const u32 read_group, const u32 test_bgn,
185471120773SMarek Vasut 	u32 *bit_chk, u32 *sticky_bit_chk,
185571120773SMarek Vasut 	int *left_edge, int *right_edge, const u32 use_read_test)
185671120773SMarek Vasut {
185771120773SMarek Vasut 	const u32 delay_max = write ? IO_IO_OUT1_DELAY_MAX : IO_IO_IN_DELAY_MAX;
185871120773SMarek Vasut 	const u32 dqs_max = write ? IO_IO_OUT1_DELAY_MAX : IO_DQS_IN_DELAY_MAX;
185971120773SMarek Vasut 	const u32 per_dqs = write ? RW_MGR_MEM_DQ_PER_WRITE_DQS :
186071120773SMarek Vasut 				    RW_MGR_MEM_DQ_PER_READ_DQS;
186171120773SMarek Vasut 	u32 stop;
186271120773SMarek Vasut 	int i, d;
186371120773SMarek Vasut 
186471120773SMarek Vasut 	for (d = 0; d <= dqs_max; d++) {
186571120773SMarek Vasut 		if (write)
186671120773SMarek Vasut 			scc_mgr_apply_group_dq_out1_delay(d);
186771120773SMarek Vasut 		else
186871120773SMarek Vasut 			scc_mgr_apply_group_dq_in_delay(test_bgn, d);
186971120773SMarek Vasut 
187071120773SMarek Vasut 		writel(0, &sdr_scc_mgr->update);
187171120773SMarek Vasut 
1872901dc36eSMarek Vasut 		stop = search_stop_check(write, d, rank_bgn, write_group,
1873901dc36eSMarek Vasut 					 read_group, bit_chk, sticky_bit_chk,
1874901dc36eSMarek Vasut 					 use_read_test);
187571120773SMarek Vasut 		if (stop == 1)
187671120773SMarek Vasut 			break;
187771120773SMarek Vasut 
187871120773SMarek Vasut 		/* stop != 1 */
187971120773SMarek Vasut 		for (i = 0; i < per_dqs; i++) {
188071120773SMarek Vasut 			if (*bit_chk & 1) {
188171120773SMarek Vasut 				/*
188271120773SMarek Vasut 				 * Remember a passing test as
188371120773SMarek Vasut 				 * the left_edge.
188471120773SMarek Vasut 				 */
188571120773SMarek Vasut 				left_edge[i] = d;
188671120773SMarek Vasut 			} else {
188771120773SMarek Vasut 				/*
188871120773SMarek Vasut 				 * If a left edge has not been seen
188971120773SMarek Vasut 				 * yet, then a future passing test
189071120773SMarek Vasut 				 * will mark this edge as the right
189171120773SMarek Vasut 				 * edge.
189271120773SMarek Vasut 				 */
189371120773SMarek Vasut 				if (left_edge[i] == delay_max + 1)
189471120773SMarek Vasut 					right_edge[i] = -(d + 1);
189571120773SMarek Vasut 			}
189671120773SMarek Vasut 			*bit_chk = *bit_chk >> 1;
189771120773SMarek Vasut 		}
189871120773SMarek Vasut 	}
189971120773SMarek Vasut 
190071120773SMarek Vasut 	/* Reset DQ delay chains to 0 */
190171120773SMarek Vasut 	if (write)
190271120773SMarek Vasut 		scc_mgr_apply_group_dq_out1_delay(0);
190371120773SMarek Vasut 	else
190471120773SMarek Vasut 		scc_mgr_apply_group_dq_in_delay(test_bgn, 0);
190571120773SMarek Vasut 
190671120773SMarek Vasut 	*sticky_bit_chk = 0;
190771120773SMarek Vasut 	for (i = per_dqs - 1; i >= 0; i--) {
190871120773SMarek Vasut 		debug_cond(DLEVEL == 2,
190971120773SMarek Vasut 			   "%s:%d vfifo_center: left_edge[%u]: %d right_edge[%u]: %d\n",
191071120773SMarek Vasut 			   __func__, __LINE__, i, left_edge[i],
191171120773SMarek Vasut 			   i, right_edge[i]);
191271120773SMarek Vasut 
191371120773SMarek Vasut 		/*
191471120773SMarek Vasut 		 * Check for cases where we haven't found the left edge,
191571120773SMarek Vasut 		 * which makes our assignment of the the right edge invalid.
191671120773SMarek Vasut 		 * Reset it to the illegal value.
191771120773SMarek Vasut 		 */
191871120773SMarek Vasut 		if ((left_edge[i] == delay_max + 1) &&
191971120773SMarek Vasut 		    (right_edge[i] != delay_max + 1)) {
192071120773SMarek Vasut 			right_edge[i] = delay_max + 1;
192171120773SMarek Vasut 			debug_cond(DLEVEL == 2,
192271120773SMarek Vasut 				   "%s:%d vfifo_center: reset right_edge[%u]: %d\n",
192371120773SMarek Vasut 				   __func__, __LINE__, i, right_edge[i]);
192471120773SMarek Vasut 		}
192571120773SMarek Vasut 
192671120773SMarek Vasut 		/*
192771120773SMarek Vasut 		 * Reset sticky bit
192871120773SMarek Vasut 		 * READ: except for bits where we have seen both
192971120773SMarek Vasut 		 *       the left and right edge.
193071120773SMarek Vasut 		 * WRITE: except for bits where we have seen the
193171120773SMarek Vasut 		 *        left edge.
193271120773SMarek Vasut 		 */
193371120773SMarek Vasut 		*sticky_bit_chk <<= 1;
193471120773SMarek Vasut 		if (write) {
193571120773SMarek Vasut 			if (left_edge[i] != delay_max + 1)
193671120773SMarek Vasut 				*sticky_bit_chk |= 1;
193771120773SMarek Vasut 		} else {
193871120773SMarek Vasut 			if ((left_edge[i] != delay_max + 1) &&
193971120773SMarek Vasut 			    (right_edge[i] != delay_max + 1))
194071120773SMarek Vasut 				*sticky_bit_chk |= 1;
194171120773SMarek Vasut 		}
194271120773SMarek Vasut 	}
194371120773SMarek Vasut 
194471120773SMarek Vasut 
194571120773SMarek Vasut }
194671120773SMarek Vasut 
194771120773SMarek Vasut /**
1948c4907898SMarek Vasut  * search_right_edge() - Find right edge of DQ/DQS working phase
1949c4907898SMarek Vasut  * @write:		Perform read (Stage 2) or write (Stage 3) calibration
1950c4907898SMarek Vasut  * @rank_bgn:		Rank number
1951c4907898SMarek Vasut  * @write_group:	Write Group
1952c4907898SMarek Vasut  * @read_group:		Read Group
1953c4907898SMarek Vasut  * @start_dqs:		DQS start phase
1954c4907898SMarek Vasut  * @start_dqs_en:	DQS enable start phase
1955c4907898SMarek Vasut  * @bit_chk:		Resulting bit mask after the test
1956c4907898SMarek Vasut  * @sticky_bit_chk:	Resulting sticky bit mask after the test
1957c4907898SMarek Vasut  * @left_edge:		Left edge of the DQ/DQS phase
1958c4907898SMarek Vasut  * @right_edge:		Right edge of the DQ/DQS phase
1959c4907898SMarek Vasut  * @use_read_test:	Perform read test
1960c4907898SMarek Vasut  *
1961c4907898SMarek Vasut  * Find right edge of DQ/DQS working phase.
1962c4907898SMarek Vasut  */
1963c4907898SMarek Vasut static int search_right_edge(const int write, const int rank_bgn,
1964c4907898SMarek Vasut 	const u32 write_group, const u32 read_group,
1965c4907898SMarek Vasut 	const int start_dqs, const int start_dqs_en,
1966c4907898SMarek Vasut 	u32 *bit_chk, u32 *sticky_bit_chk,
1967c4907898SMarek Vasut 	int *left_edge, int *right_edge, const u32 use_read_test)
1968c4907898SMarek Vasut {
1969c4907898SMarek Vasut 	const u32 delay_max = write ? IO_IO_OUT1_DELAY_MAX : IO_IO_IN_DELAY_MAX;
1970c4907898SMarek Vasut 	const u32 dqs_max = write ? IO_IO_OUT1_DELAY_MAX : IO_DQS_IN_DELAY_MAX;
1971c4907898SMarek Vasut 	const u32 per_dqs = write ? RW_MGR_MEM_DQ_PER_WRITE_DQS :
1972c4907898SMarek Vasut 				    RW_MGR_MEM_DQ_PER_READ_DQS;
1973c4907898SMarek Vasut 	u32 stop;
1974c4907898SMarek Vasut 	int i, d;
1975c4907898SMarek Vasut 
1976c4907898SMarek Vasut 	for (d = 0; d <= dqs_max - start_dqs; d++) {
1977c4907898SMarek Vasut 		if (write) {	/* WRITE-ONLY */
1978c4907898SMarek Vasut 			scc_mgr_apply_group_dqs_io_and_oct_out1(write_group,
1979c4907898SMarek Vasut 								d + start_dqs);
1980c4907898SMarek Vasut 		} else {	/* READ-ONLY */
1981c4907898SMarek Vasut 			scc_mgr_set_dqs_bus_in_delay(read_group, d + start_dqs);
1982c4907898SMarek Vasut 			if (IO_SHIFT_DQS_EN_WHEN_SHIFT_DQS) {
1983c4907898SMarek Vasut 				uint32_t delay = d + start_dqs_en;
1984c4907898SMarek Vasut 				if (delay > IO_DQS_EN_DELAY_MAX)
1985c4907898SMarek Vasut 					delay = IO_DQS_EN_DELAY_MAX;
1986c4907898SMarek Vasut 				scc_mgr_set_dqs_en_delay(read_group, delay);
1987c4907898SMarek Vasut 			}
1988c4907898SMarek Vasut 			scc_mgr_load_dqs(read_group);
1989c4907898SMarek Vasut 		}
1990c4907898SMarek Vasut 
1991c4907898SMarek Vasut 		writel(0, &sdr_scc_mgr->update);
1992c4907898SMarek Vasut 
1993901dc36eSMarek Vasut 		stop = search_stop_check(write, d, rank_bgn, write_group,
1994901dc36eSMarek Vasut 					 read_group, bit_chk, sticky_bit_chk,
1995901dc36eSMarek Vasut 					 use_read_test);
1996c4907898SMarek Vasut 		if (stop == 1) {
1997c4907898SMarek Vasut 			if (write && (d == 0)) {	/* WRITE-ONLY */
1998c4907898SMarek Vasut 				for (i = 0; i < RW_MGR_MEM_DQ_PER_WRITE_DQS; i++) {
1999c4907898SMarek Vasut 					/*
2000c4907898SMarek Vasut 					 * d = 0 failed, but it passed when
2001c4907898SMarek Vasut 					 * testing the left edge, so it must be
2002c4907898SMarek Vasut 					 * marginal, set it to -1
2003c4907898SMarek Vasut 					 */
2004c4907898SMarek Vasut 					if (right_edge[i] == delay_max + 1 &&
2005c4907898SMarek Vasut 					    left_edge[i] != delay_max + 1)
2006c4907898SMarek Vasut 						right_edge[i] = -1;
2007c4907898SMarek Vasut 				}
2008c4907898SMarek Vasut 			}
2009c4907898SMarek Vasut 			break;
2010c4907898SMarek Vasut 		}
2011c4907898SMarek Vasut 
2012c4907898SMarek Vasut 		/* stop != 1 */
2013c4907898SMarek Vasut 		for (i = 0; i < per_dqs; i++) {
2014c4907898SMarek Vasut 			if (*bit_chk & 1) {
2015c4907898SMarek Vasut 				/*
2016c4907898SMarek Vasut 				 * Remember a passing test as
2017c4907898SMarek Vasut 				 * the right_edge.
2018c4907898SMarek Vasut 				 */
2019c4907898SMarek Vasut 				right_edge[i] = d;
2020c4907898SMarek Vasut 			} else {
2021c4907898SMarek Vasut 				if (d != 0) {
2022c4907898SMarek Vasut 					/*
2023c4907898SMarek Vasut 					 * If a right edge has not
2024c4907898SMarek Vasut 					 * been seen yet, then a future
2025c4907898SMarek Vasut 					 * passing test will mark this
2026c4907898SMarek Vasut 					 * edge as the left edge.
2027c4907898SMarek Vasut 					 */
2028c4907898SMarek Vasut 					if (right_edge[i] == delay_max + 1)
2029c4907898SMarek Vasut 						left_edge[i] = -(d + 1);
2030c4907898SMarek Vasut 				} else {
2031c4907898SMarek Vasut 					/*
2032c4907898SMarek Vasut 					 * d = 0 failed, but it passed
2033c4907898SMarek Vasut 					 * when testing the left edge,
2034c4907898SMarek Vasut 					 * so it must be marginal, set
2035c4907898SMarek Vasut 					 * it to -1
2036c4907898SMarek Vasut 					 */
2037c4907898SMarek Vasut 					if (right_edge[i] == delay_max + 1 &&
2038c4907898SMarek Vasut 					    left_edge[i] != delay_max + 1)
2039c4907898SMarek Vasut 						right_edge[i] = -1;
2040c4907898SMarek Vasut 					/*
2041c4907898SMarek Vasut 					 * If a right edge has not been
2042c4907898SMarek Vasut 					 * seen yet, then a future
2043c4907898SMarek Vasut 					 * passing test will mark this
2044c4907898SMarek Vasut 					 * edge as the left edge.
2045c4907898SMarek Vasut 					 */
2046c4907898SMarek Vasut 					else if (right_edge[i] == delay_max + 1)
2047c4907898SMarek Vasut 						left_edge[i] = -(d + 1);
2048c4907898SMarek Vasut 				}
2049c4907898SMarek Vasut 			}
2050c4907898SMarek Vasut 
2051c4907898SMarek Vasut 			debug_cond(DLEVEL == 2, "%s:%d center[r,d=%u]: ",
2052c4907898SMarek Vasut 				   __func__, __LINE__, d);
2053c4907898SMarek Vasut 			debug_cond(DLEVEL == 2,
2054c4907898SMarek Vasut 				   "bit_chk_test=%i left_edge[%u]: %d ",
2055c4907898SMarek Vasut 				   *bit_chk & 1, i, left_edge[i]);
2056c4907898SMarek Vasut 			debug_cond(DLEVEL == 2, "right_edge[%u]: %d\n", i,
2057c4907898SMarek Vasut 				   right_edge[i]);
2058c4907898SMarek Vasut 			*bit_chk = *bit_chk >> 1;
2059c4907898SMarek Vasut 		}
2060c4907898SMarek Vasut 	}
2061c4907898SMarek Vasut 
2062c4907898SMarek Vasut 	/* Check that all bits have a window */
2063c4907898SMarek Vasut 	for (i = 0; i < per_dqs; i++) {
2064c4907898SMarek Vasut 		debug_cond(DLEVEL == 2,
2065c4907898SMarek Vasut 			   "%s:%d write_center: left_edge[%u]: %d right_edge[%u]: %d",
2066c4907898SMarek Vasut 			   __func__, __LINE__, i, left_edge[i],
2067c4907898SMarek Vasut 			   i, right_edge[i]);
2068c4907898SMarek Vasut 		if ((left_edge[i] == dqs_max + 1) ||
2069c4907898SMarek Vasut 		    (right_edge[i] == dqs_max + 1))
2070c4907898SMarek Vasut 			return i + 1;	/* FIXME: If we fail, retval > 0 */
2071c4907898SMarek Vasut 	}
2072c4907898SMarek Vasut 
2073c4907898SMarek Vasut 	return 0;
2074c4907898SMarek Vasut }
2075c4907898SMarek Vasut 
2076afb3eb84SMarek Vasut /**
2077afb3eb84SMarek Vasut  * get_window_mid_index() - Find the best middle setting of DQ/DQS phase
2078afb3eb84SMarek Vasut  * @write:		Perform read (Stage 2) or write (Stage 3) calibration
2079afb3eb84SMarek Vasut  * @left_edge:		Left edge of the DQ/DQS phase
2080afb3eb84SMarek Vasut  * @right_edge:		Right edge of the DQ/DQS phase
2081afb3eb84SMarek Vasut  * @mid_min:		Best DQ/DQS phase middle setting
2082afb3eb84SMarek Vasut  *
2083afb3eb84SMarek Vasut  * Find index and value of the middle of the DQ/DQS working phase.
2084afb3eb84SMarek Vasut  */
2085afb3eb84SMarek Vasut static int get_window_mid_index(const int write, int *left_edge,
2086afb3eb84SMarek Vasut 				int *right_edge, int *mid_min)
2087afb3eb84SMarek Vasut {
2088afb3eb84SMarek Vasut 	const u32 per_dqs = write ? RW_MGR_MEM_DQ_PER_WRITE_DQS :
2089afb3eb84SMarek Vasut 				    RW_MGR_MEM_DQ_PER_READ_DQS;
2090afb3eb84SMarek Vasut 	int i, mid, min_index;
2091afb3eb84SMarek Vasut 
2092afb3eb84SMarek Vasut 	/* Find middle of window for each DQ bit */
2093afb3eb84SMarek Vasut 	*mid_min = left_edge[0] - right_edge[0];
2094afb3eb84SMarek Vasut 	min_index = 0;
2095afb3eb84SMarek Vasut 	for (i = 1; i < per_dqs; i++) {
2096afb3eb84SMarek Vasut 		mid = left_edge[i] - right_edge[i];
2097afb3eb84SMarek Vasut 		if (mid < *mid_min) {
2098afb3eb84SMarek Vasut 			*mid_min = mid;
2099afb3eb84SMarek Vasut 			min_index = i;
2100afb3eb84SMarek Vasut 		}
2101afb3eb84SMarek Vasut 	}
2102afb3eb84SMarek Vasut 
2103afb3eb84SMarek Vasut 	/*
2104afb3eb84SMarek Vasut 	 * -mid_min/2 represents the amount that we need to move DQS.
2105afb3eb84SMarek Vasut 	 * If mid_min is odd and positive we'll need to add one to make
2106afb3eb84SMarek Vasut 	 * sure the rounding in further calculations is correct (always
2107afb3eb84SMarek Vasut 	 * bias to the right), so just add 1 for all positive values.
2108afb3eb84SMarek Vasut 	 */
2109afb3eb84SMarek Vasut 	if (*mid_min > 0)
2110afb3eb84SMarek Vasut 		(*mid_min)++;
2111afb3eb84SMarek Vasut 	*mid_min = *mid_min / 2;
2112afb3eb84SMarek Vasut 
2113afb3eb84SMarek Vasut 	debug_cond(DLEVEL == 1, "%s:%d vfifo_center: *mid_min=%d (index=%u)\n",
2114afb3eb84SMarek Vasut 		   __func__, __LINE__, *mid_min, min_index);
2115afb3eb84SMarek Vasut 	return min_index;
2116afb3eb84SMarek Vasut }
2117afb3eb84SMarek Vasut 
2118*ffb8b66eSMarek Vasut /**
2119*ffb8b66eSMarek Vasut  * center_dq_windows() - Center the DQ/DQS windows
2120*ffb8b66eSMarek Vasut  * @write:		Perform read (Stage 2) or write (Stage 3) calibration
2121*ffb8b66eSMarek Vasut  * @left_edge:		Left edge of the DQ/DQS phase
2122*ffb8b66eSMarek Vasut  * @right_edge:		Right edge of the DQ/DQS phase
2123*ffb8b66eSMarek Vasut  * @mid_min:		Adjusted DQ/DQS phase middle setting
2124*ffb8b66eSMarek Vasut  * @orig_mid_min:	Original DQ/DQS phase middle setting
2125*ffb8b66eSMarek Vasut  * @min_index:		DQ/DQS phase middle setting index
2126*ffb8b66eSMarek Vasut  * @test_bgn:		Rank number to begin the test
2127*ffb8b66eSMarek Vasut  * @dq_margin:		Amount of shift for the DQ
2128*ffb8b66eSMarek Vasut  * @dqs_margin:		Amount of shift for the DQS
2129*ffb8b66eSMarek Vasut  *
2130*ffb8b66eSMarek Vasut  * Align the DQ/DQS windows in each group.
2131*ffb8b66eSMarek Vasut  */
2132*ffb8b66eSMarek Vasut static void center_dq_windows(const int write, int *left_edge, int *right_edge,
2133*ffb8b66eSMarek Vasut 			      const int mid_min, const int orig_mid_min,
2134*ffb8b66eSMarek Vasut 			      const int min_index, const int test_bgn,
2135*ffb8b66eSMarek Vasut 			      int *dq_margin, int *dqs_margin)
2136*ffb8b66eSMarek Vasut {
2137*ffb8b66eSMarek Vasut 	const u32 delay_max = write ? IO_IO_OUT1_DELAY_MAX : IO_IO_IN_DELAY_MAX;
2138*ffb8b66eSMarek Vasut 	const u32 per_dqs = write ? RW_MGR_MEM_DQ_PER_WRITE_DQS :
2139*ffb8b66eSMarek Vasut 				    RW_MGR_MEM_DQ_PER_READ_DQS;
2140*ffb8b66eSMarek Vasut 	const u32 delay_off = write ? SCC_MGR_IO_OUT1_DELAY_OFFSET :
2141*ffb8b66eSMarek Vasut 				      SCC_MGR_IO_IN_DELAY_OFFSET;
2142*ffb8b66eSMarek Vasut 	const u32 addr = SDR_PHYGRP_SCCGRP_ADDRESS | delay_off;
2143*ffb8b66eSMarek Vasut 
2144*ffb8b66eSMarek Vasut 	u32 temp_dq_io_delay1, temp_dq_io_delay2;
2145*ffb8b66eSMarek Vasut 	int shift_dq, i, p;
2146*ffb8b66eSMarek Vasut 
2147*ffb8b66eSMarek Vasut 	/* Initialize data for export structures */
2148*ffb8b66eSMarek Vasut 	*dqs_margin = delay_max + 1;
2149*ffb8b66eSMarek Vasut 	*dq_margin  = delay_max + 1;
2150*ffb8b66eSMarek Vasut 
2151*ffb8b66eSMarek Vasut 	/* add delay to bring centre of all DQ windows to the same "level" */
2152*ffb8b66eSMarek Vasut 	for (i = 0, p = test_bgn; i < per_dqs; i++, p++) {
2153*ffb8b66eSMarek Vasut 		/* Use values before divide by 2 to reduce round off error */
2154*ffb8b66eSMarek Vasut 		shift_dq = (left_edge[i] - right_edge[i] -
2155*ffb8b66eSMarek Vasut 			(left_edge[min_index] - right_edge[min_index]))/2  +
2156*ffb8b66eSMarek Vasut 			(orig_mid_min - mid_min);
2157*ffb8b66eSMarek Vasut 
2158*ffb8b66eSMarek Vasut 		debug_cond(DLEVEL == 2,
2159*ffb8b66eSMarek Vasut 			   "vfifo_center: before: shift_dq[%u]=%d\n",
2160*ffb8b66eSMarek Vasut 			   i, shift_dq);
2161*ffb8b66eSMarek Vasut 
2162*ffb8b66eSMarek Vasut 		temp_dq_io_delay1 = readl(addr + (p << 2));
2163*ffb8b66eSMarek Vasut 		temp_dq_io_delay2 = readl(addr + (i << 2));
2164*ffb8b66eSMarek Vasut 
2165*ffb8b66eSMarek Vasut 		if (shift_dq + temp_dq_io_delay1 > delay_max)
2166*ffb8b66eSMarek Vasut 			shift_dq = delay_max - temp_dq_io_delay2;
2167*ffb8b66eSMarek Vasut 		else if (shift_dq + temp_dq_io_delay1 < 0)
2168*ffb8b66eSMarek Vasut 			shift_dq = -temp_dq_io_delay1;
2169*ffb8b66eSMarek Vasut 
2170*ffb8b66eSMarek Vasut 		debug_cond(DLEVEL == 2,
2171*ffb8b66eSMarek Vasut 			   "vfifo_center: after: shift_dq[%u]=%d\n",
2172*ffb8b66eSMarek Vasut 			   i, shift_dq);
2173*ffb8b66eSMarek Vasut 
2174*ffb8b66eSMarek Vasut 		if (write)
2175*ffb8b66eSMarek Vasut 			scc_mgr_set_dq_out1_delay(i, temp_dq_io_delay1 + shift_dq);
2176*ffb8b66eSMarek Vasut 		else
2177*ffb8b66eSMarek Vasut 			scc_mgr_set_dq_in_delay(p, temp_dq_io_delay1 + shift_dq);
2178*ffb8b66eSMarek Vasut 
2179*ffb8b66eSMarek Vasut 		scc_mgr_load_dq(p);
2180*ffb8b66eSMarek Vasut 
2181*ffb8b66eSMarek Vasut 		debug_cond(DLEVEL == 2,
2182*ffb8b66eSMarek Vasut 			   "vfifo_center: margin[%u]=[%d,%d]\n", i,
2183*ffb8b66eSMarek Vasut 			   left_edge[i] - shift_dq + (-mid_min),
2184*ffb8b66eSMarek Vasut 			   right_edge[i] + shift_dq - (-mid_min));
2185*ffb8b66eSMarek Vasut 
2186*ffb8b66eSMarek Vasut 		/* To determine values for export structures */
2187*ffb8b66eSMarek Vasut 		if (left_edge[i] - shift_dq + (-mid_min) < *dq_margin)
2188*ffb8b66eSMarek Vasut 			*dq_margin = left_edge[i] - shift_dq + (-mid_min);
2189*ffb8b66eSMarek Vasut 
2190*ffb8b66eSMarek Vasut 		if (right_edge[i] + shift_dq - (-mid_min) < *dqs_margin)
2191*ffb8b66eSMarek Vasut 			*dqs_margin = right_edge[i] + shift_dq - (-mid_min);
2192*ffb8b66eSMarek Vasut 	}
2193*ffb8b66eSMarek Vasut 
2194*ffb8b66eSMarek Vasut }
2195*ffb8b66eSMarek Vasut 
21963da42859SDinh Nguyen /* per-bit deskew DQ and center */
21973da42859SDinh Nguyen static uint32_t rw_mgr_mem_calibrate_vfifo_center(uint32_t rank_bgn,
21983da42859SDinh Nguyen 	uint32_t write_group, uint32_t read_group, uint32_t test_bgn,
21993da42859SDinh Nguyen 	uint32_t use_read_test, uint32_t update_fom)
22003da42859SDinh Nguyen {
2201*ffb8b66eSMarek Vasut 	int i, min_index;
22023da42859SDinh Nguyen 	/*
22033da42859SDinh Nguyen 	 * Store these as signed since there are comparisons with
22043da42859SDinh Nguyen 	 * signed numbers.
22053da42859SDinh Nguyen 	 */
22063da42859SDinh Nguyen 	uint32_t bit_chk;
22073da42859SDinh Nguyen 	uint32_t sticky_bit_chk;
22083da42859SDinh Nguyen 	int32_t left_edge[RW_MGR_MEM_DQ_PER_READ_DQS];
22093da42859SDinh Nguyen 	int32_t right_edge[RW_MGR_MEM_DQ_PER_READ_DQS];
22103da42859SDinh Nguyen 	int32_t orig_mid_min, mid_min;
2211*ffb8b66eSMarek Vasut 	int32_t new_dqs, start_dqs, start_dqs_en, final_dqs, final_dqs_en;
22123da42859SDinh Nguyen 	int32_t dq_margin, dqs_margin;
22133da42859SDinh Nguyen 	uint32_t addr;
2214c4907898SMarek Vasut 	int ret;
22153da42859SDinh Nguyen 
22163da42859SDinh Nguyen 	debug("%s:%d: %u %u", __func__, __LINE__, read_group, test_bgn);
22173da42859SDinh Nguyen 
2218c4815f76SMarek Vasut 	addr = SDR_PHYGRP_SCCGRP_ADDRESS | SCC_MGR_DQS_IN_DELAY_OFFSET;
221917fdc916SMarek Vasut 	start_dqs = readl(addr + (read_group << 2));
22203da42859SDinh Nguyen 	if (IO_SHIFT_DQS_EN_WHEN_SHIFT_DQS)
222117fdc916SMarek Vasut 		start_dqs_en = readl(addr + ((read_group << 2)
22223da42859SDinh Nguyen 				     - IO_DQS_EN_DELAY_OFFSET));
22233da42859SDinh Nguyen 
22243da42859SDinh Nguyen 	/* set the left and right edge of each bit to an illegal value */
22253da42859SDinh Nguyen 	/* use (IO_IO_IN_DELAY_MAX + 1) as an illegal value */
22263da42859SDinh Nguyen 	sticky_bit_chk = 0;
22273da42859SDinh Nguyen 	for (i = 0; i < RW_MGR_MEM_DQ_PER_READ_DQS; i++) {
22283da42859SDinh Nguyen 		left_edge[i]  = IO_IO_IN_DELAY_MAX + 1;
22293da42859SDinh Nguyen 		right_edge[i] = IO_IO_IN_DELAY_MAX + 1;
22303da42859SDinh Nguyen 	}
22313da42859SDinh Nguyen 
22323da42859SDinh Nguyen 	/* Search for the left edge of the window for each bit */
223371120773SMarek Vasut 	search_left_edge(0, rank_bgn, write_group, read_group, test_bgn,
223471120773SMarek Vasut 			 &bit_chk, &sticky_bit_chk,
223571120773SMarek Vasut 			 left_edge, right_edge, use_read_test);
22363da42859SDinh Nguyen 
2237f0712c35SMarek Vasut 
22383da42859SDinh Nguyen 	/* Search for the right edge of the window for each bit */
2239c4907898SMarek Vasut 	ret = search_right_edge(0, rank_bgn, write_group, read_group,
2240c4907898SMarek Vasut 				start_dqs, start_dqs_en,
2241c4907898SMarek Vasut 				&bit_chk, &sticky_bit_chk,
2242c4907898SMarek Vasut 				left_edge, right_edge, use_read_test);
2243c4907898SMarek Vasut 	if (ret) {
22443da42859SDinh Nguyen 		/*
22453da42859SDinh Nguyen 		 * Restore delay chain settings before letting the loop
22463da42859SDinh Nguyen 		 * in rw_mgr_mem_calibrate_vfifo to retry different
22473da42859SDinh Nguyen 		 * dqs/ck relationships.
22483da42859SDinh Nguyen 		 */
22493da42859SDinh Nguyen 		scc_mgr_set_dqs_bus_in_delay(read_group, start_dqs);
2250c4907898SMarek Vasut 		if (IO_SHIFT_DQS_EN_WHEN_SHIFT_DQS)
2251c4907898SMarek Vasut 			scc_mgr_set_dqs_en_delay(read_group, start_dqs_en);
2252c4907898SMarek Vasut 
22533da42859SDinh Nguyen 		scc_mgr_load_dqs(read_group);
22541273dd9eSMarek Vasut 		writel(0, &sdr_scc_mgr->update);
22553da42859SDinh Nguyen 
2256c4907898SMarek Vasut 		debug_cond(DLEVEL == 1,
2257c4907898SMarek Vasut 			   "%s:%d vfifo_center: failed to find edge [%u]: %d %d",
2258c4907898SMarek Vasut 			   __func__, __LINE__, i, left_edge[i], right_edge[i]);
22593da42859SDinh Nguyen 		if (use_read_test) {
22603da42859SDinh Nguyen 			set_failing_group_stage(read_group *
22613da42859SDinh Nguyen 				RW_MGR_MEM_DQ_PER_READ_DQS + i,
22623da42859SDinh Nguyen 				CAL_STAGE_VFIFO,
22633da42859SDinh Nguyen 				CAL_SUBSTAGE_VFIFO_CENTER);
22643da42859SDinh Nguyen 		} else {
22653da42859SDinh Nguyen 			set_failing_group_stage(read_group *
22663da42859SDinh Nguyen 				RW_MGR_MEM_DQ_PER_READ_DQS + i,
22673da42859SDinh Nguyen 				CAL_STAGE_VFIFO_AFTER_WRITES,
22683da42859SDinh Nguyen 				CAL_SUBSTAGE_VFIFO_CENTER);
22693da42859SDinh Nguyen 		}
22703da42859SDinh Nguyen 		return 0;
22713da42859SDinh Nguyen 	}
22723da42859SDinh Nguyen 
2273afb3eb84SMarek Vasut 	min_index = get_window_mid_index(0, left_edge, right_edge, &mid_min);
22743da42859SDinh Nguyen 
22753da42859SDinh Nguyen 	/* Determine the amount we can change DQS (which is -mid_min) */
22763da42859SDinh Nguyen 	orig_mid_min = mid_min;
22773da42859SDinh Nguyen 	new_dqs = start_dqs - mid_min;
22783da42859SDinh Nguyen 	if (new_dqs > IO_DQS_IN_DELAY_MAX)
22793da42859SDinh Nguyen 		new_dqs = IO_DQS_IN_DELAY_MAX;
22803da42859SDinh Nguyen 	else if (new_dqs < 0)
22813da42859SDinh Nguyen 		new_dqs = 0;
22823da42859SDinh Nguyen 
22833da42859SDinh Nguyen 	mid_min = start_dqs - new_dqs;
22843da42859SDinh Nguyen 	debug_cond(DLEVEL == 1, "vfifo_center: new mid_min=%d new_dqs=%d\n",
22853da42859SDinh Nguyen 		   mid_min, new_dqs);
22863da42859SDinh Nguyen 
22873da42859SDinh Nguyen 	if (IO_SHIFT_DQS_EN_WHEN_SHIFT_DQS) {
22883da42859SDinh Nguyen 		if (start_dqs_en - mid_min > IO_DQS_EN_DELAY_MAX)
22893da42859SDinh Nguyen 			mid_min += start_dqs_en - mid_min - IO_DQS_EN_DELAY_MAX;
22903da42859SDinh Nguyen 		else if (start_dqs_en - mid_min < 0)
22913da42859SDinh Nguyen 			mid_min += start_dqs_en - mid_min;
22923da42859SDinh Nguyen 	}
22933da42859SDinh Nguyen 	new_dqs = start_dqs - mid_min;
22943da42859SDinh Nguyen 
2295f0712c35SMarek Vasut 	debug_cond(DLEVEL == 1,
2296f0712c35SMarek Vasut 		   "vfifo_center: start_dqs=%d start_dqs_en=%d new_dqs=%d mid_min=%d\n",
2297f0712c35SMarek Vasut 		   start_dqs,
22983da42859SDinh Nguyen 		   IO_SHIFT_DQS_EN_WHEN_SHIFT_DQS ? start_dqs_en : -1,
22993da42859SDinh Nguyen 		   new_dqs, mid_min);
23003da42859SDinh Nguyen 
2301*ffb8b66eSMarek Vasut 	/* Add delay to bring centre of all DQ windows to the same "level". */
2302*ffb8b66eSMarek Vasut 	center_dq_windows(0, left_edge, right_edge, mid_min, orig_mid_min,
2303*ffb8b66eSMarek Vasut 			  min_index, test_bgn, &dq_margin, &dqs_margin);
23043da42859SDinh Nguyen 
23053da42859SDinh Nguyen 	final_dqs = new_dqs;
23063da42859SDinh Nguyen 	if (IO_SHIFT_DQS_EN_WHEN_SHIFT_DQS)
23073da42859SDinh Nguyen 		final_dqs_en = start_dqs_en - mid_min;
23083da42859SDinh Nguyen 
23093da42859SDinh Nguyen 	/* Move DQS-en */
23103da42859SDinh Nguyen 	if (IO_SHIFT_DQS_EN_WHEN_SHIFT_DQS) {
23113da42859SDinh Nguyen 		scc_mgr_set_dqs_en_delay(read_group, final_dqs_en);
23123da42859SDinh Nguyen 		scc_mgr_load_dqs(read_group);
23133da42859SDinh Nguyen 	}
23143da42859SDinh Nguyen 
23153da42859SDinh Nguyen 	/* Move DQS */
23163da42859SDinh Nguyen 	scc_mgr_set_dqs_bus_in_delay(read_group, final_dqs);
23173da42859SDinh Nguyen 	scc_mgr_load_dqs(read_group);
2318f0712c35SMarek Vasut 	debug_cond(DLEVEL == 2,
2319f0712c35SMarek Vasut 		   "%s:%d vfifo_center: dq_margin=%d dqs_margin=%d",
2320f0712c35SMarek Vasut 		   __func__, __LINE__, dq_margin, dqs_margin);
23213da42859SDinh Nguyen 
23223da42859SDinh Nguyen 	/*
23233da42859SDinh Nguyen 	 * Do not remove this line as it makes sure all of our decisions
23243da42859SDinh Nguyen 	 * have been applied. Apply the update bit.
23253da42859SDinh Nguyen 	 */
23261273dd9eSMarek Vasut 	writel(0, &sdr_scc_mgr->update);
23273da42859SDinh Nguyen 
23283da42859SDinh Nguyen 	return (dq_margin >= 0) && (dqs_margin >= 0);
23293da42859SDinh Nguyen }
23303da42859SDinh Nguyen 
2331bce24efaSMarek Vasut /**
233204372fb8SMarek Vasut  * rw_mgr_mem_calibrate_guaranteed_write() - Perform guaranteed write into the device
233304372fb8SMarek Vasut  * @rw_group:	Read/Write Group
233404372fb8SMarek Vasut  * @phase:	DQ/DQS phase
233504372fb8SMarek Vasut  *
233604372fb8SMarek Vasut  * Because initially no communication ca be reliably performed with the memory
233704372fb8SMarek Vasut  * device, the sequencer uses a guaranteed write mechanism to write data into
233804372fb8SMarek Vasut  * the memory device.
233904372fb8SMarek Vasut  */
234004372fb8SMarek Vasut static int rw_mgr_mem_calibrate_guaranteed_write(const u32 rw_group,
234104372fb8SMarek Vasut 						 const u32 phase)
234204372fb8SMarek Vasut {
234304372fb8SMarek Vasut 	int ret;
234404372fb8SMarek Vasut 
234504372fb8SMarek Vasut 	/* Set a particular DQ/DQS phase. */
234604372fb8SMarek Vasut 	scc_mgr_set_dqdqs_output_phase_all_ranks(rw_group, phase);
234704372fb8SMarek Vasut 
234804372fb8SMarek Vasut 	debug_cond(DLEVEL == 1, "%s:%d guaranteed write: g=%u p=%u\n",
234904372fb8SMarek Vasut 		   __func__, __LINE__, rw_group, phase);
235004372fb8SMarek Vasut 
235104372fb8SMarek Vasut 	/*
235204372fb8SMarek Vasut 	 * Altera EMI_RM 2015.05.04 :: Figure 1-25
235304372fb8SMarek Vasut 	 * Load up the patterns used by read calibration using the
235404372fb8SMarek Vasut 	 * current DQDQS phase.
235504372fb8SMarek Vasut 	 */
235604372fb8SMarek Vasut 	rw_mgr_mem_calibrate_read_load_patterns(0, 1);
235704372fb8SMarek Vasut 
235804372fb8SMarek Vasut 	if (gbl->phy_debug_mode_flags & PHY_DEBUG_DISABLE_GUARANTEED_READ)
235904372fb8SMarek Vasut 		return 0;
236004372fb8SMarek Vasut 
236104372fb8SMarek Vasut 	/*
236204372fb8SMarek Vasut 	 * Altera EMI_RM 2015.05.04 :: Figure 1-26
236304372fb8SMarek Vasut 	 * Back-to-Back reads of the patterns used for calibration.
236404372fb8SMarek Vasut 	 */
2365d844c7d4SMarek Vasut 	ret = rw_mgr_mem_calibrate_read_test_patterns(0, rw_group, 1);
2366d844c7d4SMarek Vasut 	if (ret)
236704372fb8SMarek Vasut 		debug_cond(DLEVEL == 1,
236804372fb8SMarek Vasut 			   "%s:%d Guaranteed read test failed: g=%u p=%u\n",
236904372fb8SMarek Vasut 			   __func__, __LINE__, rw_group, phase);
2370d844c7d4SMarek Vasut 	return ret;
237104372fb8SMarek Vasut }
237204372fb8SMarek Vasut 
237304372fb8SMarek Vasut /**
2374f09da11eSMarek Vasut  * rw_mgr_mem_calibrate_dqs_enable_calibration() - DQS Enable Calibration
2375f09da11eSMarek Vasut  * @rw_group:	Read/Write Group
2376f09da11eSMarek Vasut  * @test_bgn:	Rank at which the test begins
2377f09da11eSMarek Vasut  *
2378f09da11eSMarek Vasut  * DQS enable calibration ensures reliable capture of the DQ signal without
2379f09da11eSMarek Vasut  * glitches on the DQS line.
2380f09da11eSMarek Vasut  */
2381f09da11eSMarek Vasut static int rw_mgr_mem_calibrate_dqs_enable_calibration(const u32 rw_group,
2382f09da11eSMarek Vasut 						       const u32 test_bgn)
2383f09da11eSMarek Vasut {
2384f09da11eSMarek Vasut 	/*
2385f09da11eSMarek Vasut 	 * Altera EMI_RM 2015.05.04 :: Figure 1-27
2386f09da11eSMarek Vasut 	 * DQS and DQS Eanble Signal Relationships.
2387f09da11eSMarek Vasut 	 */
238828ea827dSMarek Vasut 
238928ea827dSMarek Vasut 	/* We start at zero, so have one less dq to devide among */
239028ea827dSMarek Vasut 	const u32 delay_step = IO_IO_IN_DELAY_MAX /
239128ea827dSMarek Vasut 			       (RW_MGR_MEM_DQ_PER_READ_DQS - 1);
2392914546e7SMarek Vasut 	int ret;
239328ea827dSMarek Vasut 	u32 i, p, d, r;
239428ea827dSMarek Vasut 
239528ea827dSMarek Vasut 	debug("%s:%d (%u,%u)\n", __func__, __LINE__, rw_group, test_bgn);
239628ea827dSMarek Vasut 
239728ea827dSMarek Vasut 	/* Try different dq_in_delays since the DQ path is shorter than DQS. */
239828ea827dSMarek Vasut 	for (r = 0; r < RW_MGR_MEM_NUMBER_OF_RANKS;
239928ea827dSMarek Vasut 	     r += NUM_RANKS_PER_SHADOW_REG) {
240028ea827dSMarek Vasut 		for (i = 0, p = test_bgn, d = 0;
240128ea827dSMarek Vasut 		     i < RW_MGR_MEM_DQ_PER_READ_DQS;
240228ea827dSMarek Vasut 		     i++, p++, d += delay_step) {
240328ea827dSMarek Vasut 			debug_cond(DLEVEL == 1,
240428ea827dSMarek Vasut 				   "%s:%d: g=%u r=%u i=%u p=%u d=%u\n",
240528ea827dSMarek Vasut 				   __func__, __LINE__, rw_group, r, i, p, d);
240628ea827dSMarek Vasut 
240728ea827dSMarek Vasut 			scc_mgr_set_dq_in_delay(p, d);
240828ea827dSMarek Vasut 			scc_mgr_load_dq(p);
240928ea827dSMarek Vasut 		}
241028ea827dSMarek Vasut 
241128ea827dSMarek Vasut 		writel(0, &sdr_scc_mgr->update);
241228ea827dSMarek Vasut 	}
241328ea827dSMarek Vasut 
241428ea827dSMarek Vasut 	/*
241528ea827dSMarek Vasut 	 * Try rw_mgr_mem_calibrate_vfifo_find_dqs_en_phase across different
241628ea827dSMarek Vasut 	 * dq_in_delay values
241728ea827dSMarek Vasut 	 */
2418914546e7SMarek Vasut 	ret = rw_mgr_mem_calibrate_vfifo_find_dqs_en_phase(rw_group);
241928ea827dSMarek Vasut 
242028ea827dSMarek Vasut 	debug_cond(DLEVEL == 1,
242128ea827dSMarek Vasut 		   "%s:%d: g=%u found=%u; Reseting delay chain to zero\n",
2422914546e7SMarek Vasut 		   __func__, __LINE__, rw_group, !ret);
242328ea827dSMarek Vasut 
242428ea827dSMarek Vasut 	for (r = 0; r < RW_MGR_MEM_NUMBER_OF_RANKS;
242528ea827dSMarek Vasut 	     r += NUM_RANKS_PER_SHADOW_REG) {
242628ea827dSMarek Vasut 		scc_mgr_apply_group_dq_in_delay(test_bgn, 0);
242728ea827dSMarek Vasut 		writel(0, &sdr_scc_mgr->update);
242828ea827dSMarek Vasut 	}
242928ea827dSMarek Vasut 
2430914546e7SMarek Vasut 	return ret;
2431f09da11eSMarek Vasut }
2432f09da11eSMarek Vasut 
2433f09da11eSMarek Vasut /**
243416cfc4b9SMarek Vasut  * rw_mgr_mem_calibrate_dq_dqs_centering() - Centering DQ/DQS
243516cfc4b9SMarek Vasut  * @rw_group:		Read/Write Group
243616cfc4b9SMarek Vasut  * @test_bgn:		Rank at which the test begins
243716cfc4b9SMarek Vasut  * @use_read_test:	Perform a read test
243816cfc4b9SMarek Vasut  * @update_fom:		Update FOM
243916cfc4b9SMarek Vasut  *
244016cfc4b9SMarek Vasut  * The centerin DQ/DQS stage attempts to align DQ and DQS signals on reads
244116cfc4b9SMarek Vasut  * within a group.
244216cfc4b9SMarek Vasut  */
244316cfc4b9SMarek Vasut static int
244416cfc4b9SMarek Vasut rw_mgr_mem_calibrate_dq_dqs_centering(const u32 rw_group, const u32 test_bgn,
244516cfc4b9SMarek Vasut 				      const int use_read_test,
244616cfc4b9SMarek Vasut 				      const int update_fom)
244716cfc4b9SMarek Vasut 
244816cfc4b9SMarek Vasut {
244916cfc4b9SMarek Vasut 	int ret, grp_calibrated;
245016cfc4b9SMarek Vasut 	u32 rank_bgn, sr;
245116cfc4b9SMarek Vasut 
245216cfc4b9SMarek Vasut 	/*
245316cfc4b9SMarek Vasut 	 * Altera EMI_RM 2015.05.04 :: Figure 1-28
245416cfc4b9SMarek Vasut 	 * Read per-bit deskew can be done on a per shadow register basis.
245516cfc4b9SMarek Vasut 	 */
245616cfc4b9SMarek Vasut 	grp_calibrated = 1;
245716cfc4b9SMarek Vasut 	for (rank_bgn = 0, sr = 0;
245816cfc4b9SMarek Vasut 	     rank_bgn < RW_MGR_MEM_NUMBER_OF_RANKS;
245916cfc4b9SMarek Vasut 	     rank_bgn += NUM_RANKS_PER_SHADOW_REG, sr++) {
246016cfc4b9SMarek Vasut 		/* Check if this set of ranks should be skipped entirely. */
246116cfc4b9SMarek Vasut 		if (param->skip_shadow_regs[sr])
246216cfc4b9SMarek Vasut 			continue;
246316cfc4b9SMarek Vasut 
246416cfc4b9SMarek Vasut 		ret = rw_mgr_mem_calibrate_vfifo_center(rank_bgn, rw_group,
246516cfc4b9SMarek Vasut 							rw_group, test_bgn,
246616cfc4b9SMarek Vasut 							use_read_test,
246716cfc4b9SMarek Vasut 							update_fom);
246816cfc4b9SMarek Vasut 		if (ret)
246916cfc4b9SMarek Vasut 			continue;
247016cfc4b9SMarek Vasut 
247116cfc4b9SMarek Vasut 		grp_calibrated = 0;
247216cfc4b9SMarek Vasut 	}
247316cfc4b9SMarek Vasut 
247416cfc4b9SMarek Vasut 	if (!grp_calibrated)
247516cfc4b9SMarek Vasut 		return -EIO;
247616cfc4b9SMarek Vasut 
247716cfc4b9SMarek Vasut 	return 0;
247816cfc4b9SMarek Vasut }
247916cfc4b9SMarek Vasut 
248016cfc4b9SMarek Vasut /**
2481bce24efaSMarek Vasut  * rw_mgr_mem_calibrate_vfifo() - Calibrate the read valid prediction FIFO
2482bce24efaSMarek Vasut  * @rw_group:		Read/Write Group
2483bce24efaSMarek Vasut  * @test_bgn:		Rank at which the test begins
24843da42859SDinh Nguyen  *
2485bce24efaSMarek Vasut  * Stage 1: Calibrate the read valid prediction FIFO.
2486bce24efaSMarek Vasut  *
2487bce24efaSMarek Vasut  * This function implements UniPHY calibration Stage 1, as explained in
2488bce24efaSMarek Vasut  * detail in Altera EMI_RM 2015.05.04 , "UniPHY Calibration Stages".
2489bce24efaSMarek Vasut  *
2490bce24efaSMarek Vasut  * - read valid prediction will consist of finding:
2491bce24efaSMarek Vasut  *   - DQS enable phase and DQS enable delay (DQS Enable Calibration)
2492bce24efaSMarek Vasut  *   - DQS input phase  and DQS input delay (DQ/DQS Centering)
24933da42859SDinh Nguyen  *  - we also do a per-bit deskew on the DQ lines.
24943da42859SDinh Nguyen  */
2495c336ca3eSMarek Vasut static int rw_mgr_mem_calibrate_vfifo(const u32 rw_group, const u32 test_bgn)
24963da42859SDinh Nguyen {
249716cfc4b9SMarek Vasut 	uint32_t p, d;
24983da42859SDinh Nguyen 	uint32_t dtaps_per_ptap;
24993da42859SDinh Nguyen 	uint32_t failed_substage;
25003da42859SDinh Nguyen 
250104372fb8SMarek Vasut 	int ret;
250204372fb8SMarek Vasut 
2503c336ca3eSMarek Vasut 	debug("%s:%d: %u %u\n", __func__, __LINE__, rw_group, test_bgn);
25043da42859SDinh Nguyen 
25057c0a9df3SMarek Vasut 	/* Update info for sims */
25067c0a9df3SMarek Vasut 	reg_file_set_group(rw_group);
25073da42859SDinh Nguyen 	reg_file_set_stage(CAL_STAGE_VFIFO);
25087c0a9df3SMarek Vasut 	reg_file_set_sub_stage(CAL_SUBSTAGE_GUARANTEED_READ);
25093da42859SDinh Nguyen 
25107c0a9df3SMarek Vasut 	failed_substage = CAL_SUBSTAGE_GUARANTEED_READ;
25117c0a9df3SMarek Vasut 
25127c0a9df3SMarek Vasut 	/* USER Determine number of delay taps for each phase tap. */
2513d32badbdSMarek Vasut 	dtaps_per_ptap = DIV_ROUND_UP(IO_DELAY_PER_OPA_TAP,
2514d32badbdSMarek Vasut 				      IO_DELAY_PER_DQS_EN_DCHAIN_TAP) - 1;
25153da42859SDinh Nguyen 
2516fe2d0a2dSMarek Vasut 	for (d = 0; d <= dtaps_per_ptap; d += 2) {
25173da42859SDinh Nguyen 		/*
25183da42859SDinh Nguyen 		 * In RLDRAMX we may be messing the delay of pins in
2519c336ca3eSMarek Vasut 		 * the same write rw_group but outside of the current read
2520c336ca3eSMarek Vasut 		 * the rw_group, but that's ok because we haven't calibrated
2521ac70d2f3SMarek Vasut 		 * output side yet.
25223da42859SDinh Nguyen 		 */
25233da42859SDinh Nguyen 		if (d > 0) {
2524f51a7d35SMarek Vasut 			scc_mgr_apply_group_all_out_delay_add_all_ranks(
2525c336ca3eSMarek Vasut 								rw_group, d);
25263da42859SDinh Nguyen 		}
25273da42859SDinh Nguyen 
2528fe2d0a2dSMarek Vasut 		for (p = 0; p <= IO_DQDQS_OUT_PHASE_MAX; p++) {
252904372fb8SMarek Vasut 			/* 1) Guaranteed Write */
253004372fb8SMarek Vasut 			ret = rw_mgr_mem_calibrate_guaranteed_write(rw_group, p);
253104372fb8SMarek Vasut 			if (ret)
25323da42859SDinh Nguyen 				break;
25333da42859SDinh Nguyen 
2534f09da11eSMarek Vasut 			/* 2) DQS Enable Calibration */
2535f09da11eSMarek Vasut 			ret = rw_mgr_mem_calibrate_dqs_enable_calibration(rw_group,
2536f09da11eSMarek Vasut 									  test_bgn);
2537f09da11eSMarek Vasut 			if (ret) {
2538fe2d0a2dSMarek Vasut 				failed_substage = CAL_SUBSTAGE_DQS_EN_PHASE;
2539fe2d0a2dSMarek Vasut 				continue;
2540fe2d0a2dSMarek Vasut 			}
2541fe2d0a2dSMarek Vasut 
254216cfc4b9SMarek Vasut 			/* 3) Centering DQ/DQS */
25433da42859SDinh Nguyen 			/*
254416cfc4b9SMarek Vasut 			 * If doing read after write calibration, do not update
254516cfc4b9SMarek Vasut 			 * FOM now. Do it then.
25463da42859SDinh Nguyen 			 */
254716cfc4b9SMarek Vasut 			ret = rw_mgr_mem_calibrate_dq_dqs_centering(rw_group,
254816cfc4b9SMarek Vasut 								test_bgn, 1, 0);
254916cfc4b9SMarek Vasut 			if (ret) {
2550d2ea4950SMarek Vasut 				failed_substage = CAL_SUBSTAGE_VFIFO_CENTER;
255116cfc4b9SMarek Vasut 				continue;
25523da42859SDinh Nguyen 			}
2553fe2d0a2dSMarek Vasut 
255416cfc4b9SMarek Vasut 			/* All done. */
2555fe2d0a2dSMarek Vasut 			goto cal_done_ok;
25563da42859SDinh Nguyen 		}
25573da42859SDinh Nguyen 	}
25583da42859SDinh Nguyen 
2559fe2d0a2dSMarek Vasut 	/* Calibration Stage 1 failed. */
2560c336ca3eSMarek Vasut 	set_failing_group_stage(rw_group, CAL_STAGE_VFIFO, failed_substage);
25613da42859SDinh Nguyen 	return 0;
25623da42859SDinh Nguyen 
2563fe2d0a2dSMarek Vasut 	/* Calibration Stage 1 completed OK. */
2564fe2d0a2dSMarek Vasut cal_done_ok:
25653da42859SDinh Nguyen 	/*
25663da42859SDinh Nguyen 	 * Reset the delay chains back to zero if they have moved > 1
25673da42859SDinh Nguyen 	 * (check for > 1 because loop will increase d even when pass in
25683da42859SDinh Nguyen 	 * first case).
25693da42859SDinh Nguyen 	 */
25703da42859SDinh Nguyen 	if (d > 2)
2571c336ca3eSMarek Vasut 		scc_mgr_zero_group(rw_group, 1);
25723da42859SDinh Nguyen 
25733da42859SDinh Nguyen 	return 1;
25743da42859SDinh Nguyen }
25753da42859SDinh Nguyen 
25763da42859SDinh Nguyen /* VFIFO Calibration -- Read Deskew Calibration after write deskew */
25773da42859SDinh Nguyen static uint32_t rw_mgr_mem_calibrate_vfifo_end(uint32_t read_group,
25783da42859SDinh Nguyen 					       uint32_t test_bgn)
25793da42859SDinh Nguyen {
25803da42859SDinh Nguyen 	uint32_t rank_bgn, sr;
25813da42859SDinh Nguyen 	uint32_t grp_calibrated;
25823da42859SDinh Nguyen 	uint32_t write_group;
25833da42859SDinh Nguyen 
25843da42859SDinh Nguyen 	debug("%s:%d %u %u", __func__, __LINE__, read_group, test_bgn);
25853da42859SDinh Nguyen 
25863da42859SDinh Nguyen 	/* update info for sims */
25873da42859SDinh Nguyen 
25883da42859SDinh Nguyen 	reg_file_set_stage(CAL_STAGE_VFIFO_AFTER_WRITES);
25893da42859SDinh Nguyen 	reg_file_set_sub_stage(CAL_SUBSTAGE_VFIFO_CENTER);
25903da42859SDinh Nguyen 
25913da42859SDinh Nguyen 	write_group = read_group;
25923da42859SDinh Nguyen 
25933da42859SDinh Nguyen 	/* update info for sims */
25943da42859SDinh Nguyen 	reg_file_set_group(read_group);
25953da42859SDinh Nguyen 
25963da42859SDinh Nguyen 	grp_calibrated = 1;
25973da42859SDinh Nguyen 	/* Read per-bit deskew can be done on a per shadow register basis */
25983da42859SDinh Nguyen 	for (rank_bgn = 0, sr = 0; rank_bgn < RW_MGR_MEM_NUMBER_OF_RANKS;
25993da42859SDinh Nguyen 		rank_bgn += NUM_RANKS_PER_SHADOW_REG, ++sr) {
26003da42859SDinh Nguyen 		/* Determine if this set of ranks should be skipped entirely */
26013da42859SDinh Nguyen 		if (!param->skip_shadow_regs[sr]) {
26023da42859SDinh Nguyen 		/* This is the last calibration round, update FOM here */
26033da42859SDinh Nguyen 			if (!rw_mgr_mem_calibrate_vfifo_center(rank_bgn,
26043da42859SDinh Nguyen 								write_group,
26053da42859SDinh Nguyen 								read_group,
26063da42859SDinh Nguyen 								test_bgn, 0,
26073da42859SDinh Nguyen 								1)) {
26083da42859SDinh Nguyen 				grp_calibrated = 0;
26093da42859SDinh Nguyen 			}
26103da42859SDinh Nguyen 		}
26113da42859SDinh Nguyen 	}
26123da42859SDinh Nguyen 
26133da42859SDinh Nguyen 
26143da42859SDinh Nguyen 	if (grp_calibrated == 0) {
26153da42859SDinh Nguyen 		set_failing_group_stage(write_group,
26163da42859SDinh Nguyen 					CAL_STAGE_VFIFO_AFTER_WRITES,
26173da42859SDinh Nguyen 					CAL_SUBSTAGE_VFIFO_CENTER);
26183da42859SDinh Nguyen 		return 0;
26193da42859SDinh Nguyen 	}
26203da42859SDinh Nguyen 
26213da42859SDinh Nguyen 	return 1;
26223da42859SDinh Nguyen }
26233da42859SDinh Nguyen 
26243da42859SDinh Nguyen /* Calibrate LFIFO to find smallest read latency */
26253da42859SDinh Nguyen static uint32_t rw_mgr_mem_calibrate_lfifo(void)
26263da42859SDinh Nguyen {
26273da42859SDinh Nguyen 	uint32_t found_one;
26283da42859SDinh Nguyen 
26293da42859SDinh Nguyen 	debug("%s:%d\n", __func__, __LINE__);
26303da42859SDinh Nguyen 
26313da42859SDinh Nguyen 	/* update info for sims */
26323da42859SDinh Nguyen 	reg_file_set_stage(CAL_STAGE_LFIFO);
26333da42859SDinh Nguyen 	reg_file_set_sub_stage(CAL_SUBSTAGE_READ_LATENCY);
26343da42859SDinh Nguyen 
26353da42859SDinh Nguyen 	/* Load up the patterns used by read calibration for all ranks */
26363da42859SDinh Nguyen 	rw_mgr_mem_calibrate_read_load_patterns(0, 1);
26373da42859SDinh Nguyen 	found_one = 0;
26383da42859SDinh Nguyen 
26393da42859SDinh Nguyen 	do {
26401273dd9eSMarek Vasut 		writel(gbl->curr_read_lat, &phy_mgr_cfg->phy_rlat);
26413da42859SDinh Nguyen 		debug_cond(DLEVEL == 2, "%s:%d lfifo: read_lat=%u",
26423da42859SDinh Nguyen 			   __func__, __LINE__, gbl->curr_read_lat);
26433da42859SDinh Nguyen 
26443da42859SDinh Nguyen 		if (!rw_mgr_mem_calibrate_read_test_all_ranks(0,
26453da42859SDinh Nguyen 							      NUM_READ_TESTS,
26463da42859SDinh Nguyen 							      PASS_ALL_BITS,
264796df6036SMarek Vasut 							      1)) {
26483da42859SDinh Nguyen 			break;
26493da42859SDinh Nguyen 		}
26503da42859SDinh Nguyen 
26513da42859SDinh Nguyen 		found_one = 1;
26523da42859SDinh Nguyen 		/* reduce read latency and see if things are working */
26533da42859SDinh Nguyen 		/* correctly */
26543da42859SDinh Nguyen 		gbl->curr_read_lat--;
26553da42859SDinh Nguyen 	} while (gbl->curr_read_lat > 0);
26563da42859SDinh Nguyen 
26573da42859SDinh Nguyen 	/* reset the fifos to get pointers to known state */
26583da42859SDinh Nguyen 
26591273dd9eSMarek Vasut 	writel(0, &phy_mgr_cmd->fifo_reset);
26603da42859SDinh Nguyen 
26613da42859SDinh Nguyen 	if (found_one) {
26623da42859SDinh Nguyen 		/* add a fudge factor to the read latency that was determined */
26633da42859SDinh Nguyen 		gbl->curr_read_lat += 2;
26641273dd9eSMarek Vasut 		writel(gbl->curr_read_lat, &phy_mgr_cfg->phy_rlat);
26653da42859SDinh Nguyen 		debug_cond(DLEVEL == 2, "%s:%d lfifo: success: using \
26663da42859SDinh Nguyen 			   read_lat=%u\n", __func__, __LINE__,
26673da42859SDinh Nguyen 			   gbl->curr_read_lat);
26683da42859SDinh Nguyen 		return 1;
26693da42859SDinh Nguyen 	} else {
26703da42859SDinh Nguyen 		set_failing_group_stage(0xff, CAL_STAGE_LFIFO,
26713da42859SDinh Nguyen 					CAL_SUBSTAGE_READ_LATENCY);
26723da42859SDinh Nguyen 
26733da42859SDinh Nguyen 		debug_cond(DLEVEL == 2, "%s:%d lfifo: failed at initial \
26743da42859SDinh Nguyen 			   read_lat=%u\n", __func__, __LINE__,
26753da42859SDinh Nguyen 			   gbl->curr_read_lat);
26763da42859SDinh Nguyen 		return 0;
26773da42859SDinh Nguyen 	}
26783da42859SDinh Nguyen }
26793da42859SDinh Nguyen 
26803da42859SDinh Nguyen /*
26813da42859SDinh Nguyen  * issue write test command.
26823da42859SDinh Nguyen  * two variants are provided. one that just tests a write pattern and
26833da42859SDinh Nguyen  * another that tests datamask functionality.
26843da42859SDinh Nguyen  */
26853da42859SDinh Nguyen static void rw_mgr_mem_calibrate_write_test_issue(uint32_t group,
26863da42859SDinh Nguyen 						  uint32_t test_dm)
26873da42859SDinh Nguyen {
26883da42859SDinh Nguyen 	uint32_t mcc_instruction;
26893da42859SDinh Nguyen 	uint32_t quick_write_mode = (((STATIC_CALIB_STEPS) & CALIB_SKIP_WRITES) &&
26903da42859SDinh Nguyen 		ENABLE_SUPER_QUICK_CALIBRATION);
26913da42859SDinh Nguyen 	uint32_t rw_wl_nop_cycles;
26923da42859SDinh Nguyen 	uint32_t addr;
26933da42859SDinh Nguyen 
26943da42859SDinh Nguyen 	/*
26953da42859SDinh Nguyen 	 * Set counter and jump addresses for the right
26963da42859SDinh Nguyen 	 * number of NOP cycles.
26973da42859SDinh Nguyen 	 * The number of supported NOP cycles can range from -1 to infinity
26983da42859SDinh Nguyen 	 * Three different cases are handled:
26993da42859SDinh Nguyen 	 *
27003da42859SDinh Nguyen 	 * 1. For a number of NOP cycles greater than 0, the RW Mgr looping
27013da42859SDinh Nguyen 	 *    mechanism will be used to insert the right number of NOPs
27023da42859SDinh Nguyen 	 *
27033da42859SDinh Nguyen 	 * 2. For a number of NOP cycles equals to 0, the micro-instruction
27043da42859SDinh Nguyen 	 *    issuing the write command will jump straight to the
27053da42859SDinh Nguyen 	 *    micro-instruction that turns on DQS (for DDRx), or outputs write
27063da42859SDinh Nguyen 	 *    data (for RLD), skipping
27073da42859SDinh Nguyen 	 *    the NOP micro-instruction all together
27083da42859SDinh Nguyen 	 *
27093da42859SDinh Nguyen 	 * 3. A number of NOP cycles equal to -1 indicates that DQS must be
27103da42859SDinh Nguyen 	 *    turned on in the same micro-instruction that issues the write
27113da42859SDinh Nguyen 	 *    command. Then we need
27123da42859SDinh Nguyen 	 *    to directly jump to the micro-instruction that sends out the data
27133da42859SDinh Nguyen 	 *
27143da42859SDinh Nguyen 	 * NOTE: Implementing this mechanism uses 2 RW Mgr jump-counters
27153da42859SDinh Nguyen 	 *       (2 and 3). One jump-counter (0) is used to perform multiple
27163da42859SDinh Nguyen 	 *       write-read operations.
27173da42859SDinh Nguyen 	 *       one counter left to issue this command in "multiple-group" mode
27183da42859SDinh Nguyen 	 */
27193da42859SDinh Nguyen 
27203da42859SDinh Nguyen 	rw_wl_nop_cycles = gbl->rw_wl_nop_cycles;
27213da42859SDinh Nguyen 
27223da42859SDinh Nguyen 	if (rw_wl_nop_cycles == -1) {
27233da42859SDinh Nguyen 		/*
27243da42859SDinh Nguyen 		 * CNTR 2 - We want to execute the special write operation that
27253da42859SDinh Nguyen 		 * turns on DQS right away and then skip directly to the
27263da42859SDinh Nguyen 		 * instruction that sends out the data. We set the counter to a
27273da42859SDinh Nguyen 		 * large number so that the jump is always taken.
27283da42859SDinh Nguyen 		 */
27291273dd9eSMarek Vasut 		writel(0xFF, &sdr_rw_load_mgr_regs->load_cntr2);
27303da42859SDinh Nguyen 
27313da42859SDinh Nguyen 		/* CNTR 3 - Not used */
27323da42859SDinh Nguyen 		if (test_dm) {
27333da42859SDinh Nguyen 			mcc_instruction = RW_MGR_LFSR_WR_RD_DM_BANK_0_WL_1;
27343da42859SDinh Nguyen 			writel(RW_MGR_LFSR_WR_RD_DM_BANK_0_DATA,
27351273dd9eSMarek Vasut 			       &sdr_rw_load_jump_mgr_regs->load_jump_add2);
27363da42859SDinh Nguyen 			writel(RW_MGR_LFSR_WR_RD_DM_BANK_0_NOP,
27371273dd9eSMarek Vasut 			       &sdr_rw_load_jump_mgr_regs->load_jump_add3);
27383da42859SDinh Nguyen 		} else {
27393da42859SDinh Nguyen 			mcc_instruction = RW_MGR_LFSR_WR_RD_BANK_0_WL_1;
27401273dd9eSMarek Vasut 			writel(RW_MGR_LFSR_WR_RD_BANK_0_DATA,
27411273dd9eSMarek Vasut 				&sdr_rw_load_jump_mgr_regs->load_jump_add2);
27421273dd9eSMarek Vasut 			writel(RW_MGR_LFSR_WR_RD_BANK_0_NOP,
27431273dd9eSMarek Vasut 				&sdr_rw_load_jump_mgr_regs->load_jump_add3);
27443da42859SDinh Nguyen 		}
27453da42859SDinh Nguyen 	} else if (rw_wl_nop_cycles == 0) {
27463da42859SDinh Nguyen 		/*
27473da42859SDinh Nguyen 		 * CNTR 2 - We want to skip the NOP operation and go straight
27483da42859SDinh Nguyen 		 * to the DQS enable instruction. We set the counter to a large
27493da42859SDinh Nguyen 		 * number so that the jump is always taken.
27503da42859SDinh Nguyen 		 */
27511273dd9eSMarek Vasut 		writel(0xFF, &sdr_rw_load_mgr_regs->load_cntr2);
27523da42859SDinh Nguyen 
27533da42859SDinh Nguyen 		/* CNTR 3 - Not used */
27543da42859SDinh Nguyen 		if (test_dm) {
27553da42859SDinh Nguyen 			mcc_instruction = RW_MGR_LFSR_WR_RD_DM_BANK_0;
27563da42859SDinh Nguyen 			writel(RW_MGR_LFSR_WR_RD_DM_BANK_0_DQS,
27571273dd9eSMarek Vasut 			       &sdr_rw_load_jump_mgr_regs->load_jump_add2);
27583da42859SDinh Nguyen 		} else {
27593da42859SDinh Nguyen 			mcc_instruction = RW_MGR_LFSR_WR_RD_BANK_0;
27601273dd9eSMarek Vasut 			writel(RW_MGR_LFSR_WR_RD_BANK_0_DQS,
27611273dd9eSMarek Vasut 				&sdr_rw_load_jump_mgr_regs->load_jump_add2);
27623da42859SDinh Nguyen 		}
27633da42859SDinh Nguyen 	} else {
27643da42859SDinh Nguyen 		/*
27653da42859SDinh Nguyen 		 * CNTR 2 - In this case we want to execute the next instruction
27663da42859SDinh Nguyen 		 * and NOT take the jump. So we set the counter to 0. The jump
27673da42859SDinh Nguyen 		 * address doesn't count.
27683da42859SDinh Nguyen 		 */
27691273dd9eSMarek Vasut 		writel(0x0, &sdr_rw_load_mgr_regs->load_cntr2);
27701273dd9eSMarek Vasut 		writel(0x0, &sdr_rw_load_jump_mgr_regs->load_jump_add2);
27713da42859SDinh Nguyen 
27723da42859SDinh Nguyen 		/*
27733da42859SDinh Nguyen 		 * CNTR 3 - Set the nop counter to the number of cycles we
27743da42859SDinh Nguyen 		 * need to loop for, minus 1.
27753da42859SDinh Nguyen 		 */
27761273dd9eSMarek Vasut 		writel(rw_wl_nop_cycles - 1, &sdr_rw_load_mgr_regs->load_cntr3);
27773da42859SDinh Nguyen 		if (test_dm) {
27783da42859SDinh Nguyen 			mcc_instruction = RW_MGR_LFSR_WR_RD_DM_BANK_0;
27791273dd9eSMarek Vasut 			writel(RW_MGR_LFSR_WR_RD_DM_BANK_0_NOP,
27801273dd9eSMarek Vasut 				&sdr_rw_load_jump_mgr_regs->load_jump_add3);
27813da42859SDinh Nguyen 		} else {
27823da42859SDinh Nguyen 			mcc_instruction = RW_MGR_LFSR_WR_RD_BANK_0;
27831273dd9eSMarek Vasut 			writel(RW_MGR_LFSR_WR_RD_BANK_0_NOP,
27841273dd9eSMarek Vasut 				&sdr_rw_load_jump_mgr_regs->load_jump_add3);
27853da42859SDinh Nguyen 		}
27863da42859SDinh Nguyen 	}
27873da42859SDinh Nguyen 
27881273dd9eSMarek Vasut 	writel(0, SDR_PHYGRP_RWMGRGRP_ADDRESS |
27891273dd9eSMarek Vasut 		  RW_MGR_RESET_READ_DATAPATH_OFFSET);
27903da42859SDinh Nguyen 
27913da42859SDinh Nguyen 	if (quick_write_mode)
27921273dd9eSMarek Vasut 		writel(0x08, &sdr_rw_load_mgr_regs->load_cntr0);
27933da42859SDinh Nguyen 	else
27941273dd9eSMarek Vasut 		writel(0x40, &sdr_rw_load_mgr_regs->load_cntr0);
27953da42859SDinh Nguyen 
27961273dd9eSMarek Vasut 	writel(mcc_instruction, &sdr_rw_load_jump_mgr_regs->load_jump_add0);
27973da42859SDinh Nguyen 
27983da42859SDinh Nguyen 	/*
27993da42859SDinh Nguyen 	 * CNTR 1 - This is used to ensure enough time elapses
28003da42859SDinh Nguyen 	 * for read data to come back.
28013da42859SDinh Nguyen 	 */
28021273dd9eSMarek Vasut 	writel(0x30, &sdr_rw_load_mgr_regs->load_cntr1);
28033da42859SDinh Nguyen 
28043da42859SDinh Nguyen 	if (test_dm) {
28051273dd9eSMarek Vasut 		writel(RW_MGR_LFSR_WR_RD_DM_BANK_0_WAIT,
28061273dd9eSMarek Vasut 			&sdr_rw_load_jump_mgr_regs->load_jump_add1);
28073da42859SDinh Nguyen 	} else {
28081273dd9eSMarek Vasut 		writel(RW_MGR_LFSR_WR_RD_BANK_0_WAIT,
28091273dd9eSMarek Vasut 			&sdr_rw_load_jump_mgr_regs->load_jump_add1);
28103da42859SDinh Nguyen 	}
28113da42859SDinh Nguyen 
2812c4815f76SMarek Vasut 	addr = SDR_PHYGRP_RWMGRGRP_ADDRESS | RW_MGR_RUN_SINGLE_GROUP_OFFSET;
281317fdc916SMarek Vasut 	writel(mcc_instruction, addr + (group << 2));
28143da42859SDinh Nguyen }
28153da42859SDinh Nguyen 
28163da42859SDinh Nguyen /* Test writes, can check for a single bit pass or multiple bit pass */
28173da42859SDinh Nguyen static uint32_t rw_mgr_mem_calibrate_write_test(uint32_t rank_bgn,
28183da42859SDinh Nguyen 	uint32_t write_group, uint32_t use_dm, uint32_t all_correct,
28193da42859SDinh Nguyen 	uint32_t *bit_chk, uint32_t all_ranks)
28203da42859SDinh Nguyen {
28213da42859SDinh Nguyen 	uint32_t r;
28223da42859SDinh Nguyen 	uint32_t correct_mask_vg;
28233da42859SDinh Nguyen 	uint32_t tmp_bit_chk;
28243da42859SDinh Nguyen 	uint32_t vg;
28253da42859SDinh Nguyen 	uint32_t rank_end = all_ranks ? RW_MGR_MEM_NUMBER_OF_RANKS :
28263da42859SDinh Nguyen 		(rank_bgn + NUM_RANKS_PER_SHADOW_REG);
28273da42859SDinh Nguyen 	uint32_t addr_rw_mgr;
28283da42859SDinh Nguyen 	uint32_t base_rw_mgr;
28293da42859SDinh Nguyen 
28303da42859SDinh Nguyen 	*bit_chk = param->write_correct_mask;
28313da42859SDinh Nguyen 	correct_mask_vg = param->write_correct_mask_vg;
28323da42859SDinh Nguyen 
28333da42859SDinh Nguyen 	for (r = rank_bgn; r < rank_end; r++) {
28343da42859SDinh Nguyen 		if (param->skip_ranks[r]) {
28353da42859SDinh Nguyen 			/* request to skip the rank */
28363da42859SDinh Nguyen 			continue;
28373da42859SDinh Nguyen 		}
28383da42859SDinh Nguyen 
28393da42859SDinh Nguyen 		/* set rank */
28403da42859SDinh Nguyen 		set_rank_and_odt_mask(r, RW_MGR_ODT_MODE_READ_WRITE);
28413da42859SDinh Nguyen 
28423da42859SDinh Nguyen 		tmp_bit_chk = 0;
2843a4bfa463SMarek Vasut 		addr_rw_mgr = SDR_PHYGRP_RWMGRGRP_ADDRESS;
28443da42859SDinh Nguyen 		for (vg = RW_MGR_MEM_VIRTUAL_GROUPS_PER_WRITE_DQS-1; ; vg--) {
28453da42859SDinh Nguyen 			/* reset the fifos to get pointers to known state */
28461273dd9eSMarek Vasut 			writel(0, &phy_mgr_cmd->fifo_reset);
28473da42859SDinh Nguyen 
28483da42859SDinh Nguyen 			tmp_bit_chk = tmp_bit_chk <<
28493da42859SDinh Nguyen 				(RW_MGR_MEM_DQ_PER_WRITE_DQS /
28503da42859SDinh Nguyen 				RW_MGR_MEM_VIRTUAL_GROUPS_PER_WRITE_DQS);
28513da42859SDinh Nguyen 			rw_mgr_mem_calibrate_write_test_issue(write_group *
28523da42859SDinh Nguyen 				RW_MGR_MEM_VIRTUAL_GROUPS_PER_WRITE_DQS+vg,
28533da42859SDinh Nguyen 				use_dm);
28543da42859SDinh Nguyen 
285517fdc916SMarek Vasut 			base_rw_mgr = readl(addr_rw_mgr);
28563da42859SDinh Nguyen 			tmp_bit_chk = tmp_bit_chk | (correct_mask_vg & ~(base_rw_mgr));
28573da42859SDinh Nguyen 			if (vg == 0)
28583da42859SDinh Nguyen 				break;
28593da42859SDinh Nguyen 		}
28603da42859SDinh Nguyen 		*bit_chk &= tmp_bit_chk;
28613da42859SDinh Nguyen 	}
28623da42859SDinh Nguyen 
28633da42859SDinh Nguyen 	if (all_correct) {
28643da42859SDinh Nguyen 		set_rank_and_odt_mask(0, RW_MGR_ODT_MODE_OFF);
28653da42859SDinh Nguyen 		debug_cond(DLEVEL == 2, "write_test(%u,%u,ALL) : %u == \
28663da42859SDinh Nguyen 			   %u => %lu", write_group, use_dm,
28673da42859SDinh Nguyen 			   *bit_chk, param->write_correct_mask,
28683da42859SDinh Nguyen 			   (long unsigned int)(*bit_chk ==
28693da42859SDinh Nguyen 			   param->write_correct_mask));
28703da42859SDinh Nguyen 		return *bit_chk == param->write_correct_mask;
28713da42859SDinh Nguyen 	} else {
28723da42859SDinh Nguyen 		set_rank_and_odt_mask(0, RW_MGR_ODT_MODE_OFF);
28733da42859SDinh Nguyen 		debug_cond(DLEVEL == 2, "write_test(%u,%u,ONE) : %u != ",
28743da42859SDinh Nguyen 		       write_group, use_dm, *bit_chk);
28753da42859SDinh Nguyen 		debug_cond(DLEVEL == 2, "%lu" " => %lu", (long unsigned int)0,
28763da42859SDinh Nguyen 			(long unsigned int)(*bit_chk != 0));
28773da42859SDinh Nguyen 		return *bit_chk != 0x00;
28783da42859SDinh Nguyen 	}
28793da42859SDinh Nguyen }
28803da42859SDinh Nguyen 
28813da42859SDinh Nguyen /*
28823da42859SDinh Nguyen  * center all windows. do per-bit-deskew to possibly increase size of
28833da42859SDinh Nguyen  * certain windows.
28843da42859SDinh Nguyen  */
28853da42859SDinh Nguyen static uint32_t rw_mgr_mem_calibrate_writes_center(uint32_t rank_bgn,
28863da42859SDinh Nguyen 	uint32_t write_group, uint32_t test_bgn)
28873da42859SDinh Nguyen {
2888*ffb8b66eSMarek Vasut 	uint32_t i, min_index;
28893da42859SDinh Nguyen 	int32_t d;
28903da42859SDinh Nguyen 	/*
28913da42859SDinh Nguyen 	 * Store these as signed since there are comparisons with
28923da42859SDinh Nguyen 	 * signed numbers.
28933da42859SDinh Nguyen 	 */
28943da42859SDinh Nguyen 	uint32_t bit_chk;
28953da42859SDinh Nguyen 	uint32_t sticky_bit_chk;
28963da42859SDinh Nguyen 	int32_t left_edge[RW_MGR_MEM_DQ_PER_WRITE_DQS];
28973da42859SDinh Nguyen 	int32_t right_edge[RW_MGR_MEM_DQ_PER_WRITE_DQS];
28983da42859SDinh Nguyen 	int32_t mid;
28993da42859SDinh Nguyen 	int32_t mid_min, orig_mid_min;
2900*ffb8b66eSMarek Vasut 	int32_t new_dqs, start_dqs;
29013da42859SDinh Nguyen 	int32_t dq_margin, dqs_margin, dm_margin;
29023da42859SDinh Nguyen 	uint32_t addr;
29033da42859SDinh Nguyen 
2904c4907898SMarek Vasut 	int ret;
2905c4907898SMarek Vasut 
29063da42859SDinh Nguyen 	debug("%s:%d %u %u", __func__, __LINE__, write_group, test_bgn);
29073da42859SDinh Nguyen 
29083da42859SDinh Nguyen 	dm_margin = 0;
29093da42859SDinh Nguyen 
2910c4815f76SMarek Vasut 	addr = SDR_PHYGRP_SCCGRP_ADDRESS | SCC_MGR_IO_OUT1_DELAY_OFFSET;
291117fdc916SMarek Vasut 	start_dqs = readl(addr +
29123da42859SDinh Nguyen 			  (RW_MGR_MEM_DQ_PER_WRITE_DQS << 2));
29133da42859SDinh Nguyen 
29143da42859SDinh Nguyen 	/* per-bit deskew */
29153da42859SDinh Nguyen 
29163da42859SDinh Nguyen 	/*
29173da42859SDinh Nguyen 	 * set the left and right edge of each bit to an illegal value
29183da42859SDinh Nguyen 	 * use (IO_IO_OUT1_DELAY_MAX + 1) as an illegal value.
29193da42859SDinh Nguyen 	 */
29203da42859SDinh Nguyen 	sticky_bit_chk = 0;
29213da42859SDinh Nguyen 	for (i = 0; i < RW_MGR_MEM_DQ_PER_WRITE_DQS; i++) {
29223da42859SDinh Nguyen 		left_edge[i]  = IO_IO_OUT1_DELAY_MAX + 1;
29233da42859SDinh Nguyen 		right_edge[i] = IO_IO_OUT1_DELAY_MAX + 1;
29243da42859SDinh Nguyen 	}
29253da42859SDinh Nguyen 
29263da42859SDinh Nguyen 	/* Search for the left edge of the window for each bit */
292771120773SMarek Vasut 	search_left_edge(1, rank_bgn, write_group, 0, test_bgn,
292871120773SMarek Vasut 			 &bit_chk, &sticky_bit_chk,
292971120773SMarek Vasut 			 left_edge, right_edge, 0);
29303da42859SDinh Nguyen 
29313da42859SDinh Nguyen 	/* Search for the right edge of the window for each bit */
2932c4907898SMarek Vasut 	ret = search_right_edge(1, rank_bgn, write_group, 0,
2933c4907898SMarek Vasut 				start_dqs, 0,
2934c4907898SMarek Vasut 				&bit_chk, &sticky_bit_chk,
2935c4907898SMarek Vasut 				left_edge, right_edge, 0);
2936c4907898SMarek Vasut 	if (ret) {
2937c4907898SMarek Vasut 		set_failing_group_stage(test_bgn + ret - 1, CAL_STAGE_WRITES,
29383da42859SDinh Nguyen 					CAL_SUBSTAGE_WRITES_CENTER);
29393da42859SDinh Nguyen 		return 0;
29403da42859SDinh Nguyen 	}
29413da42859SDinh Nguyen 
2942afb3eb84SMarek Vasut 	min_index = get_window_mid_index(1, left_edge, right_edge, &mid_min);
29433da42859SDinh Nguyen 
29443da42859SDinh Nguyen 	/* Determine the amount we can change DQS (which is -mid_min) */
29453da42859SDinh Nguyen 	orig_mid_min = mid_min;
29463da42859SDinh Nguyen 	new_dqs = start_dqs;
29473da42859SDinh Nguyen 	mid_min = 0;
29483da42859SDinh Nguyen 	debug_cond(DLEVEL == 1, "%s:%d write_center: start_dqs=%d new_dqs=%d \
29493da42859SDinh Nguyen 		   mid_min=%d\n", __func__, __LINE__, start_dqs, new_dqs, mid_min);
29503da42859SDinh Nguyen 
2951*ffb8b66eSMarek Vasut 	/* Add delay to bring centre of all DQ windows to the same "level". */
2952*ffb8b66eSMarek Vasut 	center_dq_windows(1, left_edge, right_edge, mid_min, orig_mid_min,
2953*ffb8b66eSMarek Vasut 			  min_index, 0, &dq_margin, &dqs_margin);
29543da42859SDinh Nguyen 
29553da42859SDinh Nguyen 	/* Move DQS */
29563da42859SDinh Nguyen 	scc_mgr_apply_group_dqs_io_and_oct_out1(write_group, new_dqs);
29571273dd9eSMarek Vasut 	writel(0, &sdr_scc_mgr->update);
29583da42859SDinh Nguyen 
29593da42859SDinh Nguyen 	/* Centre DM */
29603da42859SDinh Nguyen 	debug_cond(DLEVEL == 2, "%s:%d write_center: DM\n", __func__, __LINE__);
29613da42859SDinh Nguyen 
29623da42859SDinh Nguyen 	/*
29633da42859SDinh Nguyen 	 * set the left and right edge of each bit to an illegal value,
29643da42859SDinh Nguyen 	 * use (IO_IO_OUT1_DELAY_MAX + 1) as an illegal value,
29653da42859SDinh Nguyen 	 */
29663da42859SDinh Nguyen 	left_edge[0]  = IO_IO_OUT1_DELAY_MAX + 1;
29673da42859SDinh Nguyen 	right_edge[0] = IO_IO_OUT1_DELAY_MAX + 1;
29683da42859SDinh Nguyen 	int32_t bgn_curr = IO_IO_OUT1_DELAY_MAX + 1;
29693da42859SDinh Nguyen 	int32_t end_curr = IO_IO_OUT1_DELAY_MAX + 1;
29703da42859SDinh Nguyen 	int32_t bgn_best = IO_IO_OUT1_DELAY_MAX + 1;
29713da42859SDinh Nguyen 	int32_t end_best = IO_IO_OUT1_DELAY_MAX + 1;
29723da42859SDinh Nguyen 	int32_t win_best = 0;
29733da42859SDinh Nguyen 
29743da42859SDinh Nguyen 	/* Search for the/part of the window with DM shift */
29753da42859SDinh Nguyen 	for (d = IO_IO_OUT1_DELAY_MAX; d >= 0; d -= DELTA_D) {
297632675249SMarek Vasut 		scc_mgr_apply_group_dm_out1_delay(d);
29771273dd9eSMarek Vasut 		writel(0, &sdr_scc_mgr->update);
29783da42859SDinh Nguyen 
29793da42859SDinh Nguyen 		if (rw_mgr_mem_calibrate_write_test(rank_bgn, write_group, 1,
29803da42859SDinh Nguyen 						    PASS_ALL_BITS, &bit_chk,
29813da42859SDinh Nguyen 						    0)) {
29823da42859SDinh Nguyen 			/* USE Set current end of the window */
29833da42859SDinh Nguyen 			end_curr = -d;
29843da42859SDinh Nguyen 			/*
29853da42859SDinh Nguyen 			 * If a starting edge of our window has not been seen
29863da42859SDinh Nguyen 			 * this is our current start of the DM window.
29873da42859SDinh Nguyen 			 */
29883da42859SDinh Nguyen 			if (bgn_curr == IO_IO_OUT1_DELAY_MAX + 1)
29893da42859SDinh Nguyen 				bgn_curr = -d;
29903da42859SDinh Nguyen 
29913da42859SDinh Nguyen 			/*
29923da42859SDinh Nguyen 			 * If current window is bigger than best seen.
29933da42859SDinh Nguyen 			 * Set best seen to be current window.
29943da42859SDinh Nguyen 			 */
29953da42859SDinh Nguyen 			if ((end_curr-bgn_curr+1) > win_best) {
29963da42859SDinh Nguyen 				win_best = end_curr-bgn_curr+1;
29973da42859SDinh Nguyen 				bgn_best = bgn_curr;
29983da42859SDinh Nguyen 				end_best = end_curr;
29993da42859SDinh Nguyen 			}
30003da42859SDinh Nguyen 		} else {
30013da42859SDinh Nguyen 			/* We just saw a failing test. Reset temp edge */
30023da42859SDinh Nguyen 			bgn_curr = IO_IO_OUT1_DELAY_MAX + 1;
30033da42859SDinh Nguyen 			end_curr = IO_IO_OUT1_DELAY_MAX + 1;
30043da42859SDinh Nguyen 			}
30053da42859SDinh Nguyen 		}
30063da42859SDinh Nguyen 
30073da42859SDinh Nguyen 
30083da42859SDinh Nguyen 	/* Reset DM delay chains to 0 */
300932675249SMarek Vasut 	scc_mgr_apply_group_dm_out1_delay(0);
30103da42859SDinh Nguyen 
30113da42859SDinh Nguyen 	/*
30123da42859SDinh Nguyen 	 * Check to see if the current window nudges up aganist 0 delay.
30133da42859SDinh Nguyen 	 * If so we need to continue the search by shifting DQS otherwise DQS
30143da42859SDinh Nguyen 	 * search begins as a new search. */
30153da42859SDinh Nguyen 	if (end_curr != 0) {
30163da42859SDinh Nguyen 		bgn_curr = IO_IO_OUT1_DELAY_MAX + 1;
30173da42859SDinh Nguyen 		end_curr = IO_IO_OUT1_DELAY_MAX + 1;
30183da42859SDinh Nguyen 	}
30193da42859SDinh Nguyen 
30203da42859SDinh Nguyen 	/* Search for the/part of the window with DQS shifts */
30213da42859SDinh Nguyen 	for (d = 0; d <= IO_IO_OUT1_DELAY_MAX - new_dqs; d += DELTA_D) {
30223da42859SDinh Nguyen 		/*
30233da42859SDinh Nguyen 		 * Note: This only shifts DQS, so are we limiting ourselve to
30243da42859SDinh Nguyen 		 * width of DQ unnecessarily.
30253da42859SDinh Nguyen 		 */
30263da42859SDinh Nguyen 		scc_mgr_apply_group_dqs_io_and_oct_out1(write_group,
30273da42859SDinh Nguyen 							d + new_dqs);
30283da42859SDinh Nguyen 
30291273dd9eSMarek Vasut 		writel(0, &sdr_scc_mgr->update);
30303da42859SDinh Nguyen 		if (rw_mgr_mem_calibrate_write_test(rank_bgn, write_group, 1,
30313da42859SDinh Nguyen 						    PASS_ALL_BITS, &bit_chk,
30323da42859SDinh Nguyen 						    0)) {
30333da42859SDinh Nguyen 			/* USE Set current end of the window */
30343da42859SDinh Nguyen 			end_curr = d;
30353da42859SDinh Nguyen 			/*
30363da42859SDinh Nguyen 			 * If a beginning edge of our window has not been seen
30373da42859SDinh Nguyen 			 * this is our current begin of the DM window.
30383da42859SDinh Nguyen 			 */
30393da42859SDinh Nguyen 			if (bgn_curr == IO_IO_OUT1_DELAY_MAX + 1)
30403da42859SDinh Nguyen 				bgn_curr = d;
30413da42859SDinh Nguyen 
30423da42859SDinh Nguyen 			/*
30433da42859SDinh Nguyen 			 * If current window is bigger than best seen. Set best
30443da42859SDinh Nguyen 			 * seen to be current window.
30453da42859SDinh Nguyen 			 */
30463da42859SDinh Nguyen 			if ((end_curr-bgn_curr+1) > win_best) {
30473da42859SDinh Nguyen 				win_best = end_curr-bgn_curr+1;
30483da42859SDinh Nguyen 				bgn_best = bgn_curr;
30493da42859SDinh Nguyen 				end_best = end_curr;
30503da42859SDinh Nguyen 			}
30513da42859SDinh Nguyen 		} else {
30523da42859SDinh Nguyen 			/* We just saw a failing test. Reset temp edge */
30533da42859SDinh Nguyen 			bgn_curr = IO_IO_OUT1_DELAY_MAX + 1;
30543da42859SDinh Nguyen 			end_curr = IO_IO_OUT1_DELAY_MAX + 1;
30553da42859SDinh Nguyen 
30563da42859SDinh Nguyen 			/* Early exit optimization: if ther remaining delay
30573da42859SDinh Nguyen 			chain space is less than already seen largest window
30583da42859SDinh Nguyen 			we can exit */
30593da42859SDinh Nguyen 			if ((win_best-1) >
30603da42859SDinh Nguyen 				(IO_IO_OUT1_DELAY_MAX - new_dqs - d)) {
30613da42859SDinh Nguyen 					break;
30623da42859SDinh Nguyen 				}
30633da42859SDinh Nguyen 			}
30643da42859SDinh Nguyen 		}
30653da42859SDinh Nguyen 
30663da42859SDinh Nguyen 	/* assign left and right edge for cal and reporting; */
30673da42859SDinh Nguyen 	left_edge[0] = -1*bgn_best;
30683da42859SDinh Nguyen 	right_edge[0] = end_best;
30693da42859SDinh Nguyen 
30703da42859SDinh Nguyen 	debug_cond(DLEVEL == 2, "%s:%d dm_calib: left=%d right=%d\n", __func__,
30713da42859SDinh Nguyen 		   __LINE__, left_edge[0], right_edge[0]);
30723da42859SDinh Nguyen 
30733da42859SDinh Nguyen 	/* Move DQS (back to orig) */
30743da42859SDinh Nguyen 	scc_mgr_apply_group_dqs_io_and_oct_out1(write_group, new_dqs);
30753da42859SDinh Nguyen 
30763da42859SDinh Nguyen 	/* Move DM */
30773da42859SDinh Nguyen 
30783da42859SDinh Nguyen 	/* Find middle of window for the DM bit */
30793da42859SDinh Nguyen 	mid = (left_edge[0] - right_edge[0]) / 2;
30803da42859SDinh Nguyen 
30813da42859SDinh Nguyen 	/* only move right, since we are not moving DQS/DQ */
30823da42859SDinh Nguyen 	if (mid < 0)
30833da42859SDinh Nguyen 		mid = 0;
30843da42859SDinh Nguyen 
30853da42859SDinh Nguyen 	/* dm_marign should fail if we never find a window */
30863da42859SDinh Nguyen 	if (win_best == 0)
30873da42859SDinh Nguyen 		dm_margin = -1;
30883da42859SDinh Nguyen 	else
30893da42859SDinh Nguyen 		dm_margin = left_edge[0] - mid;
30903da42859SDinh Nguyen 
309132675249SMarek Vasut 	scc_mgr_apply_group_dm_out1_delay(mid);
30921273dd9eSMarek Vasut 	writel(0, &sdr_scc_mgr->update);
30933da42859SDinh Nguyen 
30943da42859SDinh Nguyen 	debug_cond(DLEVEL == 2, "%s:%d dm_calib: left=%d right=%d mid=%d \
30953da42859SDinh Nguyen 		   dm_margin=%d\n", __func__, __LINE__, left_edge[0],
30963da42859SDinh Nguyen 		   right_edge[0], mid, dm_margin);
30973da42859SDinh Nguyen 	/* Export values */
30983da42859SDinh Nguyen 	gbl->fom_out += dq_margin + dqs_margin;
30993da42859SDinh Nguyen 
31003da42859SDinh Nguyen 	debug_cond(DLEVEL == 2, "%s:%d write_center: dq_margin=%d \
31013da42859SDinh Nguyen 		   dqs_margin=%d dm_margin=%d\n", __func__, __LINE__,
31023da42859SDinh Nguyen 		   dq_margin, dqs_margin, dm_margin);
31033da42859SDinh Nguyen 
31043da42859SDinh Nguyen 	/*
31053da42859SDinh Nguyen 	 * Do not remove this line as it makes sure all of our
31063da42859SDinh Nguyen 	 * decisions have been applied.
31073da42859SDinh Nguyen 	 */
31081273dd9eSMarek Vasut 	writel(0, &sdr_scc_mgr->update);
31093da42859SDinh Nguyen 	return (dq_margin >= 0) && (dqs_margin >= 0) && (dm_margin >= 0);
31103da42859SDinh Nguyen }
31113da42859SDinh Nguyen 
3112db3a6061SMarek Vasut /**
3113db3a6061SMarek Vasut  * rw_mgr_mem_calibrate_writes() - Write Calibration Part One
3114db3a6061SMarek Vasut  * @rank_bgn:		Rank number
3115db3a6061SMarek Vasut  * @group:		Read/Write Group
3116db3a6061SMarek Vasut  * @test_bgn:		Rank at which the test begins
3117db3a6061SMarek Vasut  *
3118db3a6061SMarek Vasut  * Stage 2: Write Calibration Part One.
3119db3a6061SMarek Vasut  *
3120db3a6061SMarek Vasut  * This function implements UniPHY calibration Stage 2, as explained in
3121db3a6061SMarek Vasut  * detail in Altera EMI_RM 2015.05.04 , "UniPHY Calibration Stages".
3122db3a6061SMarek Vasut  */
3123db3a6061SMarek Vasut static int rw_mgr_mem_calibrate_writes(const u32 rank_bgn, const u32 group,
3124db3a6061SMarek Vasut 				       const u32 test_bgn)
31253da42859SDinh Nguyen {
3126db3a6061SMarek Vasut 	int ret;
31273da42859SDinh Nguyen 
3128db3a6061SMarek Vasut 	/* Update info for sims */
3129db3a6061SMarek Vasut 	debug("%s:%d %u %u\n", __func__, __LINE__, group, test_bgn);
3130db3a6061SMarek Vasut 
3131db3a6061SMarek Vasut 	reg_file_set_group(group);
31323da42859SDinh Nguyen 	reg_file_set_stage(CAL_STAGE_WRITES);
31333da42859SDinh Nguyen 	reg_file_set_sub_stage(CAL_SUBSTAGE_WRITES_CENTER);
31343da42859SDinh Nguyen 
3135db3a6061SMarek Vasut 	ret = rw_mgr_mem_calibrate_writes_center(rank_bgn, group, test_bgn);
3136db3a6061SMarek Vasut 	if (!ret) {
3137db3a6061SMarek Vasut 		set_failing_group_stage(group, CAL_STAGE_WRITES,
31383da42859SDinh Nguyen 					CAL_SUBSTAGE_WRITES_CENTER);
3139db3a6061SMarek Vasut 		return -EIO;
31403da42859SDinh Nguyen 	}
31413da42859SDinh Nguyen 
3142db3a6061SMarek Vasut 	return 0;
31433da42859SDinh Nguyen }
31443da42859SDinh Nguyen 
31454b0ac26aSMarek Vasut /**
31464b0ac26aSMarek Vasut  * mem_precharge_and_activate() - Precharge all banks and activate
31474b0ac26aSMarek Vasut  *
31484b0ac26aSMarek Vasut  * Precharge all banks and activate row 0 in bank "000..." and bank "111...".
31494b0ac26aSMarek Vasut  */
31503da42859SDinh Nguyen static void mem_precharge_and_activate(void)
31513da42859SDinh Nguyen {
31524b0ac26aSMarek Vasut 	int r;
31533da42859SDinh Nguyen 
31543da42859SDinh Nguyen 	for (r = 0; r < RW_MGR_MEM_NUMBER_OF_RANKS; r++) {
31554b0ac26aSMarek Vasut 		/* Test if the rank should be skipped. */
31564b0ac26aSMarek Vasut 		if (param->skip_ranks[r])
31573da42859SDinh Nguyen 			continue;
31583da42859SDinh Nguyen 
31594b0ac26aSMarek Vasut 		/* Set rank. */
31603da42859SDinh Nguyen 		set_rank_and_odt_mask(r, RW_MGR_ODT_MODE_OFF);
31613da42859SDinh Nguyen 
31624b0ac26aSMarek Vasut 		/* Precharge all banks. */
31631273dd9eSMarek Vasut 		writel(RW_MGR_PRECHARGE_ALL, SDR_PHYGRP_RWMGRGRP_ADDRESS |
31641273dd9eSMarek Vasut 					     RW_MGR_RUN_SINGLE_GROUP_OFFSET);
31653da42859SDinh Nguyen 
31661273dd9eSMarek Vasut 		writel(0x0F, &sdr_rw_load_mgr_regs->load_cntr0);
31671273dd9eSMarek Vasut 		writel(RW_MGR_ACTIVATE_0_AND_1_WAIT1,
31681273dd9eSMarek Vasut 			&sdr_rw_load_jump_mgr_regs->load_jump_add0);
31693da42859SDinh Nguyen 
31701273dd9eSMarek Vasut 		writel(0x0F, &sdr_rw_load_mgr_regs->load_cntr1);
31711273dd9eSMarek Vasut 		writel(RW_MGR_ACTIVATE_0_AND_1_WAIT2,
31721273dd9eSMarek Vasut 			&sdr_rw_load_jump_mgr_regs->load_jump_add1);
31733da42859SDinh Nguyen 
31744b0ac26aSMarek Vasut 		/* Activate rows. */
31751273dd9eSMarek Vasut 		writel(RW_MGR_ACTIVATE_0_AND_1, SDR_PHYGRP_RWMGRGRP_ADDRESS |
31761273dd9eSMarek Vasut 						RW_MGR_RUN_SINGLE_GROUP_OFFSET);
31773da42859SDinh Nguyen 	}
31783da42859SDinh Nguyen }
31793da42859SDinh Nguyen 
318016502a0bSMarek Vasut /**
318116502a0bSMarek Vasut  * mem_init_latency() - Configure memory RLAT and WLAT settings
318216502a0bSMarek Vasut  *
318316502a0bSMarek Vasut  * Configure memory RLAT and WLAT parameters.
318416502a0bSMarek Vasut  */
318516502a0bSMarek Vasut static void mem_init_latency(void)
31863da42859SDinh Nguyen {
318716502a0bSMarek Vasut 	/*
318816502a0bSMarek Vasut 	 * For AV/CV, LFIFO is hardened and always runs at full rate
318916502a0bSMarek Vasut 	 * so max latency in AFI clocks, used here, is correspondingly
319016502a0bSMarek Vasut 	 * smaller.
319116502a0bSMarek Vasut 	 */
319216502a0bSMarek Vasut 	const u32 max_latency = (1 << MAX_LATENCY_COUNT_WIDTH) - 1;
319316502a0bSMarek Vasut 	u32 rlat, wlat;
31943da42859SDinh Nguyen 
31953da42859SDinh Nguyen 	debug("%s:%d\n", __func__, __LINE__);
319616502a0bSMarek Vasut 
319716502a0bSMarek Vasut 	/*
319816502a0bSMarek Vasut 	 * Read in write latency.
319916502a0bSMarek Vasut 	 * WL for Hard PHY does not include additive latency.
320016502a0bSMarek Vasut 	 */
32011273dd9eSMarek Vasut 	wlat = readl(&data_mgr->t_wl_add);
32021273dd9eSMarek Vasut 	wlat += readl(&data_mgr->mem_t_add);
32033da42859SDinh Nguyen 
320416502a0bSMarek Vasut 	gbl->rw_wl_nop_cycles = wlat - 1;
32053da42859SDinh Nguyen 
320616502a0bSMarek Vasut 	/* Read in readl latency. */
32071273dd9eSMarek Vasut 	rlat = readl(&data_mgr->t_rl_add);
32083da42859SDinh Nguyen 
320916502a0bSMarek Vasut 	/* Set a pretty high read latency initially. */
32103da42859SDinh Nguyen 	gbl->curr_read_lat = rlat + 16;
32113da42859SDinh Nguyen 	if (gbl->curr_read_lat > max_latency)
32123da42859SDinh Nguyen 		gbl->curr_read_lat = max_latency;
32133da42859SDinh Nguyen 
32141273dd9eSMarek Vasut 	writel(gbl->curr_read_lat, &phy_mgr_cfg->phy_rlat);
32153da42859SDinh Nguyen 
321616502a0bSMarek Vasut 	/* Advertise write latency. */
321716502a0bSMarek Vasut 	writel(wlat, &phy_mgr_cfg->afi_wlat);
32183da42859SDinh Nguyen }
32193da42859SDinh Nguyen 
322051cea0b6SMarek Vasut /**
322151cea0b6SMarek Vasut  * @mem_skip_calibrate() - Set VFIFO and LFIFO to instant-on settings
322251cea0b6SMarek Vasut  *
322351cea0b6SMarek Vasut  * Set VFIFO and LFIFO to instant-on settings in skip calibration mode.
322451cea0b6SMarek Vasut  */
32253da42859SDinh Nguyen static void mem_skip_calibrate(void)
32263da42859SDinh Nguyen {
32273da42859SDinh Nguyen 	uint32_t vfifo_offset;
32283da42859SDinh Nguyen 	uint32_t i, j, r;
32293da42859SDinh Nguyen 
32303da42859SDinh Nguyen 	debug("%s:%d\n", __func__, __LINE__);
32313da42859SDinh Nguyen 	/* Need to update every shadow register set used by the interface */
32323da42859SDinh Nguyen 	for (r = 0; r < RW_MGR_MEM_NUMBER_OF_RANKS;
32333da42859SDinh Nguyen 	     r += NUM_RANKS_PER_SHADOW_REG) {
32343da42859SDinh Nguyen 		/*
32353da42859SDinh Nguyen 		 * Set output phase alignment settings appropriate for
32363da42859SDinh Nguyen 		 * skip calibration.
32373da42859SDinh Nguyen 		 */
32383da42859SDinh Nguyen 		for (i = 0; i < RW_MGR_MEM_IF_READ_DQS_WIDTH; i++) {
32393da42859SDinh Nguyen 			scc_mgr_set_dqs_en_phase(i, 0);
32403da42859SDinh Nguyen #if IO_DLL_CHAIN_LENGTH == 6
32413da42859SDinh Nguyen 			scc_mgr_set_dqdqs_output_phase(i, 6);
32423da42859SDinh Nguyen #else
32433da42859SDinh Nguyen 			scc_mgr_set_dqdqs_output_phase(i, 7);
32443da42859SDinh Nguyen #endif
32453da42859SDinh Nguyen 			/*
32463da42859SDinh Nguyen 			 * Case:33398
32473da42859SDinh Nguyen 			 *
32483da42859SDinh Nguyen 			 * Write data arrives to the I/O two cycles before write
32493da42859SDinh Nguyen 			 * latency is reached (720 deg).
32503da42859SDinh Nguyen 			 *   -> due to bit-slip in a/c bus
32513da42859SDinh Nguyen 			 *   -> to allow board skew where dqs is longer than ck
32523da42859SDinh Nguyen 			 *      -> how often can this happen!?
32533da42859SDinh Nguyen 			 *      -> can claim back some ptaps for high freq
32543da42859SDinh Nguyen 			 *       support if we can relax this, but i digress...
32553da42859SDinh Nguyen 			 *
32563da42859SDinh Nguyen 			 * The write_clk leads mem_ck by 90 deg
32573da42859SDinh Nguyen 			 * The minimum ptap of the OPA is 180 deg
32583da42859SDinh Nguyen 			 * Each ptap has (360 / IO_DLL_CHAIN_LENGH) deg of delay
32593da42859SDinh Nguyen 			 * The write_clk is always delayed by 2 ptaps
32603da42859SDinh Nguyen 			 *
32613da42859SDinh Nguyen 			 * Hence, to make DQS aligned to CK, we need to delay
32623da42859SDinh Nguyen 			 * DQS by:
32633da42859SDinh Nguyen 			 *    (720 - 90 - 180 - 2 * (360 / IO_DLL_CHAIN_LENGTH))
32643da42859SDinh Nguyen 			 *
32653da42859SDinh Nguyen 			 * Dividing the above by (360 / IO_DLL_CHAIN_LENGTH)
32663da42859SDinh Nguyen 			 * gives us the number of ptaps, which simplies to:
32673da42859SDinh Nguyen 			 *
32683da42859SDinh Nguyen 			 *    (1.25 * IO_DLL_CHAIN_LENGTH - 2)
32693da42859SDinh Nguyen 			 */
327051cea0b6SMarek Vasut 			scc_mgr_set_dqdqs_output_phase(i,
327151cea0b6SMarek Vasut 					1.25 * IO_DLL_CHAIN_LENGTH - 2);
32723da42859SDinh Nguyen 		}
32731273dd9eSMarek Vasut 		writel(0xff, &sdr_scc_mgr->dqs_ena);
32741273dd9eSMarek Vasut 		writel(0xff, &sdr_scc_mgr->dqs_io_ena);
32753da42859SDinh Nguyen 
32763da42859SDinh Nguyen 		for (i = 0; i < RW_MGR_MEM_IF_WRITE_DQS_WIDTH; i++) {
32771273dd9eSMarek Vasut 			writel(i, SDR_PHYGRP_SCCGRP_ADDRESS |
32781273dd9eSMarek Vasut 				  SCC_MGR_GROUP_COUNTER_OFFSET);
32793da42859SDinh Nguyen 		}
32801273dd9eSMarek Vasut 		writel(0xff, &sdr_scc_mgr->dq_ena);
32811273dd9eSMarek Vasut 		writel(0xff, &sdr_scc_mgr->dm_ena);
32821273dd9eSMarek Vasut 		writel(0, &sdr_scc_mgr->update);
32833da42859SDinh Nguyen 	}
32843da42859SDinh Nguyen 
32853da42859SDinh Nguyen 	/* Compensate for simulation model behaviour */
32863da42859SDinh Nguyen 	for (i = 0; i < RW_MGR_MEM_IF_READ_DQS_WIDTH; i++) {
32873da42859SDinh Nguyen 		scc_mgr_set_dqs_bus_in_delay(i, 10);
32883da42859SDinh Nguyen 		scc_mgr_load_dqs(i);
32893da42859SDinh Nguyen 	}
32901273dd9eSMarek Vasut 	writel(0, &sdr_scc_mgr->update);
32913da42859SDinh Nguyen 
32923da42859SDinh Nguyen 	/*
32933da42859SDinh Nguyen 	 * ArriaV has hard FIFOs that can only be initialized by incrementing
32943da42859SDinh Nguyen 	 * in sequencer.
32953da42859SDinh Nguyen 	 */
32963da42859SDinh Nguyen 	vfifo_offset = CALIB_VFIFO_OFFSET;
329751cea0b6SMarek Vasut 	for (j = 0; j < vfifo_offset; j++)
32981273dd9eSMarek Vasut 		writel(0xff, &phy_mgr_cmd->inc_vfifo_hard_phy);
32991273dd9eSMarek Vasut 	writel(0, &phy_mgr_cmd->fifo_reset);
33003da42859SDinh Nguyen 
33013da42859SDinh Nguyen 	/*
330251cea0b6SMarek Vasut 	 * For Arria V and Cyclone V with hard LFIFO, we get the skip-cal
330351cea0b6SMarek Vasut 	 * setting from generation-time constant.
33043da42859SDinh Nguyen 	 */
33053da42859SDinh Nguyen 	gbl->curr_read_lat = CALIB_LFIFO_OFFSET;
33061273dd9eSMarek Vasut 	writel(gbl->curr_read_lat, &phy_mgr_cfg->phy_rlat);
33073da42859SDinh Nguyen }
33083da42859SDinh Nguyen 
33093589fbfbSMarek Vasut /**
33103589fbfbSMarek Vasut  * mem_calibrate() - Memory calibration entry point.
33113589fbfbSMarek Vasut  *
33123589fbfbSMarek Vasut  * Perform memory calibration.
33133589fbfbSMarek Vasut  */
33143da42859SDinh Nguyen static uint32_t mem_calibrate(void)
33153da42859SDinh Nguyen {
33163da42859SDinh Nguyen 	uint32_t i;
33173da42859SDinh Nguyen 	uint32_t rank_bgn, sr;
33183da42859SDinh Nguyen 	uint32_t write_group, write_test_bgn;
33193da42859SDinh Nguyen 	uint32_t read_group, read_test_bgn;
33203da42859SDinh Nguyen 	uint32_t run_groups, current_run;
33213da42859SDinh Nguyen 	uint32_t failing_groups = 0;
33223da42859SDinh Nguyen 	uint32_t group_failed = 0;
33233da42859SDinh Nguyen 
332433c42bb8SMarek Vasut 	const u32 rwdqs_ratio = RW_MGR_MEM_IF_READ_DQS_WIDTH /
332533c42bb8SMarek Vasut 				RW_MGR_MEM_IF_WRITE_DQS_WIDTH;
332633c42bb8SMarek Vasut 
33273da42859SDinh Nguyen 	debug("%s:%d\n", __func__, __LINE__);
33283da42859SDinh Nguyen 
332916502a0bSMarek Vasut 	/* Initialize the data settings */
33303da42859SDinh Nguyen 	gbl->error_substage = CAL_SUBSTAGE_NIL;
33313da42859SDinh Nguyen 	gbl->error_stage = CAL_STAGE_NIL;
33323da42859SDinh Nguyen 	gbl->error_group = 0xff;
33333da42859SDinh Nguyen 	gbl->fom_in = 0;
33343da42859SDinh Nguyen 	gbl->fom_out = 0;
33353da42859SDinh Nguyen 
333616502a0bSMarek Vasut 	/* Initialize WLAT and RLAT. */
333716502a0bSMarek Vasut 	mem_init_latency();
333816502a0bSMarek Vasut 
333916502a0bSMarek Vasut 	/* Initialize bit slips. */
334016502a0bSMarek Vasut 	mem_precharge_and_activate();
33413da42859SDinh Nguyen 
33423da42859SDinh Nguyen 	for (i = 0; i < RW_MGR_MEM_IF_READ_DQS_WIDTH; i++) {
33431273dd9eSMarek Vasut 		writel(i, SDR_PHYGRP_SCCGRP_ADDRESS |
33441273dd9eSMarek Vasut 			  SCC_MGR_GROUP_COUNTER_OFFSET);
3345fa5d821bSMarek Vasut 		/* Only needed once to set all groups, pins, DQ, DQS, DM. */
3346fa5d821bSMarek Vasut 		if (i == 0)
3347fa5d821bSMarek Vasut 			scc_mgr_set_hhp_extras();
3348fa5d821bSMarek Vasut 
3349c5c5f537SMarek Vasut 		scc_set_bypass_mode(i);
33503da42859SDinh Nguyen 	}
33513da42859SDinh Nguyen 
3352722c9685SMarek Vasut 	/* Calibration is skipped. */
33533da42859SDinh Nguyen 	if ((dyn_calib_steps & CALIB_SKIP_ALL) == CALIB_SKIP_ALL) {
33543da42859SDinh Nguyen 		/*
33553da42859SDinh Nguyen 		 * Set VFIFO and LFIFO to instant-on settings in skip
33563da42859SDinh Nguyen 		 * calibration mode.
33573da42859SDinh Nguyen 		 */
33583da42859SDinh Nguyen 		mem_skip_calibrate();
3359722c9685SMarek Vasut 
3360722c9685SMarek Vasut 		/*
3361722c9685SMarek Vasut 		 * Do not remove this line as it makes sure all of our
3362722c9685SMarek Vasut 		 * decisions have been applied.
3363722c9685SMarek Vasut 		 */
3364722c9685SMarek Vasut 		writel(0, &sdr_scc_mgr->update);
3365722c9685SMarek Vasut 		return 1;
3366722c9685SMarek Vasut 	}
3367722c9685SMarek Vasut 
3368722c9685SMarek Vasut 	/* Calibration is not skipped. */
33693da42859SDinh Nguyen 	for (i = 0; i < NUM_CALIB_REPEAT; i++) {
33703da42859SDinh Nguyen 		/*
33713da42859SDinh Nguyen 		 * Zero all delay chain/phase settings for all
33723da42859SDinh Nguyen 		 * groups and all shadow register sets.
33733da42859SDinh Nguyen 		 */
33743da42859SDinh Nguyen 		scc_mgr_zero_all();
33753da42859SDinh Nguyen 
33763da42859SDinh Nguyen 		run_groups = ~param->skip_groups;
33773da42859SDinh Nguyen 
33783da42859SDinh Nguyen 		for (write_group = 0, write_test_bgn = 0; write_group
33793da42859SDinh Nguyen 			< RW_MGR_MEM_IF_WRITE_DQS_WIDTH; write_group++,
33803da42859SDinh Nguyen 			write_test_bgn += RW_MGR_MEM_DQ_PER_WRITE_DQS) {
3381c452dcd0SMarek Vasut 
3382c452dcd0SMarek Vasut 			/* Initialize the group failure */
33833da42859SDinh Nguyen 			group_failed = 0;
33843da42859SDinh Nguyen 
33853da42859SDinh Nguyen 			current_run = run_groups & ((1 <<
33863da42859SDinh Nguyen 				RW_MGR_NUM_DQS_PER_WRITE_GROUP) - 1);
33873da42859SDinh Nguyen 			run_groups = run_groups >>
33883da42859SDinh Nguyen 				RW_MGR_NUM_DQS_PER_WRITE_GROUP;
33893da42859SDinh Nguyen 
33903da42859SDinh Nguyen 			if (current_run == 0)
33913da42859SDinh Nguyen 				continue;
33923da42859SDinh Nguyen 
33931273dd9eSMarek Vasut 			writel(write_group, SDR_PHYGRP_SCCGRP_ADDRESS |
33941273dd9eSMarek Vasut 					    SCC_MGR_GROUP_COUNTER_OFFSET);
3395d41ea93aSMarek Vasut 			scc_mgr_zero_group(write_group, 0);
33963da42859SDinh Nguyen 
339733c42bb8SMarek Vasut 			for (read_group = write_group * rwdqs_ratio,
33983da42859SDinh Nguyen 			     read_test_bgn = 0;
3399c452dcd0SMarek Vasut 			     read_group < (write_group + 1) * rwdqs_ratio;
340033c42bb8SMarek Vasut 			     read_group++,
340133c42bb8SMarek Vasut 			     read_test_bgn += RW_MGR_MEM_DQ_PER_READ_DQS) {
340233c42bb8SMarek Vasut 				if (STATIC_CALIB_STEPS & CALIB_SKIP_VFIFO)
340333c42bb8SMarek Vasut 					continue;
34043da42859SDinh Nguyen 
340533c42bb8SMarek Vasut 				/* Calibrate the VFIFO */
340633c42bb8SMarek Vasut 				if (rw_mgr_mem_calibrate_vfifo(read_group,
340733c42bb8SMarek Vasut 							       read_test_bgn))
340833c42bb8SMarek Vasut 					continue;
340933c42bb8SMarek Vasut 
341033c42bb8SMarek Vasut 				if (!(gbl->phy_debug_mode_flags & PHY_DEBUG_SWEEP_ALL_GROUPS))
34113da42859SDinh Nguyen 					return 0;
3412c452dcd0SMarek Vasut 
3413c452dcd0SMarek Vasut 				/* The group failed, we're done. */
3414c452dcd0SMarek Vasut 				goto grp_failed;
34153da42859SDinh Nguyen 			}
34163da42859SDinh Nguyen 
34173da42859SDinh Nguyen 			/* Calibrate the output side */
34184ac21610SMarek Vasut 			for (rank_bgn = 0, sr = 0;
34194ac21610SMarek Vasut 			     rank_bgn < RW_MGR_MEM_NUMBER_OF_RANKS;
34204ac21610SMarek Vasut 			     rank_bgn += NUM_RANKS_PER_SHADOW_REG, sr++) {
34214ac21610SMarek Vasut 				if (STATIC_CALIB_STEPS & CALIB_SKIP_WRITES)
34224ac21610SMarek Vasut 					continue;
34234ac21610SMarek Vasut 
34244ac21610SMarek Vasut 				/* Not needed in quick mode! */
34254ac21610SMarek Vasut 				if (STATIC_CALIB_STEPS & CALIB_SKIP_DELAY_SWEEPS)
34264ac21610SMarek Vasut 					continue;
34274ac21610SMarek Vasut 
34283da42859SDinh Nguyen 				/*
34294ac21610SMarek Vasut 				 * Determine if this set of ranks
34304ac21610SMarek Vasut 				 * should be skipped entirely.
34313da42859SDinh Nguyen 				 */
34324ac21610SMarek Vasut 				if (param->skip_shadow_regs[sr])
34334ac21610SMarek Vasut 					continue;
34344ac21610SMarek Vasut 
34354ac21610SMarek Vasut 				/* Calibrate WRITEs */
3436db3a6061SMarek Vasut 				if (!rw_mgr_mem_calibrate_writes(rank_bgn,
34374ac21610SMarek Vasut 						write_group, write_test_bgn))
34384ac21610SMarek Vasut 					continue;
34394ac21610SMarek Vasut 
34403da42859SDinh Nguyen 				group_failed = 1;
34414ac21610SMarek Vasut 				if (!(gbl->phy_debug_mode_flags & PHY_DEBUG_SWEEP_ALL_GROUPS))
34424ac21610SMarek Vasut 					return 0;
34433da42859SDinh Nguyen 			}
34443da42859SDinh Nguyen 
3445c452dcd0SMarek Vasut 			/* Some group failed, we're done. */
3446c452dcd0SMarek Vasut 			if (group_failed)
3447c452dcd0SMarek Vasut 				goto grp_failed;
3448c452dcd0SMarek Vasut 
34498213609eSMarek Vasut 			for (read_group = write_group * rwdqs_ratio,
34503da42859SDinh Nguyen 			     read_test_bgn = 0;
3451c452dcd0SMarek Vasut 			     read_group < (write_group + 1) * rwdqs_ratio;
34528213609eSMarek Vasut 			     read_group++,
34538213609eSMarek Vasut 			     read_test_bgn += RW_MGR_MEM_DQ_PER_READ_DQS) {
34548213609eSMarek Vasut 				if (STATIC_CALIB_STEPS & CALIB_SKIP_WRITES)
34558213609eSMarek Vasut 					continue;
34563da42859SDinh Nguyen 
34578213609eSMarek Vasut 				if (rw_mgr_mem_calibrate_vfifo_end(read_group,
34588213609eSMarek Vasut 								read_test_bgn))
34598213609eSMarek Vasut 					continue;
34608213609eSMarek Vasut 
34618213609eSMarek Vasut 				if (!(gbl->phy_debug_mode_flags & PHY_DEBUG_SWEEP_ALL_GROUPS))
34623da42859SDinh Nguyen 					return 0;
3463c452dcd0SMarek Vasut 
3464c452dcd0SMarek Vasut 				/* The group failed, we're done. */
3465c452dcd0SMarek Vasut 				goto grp_failed;
34663da42859SDinh Nguyen 			}
34673da42859SDinh Nguyen 
3468c452dcd0SMarek Vasut 			/* No group failed, continue as usual. */
3469c452dcd0SMarek Vasut 			continue;
3470c452dcd0SMarek Vasut 
3471c452dcd0SMarek Vasut grp_failed:		/* A group failed, increment the counter. */
34723da42859SDinh Nguyen 			failing_groups++;
34733da42859SDinh Nguyen 		}
34743da42859SDinh Nguyen 
34753da42859SDinh Nguyen 		/*
34763da42859SDinh Nguyen 		 * USER If there are any failing groups then report
34773da42859SDinh Nguyen 		 * the failure.
34783da42859SDinh Nguyen 		 */
34793da42859SDinh Nguyen 		if (failing_groups != 0)
34803da42859SDinh Nguyen 			return 0;
34813da42859SDinh Nguyen 
3482c50ae303SMarek Vasut 		if (STATIC_CALIB_STEPS & CALIB_SKIP_LFIFO)
3483c50ae303SMarek Vasut 			continue;
3484c50ae303SMarek Vasut 
34853da42859SDinh Nguyen 		/*
34863da42859SDinh Nguyen 		 * If we're skipping groups as part of debug,
34873da42859SDinh Nguyen 		 * don't calibrate LFIFO.
34883da42859SDinh Nguyen 		 */
3489c50ae303SMarek Vasut 		if (param->skip_groups != 0)
3490c50ae303SMarek Vasut 			continue;
3491c50ae303SMarek Vasut 
3492c50ae303SMarek Vasut 		/* Calibrate the LFIFO */
34933da42859SDinh Nguyen 		if (!rw_mgr_mem_calibrate_lfifo())
34943da42859SDinh Nguyen 			return 0;
34953da42859SDinh Nguyen 	}
34963da42859SDinh Nguyen 
34973da42859SDinh Nguyen 	/*
34983da42859SDinh Nguyen 	 * Do not remove this line as it makes sure all of our decisions
34993da42859SDinh Nguyen 	 * have been applied.
35003da42859SDinh Nguyen 	 */
35011273dd9eSMarek Vasut 	writel(0, &sdr_scc_mgr->update);
35023da42859SDinh Nguyen 	return 1;
35033da42859SDinh Nguyen }
35043da42859SDinh Nguyen 
350523a040c0SMarek Vasut /**
350623a040c0SMarek Vasut  * run_mem_calibrate() - Perform memory calibration
350723a040c0SMarek Vasut  *
350823a040c0SMarek Vasut  * This function triggers the entire memory calibration procedure.
350923a040c0SMarek Vasut  */
351023a040c0SMarek Vasut static int run_mem_calibrate(void)
35113da42859SDinh Nguyen {
351223a040c0SMarek Vasut 	int pass;
35133da42859SDinh Nguyen 
35143da42859SDinh Nguyen 	debug("%s:%d\n", __func__, __LINE__);
35153da42859SDinh Nguyen 
35163da42859SDinh Nguyen 	/* Reset pass/fail status shown on afi_cal_success/fail */
35171273dd9eSMarek Vasut 	writel(PHY_MGR_CAL_RESET, &phy_mgr_cfg->cal_status);
35183da42859SDinh Nguyen 
351923a040c0SMarek Vasut 	/* Stop tracking manager. */
352023a040c0SMarek Vasut 	clrbits_le32(&sdr_ctrl->ctrl_cfg, 1 << 22);
35213da42859SDinh Nguyen 
35229fa9c90eSMarek Vasut 	phy_mgr_initialize();
35233da42859SDinh Nguyen 	rw_mgr_mem_initialize();
35243da42859SDinh Nguyen 
352523a040c0SMarek Vasut 	/* Perform the actual memory calibration. */
35263da42859SDinh Nguyen 	pass = mem_calibrate();
35273da42859SDinh Nguyen 
35283da42859SDinh Nguyen 	mem_precharge_and_activate();
35291273dd9eSMarek Vasut 	writel(0, &phy_mgr_cmd->fifo_reset);
35303da42859SDinh Nguyen 
353123a040c0SMarek Vasut 	/* Handoff. */
35323da42859SDinh Nguyen 	rw_mgr_mem_handoff();
35333da42859SDinh Nguyen 	/*
35343da42859SDinh Nguyen 	 * In Hard PHY this is a 2-bit control:
35353da42859SDinh Nguyen 	 * 0: AFI Mux Select
35363da42859SDinh Nguyen 	 * 1: DDIO Mux Select
35373da42859SDinh Nguyen 	 */
35381273dd9eSMarek Vasut 	writel(0x2, &phy_mgr_cfg->mux_sel);
353923a040c0SMarek Vasut 
354023a040c0SMarek Vasut 	/* Start tracking manager. */
354123a040c0SMarek Vasut 	setbits_le32(&sdr_ctrl->ctrl_cfg, 1 << 22);
354223a040c0SMarek Vasut 
354323a040c0SMarek Vasut 	return pass;
35443da42859SDinh Nguyen }
35453da42859SDinh Nguyen 
354623a040c0SMarek Vasut /**
354723a040c0SMarek Vasut  * debug_mem_calibrate() - Report result of memory calibration
354823a040c0SMarek Vasut  * @pass:	Value indicating whether calibration passed or failed
354923a040c0SMarek Vasut  *
355023a040c0SMarek Vasut  * This function reports the results of the memory calibration
355123a040c0SMarek Vasut  * and writes debug information into the register file.
355223a040c0SMarek Vasut  */
355323a040c0SMarek Vasut static void debug_mem_calibrate(int pass)
355423a040c0SMarek Vasut {
355523a040c0SMarek Vasut 	uint32_t debug_info;
35563da42859SDinh Nguyen 
35573da42859SDinh Nguyen 	if (pass) {
35583da42859SDinh Nguyen 		printf("%s: CALIBRATION PASSED\n", __FILE__);
35593da42859SDinh Nguyen 
35603da42859SDinh Nguyen 		gbl->fom_in /= 2;
35613da42859SDinh Nguyen 		gbl->fom_out /= 2;
35623da42859SDinh Nguyen 
35633da42859SDinh Nguyen 		if (gbl->fom_in > 0xff)
35643da42859SDinh Nguyen 			gbl->fom_in = 0xff;
35653da42859SDinh Nguyen 
35663da42859SDinh Nguyen 		if (gbl->fom_out > 0xff)
35673da42859SDinh Nguyen 			gbl->fom_out = 0xff;
35683da42859SDinh Nguyen 
35693da42859SDinh Nguyen 		/* Update the FOM in the register file */
35703da42859SDinh Nguyen 		debug_info = gbl->fom_in;
35713da42859SDinh Nguyen 		debug_info |= gbl->fom_out << 8;
35721273dd9eSMarek Vasut 		writel(debug_info, &sdr_reg_file->fom);
35733da42859SDinh Nguyen 
35741273dd9eSMarek Vasut 		writel(debug_info, &phy_mgr_cfg->cal_debug_info);
35751273dd9eSMarek Vasut 		writel(PHY_MGR_CAL_SUCCESS, &phy_mgr_cfg->cal_status);
35763da42859SDinh Nguyen 	} else {
35773da42859SDinh Nguyen 		printf("%s: CALIBRATION FAILED\n", __FILE__);
35783da42859SDinh Nguyen 
35793da42859SDinh Nguyen 		debug_info = gbl->error_stage;
35803da42859SDinh Nguyen 		debug_info |= gbl->error_substage << 8;
35813da42859SDinh Nguyen 		debug_info |= gbl->error_group << 16;
35823da42859SDinh Nguyen 
35831273dd9eSMarek Vasut 		writel(debug_info, &sdr_reg_file->failing_stage);
35841273dd9eSMarek Vasut 		writel(debug_info, &phy_mgr_cfg->cal_debug_info);
35851273dd9eSMarek Vasut 		writel(PHY_MGR_CAL_FAIL, &phy_mgr_cfg->cal_status);
35863da42859SDinh Nguyen 
35873da42859SDinh Nguyen 		/* Update the failing group/stage in the register file */
35883da42859SDinh Nguyen 		debug_info = gbl->error_stage;
35893da42859SDinh Nguyen 		debug_info |= gbl->error_substage << 8;
35903da42859SDinh Nguyen 		debug_info |= gbl->error_group << 16;
35911273dd9eSMarek Vasut 		writel(debug_info, &sdr_reg_file->failing_stage);
35923da42859SDinh Nguyen 	}
35933da42859SDinh Nguyen 
359423a040c0SMarek Vasut 	printf("%s: Calibration complete\n", __FILE__);
35953da42859SDinh Nguyen }
35963da42859SDinh Nguyen 
3597bb06434bSMarek Vasut /**
3598bb06434bSMarek Vasut  * hc_initialize_rom_data() - Initialize ROM data
3599bb06434bSMarek Vasut  *
3600bb06434bSMarek Vasut  * Initialize ROM data.
3601bb06434bSMarek Vasut  */
36023da42859SDinh Nguyen static void hc_initialize_rom_data(void)
36033da42859SDinh Nguyen {
3604bb06434bSMarek Vasut 	u32 i, addr;
36053da42859SDinh Nguyen 
3606c4815f76SMarek Vasut 	addr = SDR_PHYGRP_RWMGRGRP_ADDRESS | RW_MGR_INST_ROM_WRITE_OFFSET;
3607bb06434bSMarek Vasut 	for (i = 0; i < ARRAY_SIZE(inst_rom_init); i++)
3608bb06434bSMarek Vasut 		writel(inst_rom_init[i], addr + (i << 2));
36093da42859SDinh Nguyen 
3610c4815f76SMarek Vasut 	addr = SDR_PHYGRP_RWMGRGRP_ADDRESS | RW_MGR_AC_ROM_WRITE_OFFSET;
3611bb06434bSMarek Vasut 	for (i = 0; i < ARRAY_SIZE(ac_rom_init); i++)
3612bb06434bSMarek Vasut 		writel(ac_rom_init[i], addr + (i << 2));
36133da42859SDinh Nguyen }
36143da42859SDinh Nguyen 
36159c1ab2caSMarek Vasut /**
36169c1ab2caSMarek Vasut  * initialize_reg_file() - Initialize SDR register file
36179c1ab2caSMarek Vasut  *
36189c1ab2caSMarek Vasut  * Initialize SDR register file.
36199c1ab2caSMarek Vasut  */
36203da42859SDinh Nguyen static void initialize_reg_file(void)
36213da42859SDinh Nguyen {
36223da42859SDinh Nguyen 	/* Initialize the register file with the correct data */
36231273dd9eSMarek Vasut 	writel(REG_FILE_INIT_SEQ_SIGNATURE, &sdr_reg_file->signature);
36241273dd9eSMarek Vasut 	writel(0, &sdr_reg_file->debug_data_addr);
36251273dd9eSMarek Vasut 	writel(0, &sdr_reg_file->cur_stage);
36261273dd9eSMarek Vasut 	writel(0, &sdr_reg_file->fom);
36271273dd9eSMarek Vasut 	writel(0, &sdr_reg_file->failing_stage);
36281273dd9eSMarek Vasut 	writel(0, &sdr_reg_file->debug1);
36291273dd9eSMarek Vasut 	writel(0, &sdr_reg_file->debug2);
36303da42859SDinh Nguyen }
36313da42859SDinh Nguyen 
36322ca151f8SMarek Vasut /**
36332ca151f8SMarek Vasut  * initialize_hps_phy() - Initialize HPS PHY
36342ca151f8SMarek Vasut  *
36352ca151f8SMarek Vasut  * Initialize HPS PHY.
36362ca151f8SMarek Vasut  */
36373da42859SDinh Nguyen static void initialize_hps_phy(void)
36383da42859SDinh Nguyen {
36393da42859SDinh Nguyen 	uint32_t reg;
36403da42859SDinh Nguyen 	/*
36413da42859SDinh Nguyen 	 * Tracking also gets configured here because it's in the
36423da42859SDinh Nguyen 	 * same register.
36433da42859SDinh Nguyen 	 */
36443da42859SDinh Nguyen 	uint32_t trk_sample_count = 7500;
36453da42859SDinh Nguyen 	uint32_t trk_long_idle_sample_count = (10 << 16) | 100;
36463da42859SDinh Nguyen 	/*
36473da42859SDinh Nguyen 	 * Format is number of outer loops in the 16 MSB, sample
36483da42859SDinh Nguyen 	 * count in 16 LSB.
36493da42859SDinh Nguyen 	 */
36503da42859SDinh Nguyen 
36513da42859SDinh Nguyen 	reg = 0;
36523da42859SDinh Nguyen 	reg |= SDR_CTRLGRP_PHYCTRL_PHYCTRL_0_ACDELAYEN_SET(2);
36533da42859SDinh Nguyen 	reg |= SDR_CTRLGRP_PHYCTRL_PHYCTRL_0_DQDELAYEN_SET(1);
36543da42859SDinh Nguyen 	reg |= SDR_CTRLGRP_PHYCTRL_PHYCTRL_0_DQSDELAYEN_SET(1);
36553da42859SDinh Nguyen 	reg |= SDR_CTRLGRP_PHYCTRL_PHYCTRL_0_DQSLOGICDELAYEN_SET(1);
36563da42859SDinh Nguyen 	reg |= SDR_CTRLGRP_PHYCTRL_PHYCTRL_0_RESETDELAYEN_SET(0);
36573da42859SDinh Nguyen 	reg |= SDR_CTRLGRP_PHYCTRL_PHYCTRL_0_LPDDRDIS_SET(1);
36583da42859SDinh Nguyen 	/*
36593da42859SDinh Nguyen 	 * This field selects the intrinsic latency to RDATA_EN/FULL path.
36603da42859SDinh Nguyen 	 * 00-bypass, 01- add 5 cycles, 10- add 10 cycles, 11- add 15 cycles.
36613da42859SDinh Nguyen 	 */
36623da42859SDinh Nguyen 	reg |= SDR_CTRLGRP_PHYCTRL_PHYCTRL_0_ADDLATSEL_SET(0);
36633da42859SDinh Nguyen 	reg |= SDR_CTRLGRP_PHYCTRL_PHYCTRL_0_SAMPLECOUNT_19_0_SET(
36643da42859SDinh Nguyen 		trk_sample_count);
36656cb9f167SMarek Vasut 	writel(reg, &sdr_ctrl->phy_ctrl0);
36663da42859SDinh Nguyen 
36673da42859SDinh Nguyen 	reg = 0;
36683da42859SDinh Nguyen 	reg |= SDR_CTRLGRP_PHYCTRL_PHYCTRL_1_SAMPLECOUNT_31_20_SET(
36693da42859SDinh Nguyen 		trk_sample_count >>
36703da42859SDinh Nguyen 		SDR_CTRLGRP_PHYCTRL_PHYCTRL_0_SAMPLECOUNT_19_0_WIDTH);
36713da42859SDinh Nguyen 	reg |= SDR_CTRLGRP_PHYCTRL_PHYCTRL_1_LONGIDLESAMPLECOUNT_19_0_SET(
36723da42859SDinh Nguyen 		trk_long_idle_sample_count);
36736cb9f167SMarek Vasut 	writel(reg, &sdr_ctrl->phy_ctrl1);
36743da42859SDinh Nguyen 
36753da42859SDinh Nguyen 	reg = 0;
36763da42859SDinh Nguyen 	reg |= SDR_CTRLGRP_PHYCTRL_PHYCTRL_2_LONGIDLESAMPLECOUNT_31_20_SET(
36773da42859SDinh Nguyen 		trk_long_idle_sample_count >>
36783da42859SDinh Nguyen 		SDR_CTRLGRP_PHYCTRL_PHYCTRL_1_LONGIDLESAMPLECOUNT_19_0_WIDTH);
36796cb9f167SMarek Vasut 	writel(reg, &sdr_ctrl->phy_ctrl2);
36803da42859SDinh Nguyen }
36813da42859SDinh Nguyen 
3682880e46f2SMarek Vasut /**
3683880e46f2SMarek Vasut  * initialize_tracking() - Initialize tracking
3684880e46f2SMarek Vasut  *
3685880e46f2SMarek Vasut  * Initialize the register file with usable initial data.
3686880e46f2SMarek Vasut  */
36873da42859SDinh Nguyen static void initialize_tracking(void)
36883da42859SDinh Nguyen {
3689880e46f2SMarek Vasut 	/*
3690880e46f2SMarek Vasut 	 * Initialize the register file with the correct data.
3691880e46f2SMarek Vasut 	 * Compute usable version of value in case we skip full
3692880e46f2SMarek Vasut 	 * computation later.
3693880e46f2SMarek Vasut 	 */
3694880e46f2SMarek Vasut 	writel(DIV_ROUND_UP(IO_DELAY_PER_OPA_TAP, IO_DELAY_PER_DCHAIN_TAP) - 1,
3695880e46f2SMarek Vasut 	       &sdr_reg_file->dtaps_per_ptap);
3696880e46f2SMarek Vasut 
3697880e46f2SMarek Vasut 	/* trk_sample_count */
3698880e46f2SMarek Vasut 	writel(7500, &sdr_reg_file->trk_sample_count);
3699880e46f2SMarek Vasut 
3700880e46f2SMarek Vasut 	/* longidle outer loop [15:0] */
3701880e46f2SMarek Vasut 	writel((10 << 16) | (100 << 0), &sdr_reg_file->trk_longidle);
37023da42859SDinh Nguyen 
37033da42859SDinh Nguyen 	/*
3704880e46f2SMarek Vasut 	 * longidle sample count [31:24]
3705880e46f2SMarek Vasut 	 * trfc, worst case of 933Mhz 4Gb [23:16]
3706880e46f2SMarek Vasut 	 * trcd, worst case [15:8]
3707880e46f2SMarek Vasut 	 * vfifo wait [7:0]
37083da42859SDinh Nguyen 	 */
3709880e46f2SMarek Vasut 	writel((243 << 24) | (14 << 16) | (10 << 8) | (4 << 0),
3710880e46f2SMarek Vasut 	       &sdr_reg_file->delays);
37113da42859SDinh Nguyen 
37123da42859SDinh Nguyen 	/* mux delay */
3713880e46f2SMarek Vasut 	writel((RW_MGR_IDLE << 24) | (RW_MGR_ACTIVATE_1 << 16) |
3714880e46f2SMarek Vasut 	       (RW_MGR_SGLE_READ << 8) | (RW_MGR_PRECHARGE_ALL << 0),
3715880e46f2SMarek Vasut 	       &sdr_reg_file->trk_rw_mgr_addr);
37163da42859SDinh Nguyen 
3717880e46f2SMarek Vasut 	writel(RW_MGR_MEM_IF_READ_DQS_WIDTH,
3718880e46f2SMarek Vasut 	       &sdr_reg_file->trk_read_dqs_width);
37193da42859SDinh Nguyen 
3720880e46f2SMarek Vasut 	/* trefi [7:0] */
3721880e46f2SMarek Vasut 	writel((RW_MGR_REFRESH_ALL << 24) | (1000 << 0),
3722880e46f2SMarek Vasut 	       &sdr_reg_file->trk_rfsh);
37233da42859SDinh Nguyen }
37243da42859SDinh Nguyen 
37253da42859SDinh Nguyen int sdram_calibration_full(void)
37263da42859SDinh Nguyen {
37273da42859SDinh Nguyen 	struct param_type my_param;
37283da42859SDinh Nguyen 	struct gbl_type my_gbl;
37293da42859SDinh Nguyen 	uint32_t pass;
373084e0b0cfSMarek Vasut 
373184e0b0cfSMarek Vasut 	memset(&my_param, 0, sizeof(my_param));
373284e0b0cfSMarek Vasut 	memset(&my_gbl, 0, sizeof(my_gbl));
37333da42859SDinh Nguyen 
37343da42859SDinh Nguyen 	param = &my_param;
37353da42859SDinh Nguyen 	gbl = &my_gbl;
37363da42859SDinh Nguyen 
37373da42859SDinh Nguyen 	/* Set the calibration enabled by default */
37383da42859SDinh Nguyen 	gbl->phy_debug_mode_flags |= PHY_DEBUG_ENABLE_CAL_RPT;
37393da42859SDinh Nguyen 	/*
37403da42859SDinh Nguyen 	 * Only sweep all groups (regardless of fail state) by default
37413da42859SDinh Nguyen 	 * Set enabled read test by default.
37423da42859SDinh Nguyen 	 */
37433da42859SDinh Nguyen #if DISABLE_GUARANTEED_READ
37443da42859SDinh Nguyen 	gbl->phy_debug_mode_flags |= PHY_DEBUG_DISABLE_GUARANTEED_READ;
37453da42859SDinh Nguyen #endif
37463da42859SDinh Nguyen 	/* Initialize the register file */
37473da42859SDinh Nguyen 	initialize_reg_file();
37483da42859SDinh Nguyen 
37493da42859SDinh Nguyen 	/* Initialize any PHY CSR */
37503da42859SDinh Nguyen 	initialize_hps_phy();
37513da42859SDinh Nguyen 
37523da42859SDinh Nguyen 	scc_mgr_initialize();
37533da42859SDinh Nguyen 
37543da42859SDinh Nguyen 	initialize_tracking();
37553da42859SDinh Nguyen 
37563da42859SDinh Nguyen 	printf("%s: Preparing to start memory calibration\n", __FILE__);
37573da42859SDinh Nguyen 
37583da42859SDinh Nguyen 	debug("%s:%d\n", __func__, __LINE__);
375923f62b36SMarek Vasut 	debug_cond(DLEVEL == 1,
376023f62b36SMarek Vasut 		   "DDR3 FULL_RATE ranks=%u cs/dimm=%u dq/dqs=%u,%u vg/dqs=%u,%u ",
376123f62b36SMarek Vasut 		   RW_MGR_MEM_NUMBER_OF_RANKS, RW_MGR_MEM_NUMBER_OF_CS_PER_DIMM,
376223f62b36SMarek Vasut 		   RW_MGR_MEM_DQ_PER_READ_DQS, RW_MGR_MEM_DQ_PER_WRITE_DQS,
376323f62b36SMarek Vasut 		   RW_MGR_MEM_VIRTUAL_GROUPS_PER_READ_DQS,
376423f62b36SMarek Vasut 		   RW_MGR_MEM_VIRTUAL_GROUPS_PER_WRITE_DQS);
376523f62b36SMarek Vasut 	debug_cond(DLEVEL == 1,
376623f62b36SMarek Vasut 		   "dqs=%u,%u dq=%u dm=%u ptap_delay=%u dtap_delay=%u ",
376723f62b36SMarek Vasut 		   RW_MGR_MEM_IF_READ_DQS_WIDTH, RW_MGR_MEM_IF_WRITE_DQS_WIDTH,
376823f62b36SMarek Vasut 		   RW_MGR_MEM_DATA_WIDTH, RW_MGR_MEM_DATA_MASK_WIDTH,
376923f62b36SMarek Vasut 		   IO_DELAY_PER_OPA_TAP, IO_DELAY_PER_DCHAIN_TAP);
377023f62b36SMarek Vasut 	debug_cond(DLEVEL == 1, "dtap_dqsen_delay=%u, dll=%u",
377123f62b36SMarek Vasut 		   IO_DELAY_PER_DQS_EN_DCHAIN_TAP, IO_DLL_CHAIN_LENGTH);
377223f62b36SMarek Vasut 	debug_cond(DLEVEL == 1, "max values: en_p=%u dqdqs_p=%u en_d=%u dqs_in_d=%u ",
377323f62b36SMarek Vasut 		   IO_DQS_EN_PHASE_MAX, IO_DQDQS_OUT_PHASE_MAX,
377423f62b36SMarek Vasut 		   IO_DQS_EN_DELAY_MAX, IO_DQS_IN_DELAY_MAX);
377523f62b36SMarek Vasut 	debug_cond(DLEVEL == 1, "io_in_d=%u io_out1_d=%u io_out2_d=%u ",
377623f62b36SMarek Vasut 		   IO_IO_IN_DELAY_MAX, IO_IO_OUT1_DELAY_MAX,
377723f62b36SMarek Vasut 		   IO_IO_OUT2_DELAY_MAX);
377823f62b36SMarek Vasut 	debug_cond(DLEVEL == 1, "dqs_in_reserve=%u dqs_out_reserve=%u\n",
377923f62b36SMarek Vasut 		   IO_DQS_IN_RESERVE, IO_DQS_OUT_RESERVE);
37803da42859SDinh Nguyen 
37813da42859SDinh Nguyen 	hc_initialize_rom_data();
37823da42859SDinh Nguyen 
37833da42859SDinh Nguyen 	/* update info for sims */
37843da42859SDinh Nguyen 	reg_file_set_stage(CAL_STAGE_NIL);
37853da42859SDinh Nguyen 	reg_file_set_group(0);
37863da42859SDinh Nguyen 
37873da42859SDinh Nguyen 	/*
37883da42859SDinh Nguyen 	 * Load global needed for those actions that require
37893da42859SDinh Nguyen 	 * some dynamic calibration support.
37903da42859SDinh Nguyen 	 */
37913da42859SDinh Nguyen 	dyn_calib_steps = STATIC_CALIB_STEPS;
37923da42859SDinh Nguyen 	/*
37933da42859SDinh Nguyen 	 * Load global to allow dynamic selection of delay loop settings
37943da42859SDinh Nguyen 	 * based on calibration mode.
37953da42859SDinh Nguyen 	 */
37963da42859SDinh Nguyen 	if (!(dyn_calib_steps & CALIB_SKIP_DELAY_LOOPS))
37973da42859SDinh Nguyen 		skip_delay_mask = 0xff;
37983da42859SDinh Nguyen 	else
37993da42859SDinh Nguyen 		skip_delay_mask = 0x0;
38003da42859SDinh Nguyen 
38013da42859SDinh Nguyen 	pass = run_mem_calibrate();
380223a040c0SMarek Vasut 	debug_mem_calibrate(pass);
38033da42859SDinh Nguyen 	return pass;
38043da42859SDinh Nguyen }
3805