13da42859SDinh Nguyen /* 23da42859SDinh Nguyen * Copyright Altera Corporation (C) 2012-2015 33da42859SDinh Nguyen * 43da42859SDinh Nguyen * SPDX-License-Identifier: BSD-3-Clause 53da42859SDinh Nguyen */ 63da42859SDinh Nguyen 73da42859SDinh Nguyen #include <common.h> 83da42859SDinh Nguyen #include <asm/io.h> 93da42859SDinh Nguyen #include <asm/arch/sdram.h> 103da42859SDinh Nguyen #include "sequencer.h" 113da42859SDinh Nguyen #include "sequencer_auto.h" 123da42859SDinh Nguyen #include "sequencer_auto_ac_init.h" 133da42859SDinh Nguyen #include "sequencer_auto_inst_init.h" 143da42859SDinh Nguyen #include "sequencer_defines.h" 153da42859SDinh Nguyen 163da42859SDinh Nguyen static struct socfpga_sdr_rw_load_manager *sdr_rw_load_mgr_regs = 176afb4fe2SMarek Vasut (struct socfpga_sdr_rw_load_manager *)(SDR_PHYGRP_RWMGRGRP_ADDRESS | 0x800); 183da42859SDinh Nguyen 193da42859SDinh Nguyen static struct socfpga_sdr_rw_load_jump_manager *sdr_rw_load_jump_mgr_regs = 206afb4fe2SMarek Vasut (struct socfpga_sdr_rw_load_jump_manager *)(SDR_PHYGRP_RWMGRGRP_ADDRESS | 0xC00); 213da42859SDinh Nguyen 223da42859SDinh Nguyen static struct socfpga_sdr_reg_file *sdr_reg_file = 23a1c654a8SMarek Vasut (struct socfpga_sdr_reg_file *)SDR_PHYGRP_REGFILEGRP_ADDRESS; 243da42859SDinh Nguyen 253da42859SDinh Nguyen static struct socfpga_sdr_scc_mgr *sdr_scc_mgr = 26e79025a7SMarek Vasut (struct socfpga_sdr_scc_mgr *)(SDR_PHYGRP_SCCGRP_ADDRESS | 0xe00); 273da42859SDinh Nguyen 283da42859SDinh Nguyen static struct socfpga_phy_mgr_cmd *phy_mgr_cmd = 291bc6f14aSMarek Vasut (struct socfpga_phy_mgr_cmd *)SDR_PHYGRP_PHYMGRGRP_ADDRESS; 303da42859SDinh Nguyen 313da42859SDinh Nguyen static struct socfpga_phy_mgr_cfg *phy_mgr_cfg = 321bc6f14aSMarek Vasut (struct socfpga_phy_mgr_cfg *)(SDR_PHYGRP_PHYMGRGRP_ADDRESS | 0x40); 333da42859SDinh Nguyen 343da42859SDinh Nguyen static struct socfpga_data_mgr *data_mgr = 35c4815f76SMarek Vasut (struct socfpga_data_mgr *)SDR_PHYGRP_DATAMGRGRP_ADDRESS; 363da42859SDinh Nguyen 376cb9f167SMarek Vasut static struct socfpga_sdr_ctrl *sdr_ctrl = 386cb9f167SMarek Vasut (struct socfpga_sdr_ctrl *)SDR_CTRLGRP_ADDRESS; 396cb9f167SMarek Vasut 403da42859SDinh Nguyen #define DELTA_D 1 413da42859SDinh Nguyen 423da42859SDinh Nguyen /* 433da42859SDinh Nguyen * In order to reduce ROM size, most of the selectable calibration steps are 443da42859SDinh Nguyen * decided at compile time based on the user's calibration mode selection, 453da42859SDinh Nguyen * as captured by the STATIC_CALIB_STEPS selection below. 463da42859SDinh Nguyen * 473da42859SDinh Nguyen * However, to support simulation-time selection of fast simulation mode, where 483da42859SDinh Nguyen * we skip everything except the bare minimum, we need a few of the steps to 493da42859SDinh Nguyen * be dynamic. In those cases, we either use the DYNAMIC_CALIB_STEPS for the 503da42859SDinh Nguyen * check, which is based on the rtl-supplied value, or we dynamically compute 513da42859SDinh Nguyen * the value to use based on the dynamically-chosen calibration mode 523da42859SDinh Nguyen */ 533da42859SDinh Nguyen 543da42859SDinh Nguyen #define DLEVEL 0 553da42859SDinh Nguyen #define STATIC_IN_RTL_SIM 0 563da42859SDinh Nguyen #define STATIC_SKIP_DELAY_LOOPS 0 573da42859SDinh Nguyen 583da42859SDinh Nguyen #define STATIC_CALIB_STEPS (STATIC_IN_RTL_SIM | CALIB_SKIP_FULL_TEST | \ 593da42859SDinh Nguyen STATIC_SKIP_DELAY_LOOPS) 603da42859SDinh Nguyen 613da42859SDinh Nguyen /* calibration steps requested by the rtl */ 623da42859SDinh Nguyen uint16_t dyn_calib_steps; 633da42859SDinh Nguyen 643da42859SDinh Nguyen /* 653da42859SDinh Nguyen * To make CALIB_SKIP_DELAY_LOOPS a dynamic conditional option 663da42859SDinh Nguyen * instead of static, we use boolean logic to select between 673da42859SDinh Nguyen * non-skip and skip values 683da42859SDinh Nguyen * 693da42859SDinh Nguyen * The mask is set to include all bits when not-skipping, but is 703da42859SDinh Nguyen * zero when skipping 713da42859SDinh Nguyen */ 723da42859SDinh Nguyen 733da42859SDinh Nguyen uint16_t skip_delay_mask; /* mask off bits when skipping/not-skipping */ 743da42859SDinh Nguyen 753da42859SDinh Nguyen #define SKIP_DELAY_LOOP_VALUE_OR_ZERO(non_skip_value) \ 763da42859SDinh Nguyen ((non_skip_value) & skip_delay_mask) 773da42859SDinh Nguyen 783da42859SDinh Nguyen struct gbl_type *gbl; 793da42859SDinh Nguyen struct param_type *param; 803da42859SDinh Nguyen uint32_t curr_shadow_reg; 813da42859SDinh Nguyen 823da42859SDinh Nguyen static uint32_t rw_mgr_mem_calibrate_write_test(uint32_t rank_bgn, 833da42859SDinh Nguyen uint32_t write_group, uint32_t use_dm, 843da42859SDinh Nguyen uint32_t all_correct, uint32_t *bit_chk, uint32_t all_ranks); 853da42859SDinh Nguyen 863da42859SDinh Nguyen static void set_failing_group_stage(uint32_t group, uint32_t stage, 873da42859SDinh Nguyen uint32_t substage) 883da42859SDinh Nguyen { 893da42859SDinh Nguyen /* 903da42859SDinh Nguyen * Only set the global stage if there was not been any other 913da42859SDinh Nguyen * failing group 923da42859SDinh Nguyen */ 933da42859SDinh Nguyen if (gbl->error_stage == CAL_STAGE_NIL) { 943da42859SDinh Nguyen gbl->error_substage = substage; 953da42859SDinh Nguyen gbl->error_stage = stage; 963da42859SDinh Nguyen gbl->error_group = group; 973da42859SDinh Nguyen } 983da42859SDinh Nguyen } 993da42859SDinh Nguyen 1002c0d2d9cSMarek Vasut static void reg_file_set_group(u16 set_group) 1013da42859SDinh Nguyen { 1022c0d2d9cSMarek Vasut clrsetbits_le32(&sdr_reg_file->cur_stage, 0xffff0000, set_group << 16); 1033da42859SDinh Nguyen } 1043da42859SDinh Nguyen 1052c0d2d9cSMarek Vasut static void reg_file_set_stage(u8 set_stage) 1063da42859SDinh Nguyen { 1072c0d2d9cSMarek Vasut clrsetbits_le32(&sdr_reg_file->cur_stage, 0xffff, set_stage & 0xff); 1083da42859SDinh Nguyen } 1093da42859SDinh Nguyen 1102c0d2d9cSMarek Vasut static void reg_file_set_sub_stage(u8 set_sub_stage) 1113da42859SDinh Nguyen { 1122c0d2d9cSMarek Vasut set_sub_stage &= 0xff; 1132c0d2d9cSMarek Vasut clrsetbits_le32(&sdr_reg_file->cur_stage, 0xff00, set_sub_stage << 8); 1143da42859SDinh Nguyen } 1153da42859SDinh Nguyen 1167c89c2d9SMarek Vasut /** 1177c89c2d9SMarek Vasut * phy_mgr_initialize() - Initialize PHY Manager 1187c89c2d9SMarek Vasut * 1197c89c2d9SMarek Vasut * Initialize PHY Manager. 1207c89c2d9SMarek Vasut */ 1219fa9c90eSMarek Vasut static void phy_mgr_initialize(void) 1223da42859SDinh Nguyen { 1237c89c2d9SMarek Vasut u32 ratio; 1247c89c2d9SMarek Vasut 1253da42859SDinh Nguyen debug("%s:%d\n", __func__, __LINE__); 1267c89c2d9SMarek Vasut /* Calibration has control over path to memory */ 1273da42859SDinh Nguyen /* 1283da42859SDinh Nguyen * In Hard PHY this is a 2-bit control: 1293da42859SDinh Nguyen * 0: AFI Mux Select 1303da42859SDinh Nguyen * 1: DDIO Mux Select 1313da42859SDinh Nguyen */ 1321273dd9eSMarek Vasut writel(0x3, &phy_mgr_cfg->mux_sel); 1333da42859SDinh Nguyen 1343da42859SDinh Nguyen /* USER memory clock is not stable we begin initialization */ 1351273dd9eSMarek Vasut writel(0, &phy_mgr_cfg->reset_mem_stbl); 1363da42859SDinh Nguyen 1373da42859SDinh Nguyen /* USER calibration status all set to zero */ 1381273dd9eSMarek Vasut writel(0, &phy_mgr_cfg->cal_status); 1393da42859SDinh Nguyen 1401273dd9eSMarek Vasut writel(0, &phy_mgr_cfg->cal_debug_info); 1413da42859SDinh Nguyen 1427c89c2d9SMarek Vasut /* Init params only if we do NOT skip calibration. */ 1437c89c2d9SMarek Vasut if ((dyn_calib_steps & CALIB_SKIP_ALL) == CALIB_SKIP_ALL) 1447c89c2d9SMarek Vasut return; 1457c89c2d9SMarek Vasut 1467c89c2d9SMarek Vasut ratio = RW_MGR_MEM_DQ_PER_READ_DQS / 1477c89c2d9SMarek Vasut RW_MGR_MEM_VIRTUAL_GROUPS_PER_READ_DQS; 1487c89c2d9SMarek Vasut param->read_correct_mask_vg = (1 << ratio) - 1; 1497c89c2d9SMarek Vasut param->write_correct_mask_vg = (1 << ratio) - 1; 1507c89c2d9SMarek Vasut param->read_correct_mask = (1 << RW_MGR_MEM_DQ_PER_READ_DQS) - 1; 1517c89c2d9SMarek Vasut param->write_correct_mask = (1 << RW_MGR_MEM_DQ_PER_WRITE_DQS) - 1; 1527c89c2d9SMarek Vasut ratio = RW_MGR_MEM_DATA_WIDTH / 1537c89c2d9SMarek Vasut RW_MGR_MEM_DATA_MASK_WIDTH; 1547c89c2d9SMarek Vasut param->dm_correct_mask = (1 << ratio) - 1; 1553da42859SDinh Nguyen } 1563da42859SDinh Nguyen 157080bf64eSMarek Vasut /** 158080bf64eSMarek Vasut * set_rank_and_odt_mask() - Set Rank and ODT mask 159080bf64eSMarek Vasut * @rank: Rank mask 160080bf64eSMarek Vasut * @odt_mode: ODT mode, OFF or READ_WRITE 161080bf64eSMarek Vasut * 162080bf64eSMarek Vasut * Set Rank and ODT mask (On-Die Termination). 163080bf64eSMarek Vasut */ 164b2dfd100SMarek Vasut static void set_rank_and_odt_mask(const u32 rank, const u32 odt_mode) 1653da42859SDinh Nguyen { 166b2dfd100SMarek Vasut u32 odt_mask_0 = 0; 167b2dfd100SMarek Vasut u32 odt_mask_1 = 0; 168b2dfd100SMarek Vasut u32 cs_and_odt_mask; 1693da42859SDinh Nguyen 170b2dfd100SMarek Vasut if (odt_mode == RW_MGR_ODT_MODE_OFF) { 171b2dfd100SMarek Vasut odt_mask_0 = 0x0; 172b2dfd100SMarek Vasut odt_mask_1 = 0x0; 173b2dfd100SMarek Vasut } else { /* RW_MGR_ODT_MODE_READ_WRITE */ 174287cdf6bSMarek Vasut switch (RW_MGR_MEM_NUMBER_OF_RANKS) { 175287cdf6bSMarek Vasut case 1: /* 1 Rank */ 176287cdf6bSMarek Vasut /* Read: ODT = 0 ; Write: ODT = 1 */ 1773da42859SDinh Nguyen odt_mask_0 = 0x0; 1783da42859SDinh Nguyen odt_mask_1 = 0x1; 179287cdf6bSMarek Vasut break; 180287cdf6bSMarek Vasut case 2: /* 2 Ranks */ 1813da42859SDinh Nguyen if (RW_MGR_MEM_NUMBER_OF_CS_PER_DIMM == 1) { 182080bf64eSMarek Vasut /* 183080bf64eSMarek Vasut * - Dual-Slot , Single-Rank (1 CS per DIMM) 1843da42859SDinh Nguyen * OR 185080bf64eSMarek Vasut * - RDIMM, 4 total CS (2 CS per DIMM, 2 DIMM) 186080bf64eSMarek Vasut * 187080bf64eSMarek Vasut * Since MEM_NUMBER_OF_RANKS is 2, they 188080bf64eSMarek Vasut * are both single rank with 2 CS each 189080bf64eSMarek Vasut * (special for RDIMM). 190080bf64eSMarek Vasut * 1913da42859SDinh Nguyen * Read: Turn on ODT on the opposite rank 1923da42859SDinh Nguyen * Write: Turn on ODT on all ranks 1933da42859SDinh Nguyen */ 1943da42859SDinh Nguyen odt_mask_0 = 0x3 & ~(1 << rank); 1953da42859SDinh Nguyen odt_mask_1 = 0x3; 1963da42859SDinh Nguyen } else { 1973da42859SDinh Nguyen /* 198080bf64eSMarek Vasut * - Single-Slot , Dual-Rank (2 CS per DIMM) 199080bf64eSMarek Vasut * 200080bf64eSMarek Vasut * Read: Turn on ODT off on all ranks 201080bf64eSMarek Vasut * Write: Turn on ODT on active rank 2023da42859SDinh Nguyen */ 2033da42859SDinh Nguyen odt_mask_0 = 0x0; 2043da42859SDinh Nguyen odt_mask_1 = 0x3 & (1 << rank); 2053da42859SDinh Nguyen } 206287cdf6bSMarek Vasut break; 207287cdf6bSMarek Vasut case 4: /* 4 Ranks */ 208287cdf6bSMarek Vasut /* Read: 2093da42859SDinh Nguyen * ----------+-----------------------+ 2103da42859SDinh Nguyen * | ODT | 2113da42859SDinh Nguyen * Read From +-----------------------+ 2123da42859SDinh Nguyen * Rank | 3 | 2 | 1 | 0 | 2133da42859SDinh Nguyen * ----------+-----+-----+-----+-----+ 2143da42859SDinh Nguyen * 0 | 0 | 1 | 0 | 0 | 2153da42859SDinh Nguyen * 1 | 1 | 0 | 0 | 0 | 2163da42859SDinh Nguyen * 2 | 0 | 0 | 0 | 1 | 2173da42859SDinh Nguyen * 3 | 0 | 0 | 1 | 0 | 2183da42859SDinh Nguyen * ----------+-----+-----+-----+-----+ 2193da42859SDinh Nguyen * 2203da42859SDinh Nguyen * Write: 2213da42859SDinh Nguyen * ----------+-----------------------+ 2223da42859SDinh Nguyen * | ODT | 2233da42859SDinh Nguyen * Write To +-----------------------+ 2243da42859SDinh Nguyen * Rank | 3 | 2 | 1 | 0 | 2253da42859SDinh Nguyen * ----------+-----+-----+-----+-----+ 2263da42859SDinh Nguyen * 0 | 0 | 1 | 0 | 1 | 2273da42859SDinh Nguyen * 1 | 1 | 0 | 1 | 0 | 2283da42859SDinh Nguyen * 2 | 0 | 1 | 0 | 1 | 2293da42859SDinh Nguyen * 3 | 1 | 0 | 1 | 0 | 2303da42859SDinh Nguyen * ----------+-----+-----+-----+-----+ 2313da42859SDinh Nguyen */ 2323da42859SDinh Nguyen switch (rank) { 2333da42859SDinh Nguyen case 0: 2343da42859SDinh Nguyen odt_mask_0 = 0x4; 2353da42859SDinh Nguyen odt_mask_1 = 0x5; 2363da42859SDinh Nguyen break; 2373da42859SDinh Nguyen case 1: 2383da42859SDinh Nguyen odt_mask_0 = 0x8; 2393da42859SDinh Nguyen odt_mask_1 = 0xA; 2403da42859SDinh Nguyen break; 2413da42859SDinh Nguyen case 2: 2423da42859SDinh Nguyen odt_mask_0 = 0x1; 2433da42859SDinh Nguyen odt_mask_1 = 0x5; 2443da42859SDinh Nguyen break; 2453da42859SDinh Nguyen case 3: 2463da42859SDinh Nguyen odt_mask_0 = 0x2; 2473da42859SDinh Nguyen odt_mask_1 = 0xA; 2483da42859SDinh Nguyen break; 2493da42859SDinh Nguyen } 250287cdf6bSMarek Vasut break; 2513da42859SDinh Nguyen } 2523da42859SDinh Nguyen } 2533da42859SDinh Nguyen 254b2dfd100SMarek Vasut cs_and_odt_mask = (0xFF & ~(1 << rank)) | 2553da42859SDinh Nguyen ((0xFF & odt_mask_0) << 8) | 2563da42859SDinh Nguyen ((0xFF & odt_mask_1) << 16); 2571273dd9eSMarek Vasut writel(cs_and_odt_mask, SDR_PHYGRP_RWMGRGRP_ADDRESS | 2581273dd9eSMarek Vasut RW_MGR_SET_CS_AND_ODT_MASK_OFFSET); 2593da42859SDinh Nguyen } 2603da42859SDinh Nguyen 261c76976d9SMarek Vasut /** 262c76976d9SMarek Vasut * scc_mgr_set() - Set SCC Manager register 263c76976d9SMarek Vasut * @off: Base offset in SCC Manager space 264c76976d9SMarek Vasut * @grp: Read/Write group 265c76976d9SMarek Vasut * @val: Value to be set 266c76976d9SMarek Vasut * 267c76976d9SMarek Vasut * This function sets the SCC Manager (Scan Chain Control Manager) register. 268c76976d9SMarek Vasut */ 269c76976d9SMarek Vasut static void scc_mgr_set(u32 off, u32 grp, u32 val) 270c76976d9SMarek Vasut { 271c76976d9SMarek Vasut writel(val, SDR_PHYGRP_SCCGRP_ADDRESS | off | (grp << 2)); 272c76976d9SMarek Vasut } 273c76976d9SMarek Vasut 274e893f4dcSMarek Vasut /** 275e893f4dcSMarek Vasut * scc_mgr_initialize() - Initialize SCC Manager registers 276e893f4dcSMarek Vasut * 277e893f4dcSMarek Vasut * Initialize SCC Manager registers. 278e893f4dcSMarek Vasut */ 2793da42859SDinh Nguyen static void scc_mgr_initialize(void) 2803da42859SDinh Nguyen { 2813da42859SDinh Nguyen /* 282e893f4dcSMarek Vasut * Clear register file for HPS. 16 (2^4) is the size of the 283e893f4dcSMarek Vasut * full register file in the scc mgr: 284e893f4dcSMarek Vasut * RFILE_DEPTH = 1 + log2(MEM_DQ_PER_DQS + 1 + MEM_DM_PER_DQS + 285e893f4dcSMarek Vasut * MEM_IF_READ_DQS_WIDTH - 1); 2863da42859SDinh Nguyen */ 287c76976d9SMarek Vasut int i; 288e893f4dcSMarek Vasut 2893da42859SDinh Nguyen for (i = 0; i < 16; i++) { 2907ac40d25SMarek Vasut debug_cond(DLEVEL == 1, "%s:%d: Clearing SCC RFILE index %u\n", 2913da42859SDinh Nguyen __func__, __LINE__, i); 292c76976d9SMarek Vasut scc_mgr_set(SCC_MGR_HHP_RFILE_OFFSET, 0, i); 2933da42859SDinh Nguyen } 2943da42859SDinh Nguyen } 2953da42859SDinh Nguyen 2965ff825b8SMarek Vasut static void scc_mgr_set_dqdqs_output_phase(uint32_t write_group, uint32_t phase) 2975ff825b8SMarek Vasut { 298c76976d9SMarek Vasut scc_mgr_set(SCC_MGR_DQDQS_OUT_PHASE_OFFSET, write_group, phase); 2995ff825b8SMarek Vasut } 3005ff825b8SMarek Vasut 3015ff825b8SMarek Vasut static void scc_mgr_set_dqs_bus_in_delay(uint32_t read_group, uint32_t delay) 3023da42859SDinh Nguyen { 303c76976d9SMarek Vasut scc_mgr_set(SCC_MGR_DQS_IN_DELAY_OFFSET, read_group, delay); 3043da42859SDinh Nguyen } 3053da42859SDinh Nguyen 3063da42859SDinh Nguyen static void scc_mgr_set_dqs_en_phase(uint32_t read_group, uint32_t phase) 3073da42859SDinh Nguyen { 308c76976d9SMarek Vasut scc_mgr_set(SCC_MGR_DQS_EN_PHASE_OFFSET, read_group, phase); 3093da42859SDinh Nguyen } 3103da42859SDinh Nguyen 3115ff825b8SMarek Vasut static void scc_mgr_set_dqs_en_delay(uint32_t read_group, uint32_t delay) 3125ff825b8SMarek Vasut { 313c76976d9SMarek Vasut scc_mgr_set(SCC_MGR_DQS_EN_DELAY_OFFSET, read_group, delay); 3145ff825b8SMarek Vasut } 3155ff825b8SMarek Vasut 31632675249SMarek Vasut static void scc_mgr_set_dqs_io_in_delay(uint32_t delay) 3175ff825b8SMarek Vasut { 318c76976d9SMarek Vasut scc_mgr_set(SCC_MGR_IO_IN_DELAY_OFFSET, RW_MGR_MEM_DQ_PER_WRITE_DQS, 319c76976d9SMarek Vasut delay); 3205ff825b8SMarek Vasut } 3215ff825b8SMarek Vasut 3225ff825b8SMarek Vasut static void scc_mgr_set_dq_in_delay(uint32_t dq_in_group, uint32_t delay) 3235ff825b8SMarek Vasut { 324c76976d9SMarek Vasut scc_mgr_set(SCC_MGR_IO_IN_DELAY_OFFSET, dq_in_group, delay); 3255ff825b8SMarek Vasut } 3265ff825b8SMarek Vasut 3275ff825b8SMarek Vasut static void scc_mgr_set_dq_out1_delay(uint32_t dq_in_group, uint32_t delay) 3285ff825b8SMarek Vasut { 329c76976d9SMarek Vasut scc_mgr_set(SCC_MGR_IO_OUT1_DELAY_OFFSET, dq_in_group, delay); 3305ff825b8SMarek Vasut } 3315ff825b8SMarek Vasut 33232675249SMarek Vasut static void scc_mgr_set_dqs_out1_delay(uint32_t delay) 3335ff825b8SMarek Vasut { 334c76976d9SMarek Vasut scc_mgr_set(SCC_MGR_IO_OUT1_DELAY_OFFSET, RW_MGR_MEM_DQ_PER_WRITE_DQS, 335c76976d9SMarek Vasut delay); 3365ff825b8SMarek Vasut } 3375ff825b8SMarek Vasut 3385ff825b8SMarek Vasut static void scc_mgr_set_dm_out1_delay(uint32_t dm, uint32_t delay) 3395ff825b8SMarek Vasut { 340c76976d9SMarek Vasut scc_mgr_set(SCC_MGR_IO_OUT1_DELAY_OFFSET, 341c76976d9SMarek Vasut RW_MGR_MEM_DQ_PER_WRITE_DQS + 1 + dm, 342c76976d9SMarek Vasut delay); 3435ff825b8SMarek Vasut } 3445ff825b8SMarek Vasut 3455ff825b8SMarek Vasut /* load up dqs config settings */ 3465ff825b8SMarek Vasut static void scc_mgr_load_dqs(uint32_t dqs) 3475ff825b8SMarek Vasut { 3485ff825b8SMarek Vasut writel(dqs, &sdr_scc_mgr->dqs_ena); 3495ff825b8SMarek Vasut } 3505ff825b8SMarek Vasut 3515ff825b8SMarek Vasut /* load up dqs io config settings */ 3525ff825b8SMarek Vasut static void scc_mgr_load_dqs_io(void) 3535ff825b8SMarek Vasut { 3545ff825b8SMarek Vasut writel(0, &sdr_scc_mgr->dqs_io_ena); 3555ff825b8SMarek Vasut } 3565ff825b8SMarek Vasut 3575ff825b8SMarek Vasut /* load up dq config settings */ 3585ff825b8SMarek Vasut static void scc_mgr_load_dq(uint32_t dq_in_group) 3595ff825b8SMarek Vasut { 3605ff825b8SMarek Vasut writel(dq_in_group, &sdr_scc_mgr->dq_ena); 3615ff825b8SMarek Vasut } 3625ff825b8SMarek Vasut 3635ff825b8SMarek Vasut /* load up dm config settings */ 3645ff825b8SMarek Vasut static void scc_mgr_load_dm(uint32_t dm) 3655ff825b8SMarek Vasut { 3665ff825b8SMarek Vasut writel(dm, &sdr_scc_mgr->dm_ena); 3675ff825b8SMarek Vasut } 3685ff825b8SMarek Vasut 3690b69b807SMarek Vasut /** 3700b69b807SMarek Vasut * scc_mgr_set_all_ranks() - Set SCC Manager register for all ranks 3710b69b807SMarek Vasut * @off: Base offset in SCC Manager space 3720b69b807SMarek Vasut * @grp: Read/Write group 3730b69b807SMarek Vasut * @val: Value to be set 3740b69b807SMarek Vasut * @update: If non-zero, trigger SCC Manager update for all ranks 3750b69b807SMarek Vasut * 3760b69b807SMarek Vasut * This function sets the SCC Manager (Scan Chain Control Manager) register 3770b69b807SMarek Vasut * and optionally triggers the SCC update for all ranks. 3780b69b807SMarek Vasut */ 3790b69b807SMarek Vasut static void scc_mgr_set_all_ranks(const u32 off, const u32 grp, const u32 val, 3800b69b807SMarek Vasut const int update) 3813da42859SDinh Nguyen { 3820b69b807SMarek Vasut u32 r; 3833da42859SDinh Nguyen 3843da42859SDinh Nguyen for (r = 0; r < RW_MGR_MEM_NUMBER_OF_RANKS; 3853da42859SDinh Nguyen r += NUM_RANKS_PER_SHADOW_REG) { 3860b69b807SMarek Vasut scc_mgr_set(off, grp, val); 387162d60efSMarek Vasut 3880b69b807SMarek Vasut if (update || (r == 0)) { 3890b69b807SMarek Vasut writel(grp, &sdr_scc_mgr->dqs_ena); 3900b69b807SMarek Vasut writel(0, &sdr_scc_mgr->update); 3910b69b807SMarek Vasut } 3920b69b807SMarek Vasut } 3930b69b807SMarek Vasut } 3940b69b807SMarek Vasut 3950b69b807SMarek Vasut static void scc_mgr_set_dqs_en_phase_all_ranks(u32 read_group, u32 phase) 3960b69b807SMarek Vasut { 3973da42859SDinh Nguyen /* 3983da42859SDinh Nguyen * USER although the h/w doesn't support different phases per 3993da42859SDinh Nguyen * shadow register, for simplicity our scc manager modeling 4003da42859SDinh Nguyen * keeps different phase settings per shadow reg, and it's 4013da42859SDinh Nguyen * important for us to keep them in sync to match h/w. 4023da42859SDinh Nguyen * for efficiency, the scan chain update should occur only 4033da42859SDinh Nguyen * once to sr0. 4043da42859SDinh Nguyen */ 4050b69b807SMarek Vasut scc_mgr_set_all_ranks(SCC_MGR_DQS_EN_PHASE_OFFSET, 4060b69b807SMarek Vasut read_group, phase, 0); 4073da42859SDinh Nguyen } 4083da42859SDinh Nguyen 4093da42859SDinh Nguyen static void scc_mgr_set_dqdqs_output_phase_all_ranks(uint32_t write_group, 4103da42859SDinh Nguyen uint32_t phase) 4113da42859SDinh Nguyen { 4123da42859SDinh Nguyen /* 4133da42859SDinh Nguyen * USER although the h/w doesn't support different phases per 4143da42859SDinh Nguyen * shadow register, for simplicity our scc manager modeling 4153da42859SDinh Nguyen * keeps different phase settings per shadow reg, and it's 4163da42859SDinh Nguyen * important for us to keep them in sync to match h/w. 4173da42859SDinh Nguyen * for efficiency, the scan chain update should occur only 4183da42859SDinh Nguyen * once to sr0. 4193da42859SDinh Nguyen */ 4200b69b807SMarek Vasut scc_mgr_set_all_ranks(SCC_MGR_DQDQS_OUT_PHASE_OFFSET, 4210b69b807SMarek Vasut write_group, phase, 0); 4223da42859SDinh Nguyen } 4233da42859SDinh Nguyen 4243da42859SDinh Nguyen static void scc_mgr_set_dqs_en_delay_all_ranks(uint32_t read_group, 4253da42859SDinh Nguyen uint32_t delay) 4263da42859SDinh Nguyen { 4273da42859SDinh Nguyen /* 4283da42859SDinh Nguyen * In shadow register mode, the T11 settings are stored in 4293da42859SDinh Nguyen * registers in the core, which are updated by the DQS_ENA 4303da42859SDinh Nguyen * signals. Not issuing the SCC_MGR_UPD command allows us to 4313da42859SDinh Nguyen * save lots of rank switching overhead, by calling 4323da42859SDinh Nguyen * select_shadow_regs_for_update with update_scan_chains 4333da42859SDinh Nguyen * set to 0. 4343da42859SDinh Nguyen */ 4350b69b807SMarek Vasut scc_mgr_set_all_ranks(SCC_MGR_DQS_EN_DELAY_OFFSET, 4360b69b807SMarek Vasut read_group, delay, 1); 4371273dd9eSMarek Vasut writel(0, &sdr_scc_mgr->update); 4383da42859SDinh Nguyen } 4393da42859SDinh Nguyen 4405be355c1SMarek Vasut /** 4415be355c1SMarek Vasut * scc_mgr_set_oct_out1_delay() - Set OCT output delay 4425be355c1SMarek Vasut * @write_group: Write group 4435be355c1SMarek Vasut * @delay: Delay value 4445be355c1SMarek Vasut * 4455be355c1SMarek Vasut * This function sets the OCT output delay in SCC manager. 4465be355c1SMarek Vasut */ 4475be355c1SMarek Vasut static void scc_mgr_set_oct_out1_delay(const u32 write_group, const u32 delay) 4483da42859SDinh Nguyen { 4495be355c1SMarek Vasut const int ratio = RW_MGR_MEM_IF_READ_DQS_WIDTH / 4505be355c1SMarek Vasut RW_MGR_MEM_IF_WRITE_DQS_WIDTH; 4515be355c1SMarek Vasut const int base = write_group * ratio; 4525be355c1SMarek Vasut int i; 4533da42859SDinh Nguyen /* 4543da42859SDinh Nguyen * Load the setting in the SCC manager 4553da42859SDinh Nguyen * Although OCT affects only write data, the OCT delay is controlled 4563da42859SDinh Nguyen * by the DQS logic block which is instantiated once per read group. 4573da42859SDinh Nguyen * For protocols where a write group consists of multiple read groups, 4583da42859SDinh Nguyen * the setting must be set multiple times. 4593da42859SDinh Nguyen */ 4605be355c1SMarek Vasut for (i = 0; i < ratio; i++) 4615be355c1SMarek Vasut scc_mgr_set(SCC_MGR_OCT_OUT1_DELAY_OFFSET, base + i, delay); 4623da42859SDinh Nguyen } 4633da42859SDinh Nguyen 46437a37ca7SMarek Vasut /** 46537a37ca7SMarek Vasut * scc_mgr_set_hhp_extras() - Set HHP extras. 46637a37ca7SMarek Vasut * 46737a37ca7SMarek Vasut * Load the fixed setting in the SCC manager HHP extras. 46837a37ca7SMarek Vasut */ 4693da42859SDinh Nguyen static void scc_mgr_set_hhp_extras(void) 4703da42859SDinh Nguyen { 4713da42859SDinh Nguyen /* 4723da42859SDinh Nguyen * Load the fixed setting in the SCC manager 47337a37ca7SMarek Vasut * bits: 0:0 = 1'b1 - DQS bypass 47437a37ca7SMarek Vasut * bits: 1:1 = 1'b1 - DQ bypass 4753da42859SDinh Nguyen * bits: 4:2 = 3'b001 - rfifo_mode 4763da42859SDinh Nguyen * bits: 6:5 = 2'b01 - rfifo clock_select 4773da42859SDinh Nguyen * bits: 7:7 = 1'b0 - separate gating from ungating setting 4783da42859SDinh Nguyen * bits: 8:8 = 1'b0 - separate OE from Output delay setting 4793da42859SDinh Nguyen */ 48037a37ca7SMarek Vasut const u32 value = (0 << 8) | (0 << 7) | (1 << 5) | 48137a37ca7SMarek Vasut (1 << 2) | (1 << 1) | (1 << 0); 48237a37ca7SMarek Vasut const u32 addr = SDR_PHYGRP_SCCGRP_ADDRESS | 48337a37ca7SMarek Vasut SCC_MGR_HHP_GLOBALS_OFFSET | 48437a37ca7SMarek Vasut SCC_MGR_HHP_EXTRAS_OFFSET; 4853da42859SDinh Nguyen 48637a37ca7SMarek Vasut debug_cond(DLEVEL == 1, "%s:%d Setting HHP Extras\n", 48737a37ca7SMarek Vasut __func__, __LINE__); 48837a37ca7SMarek Vasut writel(value, addr); 48937a37ca7SMarek Vasut debug_cond(DLEVEL == 1, "%s:%d Done Setting HHP Extras\n", 49037a37ca7SMarek Vasut __func__, __LINE__); 4913da42859SDinh Nguyen } 4923da42859SDinh Nguyen 493f42af35bSMarek Vasut /** 494f42af35bSMarek Vasut * scc_mgr_zero_all() - Zero all DQS config 495f42af35bSMarek Vasut * 496f42af35bSMarek Vasut * Zero all DQS config. 4973da42859SDinh Nguyen */ 4983da42859SDinh Nguyen static void scc_mgr_zero_all(void) 4993da42859SDinh Nguyen { 500f42af35bSMarek Vasut int i, r; 5013da42859SDinh Nguyen 5023da42859SDinh Nguyen /* 5033da42859SDinh Nguyen * USER Zero all DQS config settings, across all groups and all 5043da42859SDinh Nguyen * shadow registers 5053da42859SDinh Nguyen */ 506f42af35bSMarek Vasut for (r = 0; r < RW_MGR_MEM_NUMBER_OF_RANKS; 507f42af35bSMarek Vasut r += NUM_RANKS_PER_SHADOW_REG) { 5083da42859SDinh Nguyen for (i = 0; i < RW_MGR_MEM_IF_READ_DQS_WIDTH; i++) { 5093da42859SDinh Nguyen /* 5103da42859SDinh Nguyen * The phases actually don't exist on a per-rank basis, 5113da42859SDinh Nguyen * but there's no harm updating them several times, so 5123da42859SDinh Nguyen * let's keep the code simple. 5133da42859SDinh Nguyen */ 5143da42859SDinh Nguyen scc_mgr_set_dqs_bus_in_delay(i, IO_DQS_IN_RESERVE); 5153da42859SDinh Nguyen scc_mgr_set_dqs_en_phase(i, 0); 5163da42859SDinh Nguyen scc_mgr_set_dqs_en_delay(i, 0); 5173da42859SDinh Nguyen } 5183da42859SDinh Nguyen 5193da42859SDinh Nguyen for (i = 0; i < RW_MGR_MEM_IF_WRITE_DQS_WIDTH; i++) { 5203da42859SDinh Nguyen scc_mgr_set_dqdqs_output_phase(i, 0); 521f42af35bSMarek Vasut /* Arria V/Cyclone V don't have out2. */ 5223da42859SDinh Nguyen scc_mgr_set_oct_out1_delay(i, IO_DQS_OUT_RESERVE); 5233da42859SDinh Nguyen } 5243da42859SDinh Nguyen } 5253da42859SDinh Nguyen 526f42af35bSMarek Vasut /* Multicast to all DQS group enables. */ 5271273dd9eSMarek Vasut writel(0xff, &sdr_scc_mgr->dqs_ena); 5281273dd9eSMarek Vasut writel(0, &sdr_scc_mgr->update); 5293da42859SDinh Nguyen } 5303da42859SDinh Nguyen 531c5c5f537SMarek Vasut /** 532c5c5f537SMarek Vasut * scc_set_bypass_mode() - Set bypass mode and trigger SCC update 533c5c5f537SMarek Vasut * @write_group: Write group 534c5c5f537SMarek Vasut * 535c5c5f537SMarek Vasut * Set bypass mode and trigger SCC update. 536c5c5f537SMarek Vasut */ 537c5c5f537SMarek Vasut static void scc_set_bypass_mode(const u32 write_group) 5383da42859SDinh Nguyen { 539c5c5f537SMarek Vasut /* Multicast to all DQ enables. */ 5401273dd9eSMarek Vasut writel(0xff, &sdr_scc_mgr->dq_ena); 5411273dd9eSMarek Vasut writel(0xff, &sdr_scc_mgr->dm_ena); 5423da42859SDinh Nguyen 543c5c5f537SMarek Vasut /* Update current DQS IO enable. */ 5441273dd9eSMarek Vasut writel(0, &sdr_scc_mgr->dqs_io_ena); 5453da42859SDinh Nguyen 546c5c5f537SMarek Vasut /* Update the DQS logic. */ 5471273dd9eSMarek Vasut writel(write_group, &sdr_scc_mgr->dqs_ena); 5483da42859SDinh Nguyen 549c5c5f537SMarek Vasut /* Hit update. */ 5501273dd9eSMarek Vasut writel(0, &sdr_scc_mgr->update); 5513da42859SDinh Nguyen } 5523da42859SDinh Nguyen 5535e837896SMarek Vasut /** 5545e837896SMarek Vasut * scc_mgr_load_dqs_for_write_group() - Load DQS settings for Write Group 5555e837896SMarek Vasut * @write_group: Write group 5565e837896SMarek Vasut * 5575e837896SMarek Vasut * Load DQS settings for Write Group, do not trigger SCC update. 5585e837896SMarek Vasut */ 5595e837896SMarek Vasut static void scc_mgr_load_dqs_for_write_group(const u32 write_group) 5605ff825b8SMarek Vasut { 5615e837896SMarek Vasut const int ratio = RW_MGR_MEM_IF_READ_DQS_WIDTH / 5625e837896SMarek Vasut RW_MGR_MEM_IF_WRITE_DQS_WIDTH; 5635e837896SMarek Vasut const int base = write_group * ratio; 5645e837896SMarek Vasut int i; 5655ff825b8SMarek Vasut /* 5665e837896SMarek Vasut * Load the setting in the SCC manager 5675ff825b8SMarek Vasut * Although OCT affects only write data, the OCT delay is controlled 5685ff825b8SMarek Vasut * by the DQS logic block which is instantiated once per read group. 5695ff825b8SMarek Vasut * For protocols where a write group consists of multiple read groups, 5705e837896SMarek Vasut * the setting must be set multiple times. 5715ff825b8SMarek Vasut */ 5725e837896SMarek Vasut for (i = 0; i < ratio; i++) 5735e837896SMarek Vasut writel(base + i, &sdr_scc_mgr->dqs_ena); 5745ff825b8SMarek Vasut } 5755ff825b8SMarek Vasut 576d41ea93aSMarek Vasut /** 577d41ea93aSMarek Vasut * scc_mgr_zero_group() - Zero all configs for a group 578d41ea93aSMarek Vasut * 579d41ea93aSMarek Vasut * Zero DQ, DM, DQS and OCT configs for a group. 580d41ea93aSMarek Vasut */ 581d41ea93aSMarek Vasut static void scc_mgr_zero_group(const u32 write_group, const int out_only) 5823da42859SDinh Nguyen { 583d41ea93aSMarek Vasut int i, r; 5843da42859SDinh Nguyen 585d41ea93aSMarek Vasut for (r = 0; r < RW_MGR_MEM_NUMBER_OF_RANKS; 586d41ea93aSMarek Vasut r += NUM_RANKS_PER_SHADOW_REG) { 587d41ea93aSMarek Vasut /* Zero all DQ config settings. */ 5883da42859SDinh Nguyen for (i = 0; i < RW_MGR_MEM_DQ_PER_WRITE_DQS; i++) { 58907aee5bdSMarek Vasut scc_mgr_set_dq_out1_delay(i, 0); 5903da42859SDinh Nguyen if (!out_only) 59107aee5bdSMarek Vasut scc_mgr_set_dq_in_delay(i, 0); 5923da42859SDinh Nguyen } 5933da42859SDinh Nguyen 594d41ea93aSMarek Vasut /* Multicast to all DQ enables. */ 5951273dd9eSMarek Vasut writel(0xff, &sdr_scc_mgr->dq_ena); 5963da42859SDinh Nguyen 597d41ea93aSMarek Vasut /* Zero all DM config settings. */ 598d41ea93aSMarek Vasut for (i = 0; i < RW_MGR_NUM_DM_PER_WRITE_GROUP; i++) 59907aee5bdSMarek Vasut scc_mgr_set_dm_out1_delay(i, 0); 6003da42859SDinh Nguyen 601d41ea93aSMarek Vasut /* Multicast to all DM enables. */ 6021273dd9eSMarek Vasut writel(0xff, &sdr_scc_mgr->dm_ena); 6033da42859SDinh Nguyen 604d41ea93aSMarek Vasut /* Zero all DQS IO settings. */ 6053da42859SDinh Nguyen if (!out_only) 60632675249SMarek Vasut scc_mgr_set_dqs_io_in_delay(0); 607d41ea93aSMarek Vasut 608d41ea93aSMarek Vasut /* Arria V/Cyclone V don't have out2. */ 60932675249SMarek Vasut scc_mgr_set_dqs_out1_delay(IO_DQS_OUT_RESERVE); 6103da42859SDinh Nguyen scc_mgr_set_oct_out1_delay(write_group, IO_DQS_OUT_RESERVE); 6113da42859SDinh Nguyen scc_mgr_load_dqs_for_write_group(write_group); 6123da42859SDinh Nguyen 613d41ea93aSMarek Vasut /* Multicast to all DQS IO enables (only 1 in total). */ 6141273dd9eSMarek Vasut writel(0, &sdr_scc_mgr->dqs_io_ena); 6153da42859SDinh Nguyen 616d41ea93aSMarek Vasut /* Hit update to zero everything. */ 6171273dd9eSMarek Vasut writel(0, &sdr_scc_mgr->update); 6183da42859SDinh Nguyen } 6193da42859SDinh Nguyen } 6203da42859SDinh Nguyen 6213da42859SDinh Nguyen /* 6223da42859SDinh Nguyen * apply and load a particular input delay for the DQ pins in a group 6233da42859SDinh Nguyen * group_bgn is the index of the first dq pin (in the write group) 6243da42859SDinh Nguyen */ 62532675249SMarek Vasut static void scc_mgr_apply_group_dq_in_delay(uint32_t group_bgn, uint32_t delay) 6263da42859SDinh Nguyen { 6273da42859SDinh Nguyen uint32_t i, p; 6283da42859SDinh Nguyen 6293da42859SDinh Nguyen for (i = 0, p = group_bgn; i < RW_MGR_MEM_DQ_PER_READ_DQS; i++, p++) { 63007aee5bdSMarek Vasut scc_mgr_set_dq_in_delay(p, delay); 6313da42859SDinh Nguyen scc_mgr_load_dq(p); 6323da42859SDinh Nguyen } 6333da42859SDinh Nguyen } 6343da42859SDinh Nguyen 635300c2e62SMarek Vasut /** 636300c2e62SMarek Vasut * scc_mgr_apply_group_dq_out1_delay() - Apply and load an output delay for the DQ pins in a group 637300c2e62SMarek Vasut * @delay: Delay value 638300c2e62SMarek Vasut * 639300c2e62SMarek Vasut * Apply and load a particular output delay for the DQ pins in a group. 640300c2e62SMarek Vasut */ 641300c2e62SMarek Vasut static void scc_mgr_apply_group_dq_out1_delay(const u32 delay) 6423da42859SDinh Nguyen { 643300c2e62SMarek Vasut int i; 6443da42859SDinh Nguyen 645300c2e62SMarek Vasut for (i = 0; i < RW_MGR_MEM_DQ_PER_WRITE_DQS; i++) { 646300c2e62SMarek Vasut scc_mgr_set_dq_out1_delay(i, delay); 6473da42859SDinh Nguyen scc_mgr_load_dq(i); 6483da42859SDinh Nguyen } 6493da42859SDinh Nguyen } 6503da42859SDinh Nguyen 6513da42859SDinh Nguyen /* apply and load a particular output delay for the DM pins in a group */ 65232675249SMarek Vasut static void scc_mgr_apply_group_dm_out1_delay(uint32_t delay1) 6533da42859SDinh Nguyen { 6543da42859SDinh Nguyen uint32_t i; 6553da42859SDinh Nguyen 6563da42859SDinh Nguyen for (i = 0; i < RW_MGR_NUM_DM_PER_WRITE_GROUP; i++) { 65707aee5bdSMarek Vasut scc_mgr_set_dm_out1_delay(i, delay1); 6583da42859SDinh Nguyen scc_mgr_load_dm(i); 6593da42859SDinh Nguyen } 6603da42859SDinh Nguyen } 6613da42859SDinh Nguyen 6623da42859SDinh Nguyen 6633da42859SDinh Nguyen /* apply and load delay on both DQS and OCT out1 */ 6643da42859SDinh Nguyen static void scc_mgr_apply_group_dqs_io_and_oct_out1(uint32_t write_group, 6653da42859SDinh Nguyen uint32_t delay) 6663da42859SDinh Nguyen { 66732675249SMarek Vasut scc_mgr_set_dqs_out1_delay(delay); 6683da42859SDinh Nguyen scc_mgr_load_dqs_io(); 6693da42859SDinh Nguyen 6703da42859SDinh Nguyen scc_mgr_set_oct_out1_delay(write_group, delay); 6713da42859SDinh Nguyen scc_mgr_load_dqs_for_write_group(write_group); 6723da42859SDinh Nguyen } 6733da42859SDinh Nguyen 6745cb1b508SMarek Vasut /** 6755cb1b508SMarek Vasut * scc_mgr_apply_group_all_out_delay_add() - Apply a delay to the entire output side: DQ, DM, DQS, OCT 6765cb1b508SMarek Vasut * @write_group: Write group 6775cb1b508SMarek Vasut * @delay: Delay value 6785cb1b508SMarek Vasut * 6795cb1b508SMarek Vasut * Apply a delay to the entire output side: DQ, DM, DQS, OCT. 6805cb1b508SMarek Vasut */ 6818eccde3eSMarek Vasut static void scc_mgr_apply_group_all_out_delay_add(const u32 write_group, 6828eccde3eSMarek Vasut const u32 delay) 6833da42859SDinh Nguyen { 6848eccde3eSMarek Vasut u32 i, new_delay; 6853da42859SDinh Nguyen 6868eccde3eSMarek Vasut /* DQ shift */ 6878eccde3eSMarek Vasut for (i = 0; i < RW_MGR_MEM_DQ_PER_WRITE_DQS; i++) 6883da42859SDinh Nguyen scc_mgr_load_dq(i); 6893da42859SDinh Nguyen 6908eccde3eSMarek Vasut /* DM shift */ 6918eccde3eSMarek Vasut for (i = 0; i < RW_MGR_NUM_DM_PER_WRITE_GROUP; i++) 6923da42859SDinh Nguyen scc_mgr_load_dm(i); 6933da42859SDinh Nguyen 6945cb1b508SMarek Vasut /* DQS shift */ 6955cb1b508SMarek Vasut new_delay = READ_SCC_DQS_IO_OUT2_DELAY + delay; 6963da42859SDinh Nguyen if (new_delay > IO_IO_OUT2_DELAY_MAX) { 6975cb1b508SMarek Vasut debug_cond(DLEVEL == 1, 6985cb1b508SMarek Vasut "%s:%d (%u, %u) DQS: %u > %d; adding %u to OUT1\n", 6995cb1b508SMarek Vasut __func__, __LINE__, write_group, delay, new_delay, 7005cb1b508SMarek Vasut IO_IO_OUT2_DELAY_MAX, 7013da42859SDinh Nguyen new_delay - IO_IO_OUT2_DELAY_MAX); 7025cb1b508SMarek Vasut new_delay -= IO_IO_OUT2_DELAY_MAX; 7035cb1b508SMarek Vasut scc_mgr_set_dqs_out1_delay(new_delay); 7043da42859SDinh Nguyen } 7053da42859SDinh Nguyen 7063da42859SDinh Nguyen scc_mgr_load_dqs_io(); 7073da42859SDinh Nguyen 7085cb1b508SMarek Vasut /* OCT shift */ 7095cb1b508SMarek Vasut new_delay = READ_SCC_OCT_OUT2_DELAY + delay; 7103da42859SDinh Nguyen if (new_delay > IO_IO_OUT2_DELAY_MAX) { 7115cb1b508SMarek Vasut debug_cond(DLEVEL == 1, 7125cb1b508SMarek Vasut "%s:%d (%u, %u) DQS: %u > %d; adding %u to OUT1\n", 7135cb1b508SMarek Vasut __func__, __LINE__, write_group, delay, 7145cb1b508SMarek Vasut new_delay, IO_IO_OUT2_DELAY_MAX, 7153da42859SDinh Nguyen new_delay - IO_IO_OUT2_DELAY_MAX); 7165cb1b508SMarek Vasut new_delay -= IO_IO_OUT2_DELAY_MAX; 7175cb1b508SMarek Vasut scc_mgr_set_oct_out1_delay(write_group, new_delay); 7183da42859SDinh Nguyen } 7193da42859SDinh Nguyen 7203da42859SDinh Nguyen scc_mgr_load_dqs_for_write_group(write_group); 7213da42859SDinh Nguyen } 7223da42859SDinh Nguyen 723f51a7d35SMarek Vasut /** 724f51a7d35SMarek Vasut * scc_mgr_apply_group_all_out_delay_add() - Apply a delay to the entire output side to all ranks 725f51a7d35SMarek Vasut * @write_group: Write group 726f51a7d35SMarek Vasut * @delay: Delay value 727f51a7d35SMarek Vasut * 728f51a7d35SMarek Vasut * Apply a delay to the entire output side (DQ, DM, DQS, OCT) to all ranks. 7293da42859SDinh Nguyen */ 730f51a7d35SMarek Vasut static void 731f51a7d35SMarek Vasut scc_mgr_apply_group_all_out_delay_add_all_ranks(const u32 write_group, 732f51a7d35SMarek Vasut const u32 delay) 7333da42859SDinh Nguyen { 734f51a7d35SMarek Vasut int r; 7353da42859SDinh Nguyen 7363da42859SDinh Nguyen for (r = 0; r < RW_MGR_MEM_NUMBER_OF_RANKS; 7373da42859SDinh Nguyen r += NUM_RANKS_PER_SHADOW_REG) { 7385cb1b508SMarek Vasut scc_mgr_apply_group_all_out_delay_add(write_group, delay); 7391273dd9eSMarek Vasut writel(0, &sdr_scc_mgr->update); 7403da42859SDinh Nguyen } 7413da42859SDinh Nguyen } 7423da42859SDinh Nguyen 743f936f94fSMarek Vasut /** 744f936f94fSMarek Vasut * set_jump_as_return() - Return instruction optimization 745f936f94fSMarek Vasut * 746f936f94fSMarek Vasut * Optimization used to recover some slots in ddr3 inst_rom could be 747f936f94fSMarek Vasut * applied to other protocols if we wanted to 748f936f94fSMarek Vasut */ 7493da42859SDinh Nguyen static void set_jump_as_return(void) 7503da42859SDinh Nguyen { 7513da42859SDinh Nguyen /* 752f936f94fSMarek Vasut * To save space, we replace return with jump to special shared 7533da42859SDinh Nguyen * RETURN instruction so we set the counter to large value so that 754f936f94fSMarek Vasut * we always jump. 7553da42859SDinh Nguyen */ 7561273dd9eSMarek Vasut writel(0xff, &sdr_rw_load_mgr_regs->load_cntr0); 7571273dd9eSMarek Vasut writel(RW_MGR_RETURN, &sdr_rw_load_jump_mgr_regs->load_jump_add0); 7583da42859SDinh Nguyen } 7593da42859SDinh Nguyen 7603da42859SDinh Nguyen /* 7613da42859SDinh Nguyen * should always use constants as argument to ensure all computations are 7623da42859SDinh Nguyen * performed at compile time 7633da42859SDinh Nguyen */ 7643da42859SDinh Nguyen static void delay_for_n_mem_clocks(const uint32_t clocks) 7653da42859SDinh Nguyen { 7663da42859SDinh Nguyen uint32_t afi_clocks; 7673da42859SDinh Nguyen uint8_t inner = 0; 7683da42859SDinh Nguyen uint8_t outer = 0; 7693da42859SDinh Nguyen uint16_t c_loop = 0; 7703da42859SDinh Nguyen 7713da42859SDinh Nguyen debug("%s:%d: clocks=%u ... start\n", __func__, __LINE__, clocks); 7723da42859SDinh Nguyen 7733da42859SDinh Nguyen 7743da42859SDinh Nguyen afi_clocks = (clocks + AFI_RATE_RATIO-1) / AFI_RATE_RATIO; 7753da42859SDinh Nguyen /* scale (rounding up) to get afi clocks */ 7763da42859SDinh Nguyen 7773da42859SDinh Nguyen /* 7783da42859SDinh Nguyen * Note, we don't bother accounting for being off a little bit 7793da42859SDinh Nguyen * because of a few extra instructions in outer loops 7803da42859SDinh Nguyen * Note, the loops have a test at the end, and do the test before 7813da42859SDinh Nguyen * the decrement, and so always perform the loop 7823da42859SDinh Nguyen * 1 time more than the counter value 7833da42859SDinh Nguyen */ 7843da42859SDinh Nguyen if (afi_clocks == 0) { 7853da42859SDinh Nguyen ; 7863da42859SDinh Nguyen } else if (afi_clocks <= 0x100) { 7873da42859SDinh Nguyen inner = afi_clocks-1; 7883da42859SDinh Nguyen outer = 0; 7893da42859SDinh Nguyen c_loop = 0; 7903da42859SDinh Nguyen } else if (afi_clocks <= 0x10000) { 7913da42859SDinh Nguyen inner = 0xff; 7923da42859SDinh Nguyen outer = (afi_clocks-1) >> 8; 7933da42859SDinh Nguyen c_loop = 0; 7943da42859SDinh Nguyen } else { 7953da42859SDinh Nguyen inner = 0xff; 7963da42859SDinh Nguyen outer = 0xff; 7973da42859SDinh Nguyen c_loop = (afi_clocks-1) >> 16; 7983da42859SDinh Nguyen } 7993da42859SDinh Nguyen 8003da42859SDinh Nguyen /* 8013da42859SDinh Nguyen * rom instructions are structured as follows: 8023da42859SDinh Nguyen * 8033da42859SDinh Nguyen * IDLE_LOOP2: jnz cntr0, TARGET_A 8043da42859SDinh Nguyen * IDLE_LOOP1: jnz cntr1, TARGET_B 8053da42859SDinh Nguyen * return 8063da42859SDinh Nguyen * 8073da42859SDinh Nguyen * so, when doing nested loops, TARGET_A is set to IDLE_LOOP2, and 8083da42859SDinh Nguyen * TARGET_B is set to IDLE_LOOP2 as well 8093da42859SDinh Nguyen * 8103da42859SDinh Nguyen * if we have no outer loop, though, then we can use IDLE_LOOP1 only, 8113da42859SDinh Nguyen * and set TARGET_B to IDLE_LOOP1 and we skip IDLE_LOOP2 entirely 8123da42859SDinh Nguyen * 8133da42859SDinh Nguyen * a little confusing, but it helps save precious space in the inst_rom 8143da42859SDinh Nguyen * and sequencer rom and keeps the delays more accurate and reduces 8153da42859SDinh Nguyen * overhead 8163da42859SDinh Nguyen */ 8173da42859SDinh Nguyen if (afi_clocks <= 0x100) { 8181273dd9eSMarek Vasut writel(SKIP_DELAY_LOOP_VALUE_OR_ZERO(inner), 8191273dd9eSMarek Vasut &sdr_rw_load_mgr_regs->load_cntr1); 8203da42859SDinh Nguyen 8211273dd9eSMarek Vasut writel(RW_MGR_IDLE_LOOP1, 8221273dd9eSMarek Vasut &sdr_rw_load_jump_mgr_regs->load_jump_add1); 8233da42859SDinh Nguyen 8241273dd9eSMarek Vasut writel(RW_MGR_IDLE_LOOP1, SDR_PHYGRP_RWMGRGRP_ADDRESS | 8251273dd9eSMarek Vasut RW_MGR_RUN_SINGLE_GROUP_OFFSET); 8263da42859SDinh Nguyen } else { 8271273dd9eSMarek Vasut writel(SKIP_DELAY_LOOP_VALUE_OR_ZERO(inner), 8281273dd9eSMarek Vasut &sdr_rw_load_mgr_regs->load_cntr0); 8293da42859SDinh Nguyen 8301273dd9eSMarek Vasut writel(SKIP_DELAY_LOOP_VALUE_OR_ZERO(outer), 8311273dd9eSMarek Vasut &sdr_rw_load_mgr_regs->load_cntr1); 8323da42859SDinh Nguyen 8331273dd9eSMarek Vasut writel(RW_MGR_IDLE_LOOP2, 8341273dd9eSMarek Vasut &sdr_rw_load_jump_mgr_regs->load_jump_add0); 8353da42859SDinh Nguyen 8361273dd9eSMarek Vasut writel(RW_MGR_IDLE_LOOP2, 8371273dd9eSMarek Vasut &sdr_rw_load_jump_mgr_regs->load_jump_add1); 8383da42859SDinh Nguyen 8393da42859SDinh Nguyen /* hack to get around compiler not being smart enough */ 8403da42859SDinh Nguyen if (afi_clocks <= 0x10000) { 8413da42859SDinh Nguyen /* only need to run once */ 8421273dd9eSMarek Vasut writel(RW_MGR_IDLE_LOOP2, SDR_PHYGRP_RWMGRGRP_ADDRESS | 8431273dd9eSMarek Vasut RW_MGR_RUN_SINGLE_GROUP_OFFSET); 8443da42859SDinh Nguyen } else { 8453da42859SDinh Nguyen do { 8461273dd9eSMarek Vasut writel(RW_MGR_IDLE_LOOP2, 8471273dd9eSMarek Vasut SDR_PHYGRP_RWMGRGRP_ADDRESS | 8481273dd9eSMarek Vasut RW_MGR_RUN_SINGLE_GROUP_OFFSET); 8493da42859SDinh Nguyen } while (c_loop-- != 0); 8503da42859SDinh Nguyen } 8513da42859SDinh Nguyen } 8523da42859SDinh Nguyen debug("%s:%d clocks=%u ... end\n", __func__, __LINE__, clocks); 8533da42859SDinh Nguyen } 8543da42859SDinh Nguyen 855944fe719SMarek Vasut /** 856944fe719SMarek Vasut * rw_mgr_mem_init_load_regs() - Load instruction registers 857944fe719SMarek Vasut * @cntr0: Counter 0 value 858944fe719SMarek Vasut * @cntr1: Counter 1 value 859944fe719SMarek Vasut * @cntr2: Counter 2 value 860944fe719SMarek Vasut * @jump: Jump instruction value 861944fe719SMarek Vasut * 862944fe719SMarek Vasut * Load instruction registers. 863944fe719SMarek Vasut */ 864944fe719SMarek Vasut static void rw_mgr_mem_init_load_regs(u32 cntr0, u32 cntr1, u32 cntr2, u32 jump) 865944fe719SMarek Vasut { 866944fe719SMarek Vasut uint32_t grpaddr = SDR_PHYGRP_RWMGRGRP_ADDRESS | 867944fe719SMarek Vasut RW_MGR_RUN_SINGLE_GROUP_OFFSET; 868944fe719SMarek Vasut 869944fe719SMarek Vasut /* Load counters */ 870944fe719SMarek Vasut writel(SKIP_DELAY_LOOP_VALUE_OR_ZERO(cntr0), 871944fe719SMarek Vasut &sdr_rw_load_mgr_regs->load_cntr0); 872944fe719SMarek Vasut writel(SKIP_DELAY_LOOP_VALUE_OR_ZERO(cntr1), 873944fe719SMarek Vasut &sdr_rw_load_mgr_regs->load_cntr1); 874944fe719SMarek Vasut writel(SKIP_DELAY_LOOP_VALUE_OR_ZERO(cntr2), 875944fe719SMarek Vasut &sdr_rw_load_mgr_regs->load_cntr2); 876944fe719SMarek Vasut 877944fe719SMarek Vasut /* Load jump address */ 878944fe719SMarek Vasut writel(jump, &sdr_rw_load_jump_mgr_regs->load_jump_add0); 879944fe719SMarek Vasut writel(jump, &sdr_rw_load_jump_mgr_regs->load_jump_add1); 880944fe719SMarek Vasut writel(jump, &sdr_rw_load_jump_mgr_regs->load_jump_add2); 881944fe719SMarek Vasut 882944fe719SMarek Vasut /* Execute count instruction */ 883944fe719SMarek Vasut writel(jump, grpaddr); 884944fe719SMarek Vasut } 885944fe719SMarek Vasut 886ecd2334aSMarek Vasut /** 887ecd2334aSMarek Vasut * rw_mgr_mem_load_user() - Load user calibration values 888ecd2334aSMarek Vasut * @fin1: Final instruction 1 889ecd2334aSMarek Vasut * @fin2: Final instruction 2 890ecd2334aSMarek Vasut * @precharge: If 1, precharge the banks at the end 891ecd2334aSMarek Vasut * 892ecd2334aSMarek Vasut * Load user calibration values and optionally precharge the banks. 893ecd2334aSMarek Vasut */ 894ecd2334aSMarek Vasut static void rw_mgr_mem_load_user(const u32 fin1, const u32 fin2, 895ecd2334aSMarek Vasut const int precharge) 896ecd2334aSMarek Vasut { 897ecd2334aSMarek Vasut u32 grpaddr = SDR_PHYGRP_RWMGRGRP_ADDRESS | 898ecd2334aSMarek Vasut RW_MGR_RUN_SINGLE_GROUP_OFFSET; 899ecd2334aSMarek Vasut u32 r; 900ecd2334aSMarek Vasut 901ecd2334aSMarek Vasut for (r = 0; r < RW_MGR_MEM_NUMBER_OF_RANKS; r++) { 902ecd2334aSMarek Vasut if (param->skip_ranks[r]) { 903ecd2334aSMarek Vasut /* request to skip the rank */ 904ecd2334aSMarek Vasut continue; 905ecd2334aSMarek Vasut } 906ecd2334aSMarek Vasut 907ecd2334aSMarek Vasut /* set rank */ 908ecd2334aSMarek Vasut set_rank_and_odt_mask(r, RW_MGR_ODT_MODE_OFF); 909ecd2334aSMarek Vasut 910ecd2334aSMarek Vasut /* precharge all banks ... */ 911ecd2334aSMarek Vasut if (precharge) 912ecd2334aSMarek Vasut writel(RW_MGR_PRECHARGE_ALL, grpaddr); 913ecd2334aSMarek Vasut 914ecd2334aSMarek Vasut /* 915ecd2334aSMarek Vasut * USER Use Mirror-ed commands for odd ranks if address 916ecd2334aSMarek Vasut * mirrorring is on 917ecd2334aSMarek Vasut */ 918ecd2334aSMarek Vasut if ((RW_MGR_MEM_ADDRESS_MIRRORING >> r) & 0x1) { 919ecd2334aSMarek Vasut set_jump_as_return(); 920ecd2334aSMarek Vasut writel(RW_MGR_MRS2_MIRR, grpaddr); 921ecd2334aSMarek Vasut delay_for_n_mem_clocks(4); 922ecd2334aSMarek Vasut set_jump_as_return(); 923ecd2334aSMarek Vasut writel(RW_MGR_MRS3_MIRR, grpaddr); 924ecd2334aSMarek Vasut delay_for_n_mem_clocks(4); 925ecd2334aSMarek Vasut set_jump_as_return(); 926ecd2334aSMarek Vasut writel(RW_MGR_MRS1_MIRR, grpaddr); 927ecd2334aSMarek Vasut delay_for_n_mem_clocks(4); 928ecd2334aSMarek Vasut set_jump_as_return(); 929ecd2334aSMarek Vasut writel(fin1, grpaddr); 930ecd2334aSMarek Vasut } else { 931ecd2334aSMarek Vasut set_jump_as_return(); 932ecd2334aSMarek Vasut writel(RW_MGR_MRS2, grpaddr); 933ecd2334aSMarek Vasut delay_for_n_mem_clocks(4); 934ecd2334aSMarek Vasut set_jump_as_return(); 935ecd2334aSMarek Vasut writel(RW_MGR_MRS3, grpaddr); 936ecd2334aSMarek Vasut delay_for_n_mem_clocks(4); 937ecd2334aSMarek Vasut set_jump_as_return(); 938ecd2334aSMarek Vasut writel(RW_MGR_MRS1, grpaddr); 939ecd2334aSMarek Vasut set_jump_as_return(); 940ecd2334aSMarek Vasut writel(fin2, grpaddr); 941ecd2334aSMarek Vasut } 942ecd2334aSMarek Vasut 943ecd2334aSMarek Vasut if (precharge) 944ecd2334aSMarek Vasut continue; 945ecd2334aSMarek Vasut 946ecd2334aSMarek Vasut set_jump_as_return(); 947ecd2334aSMarek Vasut writel(RW_MGR_ZQCL, grpaddr); 948ecd2334aSMarek Vasut 949ecd2334aSMarek Vasut /* tZQinit = tDLLK = 512 ck cycles */ 950ecd2334aSMarek Vasut delay_for_n_mem_clocks(512); 951ecd2334aSMarek Vasut } 952ecd2334aSMarek Vasut } 953ecd2334aSMarek Vasut 9548e9d7d04SMarek Vasut /** 9558e9d7d04SMarek Vasut * rw_mgr_mem_initialize() - Initialize RW Manager 9568e9d7d04SMarek Vasut * 9578e9d7d04SMarek Vasut * Initialize RW Manager. 9588e9d7d04SMarek Vasut */ 9593da42859SDinh Nguyen static void rw_mgr_mem_initialize(void) 9603da42859SDinh Nguyen { 9613da42859SDinh Nguyen debug("%s:%d\n", __func__, __LINE__); 9623da42859SDinh Nguyen 9633da42859SDinh Nguyen /* The reset / cke part of initialization is broadcasted to all ranks */ 9641273dd9eSMarek Vasut writel(RW_MGR_RANK_ALL, SDR_PHYGRP_RWMGRGRP_ADDRESS | 9651273dd9eSMarek Vasut RW_MGR_SET_CS_AND_ODT_MASK_OFFSET); 9663da42859SDinh Nguyen 9673da42859SDinh Nguyen /* 9683da42859SDinh Nguyen * Here's how you load register for a loop 9693da42859SDinh Nguyen * Counters are located @ 0x800 9703da42859SDinh Nguyen * Jump address are located @ 0xC00 9713da42859SDinh Nguyen * For both, registers 0 to 3 are selected using bits 3 and 2, like 9723da42859SDinh Nguyen * in 0x800, 0x804, 0x808, 0x80C and 0xC00, 0xC04, 0xC08, 0xC0C 9733da42859SDinh Nguyen * I know this ain't pretty, but Avalon bus throws away the 2 least 9743da42859SDinh Nguyen * significant bits 9753da42859SDinh Nguyen */ 9763da42859SDinh Nguyen 9778e9d7d04SMarek Vasut /* Start with memory RESET activated */ 9783da42859SDinh Nguyen 9793da42859SDinh Nguyen /* tINIT = 200us */ 9803da42859SDinh Nguyen 9813da42859SDinh Nguyen /* 9823da42859SDinh Nguyen * 200us @ 266MHz (3.75 ns) ~ 54000 clock cycles 9833da42859SDinh Nguyen * If a and b are the number of iteration in 2 nested loops 9843da42859SDinh Nguyen * it takes the following number of cycles to complete the operation: 9853da42859SDinh Nguyen * number_of_cycles = ((2 + n) * a + 2) * b 9863da42859SDinh Nguyen * where n is the number of instruction in the inner loop 9873da42859SDinh Nguyen * One possible solution is n = 0 , a = 256 , b = 106 => a = FF, 9883da42859SDinh Nguyen * b = 6A 9893da42859SDinh Nguyen */ 990944fe719SMarek Vasut rw_mgr_mem_init_load_regs(SEQ_TINIT_CNTR0_VAL, SEQ_TINIT_CNTR1_VAL, 991944fe719SMarek Vasut SEQ_TINIT_CNTR2_VAL, 992944fe719SMarek Vasut RW_MGR_INIT_RESET_0_CKE_0); 9933da42859SDinh Nguyen 9948e9d7d04SMarek Vasut /* Indicate that memory is stable. */ 9951273dd9eSMarek Vasut writel(1, &phy_mgr_cfg->reset_mem_stbl); 9963da42859SDinh Nguyen 9973da42859SDinh Nguyen /* 9983da42859SDinh Nguyen * transition the RESET to high 9993da42859SDinh Nguyen * Wait for 500us 10003da42859SDinh Nguyen */ 10013da42859SDinh Nguyen 10023da42859SDinh Nguyen /* 10033da42859SDinh Nguyen * 500us @ 266MHz (3.75 ns) ~ 134000 clock cycles 10043da42859SDinh Nguyen * If a and b are the number of iteration in 2 nested loops 10053da42859SDinh Nguyen * it takes the following number of cycles to complete the operation 10063da42859SDinh Nguyen * number_of_cycles = ((2 + n) * a + 2) * b 10073da42859SDinh Nguyen * where n is the number of instruction in the inner loop 10083da42859SDinh Nguyen * One possible solution is n = 2 , a = 131 , b = 256 => a = 83, 10093da42859SDinh Nguyen * b = FF 10103da42859SDinh Nguyen */ 1011944fe719SMarek Vasut rw_mgr_mem_init_load_regs(SEQ_TRESET_CNTR0_VAL, SEQ_TRESET_CNTR1_VAL, 1012944fe719SMarek Vasut SEQ_TRESET_CNTR2_VAL, 1013944fe719SMarek Vasut RW_MGR_INIT_RESET_1_CKE_0); 10143da42859SDinh Nguyen 10158e9d7d04SMarek Vasut /* Bring up clock enable. */ 10163da42859SDinh Nguyen 10173da42859SDinh Nguyen /* tXRP < 250 ck cycles */ 10183da42859SDinh Nguyen delay_for_n_mem_clocks(250); 10193da42859SDinh Nguyen 1020ecd2334aSMarek Vasut rw_mgr_mem_load_user(RW_MGR_MRS0_DLL_RESET_MIRR, RW_MGR_MRS0_DLL_RESET, 1021ecd2334aSMarek Vasut 0); 10223da42859SDinh Nguyen } 10233da42859SDinh Nguyen 10243da42859SDinh Nguyen /* 10253da42859SDinh Nguyen * At the end of calibration we have to program the user settings in, and 10263da42859SDinh Nguyen * USER hand off the memory to the user. 10273da42859SDinh Nguyen */ 10283da42859SDinh Nguyen static void rw_mgr_mem_handoff(void) 10293da42859SDinh Nguyen { 1030ecd2334aSMarek Vasut rw_mgr_mem_load_user(RW_MGR_MRS0_USER_MIRR, RW_MGR_MRS0_USER, 1); 10313da42859SDinh Nguyen /* 10323da42859SDinh Nguyen * USER need to wait tMOD (12CK or 15ns) time before issuing 10333da42859SDinh Nguyen * other commands, but we will have plenty of NIOS cycles before 10343da42859SDinh Nguyen * actual handoff so its okay. 10353da42859SDinh Nguyen */ 10363da42859SDinh Nguyen } 10373da42859SDinh Nguyen 10383da42859SDinh Nguyen /* 10393da42859SDinh Nguyen * performs a guaranteed read on the patterns we are going to use during a 10403da42859SDinh Nguyen * read test to ensure memory works 10413da42859SDinh Nguyen */ 10423da42859SDinh Nguyen static uint32_t rw_mgr_mem_calibrate_read_test_patterns(uint32_t rank_bgn, 10433da42859SDinh Nguyen uint32_t group, uint32_t num_tries, uint32_t *bit_chk, 10443da42859SDinh Nguyen uint32_t all_ranks) 10453da42859SDinh Nguyen { 10463da42859SDinh Nguyen uint32_t r, vg; 10473da42859SDinh Nguyen uint32_t correct_mask_vg; 10483da42859SDinh Nguyen uint32_t tmp_bit_chk; 10493da42859SDinh Nguyen uint32_t rank_end = all_ranks ? RW_MGR_MEM_NUMBER_OF_RANKS : 10503da42859SDinh Nguyen (rank_bgn + NUM_RANKS_PER_SHADOW_REG); 10513da42859SDinh Nguyen uint32_t addr; 10523da42859SDinh Nguyen uint32_t base_rw_mgr; 10533da42859SDinh Nguyen 10543da42859SDinh Nguyen *bit_chk = param->read_correct_mask; 10553da42859SDinh Nguyen correct_mask_vg = param->read_correct_mask_vg; 10563da42859SDinh Nguyen 10573da42859SDinh Nguyen for (r = rank_bgn; r < rank_end; r++) { 10583da42859SDinh Nguyen if (param->skip_ranks[r]) 10593da42859SDinh Nguyen /* request to skip the rank */ 10603da42859SDinh Nguyen continue; 10613da42859SDinh Nguyen 10623da42859SDinh Nguyen /* set rank */ 10633da42859SDinh Nguyen set_rank_and_odt_mask(r, RW_MGR_ODT_MODE_READ_WRITE); 10643da42859SDinh Nguyen 10653da42859SDinh Nguyen /* Load up a constant bursts of read commands */ 10661273dd9eSMarek Vasut writel(0x20, &sdr_rw_load_mgr_regs->load_cntr0); 10671273dd9eSMarek Vasut writel(RW_MGR_GUARANTEED_READ, 10681273dd9eSMarek Vasut &sdr_rw_load_jump_mgr_regs->load_jump_add0); 10693da42859SDinh Nguyen 10701273dd9eSMarek Vasut writel(0x20, &sdr_rw_load_mgr_regs->load_cntr1); 10711273dd9eSMarek Vasut writel(RW_MGR_GUARANTEED_READ_CONT, 10721273dd9eSMarek Vasut &sdr_rw_load_jump_mgr_regs->load_jump_add1); 10733da42859SDinh Nguyen 10743da42859SDinh Nguyen tmp_bit_chk = 0; 10753da42859SDinh Nguyen for (vg = RW_MGR_MEM_VIRTUAL_GROUPS_PER_READ_DQS-1; ; vg--) { 10763da42859SDinh Nguyen /* reset the fifos to get pointers to known state */ 10773da42859SDinh Nguyen 10781273dd9eSMarek Vasut writel(0, &phy_mgr_cmd->fifo_reset); 10791273dd9eSMarek Vasut writel(0, SDR_PHYGRP_RWMGRGRP_ADDRESS | 10801273dd9eSMarek Vasut RW_MGR_RESET_READ_DATAPATH_OFFSET); 10813da42859SDinh Nguyen 10823da42859SDinh Nguyen tmp_bit_chk = tmp_bit_chk << (RW_MGR_MEM_DQ_PER_READ_DQS 10833da42859SDinh Nguyen / RW_MGR_MEM_VIRTUAL_GROUPS_PER_READ_DQS); 10843da42859SDinh Nguyen 1085c4815f76SMarek Vasut addr = SDR_PHYGRP_RWMGRGRP_ADDRESS | RW_MGR_RUN_SINGLE_GROUP_OFFSET; 108617fdc916SMarek Vasut writel(RW_MGR_GUARANTEED_READ, addr + 10873da42859SDinh Nguyen ((group * RW_MGR_MEM_VIRTUAL_GROUPS_PER_READ_DQS + 10883da42859SDinh Nguyen vg) << 2)); 10893da42859SDinh Nguyen 10901273dd9eSMarek Vasut base_rw_mgr = readl(SDR_PHYGRP_RWMGRGRP_ADDRESS); 10913da42859SDinh Nguyen tmp_bit_chk = tmp_bit_chk | (correct_mask_vg & (~base_rw_mgr)); 10923da42859SDinh Nguyen 10933da42859SDinh Nguyen if (vg == 0) 10943da42859SDinh Nguyen break; 10953da42859SDinh Nguyen } 10963da42859SDinh Nguyen *bit_chk &= tmp_bit_chk; 10973da42859SDinh Nguyen } 10983da42859SDinh Nguyen 1099c4815f76SMarek Vasut addr = SDR_PHYGRP_RWMGRGRP_ADDRESS | RW_MGR_RUN_SINGLE_GROUP_OFFSET; 110017fdc916SMarek Vasut writel(RW_MGR_CLEAR_DQS_ENABLE, addr + (group << 2)); 11013da42859SDinh Nguyen 11023da42859SDinh Nguyen set_rank_and_odt_mask(0, RW_MGR_ODT_MODE_OFF); 11033da42859SDinh Nguyen debug_cond(DLEVEL == 1, "%s:%d test_load_patterns(%u,ALL) => (%u == %u) =>\ 11043da42859SDinh Nguyen %lu\n", __func__, __LINE__, group, *bit_chk, param->read_correct_mask, 11053da42859SDinh Nguyen (long unsigned int)(*bit_chk == param->read_correct_mask)); 11063da42859SDinh Nguyen return *bit_chk == param->read_correct_mask; 11073da42859SDinh Nguyen } 11083da42859SDinh Nguyen 11093da42859SDinh Nguyen static uint32_t rw_mgr_mem_calibrate_read_test_patterns_all_ranks 11103da42859SDinh Nguyen (uint32_t group, uint32_t num_tries, uint32_t *bit_chk) 11113da42859SDinh Nguyen { 11123da42859SDinh Nguyen return rw_mgr_mem_calibrate_read_test_patterns(0, group, 11133da42859SDinh Nguyen num_tries, bit_chk, 1); 11143da42859SDinh Nguyen } 11153da42859SDinh Nguyen 11163da42859SDinh Nguyen /* load up the patterns we are going to use during a read test */ 11173da42859SDinh Nguyen static void rw_mgr_mem_calibrate_read_load_patterns(uint32_t rank_bgn, 11183da42859SDinh Nguyen uint32_t all_ranks) 11193da42859SDinh Nguyen { 11203da42859SDinh Nguyen uint32_t r; 11213da42859SDinh Nguyen uint32_t rank_end = all_ranks ? RW_MGR_MEM_NUMBER_OF_RANKS : 11223da42859SDinh Nguyen (rank_bgn + NUM_RANKS_PER_SHADOW_REG); 11233da42859SDinh Nguyen 11243da42859SDinh Nguyen debug("%s:%d\n", __func__, __LINE__); 11253da42859SDinh Nguyen for (r = rank_bgn; r < rank_end; r++) { 11263da42859SDinh Nguyen if (param->skip_ranks[r]) 11273da42859SDinh Nguyen /* request to skip the rank */ 11283da42859SDinh Nguyen continue; 11293da42859SDinh Nguyen 11303da42859SDinh Nguyen /* set rank */ 11313da42859SDinh Nguyen set_rank_and_odt_mask(r, RW_MGR_ODT_MODE_READ_WRITE); 11323da42859SDinh Nguyen 11333da42859SDinh Nguyen /* Load up a constant bursts */ 11341273dd9eSMarek Vasut writel(0x20, &sdr_rw_load_mgr_regs->load_cntr0); 11353da42859SDinh Nguyen 11361273dd9eSMarek Vasut writel(RW_MGR_GUARANTEED_WRITE_WAIT0, 11371273dd9eSMarek Vasut &sdr_rw_load_jump_mgr_regs->load_jump_add0); 11383da42859SDinh Nguyen 11391273dd9eSMarek Vasut writel(0x20, &sdr_rw_load_mgr_regs->load_cntr1); 11403da42859SDinh Nguyen 11411273dd9eSMarek Vasut writel(RW_MGR_GUARANTEED_WRITE_WAIT1, 11421273dd9eSMarek Vasut &sdr_rw_load_jump_mgr_regs->load_jump_add1); 11433da42859SDinh Nguyen 11441273dd9eSMarek Vasut writel(0x04, &sdr_rw_load_mgr_regs->load_cntr2); 11453da42859SDinh Nguyen 11461273dd9eSMarek Vasut writel(RW_MGR_GUARANTEED_WRITE_WAIT2, 11471273dd9eSMarek Vasut &sdr_rw_load_jump_mgr_regs->load_jump_add2); 11483da42859SDinh Nguyen 11491273dd9eSMarek Vasut writel(0x04, &sdr_rw_load_mgr_regs->load_cntr3); 11503da42859SDinh Nguyen 11511273dd9eSMarek Vasut writel(RW_MGR_GUARANTEED_WRITE_WAIT3, 11521273dd9eSMarek Vasut &sdr_rw_load_jump_mgr_regs->load_jump_add3); 11533da42859SDinh Nguyen 11541273dd9eSMarek Vasut writel(RW_MGR_GUARANTEED_WRITE, SDR_PHYGRP_RWMGRGRP_ADDRESS | 11551273dd9eSMarek Vasut RW_MGR_RUN_SINGLE_GROUP_OFFSET); 11563da42859SDinh Nguyen } 11573da42859SDinh Nguyen 11583da42859SDinh Nguyen set_rank_and_odt_mask(0, RW_MGR_ODT_MODE_OFF); 11593da42859SDinh Nguyen } 11603da42859SDinh Nguyen 11613da42859SDinh Nguyen /* 11623da42859SDinh Nguyen * try a read and see if it returns correct data back. has dummy reads 11633da42859SDinh Nguyen * inserted into the mix used to align dqs enable. has more thorough checks 11643da42859SDinh Nguyen * than the regular read test. 11653da42859SDinh Nguyen */ 11663da42859SDinh Nguyen static uint32_t rw_mgr_mem_calibrate_read_test(uint32_t rank_bgn, uint32_t group, 11673da42859SDinh Nguyen uint32_t num_tries, uint32_t all_correct, uint32_t *bit_chk, 11683da42859SDinh Nguyen uint32_t all_groups, uint32_t all_ranks) 11693da42859SDinh Nguyen { 11703da42859SDinh Nguyen uint32_t r, vg; 11713da42859SDinh Nguyen uint32_t correct_mask_vg; 11723da42859SDinh Nguyen uint32_t tmp_bit_chk; 11733da42859SDinh Nguyen uint32_t rank_end = all_ranks ? RW_MGR_MEM_NUMBER_OF_RANKS : 11743da42859SDinh Nguyen (rank_bgn + NUM_RANKS_PER_SHADOW_REG); 11753da42859SDinh Nguyen uint32_t addr; 11763da42859SDinh Nguyen uint32_t base_rw_mgr; 11773da42859SDinh Nguyen 11783da42859SDinh Nguyen *bit_chk = param->read_correct_mask; 11793da42859SDinh Nguyen correct_mask_vg = param->read_correct_mask_vg; 11803da42859SDinh Nguyen 11813da42859SDinh Nguyen uint32_t quick_read_mode = (((STATIC_CALIB_STEPS) & 11823da42859SDinh Nguyen CALIB_SKIP_DELAY_SWEEPS) && ENABLE_SUPER_QUICK_CALIBRATION); 11833da42859SDinh Nguyen 11843da42859SDinh Nguyen for (r = rank_bgn; r < rank_end; r++) { 11853da42859SDinh Nguyen if (param->skip_ranks[r]) 11863da42859SDinh Nguyen /* request to skip the rank */ 11873da42859SDinh Nguyen continue; 11883da42859SDinh Nguyen 11893da42859SDinh Nguyen /* set rank */ 11903da42859SDinh Nguyen set_rank_and_odt_mask(r, RW_MGR_ODT_MODE_READ_WRITE); 11913da42859SDinh Nguyen 11921273dd9eSMarek Vasut writel(0x10, &sdr_rw_load_mgr_regs->load_cntr1); 11933da42859SDinh Nguyen 11941273dd9eSMarek Vasut writel(RW_MGR_READ_B2B_WAIT1, 11951273dd9eSMarek Vasut &sdr_rw_load_jump_mgr_regs->load_jump_add1); 11963da42859SDinh Nguyen 11971273dd9eSMarek Vasut writel(0x10, &sdr_rw_load_mgr_regs->load_cntr2); 11981273dd9eSMarek Vasut writel(RW_MGR_READ_B2B_WAIT2, 11991273dd9eSMarek Vasut &sdr_rw_load_jump_mgr_regs->load_jump_add2); 12003da42859SDinh Nguyen 12013da42859SDinh Nguyen if (quick_read_mode) 12021273dd9eSMarek Vasut writel(0x1, &sdr_rw_load_mgr_regs->load_cntr0); 12033da42859SDinh Nguyen /* need at least two (1+1) reads to capture failures */ 12043da42859SDinh Nguyen else if (all_groups) 12051273dd9eSMarek Vasut writel(0x06, &sdr_rw_load_mgr_regs->load_cntr0); 12063da42859SDinh Nguyen else 12071273dd9eSMarek Vasut writel(0x32, &sdr_rw_load_mgr_regs->load_cntr0); 12083da42859SDinh Nguyen 12091273dd9eSMarek Vasut writel(RW_MGR_READ_B2B, 12101273dd9eSMarek Vasut &sdr_rw_load_jump_mgr_regs->load_jump_add0); 12113da42859SDinh Nguyen if (all_groups) 12123da42859SDinh Nguyen writel(RW_MGR_MEM_IF_READ_DQS_WIDTH * 12133da42859SDinh Nguyen RW_MGR_MEM_VIRTUAL_GROUPS_PER_READ_DQS - 1, 12141273dd9eSMarek Vasut &sdr_rw_load_mgr_regs->load_cntr3); 12153da42859SDinh Nguyen else 12161273dd9eSMarek Vasut writel(0x0, &sdr_rw_load_mgr_regs->load_cntr3); 12173da42859SDinh Nguyen 12181273dd9eSMarek Vasut writel(RW_MGR_READ_B2B, 12191273dd9eSMarek Vasut &sdr_rw_load_jump_mgr_regs->load_jump_add3); 12203da42859SDinh Nguyen 12213da42859SDinh Nguyen tmp_bit_chk = 0; 12223da42859SDinh Nguyen for (vg = RW_MGR_MEM_VIRTUAL_GROUPS_PER_READ_DQS-1; ; vg--) { 12233da42859SDinh Nguyen /* reset the fifos to get pointers to known state */ 12241273dd9eSMarek Vasut writel(0, &phy_mgr_cmd->fifo_reset); 12251273dd9eSMarek Vasut writel(0, SDR_PHYGRP_RWMGRGRP_ADDRESS | 12261273dd9eSMarek Vasut RW_MGR_RESET_READ_DATAPATH_OFFSET); 12273da42859SDinh Nguyen 12283da42859SDinh Nguyen tmp_bit_chk = tmp_bit_chk << (RW_MGR_MEM_DQ_PER_READ_DQS 12293da42859SDinh Nguyen / RW_MGR_MEM_VIRTUAL_GROUPS_PER_READ_DQS); 12303da42859SDinh Nguyen 1231c4815f76SMarek Vasut if (all_groups) 1232c4815f76SMarek Vasut addr = SDR_PHYGRP_RWMGRGRP_ADDRESS | RW_MGR_RUN_ALL_GROUPS_OFFSET; 1233c4815f76SMarek Vasut else 1234c4815f76SMarek Vasut addr = SDR_PHYGRP_RWMGRGRP_ADDRESS | RW_MGR_RUN_SINGLE_GROUP_OFFSET; 1235c4815f76SMarek Vasut 123617fdc916SMarek Vasut writel(RW_MGR_READ_B2B, addr + 12373da42859SDinh Nguyen ((group * RW_MGR_MEM_VIRTUAL_GROUPS_PER_READ_DQS + 12383da42859SDinh Nguyen vg) << 2)); 12393da42859SDinh Nguyen 12401273dd9eSMarek Vasut base_rw_mgr = readl(SDR_PHYGRP_RWMGRGRP_ADDRESS); 12413da42859SDinh Nguyen tmp_bit_chk = tmp_bit_chk | (correct_mask_vg & ~(base_rw_mgr)); 12423da42859SDinh Nguyen 12433da42859SDinh Nguyen if (vg == 0) 12443da42859SDinh Nguyen break; 12453da42859SDinh Nguyen } 12463da42859SDinh Nguyen *bit_chk &= tmp_bit_chk; 12473da42859SDinh Nguyen } 12483da42859SDinh Nguyen 1249c4815f76SMarek Vasut addr = SDR_PHYGRP_RWMGRGRP_ADDRESS | RW_MGR_RUN_SINGLE_GROUP_OFFSET; 125017fdc916SMarek Vasut writel(RW_MGR_CLEAR_DQS_ENABLE, addr + (group << 2)); 12513da42859SDinh Nguyen 12523da42859SDinh Nguyen if (all_correct) { 12533da42859SDinh Nguyen set_rank_and_odt_mask(0, RW_MGR_ODT_MODE_OFF); 12543da42859SDinh Nguyen debug_cond(DLEVEL == 2, "%s:%d read_test(%u,ALL,%u) =>\ 12553da42859SDinh Nguyen (%u == %u) => %lu", __func__, __LINE__, group, 12563da42859SDinh Nguyen all_groups, *bit_chk, param->read_correct_mask, 12573da42859SDinh Nguyen (long unsigned int)(*bit_chk == 12583da42859SDinh Nguyen param->read_correct_mask)); 12593da42859SDinh Nguyen return *bit_chk == param->read_correct_mask; 12603da42859SDinh Nguyen } else { 12613da42859SDinh Nguyen set_rank_and_odt_mask(0, RW_MGR_ODT_MODE_OFF); 12623da42859SDinh Nguyen debug_cond(DLEVEL == 2, "%s:%d read_test(%u,ONE,%u) =>\ 12633da42859SDinh Nguyen (%u != %lu) => %lu\n", __func__, __LINE__, 12643da42859SDinh Nguyen group, all_groups, *bit_chk, (long unsigned int)0, 12653da42859SDinh Nguyen (long unsigned int)(*bit_chk != 0x00)); 12663da42859SDinh Nguyen return *bit_chk != 0x00; 12673da42859SDinh Nguyen } 12683da42859SDinh Nguyen } 12693da42859SDinh Nguyen 12703da42859SDinh Nguyen static uint32_t rw_mgr_mem_calibrate_read_test_all_ranks(uint32_t group, 12713da42859SDinh Nguyen uint32_t num_tries, uint32_t all_correct, uint32_t *bit_chk, 12723da42859SDinh Nguyen uint32_t all_groups) 12733da42859SDinh Nguyen { 12743da42859SDinh Nguyen return rw_mgr_mem_calibrate_read_test(0, group, num_tries, all_correct, 12753da42859SDinh Nguyen bit_chk, all_groups, 1); 12763da42859SDinh Nguyen } 12773da42859SDinh Nguyen 12783da42859SDinh Nguyen static void rw_mgr_incr_vfifo(uint32_t grp, uint32_t *v) 12793da42859SDinh Nguyen { 12801273dd9eSMarek Vasut writel(grp, &phy_mgr_cmd->inc_vfifo_hard_phy); 12813da42859SDinh Nguyen (*v)++; 12823da42859SDinh Nguyen } 12833da42859SDinh Nguyen 12843da42859SDinh Nguyen static void rw_mgr_decr_vfifo(uint32_t grp, uint32_t *v) 12853da42859SDinh Nguyen { 12863da42859SDinh Nguyen uint32_t i; 12873da42859SDinh Nguyen 12883da42859SDinh Nguyen for (i = 0; i < VFIFO_SIZE-1; i++) 12893da42859SDinh Nguyen rw_mgr_incr_vfifo(grp, v); 12903da42859SDinh Nguyen } 12913da42859SDinh Nguyen 12923da42859SDinh Nguyen static int find_vfifo_read(uint32_t grp, uint32_t *bit_chk) 12933da42859SDinh Nguyen { 12943da42859SDinh Nguyen uint32_t v; 12953da42859SDinh Nguyen uint32_t fail_cnt = 0; 12963da42859SDinh Nguyen uint32_t test_status; 12973da42859SDinh Nguyen 12983da42859SDinh Nguyen for (v = 0; v < VFIFO_SIZE; ) { 12993da42859SDinh Nguyen debug_cond(DLEVEL == 2, "%s:%d find_dqs_en_phase: vfifo %u\n", 13003da42859SDinh Nguyen __func__, __LINE__, v); 13013da42859SDinh Nguyen test_status = rw_mgr_mem_calibrate_read_test_all_ranks 13023da42859SDinh Nguyen (grp, 1, PASS_ONE_BIT, bit_chk, 0); 13033da42859SDinh Nguyen if (!test_status) { 13043da42859SDinh Nguyen fail_cnt++; 13053da42859SDinh Nguyen 13063da42859SDinh Nguyen if (fail_cnt == 2) 13073da42859SDinh Nguyen break; 13083da42859SDinh Nguyen } 13093da42859SDinh Nguyen 13103da42859SDinh Nguyen /* fiddle with FIFO */ 13113da42859SDinh Nguyen rw_mgr_incr_vfifo(grp, &v); 13123da42859SDinh Nguyen } 13133da42859SDinh Nguyen 13143da42859SDinh Nguyen if (v >= VFIFO_SIZE) { 13153da42859SDinh Nguyen /* no failing read found!! Something must have gone wrong */ 13163da42859SDinh Nguyen debug_cond(DLEVEL == 2, "%s:%d find_dqs_en_phase: vfifo failed\n", 13173da42859SDinh Nguyen __func__, __LINE__); 13183da42859SDinh Nguyen return 0; 13193da42859SDinh Nguyen } else { 13203da42859SDinh Nguyen return v; 13213da42859SDinh Nguyen } 13223da42859SDinh Nguyen } 13233da42859SDinh Nguyen 13243da42859SDinh Nguyen static int find_working_phase(uint32_t *grp, uint32_t *bit_chk, 13253da42859SDinh Nguyen uint32_t dtaps_per_ptap, uint32_t *work_bgn, 13263da42859SDinh Nguyen uint32_t *v, uint32_t *d, uint32_t *p, 13273da42859SDinh Nguyen uint32_t *i, uint32_t *max_working_cnt) 13283da42859SDinh Nguyen { 13293da42859SDinh Nguyen uint32_t found_begin = 0; 13303da42859SDinh Nguyen uint32_t tmp_delay = 0; 13313da42859SDinh Nguyen uint32_t test_status; 13323da42859SDinh Nguyen 13333da42859SDinh Nguyen for (*d = 0; *d <= dtaps_per_ptap; (*d)++, tmp_delay += 13343da42859SDinh Nguyen IO_DELAY_PER_DQS_EN_DCHAIN_TAP) { 13353da42859SDinh Nguyen *work_bgn = tmp_delay; 13363da42859SDinh Nguyen scc_mgr_set_dqs_en_delay_all_ranks(*grp, *d); 13373da42859SDinh Nguyen 13383da42859SDinh Nguyen for (*i = 0; *i < VFIFO_SIZE; (*i)++) { 13393da42859SDinh Nguyen for (*p = 0; *p <= IO_DQS_EN_PHASE_MAX; (*p)++, *work_bgn += 13403da42859SDinh Nguyen IO_DELAY_PER_OPA_TAP) { 13413da42859SDinh Nguyen scc_mgr_set_dqs_en_phase_all_ranks(*grp, *p); 13423da42859SDinh Nguyen 13433da42859SDinh Nguyen test_status = 13443da42859SDinh Nguyen rw_mgr_mem_calibrate_read_test_all_ranks 13453da42859SDinh Nguyen (*grp, 1, PASS_ONE_BIT, bit_chk, 0); 13463da42859SDinh Nguyen 13473da42859SDinh Nguyen if (test_status) { 13483da42859SDinh Nguyen *max_working_cnt = 1; 13493da42859SDinh Nguyen found_begin = 1; 13503da42859SDinh Nguyen break; 13513da42859SDinh Nguyen } 13523da42859SDinh Nguyen } 13533da42859SDinh Nguyen 13543da42859SDinh Nguyen if (found_begin) 13553da42859SDinh Nguyen break; 13563da42859SDinh Nguyen 13573da42859SDinh Nguyen if (*p > IO_DQS_EN_PHASE_MAX) 13583da42859SDinh Nguyen /* fiddle with FIFO */ 13593da42859SDinh Nguyen rw_mgr_incr_vfifo(*grp, v); 13603da42859SDinh Nguyen } 13613da42859SDinh Nguyen 13623da42859SDinh Nguyen if (found_begin) 13633da42859SDinh Nguyen break; 13643da42859SDinh Nguyen } 13653da42859SDinh Nguyen 13663da42859SDinh Nguyen if (*i >= VFIFO_SIZE) { 13673da42859SDinh Nguyen /* cannot find working solution */ 13683da42859SDinh Nguyen debug_cond(DLEVEL == 2, "%s:%d find_dqs_en_phase: no vfifo/\ 13693da42859SDinh Nguyen ptap/dtap\n", __func__, __LINE__); 13703da42859SDinh Nguyen return 0; 13713da42859SDinh Nguyen } else { 13723da42859SDinh Nguyen return 1; 13733da42859SDinh Nguyen } 13743da42859SDinh Nguyen } 13753da42859SDinh Nguyen 13763da42859SDinh Nguyen static void sdr_backup_phase(uint32_t *grp, uint32_t *bit_chk, 13773da42859SDinh Nguyen uint32_t *work_bgn, uint32_t *v, uint32_t *d, 13783da42859SDinh Nguyen uint32_t *p, uint32_t *max_working_cnt) 13793da42859SDinh Nguyen { 13803da42859SDinh Nguyen uint32_t found_begin = 0; 13813da42859SDinh Nguyen uint32_t tmp_delay; 13823da42859SDinh Nguyen 13833da42859SDinh Nguyen /* Special case code for backing up a phase */ 13843da42859SDinh Nguyen if (*p == 0) { 13853da42859SDinh Nguyen *p = IO_DQS_EN_PHASE_MAX; 13863da42859SDinh Nguyen rw_mgr_decr_vfifo(*grp, v); 13873da42859SDinh Nguyen } else { 13883da42859SDinh Nguyen (*p)--; 13893da42859SDinh Nguyen } 13903da42859SDinh Nguyen tmp_delay = *work_bgn - IO_DELAY_PER_OPA_TAP; 13913da42859SDinh Nguyen scc_mgr_set_dqs_en_phase_all_ranks(*grp, *p); 13923da42859SDinh Nguyen 13933da42859SDinh Nguyen for (*d = 0; *d <= IO_DQS_EN_DELAY_MAX && tmp_delay < *work_bgn; 13943da42859SDinh Nguyen (*d)++, tmp_delay += IO_DELAY_PER_DQS_EN_DCHAIN_TAP) { 13953da42859SDinh Nguyen scc_mgr_set_dqs_en_delay_all_ranks(*grp, *d); 13963da42859SDinh Nguyen 13973da42859SDinh Nguyen if (rw_mgr_mem_calibrate_read_test_all_ranks(*grp, 1, 13983da42859SDinh Nguyen PASS_ONE_BIT, 13993da42859SDinh Nguyen bit_chk, 0)) { 14003da42859SDinh Nguyen found_begin = 1; 14013da42859SDinh Nguyen *work_bgn = tmp_delay; 14023da42859SDinh Nguyen break; 14033da42859SDinh Nguyen } 14043da42859SDinh Nguyen } 14053da42859SDinh Nguyen 14063da42859SDinh Nguyen /* We have found a working dtap before the ptap found above */ 14073da42859SDinh Nguyen if (found_begin == 1) 14083da42859SDinh Nguyen (*max_working_cnt)++; 14093da42859SDinh Nguyen 14103da42859SDinh Nguyen /* 14113da42859SDinh Nguyen * Restore VFIFO to old state before we decremented it 14123da42859SDinh Nguyen * (if needed). 14133da42859SDinh Nguyen */ 14143da42859SDinh Nguyen (*p)++; 14153da42859SDinh Nguyen if (*p > IO_DQS_EN_PHASE_MAX) { 14163da42859SDinh Nguyen *p = 0; 14173da42859SDinh Nguyen rw_mgr_incr_vfifo(*grp, v); 14183da42859SDinh Nguyen } 14193da42859SDinh Nguyen 14203da42859SDinh Nguyen scc_mgr_set_dqs_en_delay_all_ranks(*grp, 0); 14213da42859SDinh Nguyen } 14223da42859SDinh Nguyen 14233da42859SDinh Nguyen static int sdr_nonworking_phase(uint32_t *grp, uint32_t *bit_chk, 14243da42859SDinh Nguyen uint32_t *work_bgn, uint32_t *v, uint32_t *d, 14253da42859SDinh Nguyen uint32_t *p, uint32_t *i, uint32_t *max_working_cnt, 14263da42859SDinh Nguyen uint32_t *work_end) 14273da42859SDinh Nguyen { 14283da42859SDinh Nguyen uint32_t found_end = 0; 14293da42859SDinh Nguyen 14303da42859SDinh Nguyen (*p)++; 14313da42859SDinh Nguyen *work_end += IO_DELAY_PER_OPA_TAP; 14323da42859SDinh Nguyen if (*p > IO_DQS_EN_PHASE_MAX) { 14333da42859SDinh Nguyen /* fiddle with FIFO */ 14343da42859SDinh Nguyen *p = 0; 14353da42859SDinh Nguyen rw_mgr_incr_vfifo(*grp, v); 14363da42859SDinh Nguyen } 14373da42859SDinh Nguyen 14383da42859SDinh Nguyen for (; *i < VFIFO_SIZE + 1; (*i)++) { 14393da42859SDinh Nguyen for (; *p <= IO_DQS_EN_PHASE_MAX; (*p)++, *work_end 14403da42859SDinh Nguyen += IO_DELAY_PER_OPA_TAP) { 14413da42859SDinh Nguyen scc_mgr_set_dqs_en_phase_all_ranks(*grp, *p); 14423da42859SDinh Nguyen 14433da42859SDinh Nguyen if (!rw_mgr_mem_calibrate_read_test_all_ranks 14443da42859SDinh Nguyen (*grp, 1, PASS_ONE_BIT, bit_chk, 0)) { 14453da42859SDinh Nguyen found_end = 1; 14463da42859SDinh Nguyen break; 14473da42859SDinh Nguyen } else { 14483da42859SDinh Nguyen (*max_working_cnt)++; 14493da42859SDinh Nguyen } 14503da42859SDinh Nguyen } 14513da42859SDinh Nguyen 14523da42859SDinh Nguyen if (found_end) 14533da42859SDinh Nguyen break; 14543da42859SDinh Nguyen 14553da42859SDinh Nguyen if (*p > IO_DQS_EN_PHASE_MAX) { 14563da42859SDinh Nguyen /* fiddle with FIFO */ 14573da42859SDinh Nguyen rw_mgr_incr_vfifo(*grp, v); 14583da42859SDinh Nguyen *p = 0; 14593da42859SDinh Nguyen } 14603da42859SDinh Nguyen } 14613da42859SDinh Nguyen 14623da42859SDinh Nguyen if (*i >= VFIFO_SIZE + 1) { 14633da42859SDinh Nguyen /* cannot see edge of failing read */ 14643da42859SDinh Nguyen debug_cond(DLEVEL == 2, "%s:%d sdr_nonworking_phase: end:\ 14653da42859SDinh Nguyen failed\n", __func__, __LINE__); 14663da42859SDinh Nguyen return 0; 14673da42859SDinh Nguyen } else { 14683da42859SDinh Nguyen return 1; 14693da42859SDinh Nguyen } 14703da42859SDinh Nguyen } 14713da42859SDinh Nguyen 14723da42859SDinh Nguyen static int sdr_find_window_centre(uint32_t *grp, uint32_t *bit_chk, 14733da42859SDinh Nguyen uint32_t *work_bgn, uint32_t *v, uint32_t *d, 14743da42859SDinh Nguyen uint32_t *p, uint32_t *work_mid, 14753da42859SDinh Nguyen uint32_t *work_end) 14763da42859SDinh Nguyen { 14773da42859SDinh Nguyen int i; 14783da42859SDinh Nguyen int tmp_delay = 0; 14793da42859SDinh Nguyen 14803da42859SDinh Nguyen *work_mid = (*work_bgn + *work_end) / 2; 14813da42859SDinh Nguyen 14823da42859SDinh Nguyen debug_cond(DLEVEL == 2, "work_bgn=%d work_end=%d work_mid=%d\n", 14833da42859SDinh Nguyen *work_bgn, *work_end, *work_mid); 14843da42859SDinh Nguyen /* Get the middle delay to be less than a VFIFO delay */ 14853da42859SDinh Nguyen for (*p = 0; *p <= IO_DQS_EN_PHASE_MAX; 14863da42859SDinh Nguyen (*p)++, tmp_delay += IO_DELAY_PER_OPA_TAP) 14873da42859SDinh Nguyen ; 14883da42859SDinh Nguyen debug_cond(DLEVEL == 2, "vfifo ptap delay %d\n", tmp_delay); 14893da42859SDinh Nguyen while (*work_mid > tmp_delay) 14903da42859SDinh Nguyen *work_mid -= tmp_delay; 14913da42859SDinh Nguyen debug_cond(DLEVEL == 2, "new work_mid %d\n", *work_mid); 14923da42859SDinh Nguyen 14933da42859SDinh Nguyen tmp_delay = 0; 14943da42859SDinh Nguyen for (*p = 0; *p <= IO_DQS_EN_PHASE_MAX && tmp_delay < *work_mid; 14953da42859SDinh Nguyen (*p)++, tmp_delay += IO_DELAY_PER_OPA_TAP) 14963da42859SDinh Nguyen ; 14973da42859SDinh Nguyen tmp_delay -= IO_DELAY_PER_OPA_TAP; 14983da42859SDinh Nguyen debug_cond(DLEVEL == 2, "new p %d, tmp_delay=%d\n", (*p) - 1, tmp_delay); 14993da42859SDinh Nguyen for (*d = 0; *d <= IO_DQS_EN_DELAY_MAX && tmp_delay < *work_mid; (*d)++, 15003da42859SDinh Nguyen tmp_delay += IO_DELAY_PER_DQS_EN_DCHAIN_TAP) 15013da42859SDinh Nguyen ; 15023da42859SDinh Nguyen debug_cond(DLEVEL == 2, "new d %d, tmp_delay=%d\n", *d, tmp_delay); 15033da42859SDinh Nguyen 15043da42859SDinh Nguyen scc_mgr_set_dqs_en_phase_all_ranks(*grp, (*p) - 1); 15053da42859SDinh Nguyen scc_mgr_set_dqs_en_delay_all_ranks(*grp, *d); 15063da42859SDinh Nguyen 15073da42859SDinh Nguyen /* 15083da42859SDinh Nguyen * push vfifo until we can successfully calibrate. We can do this 15093da42859SDinh Nguyen * because the largest possible margin in 1 VFIFO cycle. 15103da42859SDinh Nguyen */ 15113da42859SDinh Nguyen for (i = 0; i < VFIFO_SIZE; i++) { 15123da42859SDinh Nguyen debug_cond(DLEVEL == 2, "find_dqs_en_phase: center: vfifo=%u\n", 15133da42859SDinh Nguyen *v); 15143da42859SDinh Nguyen if (rw_mgr_mem_calibrate_read_test_all_ranks(*grp, 1, 15153da42859SDinh Nguyen PASS_ONE_BIT, 15163da42859SDinh Nguyen bit_chk, 0)) { 15173da42859SDinh Nguyen break; 15183da42859SDinh Nguyen } 15193da42859SDinh Nguyen 15203da42859SDinh Nguyen /* fiddle with FIFO */ 15213da42859SDinh Nguyen rw_mgr_incr_vfifo(*grp, v); 15223da42859SDinh Nguyen } 15233da42859SDinh Nguyen 15243da42859SDinh Nguyen if (i >= VFIFO_SIZE) { 15253da42859SDinh Nguyen debug_cond(DLEVEL == 2, "%s:%d find_dqs_en_phase: center: \ 15263da42859SDinh Nguyen failed\n", __func__, __LINE__); 15273da42859SDinh Nguyen return 0; 15283da42859SDinh Nguyen } else { 15293da42859SDinh Nguyen return 1; 15303da42859SDinh Nguyen } 15313da42859SDinh Nguyen } 15323da42859SDinh Nguyen 15333da42859SDinh Nguyen /* find a good dqs enable to use */ 15343da42859SDinh Nguyen static uint32_t rw_mgr_mem_calibrate_vfifo_find_dqs_en_phase(uint32_t grp) 15353da42859SDinh Nguyen { 15363da42859SDinh Nguyen uint32_t v, d, p, i; 15373da42859SDinh Nguyen uint32_t max_working_cnt; 15383da42859SDinh Nguyen uint32_t bit_chk; 15393da42859SDinh Nguyen uint32_t dtaps_per_ptap; 15403da42859SDinh Nguyen uint32_t work_bgn, work_mid, work_end; 15413da42859SDinh Nguyen uint32_t found_passing_read, found_failing_read, initial_failing_dtap; 15423da42859SDinh Nguyen 15433da42859SDinh Nguyen debug("%s:%d %u\n", __func__, __LINE__, grp); 15443da42859SDinh Nguyen 15453da42859SDinh Nguyen reg_file_set_sub_stage(CAL_SUBSTAGE_VFIFO_CENTER); 15463da42859SDinh Nguyen 15473da42859SDinh Nguyen scc_mgr_set_dqs_en_delay_all_ranks(grp, 0); 15483da42859SDinh Nguyen scc_mgr_set_dqs_en_phase_all_ranks(grp, 0); 15493da42859SDinh Nguyen 15503da42859SDinh Nguyen /* ************************************************************** */ 15513da42859SDinh Nguyen /* * Step 0 : Determine number of delay taps for each phase tap * */ 15523da42859SDinh Nguyen dtaps_per_ptap = IO_DELAY_PER_OPA_TAP/IO_DELAY_PER_DQS_EN_DCHAIN_TAP; 15533da42859SDinh Nguyen 15543da42859SDinh Nguyen /* ********************************************************* */ 15553da42859SDinh Nguyen /* * Step 1 : First push vfifo until we get a failing read * */ 15563da42859SDinh Nguyen v = find_vfifo_read(grp, &bit_chk); 15573da42859SDinh Nguyen 15583da42859SDinh Nguyen max_working_cnt = 0; 15593da42859SDinh Nguyen 15603da42859SDinh Nguyen /* ******************************************************** */ 15613da42859SDinh Nguyen /* * step 2: find first working phase, increment in ptaps * */ 15623da42859SDinh Nguyen work_bgn = 0; 15633da42859SDinh Nguyen if (find_working_phase(&grp, &bit_chk, dtaps_per_ptap, &work_bgn, &v, &d, 15643da42859SDinh Nguyen &p, &i, &max_working_cnt) == 0) 15653da42859SDinh Nguyen return 0; 15663da42859SDinh Nguyen 15673da42859SDinh Nguyen work_end = work_bgn; 15683da42859SDinh Nguyen 15693da42859SDinh Nguyen /* 15703da42859SDinh Nguyen * If d is 0 then the working window covers a phase tap and 15713da42859SDinh Nguyen * we can follow the old procedure otherwise, we've found the beginning, 15723da42859SDinh Nguyen * and we need to increment the dtaps until we find the end. 15733da42859SDinh Nguyen */ 15743da42859SDinh Nguyen if (d == 0) { 15753da42859SDinh Nguyen /* ********************************************************* */ 15763da42859SDinh Nguyen /* * step 3a: if we have room, back off by one and 15773da42859SDinh Nguyen increment in dtaps * */ 15783da42859SDinh Nguyen 15793da42859SDinh Nguyen sdr_backup_phase(&grp, &bit_chk, &work_bgn, &v, &d, &p, 15803da42859SDinh Nguyen &max_working_cnt); 15813da42859SDinh Nguyen 15823da42859SDinh Nguyen /* ********************************************************* */ 15833da42859SDinh Nguyen /* * step 4a: go forward from working phase to non working 15843da42859SDinh Nguyen phase, increment in ptaps * */ 15853da42859SDinh Nguyen if (sdr_nonworking_phase(&grp, &bit_chk, &work_bgn, &v, &d, &p, 15863da42859SDinh Nguyen &i, &max_working_cnt, &work_end) == 0) 15873da42859SDinh Nguyen return 0; 15883da42859SDinh Nguyen 15893da42859SDinh Nguyen /* ********************************************************* */ 15903da42859SDinh Nguyen /* * step 5a: back off one from last, increment in dtaps * */ 15913da42859SDinh Nguyen 15923da42859SDinh Nguyen /* Special case code for backing up a phase */ 15933da42859SDinh Nguyen if (p == 0) { 15943da42859SDinh Nguyen p = IO_DQS_EN_PHASE_MAX; 15953da42859SDinh Nguyen rw_mgr_decr_vfifo(grp, &v); 15963da42859SDinh Nguyen } else { 15973da42859SDinh Nguyen p = p - 1; 15983da42859SDinh Nguyen } 15993da42859SDinh Nguyen 16003da42859SDinh Nguyen work_end -= IO_DELAY_PER_OPA_TAP; 16013da42859SDinh Nguyen scc_mgr_set_dqs_en_phase_all_ranks(grp, p); 16023da42859SDinh Nguyen 16033da42859SDinh Nguyen /* * The actual increment of dtaps is done outside of 16043da42859SDinh Nguyen the if/else loop to share code */ 16053da42859SDinh Nguyen d = 0; 16063da42859SDinh Nguyen 16073da42859SDinh Nguyen debug_cond(DLEVEL == 2, "%s:%d find_dqs_en_phase: v/p: \ 16083da42859SDinh Nguyen vfifo=%u ptap=%u\n", __func__, __LINE__, 16093da42859SDinh Nguyen v, p); 16103da42859SDinh Nguyen } else { 16113da42859SDinh Nguyen /* ******************************************************* */ 16123da42859SDinh Nguyen /* * step 3-5b: Find the right edge of the window using 16133da42859SDinh Nguyen delay taps * */ 16143da42859SDinh Nguyen debug_cond(DLEVEL == 2, "%s:%d find_dqs_en_phase:vfifo=%u \ 16153da42859SDinh Nguyen ptap=%u dtap=%u bgn=%u\n", __func__, __LINE__, 16163da42859SDinh Nguyen v, p, d, work_bgn); 16173da42859SDinh Nguyen 16183da42859SDinh Nguyen work_end = work_bgn; 16193da42859SDinh Nguyen 16203da42859SDinh Nguyen /* * The actual increment of dtaps is done outside of the 16213da42859SDinh Nguyen if/else loop to share code */ 16223da42859SDinh Nguyen 16233da42859SDinh Nguyen /* Only here to counterbalance a subtract later on which is 16243da42859SDinh Nguyen not needed if this branch of the algorithm is taken */ 16253da42859SDinh Nguyen max_working_cnt++; 16263da42859SDinh Nguyen } 16273da42859SDinh Nguyen 16283da42859SDinh Nguyen /* The dtap increment to find the failing edge is done here */ 16293da42859SDinh Nguyen for (; d <= IO_DQS_EN_DELAY_MAX; d++, work_end += 16303da42859SDinh Nguyen IO_DELAY_PER_DQS_EN_DCHAIN_TAP) { 16313da42859SDinh Nguyen debug_cond(DLEVEL == 2, "%s:%d find_dqs_en_phase: \ 16323da42859SDinh Nguyen end-2: dtap=%u\n", __func__, __LINE__, d); 16333da42859SDinh Nguyen scc_mgr_set_dqs_en_delay_all_ranks(grp, d); 16343da42859SDinh Nguyen 16353da42859SDinh Nguyen if (!rw_mgr_mem_calibrate_read_test_all_ranks(grp, 1, 16363da42859SDinh Nguyen PASS_ONE_BIT, 16373da42859SDinh Nguyen &bit_chk, 0)) { 16383da42859SDinh Nguyen break; 16393da42859SDinh Nguyen } 16403da42859SDinh Nguyen } 16413da42859SDinh Nguyen 16423da42859SDinh Nguyen /* Go back to working dtap */ 16433da42859SDinh Nguyen if (d != 0) 16443da42859SDinh Nguyen work_end -= IO_DELAY_PER_DQS_EN_DCHAIN_TAP; 16453da42859SDinh Nguyen 16463da42859SDinh Nguyen debug_cond(DLEVEL == 2, "%s:%d find_dqs_en_phase: v/p/d: vfifo=%u \ 16473da42859SDinh Nguyen ptap=%u dtap=%u end=%u\n", __func__, __LINE__, 16483da42859SDinh Nguyen v, p, d-1, work_end); 16493da42859SDinh Nguyen 16503da42859SDinh Nguyen if (work_end < work_bgn) { 16513da42859SDinh Nguyen /* nil range */ 16523da42859SDinh Nguyen debug_cond(DLEVEL == 2, "%s:%d find_dqs_en_phase: end-2: \ 16533da42859SDinh Nguyen failed\n", __func__, __LINE__); 16543da42859SDinh Nguyen return 0; 16553da42859SDinh Nguyen } 16563da42859SDinh Nguyen 16573da42859SDinh Nguyen debug_cond(DLEVEL == 2, "%s:%d find_dqs_en_phase: found range [%u,%u]\n", 16583da42859SDinh Nguyen __func__, __LINE__, work_bgn, work_end); 16593da42859SDinh Nguyen 16603da42859SDinh Nguyen /* *************************************************************** */ 16613da42859SDinh Nguyen /* 16623da42859SDinh Nguyen * * We need to calculate the number of dtaps that equal a ptap 16633da42859SDinh Nguyen * * To do that we'll back up a ptap and re-find the edge of the 16643da42859SDinh Nguyen * * window using dtaps 16653da42859SDinh Nguyen */ 16663da42859SDinh Nguyen 16673da42859SDinh Nguyen debug_cond(DLEVEL == 2, "%s:%d find_dqs_en_phase: calculate dtaps_per_ptap \ 16683da42859SDinh Nguyen for tracking\n", __func__, __LINE__); 16693da42859SDinh Nguyen 16703da42859SDinh Nguyen /* Special case code for backing up a phase */ 16713da42859SDinh Nguyen if (p == 0) { 16723da42859SDinh Nguyen p = IO_DQS_EN_PHASE_MAX; 16733da42859SDinh Nguyen rw_mgr_decr_vfifo(grp, &v); 16743da42859SDinh Nguyen debug_cond(DLEVEL == 2, "%s:%d find_dqs_en_phase: backedup \ 16753da42859SDinh Nguyen cycle/phase: v=%u p=%u\n", __func__, __LINE__, 16763da42859SDinh Nguyen v, p); 16773da42859SDinh Nguyen } else { 16783da42859SDinh Nguyen p = p - 1; 16793da42859SDinh Nguyen debug_cond(DLEVEL == 2, "%s:%d find_dqs_en_phase: backedup \ 16803da42859SDinh Nguyen phase only: v=%u p=%u", __func__, __LINE__, 16813da42859SDinh Nguyen v, p); 16823da42859SDinh Nguyen } 16833da42859SDinh Nguyen 16843da42859SDinh Nguyen scc_mgr_set_dqs_en_phase_all_ranks(grp, p); 16853da42859SDinh Nguyen 16863da42859SDinh Nguyen /* 16873da42859SDinh Nguyen * Increase dtap until we first see a passing read (in case the 16883da42859SDinh Nguyen * window is smaller than a ptap), 16893da42859SDinh Nguyen * and then a failing read to mark the edge of the window again 16903da42859SDinh Nguyen */ 16913da42859SDinh Nguyen 16923da42859SDinh Nguyen /* Find a passing read */ 16933da42859SDinh Nguyen debug_cond(DLEVEL == 2, "%s:%d find_dqs_en_phase: find passing read\n", 16943da42859SDinh Nguyen __func__, __LINE__); 16953da42859SDinh Nguyen found_passing_read = 0; 16963da42859SDinh Nguyen found_failing_read = 0; 16973da42859SDinh Nguyen initial_failing_dtap = d; 16983da42859SDinh Nguyen for (; d <= IO_DQS_EN_DELAY_MAX; d++) { 16993da42859SDinh Nguyen debug_cond(DLEVEL == 2, "%s:%d find_dqs_en_phase: testing \ 17003da42859SDinh Nguyen read d=%u\n", __func__, __LINE__, d); 17013da42859SDinh Nguyen scc_mgr_set_dqs_en_delay_all_ranks(grp, d); 17023da42859SDinh Nguyen 17033da42859SDinh Nguyen if (rw_mgr_mem_calibrate_read_test_all_ranks(grp, 1, 17043da42859SDinh Nguyen PASS_ONE_BIT, 17053da42859SDinh Nguyen &bit_chk, 0)) { 17063da42859SDinh Nguyen found_passing_read = 1; 17073da42859SDinh Nguyen break; 17083da42859SDinh Nguyen } 17093da42859SDinh Nguyen } 17103da42859SDinh Nguyen 17113da42859SDinh Nguyen if (found_passing_read) { 17123da42859SDinh Nguyen /* Find a failing read */ 17133da42859SDinh Nguyen debug_cond(DLEVEL == 2, "%s:%d find_dqs_en_phase: find failing \ 17143da42859SDinh Nguyen read\n", __func__, __LINE__); 17153da42859SDinh Nguyen for (d = d + 1; d <= IO_DQS_EN_DELAY_MAX; d++) { 17163da42859SDinh Nguyen debug_cond(DLEVEL == 2, "%s:%d find_dqs_en_phase: \ 17173da42859SDinh Nguyen testing read d=%u\n", __func__, __LINE__, d); 17183da42859SDinh Nguyen scc_mgr_set_dqs_en_delay_all_ranks(grp, d); 17193da42859SDinh Nguyen 17203da42859SDinh Nguyen if (!rw_mgr_mem_calibrate_read_test_all_ranks 17213da42859SDinh Nguyen (grp, 1, PASS_ONE_BIT, &bit_chk, 0)) { 17223da42859SDinh Nguyen found_failing_read = 1; 17233da42859SDinh Nguyen break; 17243da42859SDinh Nguyen } 17253da42859SDinh Nguyen } 17263da42859SDinh Nguyen } else { 17273da42859SDinh Nguyen debug_cond(DLEVEL == 1, "%s:%d find_dqs_en_phase: failed to \ 17283da42859SDinh Nguyen calculate dtaps", __func__, __LINE__); 17293da42859SDinh Nguyen debug_cond(DLEVEL == 1, "per ptap. Fall back on static value\n"); 17303da42859SDinh Nguyen } 17313da42859SDinh Nguyen 17323da42859SDinh Nguyen /* 17333da42859SDinh Nguyen * The dynamically calculated dtaps_per_ptap is only valid if we 17343da42859SDinh Nguyen * found a passing/failing read. If we didn't, it means d hit the max 17353da42859SDinh Nguyen * (IO_DQS_EN_DELAY_MAX). Otherwise, dtaps_per_ptap retains its 17363da42859SDinh Nguyen * statically calculated value. 17373da42859SDinh Nguyen */ 17383da42859SDinh Nguyen if (found_passing_read && found_failing_read) 17393da42859SDinh Nguyen dtaps_per_ptap = d - initial_failing_dtap; 17403da42859SDinh Nguyen 17411273dd9eSMarek Vasut writel(dtaps_per_ptap, &sdr_reg_file->dtaps_per_ptap); 17423da42859SDinh Nguyen debug_cond(DLEVEL == 2, "%s:%d find_dqs_en_phase: dtaps_per_ptap=%u \ 17433da42859SDinh Nguyen - %u = %u", __func__, __LINE__, d, 17443da42859SDinh Nguyen initial_failing_dtap, dtaps_per_ptap); 17453da42859SDinh Nguyen 17463da42859SDinh Nguyen /* ******************************************** */ 17473da42859SDinh Nguyen /* * step 6: Find the centre of the window * */ 17483da42859SDinh Nguyen if (sdr_find_window_centre(&grp, &bit_chk, &work_bgn, &v, &d, &p, 17493da42859SDinh Nguyen &work_mid, &work_end) == 0) 17503da42859SDinh Nguyen return 0; 17513da42859SDinh Nguyen 17523da42859SDinh Nguyen debug_cond(DLEVEL == 2, "%s:%d find_dqs_en_phase: center found: \ 17533da42859SDinh Nguyen vfifo=%u ptap=%u dtap=%u\n", __func__, __LINE__, 17543da42859SDinh Nguyen v, p-1, d); 17553da42859SDinh Nguyen return 1; 17563da42859SDinh Nguyen } 17573da42859SDinh Nguyen 17583da42859SDinh Nguyen /* 17593da42859SDinh Nguyen * Try rw_mgr_mem_calibrate_vfifo_find_dqs_en_phase across different 17603da42859SDinh Nguyen * dq_in_delay values 17613da42859SDinh Nguyen */ 17623da42859SDinh Nguyen static uint32_t 17633da42859SDinh Nguyen rw_mgr_mem_calibrate_vfifo_find_dqs_en_phase_sweep_dq_in_delay 17643da42859SDinh Nguyen (uint32_t write_group, uint32_t read_group, uint32_t test_bgn) 17653da42859SDinh Nguyen { 17663da42859SDinh Nguyen uint32_t found; 17673da42859SDinh Nguyen uint32_t i; 17683da42859SDinh Nguyen uint32_t p; 17693da42859SDinh Nguyen uint32_t d; 17703da42859SDinh Nguyen uint32_t r; 17713da42859SDinh Nguyen 17723da42859SDinh Nguyen const uint32_t delay_step = IO_IO_IN_DELAY_MAX / 17733da42859SDinh Nguyen (RW_MGR_MEM_DQ_PER_READ_DQS-1); 17743da42859SDinh Nguyen /* we start at zero, so have one less dq to devide among */ 17753da42859SDinh Nguyen 17763da42859SDinh Nguyen debug("%s:%d (%u,%u,%u)", __func__, __LINE__, write_group, read_group, 17773da42859SDinh Nguyen test_bgn); 17783da42859SDinh Nguyen 17793da42859SDinh Nguyen /* try different dq_in_delays since the dq path is shorter than dqs */ 17803da42859SDinh Nguyen 17813da42859SDinh Nguyen for (r = 0; r < RW_MGR_MEM_NUMBER_OF_RANKS; 17823da42859SDinh Nguyen r += NUM_RANKS_PER_SHADOW_REG) { 178332675249SMarek Vasut for (i = 0, p = test_bgn, d = 0; i < RW_MGR_MEM_DQ_PER_READ_DQS; i++, p++, d += delay_step) { 17843da42859SDinh Nguyen debug_cond(DLEVEL == 1, "%s:%d rw_mgr_mem_calibrate_\ 17853da42859SDinh Nguyen vfifo_find_dqs_", __func__, __LINE__); 17863da42859SDinh Nguyen debug_cond(DLEVEL == 1, "en_phase_sweep_dq_in_delay: g=%u/%u ", 17873da42859SDinh Nguyen write_group, read_group); 17883da42859SDinh Nguyen debug_cond(DLEVEL == 1, "r=%u, i=%u p=%u d=%u\n", r, i , p, d); 178907aee5bdSMarek Vasut scc_mgr_set_dq_in_delay(p, d); 17903da42859SDinh Nguyen scc_mgr_load_dq(p); 17913da42859SDinh Nguyen } 17921273dd9eSMarek Vasut writel(0, &sdr_scc_mgr->update); 17933da42859SDinh Nguyen } 17943da42859SDinh Nguyen 17953da42859SDinh Nguyen found = rw_mgr_mem_calibrate_vfifo_find_dqs_en_phase(read_group); 17963da42859SDinh Nguyen 17973da42859SDinh Nguyen debug_cond(DLEVEL == 1, "%s:%d rw_mgr_mem_calibrate_vfifo_find_dqs_\ 17983da42859SDinh Nguyen en_phase_sweep_dq", __func__, __LINE__); 17993da42859SDinh Nguyen debug_cond(DLEVEL == 1, "_in_delay: g=%u/%u found=%u; Reseting delay \ 18003da42859SDinh Nguyen chain to zero\n", write_group, read_group, found); 18013da42859SDinh Nguyen 18023da42859SDinh Nguyen for (r = 0; r < RW_MGR_MEM_NUMBER_OF_RANKS; 18033da42859SDinh Nguyen r += NUM_RANKS_PER_SHADOW_REG) { 18043da42859SDinh Nguyen for (i = 0, p = test_bgn; i < RW_MGR_MEM_DQ_PER_READ_DQS; 18053da42859SDinh Nguyen i++, p++) { 180607aee5bdSMarek Vasut scc_mgr_set_dq_in_delay(p, 0); 18073da42859SDinh Nguyen scc_mgr_load_dq(p); 18083da42859SDinh Nguyen } 18091273dd9eSMarek Vasut writel(0, &sdr_scc_mgr->update); 18103da42859SDinh Nguyen } 18113da42859SDinh Nguyen 18123da42859SDinh Nguyen return found; 18133da42859SDinh Nguyen } 18143da42859SDinh Nguyen 18153da42859SDinh Nguyen /* per-bit deskew DQ and center */ 18163da42859SDinh Nguyen static uint32_t rw_mgr_mem_calibrate_vfifo_center(uint32_t rank_bgn, 18173da42859SDinh Nguyen uint32_t write_group, uint32_t read_group, uint32_t test_bgn, 18183da42859SDinh Nguyen uint32_t use_read_test, uint32_t update_fom) 18193da42859SDinh Nguyen { 18203da42859SDinh Nguyen uint32_t i, p, d, min_index; 18213da42859SDinh Nguyen /* 18223da42859SDinh Nguyen * Store these as signed since there are comparisons with 18233da42859SDinh Nguyen * signed numbers. 18243da42859SDinh Nguyen */ 18253da42859SDinh Nguyen uint32_t bit_chk; 18263da42859SDinh Nguyen uint32_t sticky_bit_chk; 18273da42859SDinh Nguyen int32_t left_edge[RW_MGR_MEM_DQ_PER_READ_DQS]; 18283da42859SDinh Nguyen int32_t right_edge[RW_MGR_MEM_DQ_PER_READ_DQS]; 18293da42859SDinh Nguyen int32_t final_dq[RW_MGR_MEM_DQ_PER_READ_DQS]; 18303da42859SDinh Nguyen int32_t mid; 18313da42859SDinh Nguyen int32_t orig_mid_min, mid_min; 18323da42859SDinh Nguyen int32_t new_dqs, start_dqs, start_dqs_en, shift_dq, final_dqs, 18333da42859SDinh Nguyen final_dqs_en; 18343da42859SDinh Nguyen int32_t dq_margin, dqs_margin; 18353da42859SDinh Nguyen uint32_t stop; 18363da42859SDinh Nguyen uint32_t temp_dq_in_delay1, temp_dq_in_delay2; 18373da42859SDinh Nguyen uint32_t addr; 18383da42859SDinh Nguyen 18393da42859SDinh Nguyen debug("%s:%d: %u %u", __func__, __LINE__, read_group, test_bgn); 18403da42859SDinh Nguyen 1841c4815f76SMarek Vasut addr = SDR_PHYGRP_SCCGRP_ADDRESS | SCC_MGR_DQS_IN_DELAY_OFFSET; 184217fdc916SMarek Vasut start_dqs = readl(addr + (read_group << 2)); 18433da42859SDinh Nguyen if (IO_SHIFT_DQS_EN_WHEN_SHIFT_DQS) 184417fdc916SMarek Vasut start_dqs_en = readl(addr + ((read_group << 2) 18453da42859SDinh Nguyen - IO_DQS_EN_DELAY_OFFSET)); 18463da42859SDinh Nguyen 18473da42859SDinh Nguyen /* set the left and right edge of each bit to an illegal value */ 18483da42859SDinh Nguyen /* use (IO_IO_IN_DELAY_MAX + 1) as an illegal value */ 18493da42859SDinh Nguyen sticky_bit_chk = 0; 18503da42859SDinh Nguyen for (i = 0; i < RW_MGR_MEM_DQ_PER_READ_DQS; i++) { 18513da42859SDinh Nguyen left_edge[i] = IO_IO_IN_DELAY_MAX + 1; 18523da42859SDinh Nguyen right_edge[i] = IO_IO_IN_DELAY_MAX + 1; 18533da42859SDinh Nguyen } 18543da42859SDinh Nguyen 18553da42859SDinh Nguyen /* Search for the left edge of the window for each bit */ 18563da42859SDinh Nguyen for (d = 0; d <= IO_IO_IN_DELAY_MAX; d++) { 18573da42859SDinh Nguyen scc_mgr_apply_group_dq_in_delay(write_group, test_bgn, d); 18583da42859SDinh Nguyen 18591273dd9eSMarek Vasut writel(0, &sdr_scc_mgr->update); 18603da42859SDinh Nguyen 18613da42859SDinh Nguyen /* 18623da42859SDinh Nguyen * Stop searching when the read test doesn't pass AND when 18633da42859SDinh Nguyen * we've seen a passing read on every bit. 18643da42859SDinh Nguyen */ 18653da42859SDinh Nguyen if (use_read_test) { 18663da42859SDinh Nguyen stop = !rw_mgr_mem_calibrate_read_test(rank_bgn, 18673da42859SDinh Nguyen read_group, NUM_READ_PB_TESTS, PASS_ONE_BIT, 18683da42859SDinh Nguyen &bit_chk, 0, 0); 18693da42859SDinh Nguyen } else { 18703da42859SDinh Nguyen rw_mgr_mem_calibrate_write_test(rank_bgn, write_group, 18713da42859SDinh Nguyen 0, PASS_ONE_BIT, 18723da42859SDinh Nguyen &bit_chk, 0); 18733da42859SDinh Nguyen bit_chk = bit_chk >> (RW_MGR_MEM_DQ_PER_READ_DQS * 18743da42859SDinh Nguyen (read_group - (write_group * 18753da42859SDinh Nguyen RW_MGR_MEM_IF_READ_DQS_WIDTH / 18763da42859SDinh Nguyen RW_MGR_MEM_IF_WRITE_DQS_WIDTH))); 18773da42859SDinh Nguyen stop = (bit_chk == 0); 18783da42859SDinh Nguyen } 18793da42859SDinh Nguyen sticky_bit_chk = sticky_bit_chk | bit_chk; 18803da42859SDinh Nguyen stop = stop && (sticky_bit_chk == param->read_correct_mask); 18813da42859SDinh Nguyen debug_cond(DLEVEL == 2, "%s:%d vfifo_center(left): dtap=%u => %u == %u \ 18823da42859SDinh Nguyen && %u", __func__, __LINE__, d, 18833da42859SDinh Nguyen sticky_bit_chk, 18843da42859SDinh Nguyen param->read_correct_mask, stop); 18853da42859SDinh Nguyen 18863da42859SDinh Nguyen if (stop == 1) { 18873da42859SDinh Nguyen break; 18883da42859SDinh Nguyen } else { 18893da42859SDinh Nguyen for (i = 0; i < RW_MGR_MEM_DQ_PER_READ_DQS; i++) { 18903da42859SDinh Nguyen if (bit_chk & 1) { 18913da42859SDinh Nguyen /* Remember a passing test as the 18923da42859SDinh Nguyen left_edge */ 18933da42859SDinh Nguyen left_edge[i] = d; 18943da42859SDinh Nguyen } else { 18953da42859SDinh Nguyen /* If a left edge has not been seen yet, 18963da42859SDinh Nguyen then a future passing test will mark 18973da42859SDinh Nguyen this edge as the right edge */ 18983da42859SDinh Nguyen if (left_edge[i] == 18993da42859SDinh Nguyen IO_IO_IN_DELAY_MAX + 1) { 19003da42859SDinh Nguyen right_edge[i] = -(d + 1); 19013da42859SDinh Nguyen } 19023da42859SDinh Nguyen } 19033da42859SDinh Nguyen bit_chk = bit_chk >> 1; 19043da42859SDinh Nguyen } 19053da42859SDinh Nguyen } 19063da42859SDinh Nguyen } 19073da42859SDinh Nguyen 19083da42859SDinh Nguyen /* Reset DQ delay chains to 0 */ 190932675249SMarek Vasut scc_mgr_apply_group_dq_in_delay(test_bgn, 0); 19103da42859SDinh Nguyen sticky_bit_chk = 0; 19113da42859SDinh Nguyen for (i = RW_MGR_MEM_DQ_PER_READ_DQS - 1;; i--) { 19123da42859SDinh Nguyen debug_cond(DLEVEL == 2, "%s:%d vfifo_center: left_edge[%u]: \ 19133da42859SDinh Nguyen %d right_edge[%u]: %d\n", __func__, __LINE__, 19143da42859SDinh Nguyen i, left_edge[i], i, right_edge[i]); 19153da42859SDinh Nguyen 19163da42859SDinh Nguyen /* 19173da42859SDinh Nguyen * Check for cases where we haven't found the left edge, 19183da42859SDinh Nguyen * which makes our assignment of the the right edge invalid. 19193da42859SDinh Nguyen * Reset it to the illegal value. 19203da42859SDinh Nguyen */ 19213da42859SDinh Nguyen if ((left_edge[i] == IO_IO_IN_DELAY_MAX + 1) && ( 19223da42859SDinh Nguyen right_edge[i] != IO_IO_IN_DELAY_MAX + 1)) { 19233da42859SDinh Nguyen right_edge[i] = IO_IO_IN_DELAY_MAX + 1; 19243da42859SDinh Nguyen debug_cond(DLEVEL == 2, "%s:%d vfifo_center: reset \ 19253da42859SDinh Nguyen right_edge[%u]: %d\n", __func__, __LINE__, 19263da42859SDinh Nguyen i, right_edge[i]); 19273da42859SDinh Nguyen } 19283da42859SDinh Nguyen 19293da42859SDinh Nguyen /* 19303da42859SDinh Nguyen * Reset sticky bit (except for bits where we have seen 19313da42859SDinh Nguyen * both the left and right edge). 19323da42859SDinh Nguyen */ 19333da42859SDinh Nguyen sticky_bit_chk = sticky_bit_chk << 1; 19343da42859SDinh Nguyen if ((left_edge[i] != IO_IO_IN_DELAY_MAX + 1) && 19353da42859SDinh Nguyen (right_edge[i] != IO_IO_IN_DELAY_MAX + 1)) { 19363da42859SDinh Nguyen sticky_bit_chk = sticky_bit_chk | 1; 19373da42859SDinh Nguyen } 19383da42859SDinh Nguyen 19393da42859SDinh Nguyen if (i == 0) 19403da42859SDinh Nguyen break; 19413da42859SDinh Nguyen } 19423da42859SDinh Nguyen 19433da42859SDinh Nguyen /* Search for the right edge of the window for each bit */ 19443da42859SDinh Nguyen for (d = 0; d <= IO_DQS_IN_DELAY_MAX - start_dqs; d++) { 19453da42859SDinh Nguyen scc_mgr_set_dqs_bus_in_delay(read_group, d + start_dqs); 19463da42859SDinh Nguyen if (IO_SHIFT_DQS_EN_WHEN_SHIFT_DQS) { 19473da42859SDinh Nguyen uint32_t delay = d + start_dqs_en; 19483da42859SDinh Nguyen if (delay > IO_DQS_EN_DELAY_MAX) 19493da42859SDinh Nguyen delay = IO_DQS_EN_DELAY_MAX; 19503da42859SDinh Nguyen scc_mgr_set_dqs_en_delay(read_group, delay); 19513da42859SDinh Nguyen } 19523da42859SDinh Nguyen scc_mgr_load_dqs(read_group); 19533da42859SDinh Nguyen 19541273dd9eSMarek Vasut writel(0, &sdr_scc_mgr->update); 19553da42859SDinh Nguyen 19563da42859SDinh Nguyen /* 19573da42859SDinh Nguyen * Stop searching when the read test doesn't pass AND when 19583da42859SDinh Nguyen * we've seen a passing read on every bit. 19593da42859SDinh Nguyen */ 19603da42859SDinh Nguyen if (use_read_test) { 19613da42859SDinh Nguyen stop = !rw_mgr_mem_calibrate_read_test(rank_bgn, 19623da42859SDinh Nguyen read_group, NUM_READ_PB_TESTS, PASS_ONE_BIT, 19633da42859SDinh Nguyen &bit_chk, 0, 0); 19643da42859SDinh Nguyen } else { 19653da42859SDinh Nguyen rw_mgr_mem_calibrate_write_test(rank_bgn, write_group, 19663da42859SDinh Nguyen 0, PASS_ONE_BIT, 19673da42859SDinh Nguyen &bit_chk, 0); 19683da42859SDinh Nguyen bit_chk = bit_chk >> (RW_MGR_MEM_DQ_PER_READ_DQS * 19693da42859SDinh Nguyen (read_group - (write_group * 19703da42859SDinh Nguyen RW_MGR_MEM_IF_READ_DQS_WIDTH / 19713da42859SDinh Nguyen RW_MGR_MEM_IF_WRITE_DQS_WIDTH))); 19723da42859SDinh Nguyen stop = (bit_chk == 0); 19733da42859SDinh Nguyen } 19743da42859SDinh Nguyen sticky_bit_chk = sticky_bit_chk | bit_chk; 19753da42859SDinh Nguyen stop = stop && (sticky_bit_chk == param->read_correct_mask); 19763da42859SDinh Nguyen 19773da42859SDinh Nguyen debug_cond(DLEVEL == 2, "%s:%d vfifo_center(right): dtap=%u => %u == \ 19783da42859SDinh Nguyen %u && %u", __func__, __LINE__, d, 19793da42859SDinh Nguyen sticky_bit_chk, param->read_correct_mask, stop); 19803da42859SDinh Nguyen 19813da42859SDinh Nguyen if (stop == 1) { 19823da42859SDinh Nguyen break; 19833da42859SDinh Nguyen } else { 19843da42859SDinh Nguyen for (i = 0; i < RW_MGR_MEM_DQ_PER_READ_DQS; i++) { 19853da42859SDinh Nguyen if (bit_chk & 1) { 19863da42859SDinh Nguyen /* Remember a passing test as 19873da42859SDinh Nguyen the right_edge */ 19883da42859SDinh Nguyen right_edge[i] = d; 19893da42859SDinh Nguyen } else { 19903da42859SDinh Nguyen if (d != 0) { 19913da42859SDinh Nguyen /* If a right edge has not been 19923da42859SDinh Nguyen seen yet, then a future passing 19933da42859SDinh Nguyen test will mark this edge as the 19943da42859SDinh Nguyen left edge */ 19953da42859SDinh Nguyen if (right_edge[i] == 19963da42859SDinh Nguyen IO_IO_IN_DELAY_MAX + 1) { 19973da42859SDinh Nguyen left_edge[i] = -(d + 1); 19983da42859SDinh Nguyen } 19993da42859SDinh Nguyen } else { 20003da42859SDinh Nguyen /* d = 0 failed, but it passed 20013da42859SDinh Nguyen when testing the left edge, 20023da42859SDinh Nguyen so it must be marginal, 20033da42859SDinh Nguyen set it to -1 */ 20043da42859SDinh Nguyen if (right_edge[i] == 20053da42859SDinh Nguyen IO_IO_IN_DELAY_MAX + 1 && 20063da42859SDinh Nguyen left_edge[i] != 20073da42859SDinh Nguyen IO_IO_IN_DELAY_MAX 20083da42859SDinh Nguyen + 1) { 20093da42859SDinh Nguyen right_edge[i] = -1; 20103da42859SDinh Nguyen } 20113da42859SDinh Nguyen /* If a right edge has not been 20123da42859SDinh Nguyen seen yet, then a future passing 20133da42859SDinh Nguyen test will mark this edge as the 20143da42859SDinh Nguyen left edge */ 20153da42859SDinh Nguyen else if (right_edge[i] == 20163da42859SDinh Nguyen IO_IO_IN_DELAY_MAX + 20173da42859SDinh Nguyen 1) { 20183da42859SDinh Nguyen left_edge[i] = -(d + 1); 20193da42859SDinh Nguyen } 20203da42859SDinh Nguyen } 20213da42859SDinh Nguyen } 20223da42859SDinh Nguyen 20233da42859SDinh Nguyen debug_cond(DLEVEL == 2, "%s:%d vfifo_center[r,\ 20243da42859SDinh Nguyen d=%u]: ", __func__, __LINE__, d); 20253da42859SDinh Nguyen debug_cond(DLEVEL == 2, "bit_chk_test=%d left_edge[%u]: %d ", 20263da42859SDinh Nguyen (int)(bit_chk & 1), i, left_edge[i]); 20273da42859SDinh Nguyen debug_cond(DLEVEL == 2, "right_edge[%u]: %d\n", i, 20283da42859SDinh Nguyen right_edge[i]); 20293da42859SDinh Nguyen bit_chk = bit_chk >> 1; 20303da42859SDinh Nguyen } 20313da42859SDinh Nguyen } 20323da42859SDinh Nguyen } 20333da42859SDinh Nguyen 20343da42859SDinh Nguyen /* Check that all bits have a window */ 20353da42859SDinh Nguyen for (i = 0; i < RW_MGR_MEM_DQ_PER_READ_DQS; i++) { 20363da42859SDinh Nguyen debug_cond(DLEVEL == 2, "%s:%d vfifo_center: left_edge[%u]: \ 20373da42859SDinh Nguyen %d right_edge[%u]: %d", __func__, __LINE__, 20383da42859SDinh Nguyen i, left_edge[i], i, right_edge[i]); 20393da42859SDinh Nguyen if ((left_edge[i] == IO_IO_IN_DELAY_MAX + 1) || (right_edge[i] 20403da42859SDinh Nguyen == IO_IO_IN_DELAY_MAX + 1)) { 20413da42859SDinh Nguyen /* 20423da42859SDinh Nguyen * Restore delay chain settings before letting the loop 20433da42859SDinh Nguyen * in rw_mgr_mem_calibrate_vfifo to retry different 20443da42859SDinh Nguyen * dqs/ck relationships. 20453da42859SDinh Nguyen */ 20463da42859SDinh Nguyen scc_mgr_set_dqs_bus_in_delay(read_group, start_dqs); 20473da42859SDinh Nguyen if (IO_SHIFT_DQS_EN_WHEN_SHIFT_DQS) { 20483da42859SDinh Nguyen scc_mgr_set_dqs_en_delay(read_group, 20493da42859SDinh Nguyen start_dqs_en); 20503da42859SDinh Nguyen } 20513da42859SDinh Nguyen scc_mgr_load_dqs(read_group); 20521273dd9eSMarek Vasut writel(0, &sdr_scc_mgr->update); 20533da42859SDinh Nguyen 20543da42859SDinh Nguyen debug_cond(DLEVEL == 1, "%s:%d vfifo_center: failed to \ 20553da42859SDinh Nguyen find edge [%u]: %d %d", __func__, __LINE__, 20563da42859SDinh Nguyen i, left_edge[i], right_edge[i]); 20573da42859SDinh Nguyen if (use_read_test) { 20583da42859SDinh Nguyen set_failing_group_stage(read_group * 20593da42859SDinh Nguyen RW_MGR_MEM_DQ_PER_READ_DQS + i, 20603da42859SDinh Nguyen CAL_STAGE_VFIFO, 20613da42859SDinh Nguyen CAL_SUBSTAGE_VFIFO_CENTER); 20623da42859SDinh Nguyen } else { 20633da42859SDinh Nguyen set_failing_group_stage(read_group * 20643da42859SDinh Nguyen RW_MGR_MEM_DQ_PER_READ_DQS + i, 20653da42859SDinh Nguyen CAL_STAGE_VFIFO_AFTER_WRITES, 20663da42859SDinh Nguyen CAL_SUBSTAGE_VFIFO_CENTER); 20673da42859SDinh Nguyen } 20683da42859SDinh Nguyen return 0; 20693da42859SDinh Nguyen } 20703da42859SDinh Nguyen } 20713da42859SDinh Nguyen 20723da42859SDinh Nguyen /* Find middle of window for each DQ bit */ 20733da42859SDinh Nguyen mid_min = left_edge[0] - right_edge[0]; 20743da42859SDinh Nguyen min_index = 0; 20753da42859SDinh Nguyen for (i = 1; i < RW_MGR_MEM_DQ_PER_READ_DQS; i++) { 20763da42859SDinh Nguyen mid = left_edge[i] - right_edge[i]; 20773da42859SDinh Nguyen if (mid < mid_min) { 20783da42859SDinh Nguyen mid_min = mid; 20793da42859SDinh Nguyen min_index = i; 20803da42859SDinh Nguyen } 20813da42859SDinh Nguyen } 20823da42859SDinh Nguyen 20833da42859SDinh Nguyen /* 20843da42859SDinh Nguyen * -mid_min/2 represents the amount that we need to move DQS. 20853da42859SDinh Nguyen * If mid_min is odd and positive we'll need to add one to 20863da42859SDinh Nguyen * make sure the rounding in further calculations is correct 20873da42859SDinh Nguyen * (always bias to the right), so just add 1 for all positive values. 20883da42859SDinh Nguyen */ 20893da42859SDinh Nguyen if (mid_min > 0) 20903da42859SDinh Nguyen mid_min++; 20913da42859SDinh Nguyen 20923da42859SDinh Nguyen mid_min = mid_min / 2; 20933da42859SDinh Nguyen 20943da42859SDinh Nguyen debug_cond(DLEVEL == 1, "%s:%d vfifo_center: mid_min=%d (index=%u)\n", 20953da42859SDinh Nguyen __func__, __LINE__, mid_min, min_index); 20963da42859SDinh Nguyen 20973da42859SDinh Nguyen /* Determine the amount we can change DQS (which is -mid_min) */ 20983da42859SDinh Nguyen orig_mid_min = mid_min; 20993da42859SDinh Nguyen new_dqs = start_dqs - mid_min; 21003da42859SDinh Nguyen if (new_dqs > IO_DQS_IN_DELAY_MAX) 21013da42859SDinh Nguyen new_dqs = IO_DQS_IN_DELAY_MAX; 21023da42859SDinh Nguyen else if (new_dqs < 0) 21033da42859SDinh Nguyen new_dqs = 0; 21043da42859SDinh Nguyen 21053da42859SDinh Nguyen mid_min = start_dqs - new_dqs; 21063da42859SDinh Nguyen debug_cond(DLEVEL == 1, "vfifo_center: new mid_min=%d new_dqs=%d\n", 21073da42859SDinh Nguyen mid_min, new_dqs); 21083da42859SDinh Nguyen 21093da42859SDinh Nguyen if (IO_SHIFT_DQS_EN_WHEN_SHIFT_DQS) { 21103da42859SDinh Nguyen if (start_dqs_en - mid_min > IO_DQS_EN_DELAY_MAX) 21113da42859SDinh Nguyen mid_min += start_dqs_en - mid_min - IO_DQS_EN_DELAY_MAX; 21123da42859SDinh Nguyen else if (start_dqs_en - mid_min < 0) 21133da42859SDinh Nguyen mid_min += start_dqs_en - mid_min; 21143da42859SDinh Nguyen } 21153da42859SDinh Nguyen new_dqs = start_dqs - mid_min; 21163da42859SDinh Nguyen 21173da42859SDinh Nguyen debug_cond(DLEVEL == 1, "vfifo_center: start_dqs=%d start_dqs_en=%d \ 21183da42859SDinh Nguyen new_dqs=%d mid_min=%d\n", start_dqs, 21193da42859SDinh Nguyen IO_SHIFT_DQS_EN_WHEN_SHIFT_DQS ? start_dqs_en : -1, 21203da42859SDinh Nguyen new_dqs, mid_min); 21213da42859SDinh Nguyen 21223da42859SDinh Nguyen /* Initialize data for export structures */ 21233da42859SDinh Nguyen dqs_margin = IO_IO_IN_DELAY_MAX + 1; 21243da42859SDinh Nguyen dq_margin = IO_IO_IN_DELAY_MAX + 1; 21253da42859SDinh Nguyen 21263da42859SDinh Nguyen /* add delay to bring centre of all DQ windows to the same "level" */ 21273da42859SDinh Nguyen for (i = 0, p = test_bgn; i < RW_MGR_MEM_DQ_PER_READ_DQS; i++, p++) { 21283da42859SDinh Nguyen /* Use values before divide by 2 to reduce round off error */ 21293da42859SDinh Nguyen shift_dq = (left_edge[i] - right_edge[i] - 21303da42859SDinh Nguyen (left_edge[min_index] - right_edge[min_index]))/2 + 21313da42859SDinh Nguyen (orig_mid_min - mid_min); 21323da42859SDinh Nguyen 21333da42859SDinh Nguyen debug_cond(DLEVEL == 2, "vfifo_center: before: \ 21343da42859SDinh Nguyen shift_dq[%u]=%d\n", i, shift_dq); 21353da42859SDinh Nguyen 21361273dd9eSMarek Vasut addr = SDR_PHYGRP_SCCGRP_ADDRESS | SCC_MGR_IO_IN_DELAY_OFFSET; 213717fdc916SMarek Vasut temp_dq_in_delay1 = readl(addr + (p << 2)); 213817fdc916SMarek Vasut temp_dq_in_delay2 = readl(addr + (i << 2)); 21393da42859SDinh Nguyen 21403da42859SDinh Nguyen if (shift_dq + (int32_t)temp_dq_in_delay1 > 21413da42859SDinh Nguyen (int32_t)IO_IO_IN_DELAY_MAX) { 21423da42859SDinh Nguyen shift_dq = (int32_t)IO_IO_IN_DELAY_MAX - temp_dq_in_delay2; 21433da42859SDinh Nguyen } else if (shift_dq + (int32_t)temp_dq_in_delay1 < 0) { 21443da42859SDinh Nguyen shift_dq = -(int32_t)temp_dq_in_delay1; 21453da42859SDinh Nguyen } 21463da42859SDinh Nguyen debug_cond(DLEVEL == 2, "vfifo_center: after: \ 21473da42859SDinh Nguyen shift_dq[%u]=%d\n", i, shift_dq); 21483da42859SDinh Nguyen final_dq[i] = temp_dq_in_delay1 + shift_dq; 214907aee5bdSMarek Vasut scc_mgr_set_dq_in_delay(p, final_dq[i]); 21503da42859SDinh Nguyen scc_mgr_load_dq(p); 21513da42859SDinh Nguyen 21523da42859SDinh Nguyen debug_cond(DLEVEL == 2, "vfifo_center: margin[%u]=[%d,%d]\n", i, 21533da42859SDinh Nguyen left_edge[i] - shift_dq + (-mid_min), 21543da42859SDinh Nguyen right_edge[i] + shift_dq - (-mid_min)); 21553da42859SDinh Nguyen /* To determine values for export structures */ 21563da42859SDinh Nguyen if (left_edge[i] - shift_dq + (-mid_min) < dq_margin) 21573da42859SDinh Nguyen dq_margin = left_edge[i] - shift_dq + (-mid_min); 21583da42859SDinh Nguyen 21593da42859SDinh Nguyen if (right_edge[i] + shift_dq - (-mid_min) < dqs_margin) 21603da42859SDinh Nguyen dqs_margin = right_edge[i] + shift_dq - (-mid_min); 21613da42859SDinh Nguyen } 21623da42859SDinh Nguyen 21633da42859SDinh Nguyen final_dqs = new_dqs; 21643da42859SDinh Nguyen if (IO_SHIFT_DQS_EN_WHEN_SHIFT_DQS) 21653da42859SDinh Nguyen final_dqs_en = start_dqs_en - mid_min; 21663da42859SDinh Nguyen 21673da42859SDinh Nguyen /* Move DQS-en */ 21683da42859SDinh Nguyen if (IO_SHIFT_DQS_EN_WHEN_SHIFT_DQS) { 21693da42859SDinh Nguyen scc_mgr_set_dqs_en_delay(read_group, final_dqs_en); 21703da42859SDinh Nguyen scc_mgr_load_dqs(read_group); 21713da42859SDinh Nguyen } 21723da42859SDinh Nguyen 21733da42859SDinh Nguyen /* Move DQS */ 21743da42859SDinh Nguyen scc_mgr_set_dqs_bus_in_delay(read_group, final_dqs); 21753da42859SDinh Nguyen scc_mgr_load_dqs(read_group); 21763da42859SDinh Nguyen debug_cond(DLEVEL == 2, "%s:%d vfifo_center: dq_margin=%d \ 21773da42859SDinh Nguyen dqs_margin=%d", __func__, __LINE__, 21783da42859SDinh Nguyen dq_margin, dqs_margin); 21793da42859SDinh Nguyen 21803da42859SDinh Nguyen /* 21813da42859SDinh Nguyen * Do not remove this line as it makes sure all of our decisions 21823da42859SDinh Nguyen * have been applied. Apply the update bit. 21833da42859SDinh Nguyen */ 21841273dd9eSMarek Vasut writel(0, &sdr_scc_mgr->update); 21853da42859SDinh Nguyen 21863da42859SDinh Nguyen return (dq_margin >= 0) && (dqs_margin >= 0); 21873da42859SDinh Nguyen } 21883da42859SDinh Nguyen 2189bce24efaSMarek Vasut /** 2190bce24efaSMarek Vasut * rw_mgr_mem_calibrate_vfifo() - Calibrate the read valid prediction FIFO 2191bce24efaSMarek Vasut * @rw_group: Read/Write Group 2192bce24efaSMarek Vasut * @test_bgn: Rank at which the test begins 21933da42859SDinh Nguyen * 2194bce24efaSMarek Vasut * Stage 1: Calibrate the read valid prediction FIFO. 2195bce24efaSMarek Vasut * 2196bce24efaSMarek Vasut * This function implements UniPHY calibration Stage 1, as explained in 2197bce24efaSMarek Vasut * detail in Altera EMI_RM 2015.05.04 , "UniPHY Calibration Stages". 2198bce24efaSMarek Vasut * 2199bce24efaSMarek Vasut * - read valid prediction will consist of finding: 2200bce24efaSMarek Vasut * - DQS enable phase and DQS enable delay (DQS Enable Calibration) 2201bce24efaSMarek Vasut * - DQS input phase and DQS input delay (DQ/DQS Centering) 22023da42859SDinh Nguyen * - we also do a per-bit deskew on the DQ lines. 22033da42859SDinh Nguyen */ 22043da42859SDinh Nguyen static uint32_t rw_mgr_mem_calibrate_vfifo(uint32_t read_group, 22053da42859SDinh Nguyen uint32_t test_bgn) 22063da42859SDinh Nguyen { 22073da42859SDinh Nguyen uint32_t p, d, rank_bgn, sr; 22083da42859SDinh Nguyen uint32_t dtaps_per_ptap; 22093da42859SDinh Nguyen uint32_t bit_chk; 22103da42859SDinh Nguyen uint32_t grp_calibrated; 22113da42859SDinh Nguyen uint32_t write_group, write_test_bgn; 22123da42859SDinh Nguyen uint32_t failed_substage; 22133da42859SDinh Nguyen 22147ac40d25SMarek Vasut debug("%s:%d: %u %u\n", __func__, __LINE__, read_group, test_bgn); 22153da42859SDinh Nguyen 22163da42859SDinh Nguyen /* update info for sims */ 22173da42859SDinh Nguyen reg_file_set_stage(CAL_STAGE_VFIFO); 22183da42859SDinh Nguyen 22193da42859SDinh Nguyen write_group = read_group; 22203da42859SDinh Nguyen write_test_bgn = test_bgn; 22213da42859SDinh Nguyen 22223da42859SDinh Nguyen /* USER Determine number of delay taps for each phase tap */ 2223d32badbdSMarek Vasut dtaps_per_ptap = DIV_ROUND_UP(IO_DELAY_PER_OPA_TAP, 2224d32badbdSMarek Vasut IO_DELAY_PER_DQS_EN_DCHAIN_TAP) - 1; 22253da42859SDinh Nguyen 22263da42859SDinh Nguyen /* update info for sims */ 22273da42859SDinh Nguyen reg_file_set_group(read_group); 22283da42859SDinh Nguyen 22293da42859SDinh Nguyen reg_file_set_sub_stage(CAL_SUBSTAGE_GUARANTEED_READ); 22303da42859SDinh Nguyen failed_substage = CAL_SUBSTAGE_GUARANTEED_READ; 22313da42859SDinh Nguyen 2232*fe2d0a2dSMarek Vasut for (d = 0; d <= dtaps_per_ptap; d += 2) { 22333da42859SDinh Nguyen /* 22343da42859SDinh Nguyen * In RLDRAMX we may be messing the delay of pins in 22353da42859SDinh Nguyen * the same write group but outside of the current read 2236ac70d2f3SMarek Vasut * the group, but that's ok because we haven't calibrated 2237ac70d2f3SMarek Vasut * output side yet. 22383da42859SDinh Nguyen */ 22393da42859SDinh Nguyen if (d > 0) { 2240f51a7d35SMarek Vasut scc_mgr_apply_group_all_out_delay_add_all_ranks( 2241f51a7d35SMarek Vasut write_group, d); 22423da42859SDinh Nguyen } 22433da42859SDinh Nguyen 2244*fe2d0a2dSMarek Vasut for (p = 0; p <= IO_DQDQS_OUT_PHASE_MAX; p++) { 22453da42859SDinh Nguyen /* set a particular dqdqs phase */ 22463da42859SDinh Nguyen scc_mgr_set_dqdqs_output_phase_all_ranks(read_group, p); 22473da42859SDinh Nguyen 22483da42859SDinh Nguyen debug_cond(DLEVEL == 1, "%s:%d calibrate_vfifo: g=%u \ 22493da42859SDinh Nguyen p=%u d=%u\n", __func__, __LINE__, 22503da42859SDinh Nguyen read_group, p, d); 22513da42859SDinh Nguyen 22523da42859SDinh Nguyen /* 22533da42859SDinh Nguyen * Load up the patterns used by read calibration 22543da42859SDinh Nguyen * using current DQDQS phase. 22553da42859SDinh Nguyen */ 22563da42859SDinh Nguyen rw_mgr_mem_calibrate_read_load_patterns(0, 1); 2257d2ea4950SMarek Vasut if (!(gbl->phy_debug_mode_flags & PHY_DEBUG_DISABLE_GUARANTEED_READ)) { 22583da42859SDinh Nguyen if (!rw_mgr_mem_calibrate_read_test_patterns_all_ranks 22593da42859SDinh Nguyen (read_group, 1, &bit_chk)) { 22603da42859SDinh Nguyen debug_cond(DLEVEL == 1, "%s:%d Guaranteed read test failed:", 22613da42859SDinh Nguyen __func__, __LINE__); 22623da42859SDinh Nguyen debug_cond(DLEVEL == 1, " g=%u p=%u d=%u\n", 22633da42859SDinh Nguyen read_group, p, d); 22643da42859SDinh Nguyen break; 22653da42859SDinh Nguyen } 22663da42859SDinh Nguyen } 22673da42859SDinh Nguyen 22683da42859SDinh Nguyen /* case:56390 */ 2269*fe2d0a2dSMarek Vasut if (!rw_mgr_mem_calibrate_vfifo_find_dqs_en_phase_sweep_dq_in_delay 22703da42859SDinh Nguyen (write_group, read_group, test_bgn)) { 2271*fe2d0a2dSMarek Vasut failed_substage = CAL_SUBSTAGE_DQS_EN_PHASE; 2272*fe2d0a2dSMarek Vasut continue; 2273*fe2d0a2dSMarek Vasut } 2274*fe2d0a2dSMarek Vasut 22753da42859SDinh Nguyen /* 22763da42859SDinh Nguyen * USER Read per-bit deskew can be done on a 22773da42859SDinh Nguyen * per shadow register basis. 22783da42859SDinh Nguyen */ 2279*fe2d0a2dSMarek Vasut grp_calibrated = 1; 22803da42859SDinh Nguyen for (rank_bgn = 0, sr = 0; 22813da42859SDinh Nguyen rank_bgn < RW_MGR_MEM_NUMBER_OF_RANKS; 2282ac70d2f3SMarek Vasut rank_bgn += NUM_RANKS_PER_SHADOW_REG, sr++) { 22833da42859SDinh Nguyen /* 22843da42859SDinh Nguyen * Determine if this set of ranks 22853da42859SDinh Nguyen * should be skipped entirely. 22863da42859SDinh Nguyen */ 2287ac70d2f3SMarek Vasut if (param->skip_shadow_regs[sr]) 2288ac70d2f3SMarek Vasut continue; 22893da42859SDinh Nguyen /* 22903da42859SDinh Nguyen * If doing read after write 22913da42859SDinh Nguyen * calibration, do not update 22923da42859SDinh Nguyen * FOM, now - do it then. 22933da42859SDinh Nguyen */ 2294*fe2d0a2dSMarek Vasut if (rw_mgr_mem_calibrate_vfifo_center(rank_bgn, 2295*fe2d0a2dSMarek Vasut write_group, read_group, 2296*fe2d0a2dSMarek Vasut test_bgn, 1, 0)) 2297*fe2d0a2dSMarek Vasut 2298ac70d2f3SMarek Vasut continue; 2299ac70d2f3SMarek Vasut 23003da42859SDinh Nguyen grp_calibrated = 0; 2301d2ea4950SMarek Vasut failed_substage = CAL_SUBSTAGE_VFIFO_CENTER; 23023da42859SDinh Nguyen } 2303*fe2d0a2dSMarek Vasut 2304*fe2d0a2dSMarek Vasut if (grp_calibrated) 2305*fe2d0a2dSMarek Vasut goto cal_done_ok; 23063da42859SDinh Nguyen } 23073da42859SDinh Nguyen } 23083da42859SDinh Nguyen 2309*fe2d0a2dSMarek Vasut /* Calibration Stage 1 failed. */ 2310*fe2d0a2dSMarek Vasut set_failing_group_stage(write_group, CAL_STAGE_VFIFO, failed_substage); 23113da42859SDinh Nguyen return 0; 23123da42859SDinh Nguyen 2313*fe2d0a2dSMarek Vasut /* Calibration Stage 1 completed OK. */ 2314*fe2d0a2dSMarek Vasut cal_done_ok: 23153da42859SDinh Nguyen /* 23163da42859SDinh Nguyen * Reset the delay chains back to zero if they have moved > 1 23173da42859SDinh Nguyen * (check for > 1 because loop will increase d even when pass in 23183da42859SDinh Nguyen * first case). 23193da42859SDinh Nguyen */ 23203da42859SDinh Nguyen if (d > 2) 2321d41ea93aSMarek Vasut scc_mgr_zero_group(write_group, 1); 23223da42859SDinh Nguyen 23233da42859SDinh Nguyen return 1; 23243da42859SDinh Nguyen } 23253da42859SDinh Nguyen 23263da42859SDinh Nguyen /* VFIFO Calibration -- Read Deskew Calibration after write deskew */ 23273da42859SDinh Nguyen static uint32_t rw_mgr_mem_calibrate_vfifo_end(uint32_t read_group, 23283da42859SDinh Nguyen uint32_t test_bgn) 23293da42859SDinh Nguyen { 23303da42859SDinh Nguyen uint32_t rank_bgn, sr; 23313da42859SDinh Nguyen uint32_t grp_calibrated; 23323da42859SDinh Nguyen uint32_t write_group; 23333da42859SDinh Nguyen 23343da42859SDinh Nguyen debug("%s:%d %u %u", __func__, __LINE__, read_group, test_bgn); 23353da42859SDinh Nguyen 23363da42859SDinh Nguyen /* update info for sims */ 23373da42859SDinh Nguyen 23383da42859SDinh Nguyen reg_file_set_stage(CAL_STAGE_VFIFO_AFTER_WRITES); 23393da42859SDinh Nguyen reg_file_set_sub_stage(CAL_SUBSTAGE_VFIFO_CENTER); 23403da42859SDinh Nguyen 23413da42859SDinh Nguyen write_group = read_group; 23423da42859SDinh Nguyen 23433da42859SDinh Nguyen /* update info for sims */ 23443da42859SDinh Nguyen reg_file_set_group(read_group); 23453da42859SDinh Nguyen 23463da42859SDinh Nguyen grp_calibrated = 1; 23473da42859SDinh Nguyen /* Read per-bit deskew can be done on a per shadow register basis */ 23483da42859SDinh Nguyen for (rank_bgn = 0, sr = 0; rank_bgn < RW_MGR_MEM_NUMBER_OF_RANKS; 23493da42859SDinh Nguyen rank_bgn += NUM_RANKS_PER_SHADOW_REG, ++sr) { 23503da42859SDinh Nguyen /* Determine if this set of ranks should be skipped entirely */ 23513da42859SDinh Nguyen if (!param->skip_shadow_regs[sr]) { 23523da42859SDinh Nguyen /* This is the last calibration round, update FOM here */ 23533da42859SDinh Nguyen if (!rw_mgr_mem_calibrate_vfifo_center(rank_bgn, 23543da42859SDinh Nguyen write_group, 23553da42859SDinh Nguyen read_group, 23563da42859SDinh Nguyen test_bgn, 0, 23573da42859SDinh Nguyen 1)) { 23583da42859SDinh Nguyen grp_calibrated = 0; 23593da42859SDinh Nguyen } 23603da42859SDinh Nguyen } 23613da42859SDinh Nguyen } 23623da42859SDinh Nguyen 23633da42859SDinh Nguyen 23643da42859SDinh Nguyen if (grp_calibrated == 0) { 23653da42859SDinh Nguyen set_failing_group_stage(write_group, 23663da42859SDinh Nguyen CAL_STAGE_VFIFO_AFTER_WRITES, 23673da42859SDinh Nguyen CAL_SUBSTAGE_VFIFO_CENTER); 23683da42859SDinh Nguyen return 0; 23693da42859SDinh Nguyen } 23703da42859SDinh Nguyen 23713da42859SDinh Nguyen return 1; 23723da42859SDinh Nguyen } 23733da42859SDinh Nguyen 23743da42859SDinh Nguyen /* Calibrate LFIFO to find smallest read latency */ 23753da42859SDinh Nguyen static uint32_t rw_mgr_mem_calibrate_lfifo(void) 23763da42859SDinh Nguyen { 23773da42859SDinh Nguyen uint32_t found_one; 23783da42859SDinh Nguyen uint32_t bit_chk; 23793da42859SDinh Nguyen 23803da42859SDinh Nguyen debug("%s:%d\n", __func__, __LINE__); 23813da42859SDinh Nguyen 23823da42859SDinh Nguyen /* update info for sims */ 23833da42859SDinh Nguyen reg_file_set_stage(CAL_STAGE_LFIFO); 23843da42859SDinh Nguyen reg_file_set_sub_stage(CAL_SUBSTAGE_READ_LATENCY); 23853da42859SDinh Nguyen 23863da42859SDinh Nguyen /* Load up the patterns used by read calibration for all ranks */ 23873da42859SDinh Nguyen rw_mgr_mem_calibrate_read_load_patterns(0, 1); 23883da42859SDinh Nguyen found_one = 0; 23893da42859SDinh Nguyen 23903da42859SDinh Nguyen do { 23911273dd9eSMarek Vasut writel(gbl->curr_read_lat, &phy_mgr_cfg->phy_rlat); 23923da42859SDinh Nguyen debug_cond(DLEVEL == 2, "%s:%d lfifo: read_lat=%u", 23933da42859SDinh Nguyen __func__, __LINE__, gbl->curr_read_lat); 23943da42859SDinh Nguyen 23953da42859SDinh Nguyen if (!rw_mgr_mem_calibrate_read_test_all_ranks(0, 23963da42859SDinh Nguyen NUM_READ_TESTS, 23973da42859SDinh Nguyen PASS_ALL_BITS, 23983da42859SDinh Nguyen &bit_chk, 1)) { 23993da42859SDinh Nguyen break; 24003da42859SDinh Nguyen } 24013da42859SDinh Nguyen 24023da42859SDinh Nguyen found_one = 1; 24033da42859SDinh Nguyen /* reduce read latency and see if things are working */ 24043da42859SDinh Nguyen /* correctly */ 24053da42859SDinh Nguyen gbl->curr_read_lat--; 24063da42859SDinh Nguyen } while (gbl->curr_read_lat > 0); 24073da42859SDinh Nguyen 24083da42859SDinh Nguyen /* reset the fifos to get pointers to known state */ 24093da42859SDinh Nguyen 24101273dd9eSMarek Vasut writel(0, &phy_mgr_cmd->fifo_reset); 24113da42859SDinh Nguyen 24123da42859SDinh Nguyen if (found_one) { 24133da42859SDinh Nguyen /* add a fudge factor to the read latency that was determined */ 24143da42859SDinh Nguyen gbl->curr_read_lat += 2; 24151273dd9eSMarek Vasut writel(gbl->curr_read_lat, &phy_mgr_cfg->phy_rlat); 24163da42859SDinh Nguyen debug_cond(DLEVEL == 2, "%s:%d lfifo: success: using \ 24173da42859SDinh Nguyen read_lat=%u\n", __func__, __LINE__, 24183da42859SDinh Nguyen gbl->curr_read_lat); 24193da42859SDinh Nguyen return 1; 24203da42859SDinh Nguyen } else { 24213da42859SDinh Nguyen set_failing_group_stage(0xff, CAL_STAGE_LFIFO, 24223da42859SDinh Nguyen CAL_SUBSTAGE_READ_LATENCY); 24233da42859SDinh Nguyen 24243da42859SDinh Nguyen debug_cond(DLEVEL == 2, "%s:%d lfifo: failed at initial \ 24253da42859SDinh Nguyen read_lat=%u\n", __func__, __LINE__, 24263da42859SDinh Nguyen gbl->curr_read_lat); 24273da42859SDinh Nguyen return 0; 24283da42859SDinh Nguyen } 24293da42859SDinh Nguyen } 24303da42859SDinh Nguyen 24313da42859SDinh Nguyen /* 24323da42859SDinh Nguyen * issue write test command. 24333da42859SDinh Nguyen * two variants are provided. one that just tests a write pattern and 24343da42859SDinh Nguyen * another that tests datamask functionality. 24353da42859SDinh Nguyen */ 24363da42859SDinh Nguyen static void rw_mgr_mem_calibrate_write_test_issue(uint32_t group, 24373da42859SDinh Nguyen uint32_t test_dm) 24383da42859SDinh Nguyen { 24393da42859SDinh Nguyen uint32_t mcc_instruction; 24403da42859SDinh Nguyen uint32_t quick_write_mode = (((STATIC_CALIB_STEPS) & CALIB_SKIP_WRITES) && 24413da42859SDinh Nguyen ENABLE_SUPER_QUICK_CALIBRATION); 24423da42859SDinh Nguyen uint32_t rw_wl_nop_cycles; 24433da42859SDinh Nguyen uint32_t addr; 24443da42859SDinh Nguyen 24453da42859SDinh Nguyen /* 24463da42859SDinh Nguyen * Set counter and jump addresses for the right 24473da42859SDinh Nguyen * number of NOP cycles. 24483da42859SDinh Nguyen * The number of supported NOP cycles can range from -1 to infinity 24493da42859SDinh Nguyen * Three different cases are handled: 24503da42859SDinh Nguyen * 24513da42859SDinh Nguyen * 1. For a number of NOP cycles greater than 0, the RW Mgr looping 24523da42859SDinh Nguyen * mechanism will be used to insert the right number of NOPs 24533da42859SDinh Nguyen * 24543da42859SDinh Nguyen * 2. For a number of NOP cycles equals to 0, the micro-instruction 24553da42859SDinh Nguyen * issuing the write command will jump straight to the 24563da42859SDinh Nguyen * micro-instruction that turns on DQS (for DDRx), or outputs write 24573da42859SDinh Nguyen * data (for RLD), skipping 24583da42859SDinh Nguyen * the NOP micro-instruction all together 24593da42859SDinh Nguyen * 24603da42859SDinh Nguyen * 3. A number of NOP cycles equal to -1 indicates that DQS must be 24613da42859SDinh Nguyen * turned on in the same micro-instruction that issues the write 24623da42859SDinh Nguyen * command. Then we need 24633da42859SDinh Nguyen * to directly jump to the micro-instruction that sends out the data 24643da42859SDinh Nguyen * 24653da42859SDinh Nguyen * NOTE: Implementing this mechanism uses 2 RW Mgr jump-counters 24663da42859SDinh Nguyen * (2 and 3). One jump-counter (0) is used to perform multiple 24673da42859SDinh Nguyen * write-read operations. 24683da42859SDinh Nguyen * one counter left to issue this command in "multiple-group" mode 24693da42859SDinh Nguyen */ 24703da42859SDinh Nguyen 24713da42859SDinh Nguyen rw_wl_nop_cycles = gbl->rw_wl_nop_cycles; 24723da42859SDinh Nguyen 24733da42859SDinh Nguyen if (rw_wl_nop_cycles == -1) { 24743da42859SDinh Nguyen /* 24753da42859SDinh Nguyen * CNTR 2 - We want to execute the special write operation that 24763da42859SDinh Nguyen * turns on DQS right away and then skip directly to the 24773da42859SDinh Nguyen * instruction that sends out the data. We set the counter to a 24783da42859SDinh Nguyen * large number so that the jump is always taken. 24793da42859SDinh Nguyen */ 24801273dd9eSMarek Vasut writel(0xFF, &sdr_rw_load_mgr_regs->load_cntr2); 24813da42859SDinh Nguyen 24823da42859SDinh Nguyen /* CNTR 3 - Not used */ 24833da42859SDinh Nguyen if (test_dm) { 24843da42859SDinh Nguyen mcc_instruction = RW_MGR_LFSR_WR_RD_DM_BANK_0_WL_1; 24853da42859SDinh Nguyen writel(RW_MGR_LFSR_WR_RD_DM_BANK_0_DATA, 24861273dd9eSMarek Vasut &sdr_rw_load_jump_mgr_regs->load_jump_add2); 24873da42859SDinh Nguyen writel(RW_MGR_LFSR_WR_RD_DM_BANK_0_NOP, 24881273dd9eSMarek Vasut &sdr_rw_load_jump_mgr_regs->load_jump_add3); 24893da42859SDinh Nguyen } else { 24903da42859SDinh Nguyen mcc_instruction = RW_MGR_LFSR_WR_RD_BANK_0_WL_1; 24911273dd9eSMarek Vasut writel(RW_MGR_LFSR_WR_RD_BANK_0_DATA, 24921273dd9eSMarek Vasut &sdr_rw_load_jump_mgr_regs->load_jump_add2); 24931273dd9eSMarek Vasut writel(RW_MGR_LFSR_WR_RD_BANK_0_NOP, 24941273dd9eSMarek Vasut &sdr_rw_load_jump_mgr_regs->load_jump_add3); 24953da42859SDinh Nguyen } 24963da42859SDinh Nguyen } else if (rw_wl_nop_cycles == 0) { 24973da42859SDinh Nguyen /* 24983da42859SDinh Nguyen * CNTR 2 - We want to skip the NOP operation and go straight 24993da42859SDinh Nguyen * to the DQS enable instruction. We set the counter to a large 25003da42859SDinh Nguyen * number so that the jump is always taken. 25013da42859SDinh Nguyen */ 25021273dd9eSMarek Vasut writel(0xFF, &sdr_rw_load_mgr_regs->load_cntr2); 25033da42859SDinh Nguyen 25043da42859SDinh Nguyen /* CNTR 3 - Not used */ 25053da42859SDinh Nguyen if (test_dm) { 25063da42859SDinh Nguyen mcc_instruction = RW_MGR_LFSR_WR_RD_DM_BANK_0; 25073da42859SDinh Nguyen writel(RW_MGR_LFSR_WR_RD_DM_BANK_0_DQS, 25081273dd9eSMarek Vasut &sdr_rw_load_jump_mgr_regs->load_jump_add2); 25093da42859SDinh Nguyen } else { 25103da42859SDinh Nguyen mcc_instruction = RW_MGR_LFSR_WR_RD_BANK_0; 25111273dd9eSMarek Vasut writel(RW_MGR_LFSR_WR_RD_BANK_0_DQS, 25121273dd9eSMarek Vasut &sdr_rw_load_jump_mgr_regs->load_jump_add2); 25133da42859SDinh Nguyen } 25143da42859SDinh Nguyen } else { 25153da42859SDinh Nguyen /* 25163da42859SDinh Nguyen * CNTR 2 - In this case we want to execute the next instruction 25173da42859SDinh Nguyen * and NOT take the jump. So we set the counter to 0. The jump 25183da42859SDinh Nguyen * address doesn't count. 25193da42859SDinh Nguyen */ 25201273dd9eSMarek Vasut writel(0x0, &sdr_rw_load_mgr_regs->load_cntr2); 25211273dd9eSMarek Vasut writel(0x0, &sdr_rw_load_jump_mgr_regs->load_jump_add2); 25223da42859SDinh Nguyen 25233da42859SDinh Nguyen /* 25243da42859SDinh Nguyen * CNTR 3 - Set the nop counter to the number of cycles we 25253da42859SDinh Nguyen * need to loop for, minus 1. 25263da42859SDinh Nguyen */ 25271273dd9eSMarek Vasut writel(rw_wl_nop_cycles - 1, &sdr_rw_load_mgr_regs->load_cntr3); 25283da42859SDinh Nguyen if (test_dm) { 25293da42859SDinh Nguyen mcc_instruction = RW_MGR_LFSR_WR_RD_DM_BANK_0; 25301273dd9eSMarek Vasut writel(RW_MGR_LFSR_WR_RD_DM_BANK_0_NOP, 25311273dd9eSMarek Vasut &sdr_rw_load_jump_mgr_regs->load_jump_add3); 25323da42859SDinh Nguyen } else { 25333da42859SDinh Nguyen mcc_instruction = RW_MGR_LFSR_WR_RD_BANK_0; 25341273dd9eSMarek Vasut writel(RW_MGR_LFSR_WR_RD_BANK_0_NOP, 25351273dd9eSMarek Vasut &sdr_rw_load_jump_mgr_regs->load_jump_add3); 25363da42859SDinh Nguyen } 25373da42859SDinh Nguyen } 25383da42859SDinh Nguyen 25391273dd9eSMarek Vasut writel(0, SDR_PHYGRP_RWMGRGRP_ADDRESS | 25401273dd9eSMarek Vasut RW_MGR_RESET_READ_DATAPATH_OFFSET); 25413da42859SDinh Nguyen 25423da42859SDinh Nguyen if (quick_write_mode) 25431273dd9eSMarek Vasut writel(0x08, &sdr_rw_load_mgr_regs->load_cntr0); 25443da42859SDinh Nguyen else 25451273dd9eSMarek Vasut writel(0x40, &sdr_rw_load_mgr_regs->load_cntr0); 25463da42859SDinh Nguyen 25471273dd9eSMarek Vasut writel(mcc_instruction, &sdr_rw_load_jump_mgr_regs->load_jump_add0); 25483da42859SDinh Nguyen 25493da42859SDinh Nguyen /* 25503da42859SDinh Nguyen * CNTR 1 - This is used to ensure enough time elapses 25513da42859SDinh Nguyen * for read data to come back. 25523da42859SDinh Nguyen */ 25531273dd9eSMarek Vasut writel(0x30, &sdr_rw_load_mgr_regs->load_cntr1); 25543da42859SDinh Nguyen 25553da42859SDinh Nguyen if (test_dm) { 25561273dd9eSMarek Vasut writel(RW_MGR_LFSR_WR_RD_DM_BANK_0_WAIT, 25571273dd9eSMarek Vasut &sdr_rw_load_jump_mgr_regs->load_jump_add1); 25583da42859SDinh Nguyen } else { 25591273dd9eSMarek Vasut writel(RW_MGR_LFSR_WR_RD_BANK_0_WAIT, 25601273dd9eSMarek Vasut &sdr_rw_load_jump_mgr_regs->load_jump_add1); 25613da42859SDinh Nguyen } 25623da42859SDinh Nguyen 2563c4815f76SMarek Vasut addr = SDR_PHYGRP_RWMGRGRP_ADDRESS | RW_MGR_RUN_SINGLE_GROUP_OFFSET; 256417fdc916SMarek Vasut writel(mcc_instruction, addr + (group << 2)); 25653da42859SDinh Nguyen } 25663da42859SDinh Nguyen 25673da42859SDinh Nguyen /* Test writes, can check for a single bit pass or multiple bit pass */ 25683da42859SDinh Nguyen static uint32_t rw_mgr_mem_calibrate_write_test(uint32_t rank_bgn, 25693da42859SDinh Nguyen uint32_t write_group, uint32_t use_dm, uint32_t all_correct, 25703da42859SDinh Nguyen uint32_t *bit_chk, uint32_t all_ranks) 25713da42859SDinh Nguyen { 25723da42859SDinh Nguyen uint32_t r; 25733da42859SDinh Nguyen uint32_t correct_mask_vg; 25743da42859SDinh Nguyen uint32_t tmp_bit_chk; 25753da42859SDinh Nguyen uint32_t vg; 25763da42859SDinh Nguyen uint32_t rank_end = all_ranks ? RW_MGR_MEM_NUMBER_OF_RANKS : 25773da42859SDinh Nguyen (rank_bgn + NUM_RANKS_PER_SHADOW_REG); 25783da42859SDinh Nguyen uint32_t addr_rw_mgr; 25793da42859SDinh Nguyen uint32_t base_rw_mgr; 25803da42859SDinh Nguyen 25813da42859SDinh Nguyen *bit_chk = param->write_correct_mask; 25823da42859SDinh Nguyen correct_mask_vg = param->write_correct_mask_vg; 25833da42859SDinh Nguyen 25843da42859SDinh Nguyen for (r = rank_bgn; r < rank_end; r++) { 25853da42859SDinh Nguyen if (param->skip_ranks[r]) { 25863da42859SDinh Nguyen /* request to skip the rank */ 25873da42859SDinh Nguyen continue; 25883da42859SDinh Nguyen } 25893da42859SDinh Nguyen 25903da42859SDinh Nguyen /* set rank */ 25913da42859SDinh Nguyen set_rank_and_odt_mask(r, RW_MGR_ODT_MODE_READ_WRITE); 25923da42859SDinh Nguyen 25933da42859SDinh Nguyen tmp_bit_chk = 0; 2594a4bfa463SMarek Vasut addr_rw_mgr = SDR_PHYGRP_RWMGRGRP_ADDRESS; 25953da42859SDinh Nguyen for (vg = RW_MGR_MEM_VIRTUAL_GROUPS_PER_WRITE_DQS-1; ; vg--) { 25963da42859SDinh Nguyen /* reset the fifos to get pointers to known state */ 25971273dd9eSMarek Vasut writel(0, &phy_mgr_cmd->fifo_reset); 25983da42859SDinh Nguyen 25993da42859SDinh Nguyen tmp_bit_chk = tmp_bit_chk << 26003da42859SDinh Nguyen (RW_MGR_MEM_DQ_PER_WRITE_DQS / 26013da42859SDinh Nguyen RW_MGR_MEM_VIRTUAL_GROUPS_PER_WRITE_DQS); 26023da42859SDinh Nguyen rw_mgr_mem_calibrate_write_test_issue(write_group * 26033da42859SDinh Nguyen RW_MGR_MEM_VIRTUAL_GROUPS_PER_WRITE_DQS+vg, 26043da42859SDinh Nguyen use_dm); 26053da42859SDinh Nguyen 260617fdc916SMarek Vasut base_rw_mgr = readl(addr_rw_mgr); 26073da42859SDinh Nguyen tmp_bit_chk = tmp_bit_chk | (correct_mask_vg & ~(base_rw_mgr)); 26083da42859SDinh Nguyen if (vg == 0) 26093da42859SDinh Nguyen break; 26103da42859SDinh Nguyen } 26113da42859SDinh Nguyen *bit_chk &= tmp_bit_chk; 26123da42859SDinh Nguyen } 26133da42859SDinh Nguyen 26143da42859SDinh Nguyen if (all_correct) { 26153da42859SDinh Nguyen set_rank_and_odt_mask(0, RW_MGR_ODT_MODE_OFF); 26163da42859SDinh Nguyen debug_cond(DLEVEL == 2, "write_test(%u,%u,ALL) : %u == \ 26173da42859SDinh Nguyen %u => %lu", write_group, use_dm, 26183da42859SDinh Nguyen *bit_chk, param->write_correct_mask, 26193da42859SDinh Nguyen (long unsigned int)(*bit_chk == 26203da42859SDinh Nguyen param->write_correct_mask)); 26213da42859SDinh Nguyen return *bit_chk == param->write_correct_mask; 26223da42859SDinh Nguyen } else { 26233da42859SDinh Nguyen set_rank_and_odt_mask(0, RW_MGR_ODT_MODE_OFF); 26243da42859SDinh Nguyen debug_cond(DLEVEL == 2, "write_test(%u,%u,ONE) : %u != ", 26253da42859SDinh Nguyen write_group, use_dm, *bit_chk); 26263da42859SDinh Nguyen debug_cond(DLEVEL == 2, "%lu" " => %lu", (long unsigned int)0, 26273da42859SDinh Nguyen (long unsigned int)(*bit_chk != 0)); 26283da42859SDinh Nguyen return *bit_chk != 0x00; 26293da42859SDinh Nguyen } 26303da42859SDinh Nguyen } 26313da42859SDinh Nguyen 26323da42859SDinh Nguyen /* 26333da42859SDinh Nguyen * center all windows. do per-bit-deskew to possibly increase size of 26343da42859SDinh Nguyen * certain windows. 26353da42859SDinh Nguyen */ 26363da42859SDinh Nguyen static uint32_t rw_mgr_mem_calibrate_writes_center(uint32_t rank_bgn, 26373da42859SDinh Nguyen uint32_t write_group, uint32_t test_bgn) 26383da42859SDinh Nguyen { 26393da42859SDinh Nguyen uint32_t i, p, min_index; 26403da42859SDinh Nguyen int32_t d; 26413da42859SDinh Nguyen /* 26423da42859SDinh Nguyen * Store these as signed since there are comparisons with 26433da42859SDinh Nguyen * signed numbers. 26443da42859SDinh Nguyen */ 26453da42859SDinh Nguyen uint32_t bit_chk; 26463da42859SDinh Nguyen uint32_t sticky_bit_chk; 26473da42859SDinh Nguyen int32_t left_edge[RW_MGR_MEM_DQ_PER_WRITE_DQS]; 26483da42859SDinh Nguyen int32_t right_edge[RW_MGR_MEM_DQ_PER_WRITE_DQS]; 26493da42859SDinh Nguyen int32_t mid; 26503da42859SDinh Nguyen int32_t mid_min, orig_mid_min; 26513da42859SDinh Nguyen int32_t new_dqs, start_dqs, shift_dq; 26523da42859SDinh Nguyen int32_t dq_margin, dqs_margin, dm_margin; 26533da42859SDinh Nguyen uint32_t stop; 26543da42859SDinh Nguyen uint32_t temp_dq_out1_delay; 26553da42859SDinh Nguyen uint32_t addr; 26563da42859SDinh Nguyen 26573da42859SDinh Nguyen debug("%s:%d %u %u", __func__, __LINE__, write_group, test_bgn); 26583da42859SDinh Nguyen 26593da42859SDinh Nguyen dm_margin = 0; 26603da42859SDinh Nguyen 2661c4815f76SMarek Vasut addr = SDR_PHYGRP_SCCGRP_ADDRESS | SCC_MGR_IO_OUT1_DELAY_OFFSET; 266217fdc916SMarek Vasut start_dqs = readl(addr + 26633da42859SDinh Nguyen (RW_MGR_MEM_DQ_PER_WRITE_DQS << 2)); 26643da42859SDinh Nguyen 26653da42859SDinh Nguyen /* per-bit deskew */ 26663da42859SDinh Nguyen 26673da42859SDinh Nguyen /* 26683da42859SDinh Nguyen * set the left and right edge of each bit to an illegal value 26693da42859SDinh Nguyen * use (IO_IO_OUT1_DELAY_MAX + 1) as an illegal value. 26703da42859SDinh Nguyen */ 26713da42859SDinh Nguyen sticky_bit_chk = 0; 26723da42859SDinh Nguyen for (i = 0; i < RW_MGR_MEM_DQ_PER_WRITE_DQS; i++) { 26733da42859SDinh Nguyen left_edge[i] = IO_IO_OUT1_DELAY_MAX + 1; 26743da42859SDinh Nguyen right_edge[i] = IO_IO_OUT1_DELAY_MAX + 1; 26753da42859SDinh Nguyen } 26763da42859SDinh Nguyen 26773da42859SDinh Nguyen /* Search for the left edge of the window for each bit */ 26783da42859SDinh Nguyen for (d = 0; d <= IO_IO_OUT1_DELAY_MAX; d++) { 2679300c2e62SMarek Vasut scc_mgr_apply_group_dq_out1_delay(write_group, d); 26803da42859SDinh Nguyen 26811273dd9eSMarek Vasut writel(0, &sdr_scc_mgr->update); 26823da42859SDinh Nguyen 26833da42859SDinh Nguyen /* 26843da42859SDinh Nguyen * Stop searching when the read test doesn't pass AND when 26853da42859SDinh Nguyen * we've seen a passing read on every bit. 26863da42859SDinh Nguyen */ 26873da42859SDinh Nguyen stop = !rw_mgr_mem_calibrate_write_test(rank_bgn, write_group, 26883da42859SDinh Nguyen 0, PASS_ONE_BIT, &bit_chk, 0); 26893da42859SDinh Nguyen sticky_bit_chk = sticky_bit_chk | bit_chk; 26903da42859SDinh Nguyen stop = stop && (sticky_bit_chk == param->write_correct_mask); 26913da42859SDinh Nguyen debug_cond(DLEVEL == 2, "write_center(left): dtap=%d => %u \ 26923da42859SDinh Nguyen == %u && %u [bit_chk= %u ]\n", 26933da42859SDinh Nguyen d, sticky_bit_chk, param->write_correct_mask, 26943da42859SDinh Nguyen stop, bit_chk); 26953da42859SDinh Nguyen 26963da42859SDinh Nguyen if (stop == 1) { 26973da42859SDinh Nguyen break; 26983da42859SDinh Nguyen } else { 26993da42859SDinh Nguyen for (i = 0; i < RW_MGR_MEM_DQ_PER_WRITE_DQS; i++) { 27003da42859SDinh Nguyen if (bit_chk & 1) { 27013da42859SDinh Nguyen /* 27023da42859SDinh Nguyen * Remember a passing test as the 27033da42859SDinh Nguyen * left_edge. 27043da42859SDinh Nguyen */ 27053da42859SDinh Nguyen left_edge[i] = d; 27063da42859SDinh Nguyen } else { 27073da42859SDinh Nguyen /* 27083da42859SDinh Nguyen * If a left edge has not been seen 27093da42859SDinh Nguyen * yet, then a future passing test will 27103da42859SDinh Nguyen * mark this edge as the right edge. 27113da42859SDinh Nguyen */ 27123da42859SDinh Nguyen if (left_edge[i] == 27133da42859SDinh Nguyen IO_IO_OUT1_DELAY_MAX + 1) { 27143da42859SDinh Nguyen right_edge[i] = -(d + 1); 27153da42859SDinh Nguyen } 27163da42859SDinh Nguyen } 27173da42859SDinh Nguyen debug_cond(DLEVEL == 2, "write_center[l,d=%d):", d); 27183da42859SDinh Nguyen debug_cond(DLEVEL == 2, "bit_chk_test=%d left_edge[%u]: %d", 27193da42859SDinh Nguyen (int)(bit_chk & 1), i, left_edge[i]); 27203da42859SDinh Nguyen debug_cond(DLEVEL == 2, "right_edge[%u]: %d\n", i, 27213da42859SDinh Nguyen right_edge[i]); 27223da42859SDinh Nguyen bit_chk = bit_chk >> 1; 27233da42859SDinh Nguyen } 27243da42859SDinh Nguyen } 27253da42859SDinh Nguyen } 27263da42859SDinh Nguyen 27273da42859SDinh Nguyen /* Reset DQ delay chains to 0 */ 272832675249SMarek Vasut scc_mgr_apply_group_dq_out1_delay(0); 27293da42859SDinh Nguyen sticky_bit_chk = 0; 27303da42859SDinh Nguyen for (i = RW_MGR_MEM_DQ_PER_WRITE_DQS - 1;; i--) { 27313da42859SDinh Nguyen debug_cond(DLEVEL == 2, "%s:%d write_center: left_edge[%u]: \ 27323da42859SDinh Nguyen %d right_edge[%u]: %d\n", __func__, __LINE__, 27333da42859SDinh Nguyen i, left_edge[i], i, right_edge[i]); 27343da42859SDinh Nguyen 27353da42859SDinh Nguyen /* 27363da42859SDinh Nguyen * Check for cases where we haven't found the left edge, 27373da42859SDinh Nguyen * which makes our assignment of the the right edge invalid. 27383da42859SDinh Nguyen * Reset it to the illegal value. 27393da42859SDinh Nguyen */ 27403da42859SDinh Nguyen if ((left_edge[i] == IO_IO_OUT1_DELAY_MAX + 1) && 27413da42859SDinh Nguyen (right_edge[i] != IO_IO_OUT1_DELAY_MAX + 1)) { 27423da42859SDinh Nguyen right_edge[i] = IO_IO_OUT1_DELAY_MAX + 1; 27433da42859SDinh Nguyen debug_cond(DLEVEL == 2, "%s:%d write_center: reset \ 27443da42859SDinh Nguyen right_edge[%u]: %d\n", __func__, __LINE__, 27453da42859SDinh Nguyen i, right_edge[i]); 27463da42859SDinh Nguyen } 27473da42859SDinh Nguyen 27483da42859SDinh Nguyen /* 27493da42859SDinh Nguyen * Reset sticky bit (except for bits where we have 27503da42859SDinh Nguyen * seen the left edge). 27513da42859SDinh Nguyen */ 27523da42859SDinh Nguyen sticky_bit_chk = sticky_bit_chk << 1; 27533da42859SDinh Nguyen if ((left_edge[i] != IO_IO_OUT1_DELAY_MAX + 1)) 27543da42859SDinh Nguyen sticky_bit_chk = sticky_bit_chk | 1; 27553da42859SDinh Nguyen 27563da42859SDinh Nguyen if (i == 0) 27573da42859SDinh Nguyen break; 27583da42859SDinh Nguyen } 27593da42859SDinh Nguyen 27603da42859SDinh Nguyen /* Search for the right edge of the window for each bit */ 27613da42859SDinh Nguyen for (d = 0; d <= IO_IO_OUT1_DELAY_MAX - start_dqs; d++) { 27623da42859SDinh Nguyen scc_mgr_apply_group_dqs_io_and_oct_out1(write_group, 27633da42859SDinh Nguyen d + start_dqs); 27643da42859SDinh Nguyen 27651273dd9eSMarek Vasut writel(0, &sdr_scc_mgr->update); 27663da42859SDinh Nguyen 27673da42859SDinh Nguyen /* 27683da42859SDinh Nguyen * Stop searching when the read test doesn't pass AND when 27693da42859SDinh Nguyen * we've seen a passing read on every bit. 27703da42859SDinh Nguyen */ 27713da42859SDinh Nguyen stop = !rw_mgr_mem_calibrate_write_test(rank_bgn, write_group, 27723da42859SDinh Nguyen 0, PASS_ONE_BIT, &bit_chk, 0); 27733da42859SDinh Nguyen 27743da42859SDinh Nguyen sticky_bit_chk = sticky_bit_chk | bit_chk; 27753da42859SDinh Nguyen stop = stop && (sticky_bit_chk == param->write_correct_mask); 27763da42859SDinh Nguyen 27773da42859SDinh Nguyen debug_cond(DLEVEL == 2, "write_center (right): dtap=%u => %u == \ 27783da42859SDinh Nguyen %u && %u\n", d, sticky_bit_chk, 27793da42859SDinh Nguyen param->write_correct_mask, stop); 27803da42859SDinh Nguyen 27813da42859SDinh Nguyen if (stop == 1) { 27823da42859SDinh Nguyen if (d == 0) { 27833da42859SDinh Nguyen for (i = 0; i < RW_MGR_MEM_DQ_PER_WRITE_DQS; 27843da42859SDinh Nguyen i++) { 27853da42859SDinh Nguyen /* d = 0 failed, but it passed when 27863da42859SDinh Nguyen testing the left edge, so it must be 27873da42859SDinh Nguyen marginal, set it to -1 */ 27883da42859SDinh Nguyen if (right_edge[i] == 27893da42859SDinh Nguyen IO_IO_OUT1_DELAY_MAX + 1 && 27903da42859SDinh Nguyen left_edge[i] != 27913da42859SDinh Nguyen IO_IO_OUT1_DELAY_MAX + 1) { 27923da42859SDinh Nguyen right_edge[i] = -1; 27933da42859SDinh Nguyen } 27943da42859SDinh Nguyen } 27953da42859SDinh Nguyen } 27963da42859SDinh Nguyen break; 27973da42859SDinh Nguyen } else { 27983da42859SDinh Nguyen for (i = 0; i < RW_MGR_MEM_DQ_PER_WRITE_DQS; i++) { 27993da42859SDinh Nguyen if (bit_chk & 1) { 28003da42859SDinh Nguyen /* 28013da42859SDinh Nguyen * Remember a passing test as 28023da42859SDinh Nguyen * the right_edge. 28033da42859SDinh Nguyen */ 28043da42859SDinh Nguyen right_edge[i] = d; 28053da42859SDinh Nguyen } else { 28063da42859SDinh Nguyen if (d != 0) { 28073da42859SDinh Nguyen /* 28083da42859SDinh Nguyen * If a right edge has not 28093da42859SDinh Nguyen * been seen yet, then a future 28103da42859SDinh Nguyen * passing test will mark this 28113da42859SDinh Nguyen * edge as the left edge. 28123da42859SDinh Nguyen */ 28133da42859SDinh Nguyen if (right_edge[i] == 28143da42859SDinh Nguyen IO_IO_OUT1_DELAY_MAX + 1) 28153da42859SDinh Nguyen left_edge[i] = -(d + 1); 28163da42859SDinh Nguyen } else { 28173da42859SDinh Nguyen /* 28183da42859SDinh Nguyen * d = 0 failed, but it passed 28193da42859SDinh Nguyen * when testing the left edge, 28203da42859SDinh Nguyen * so it must be marginal, set 28213da42859SDinh Nguyen * it to -1. 28223da42859SDinh Nguyen */ 28233da42859SDinh Nguyen if (right_edge[i] == 28243da42859SDinh Nguyen IO_IO_OUT1_DELAY_MAX + 1 && 28253da42859SDinh Nguyen left_edge[i] != 28263da42859SDinh Nguyen IO_IO_OUT1_DELAY_MAX + 1) 28273da42859SDinh Nguyen right_edge[i] = -1; 28283da42859SDinh Nguyen /* 28293da42859SDinh Nguyen * If a right edge has not been 28303da42859SDinh Nguyen * seen yet, then a future 28313da42859SDinh Nguyen * passing test will mark this 28323da42859SDinh Nguyen * edge as the left edge. 28333da42859SDinh Nguyen */ 28343da42859SDinh Nguyen else if (right_edge[i] == 28353da42859SDinh Nguyen IO_IO_OUT1_DELAY_MAX + 28363da42859SDinh Nguyen 1) 28373da42859SDinh Nguyen left_edge[i] = -(d + 1); 28383da42859SDinh Nguyen } 28393da42859SDinh Nguyen } 28403da42859SDinh Nguyen debug_cond(DLEVEL == 2, "write_center[r,d=%d):", d); 28413da42859SDinh Nguyen debug_cond(DLEVEL == 2, "bit_chk_test=%d left_edge[%u]: %d", 28423da42859SDinh Nguyen (int)(bit_chk & 1), i, left_edge[i]); 28433da42859SDinh Nguyen debug_cond(DLEVEL == 2, "right_edge[%u]: %d\n", i, 28443da42859SDinh Nguyen right_edge[i]); 28453da42859SDinh Nguyen bit_chk = bit_chk >> 1; 28463da42859SDinh Nguyen } 28473da42859SDinh Nguyen } 28483da42859SDinh Nguyen } 28493da42859SDinh Nguyen 28503da42859SDinh Nguyen /* Check that all bits have a window */ 28513da42859SDinh Nguyen for (i = 0; i < RW_MGR_MEM_DQ_PER_WRITE_DQS; i++) { 28523da42859SDinh Nguyen debug_cond(DLEVEL == 2, "%s:%d write_center: left_edge[%u]: \ 28533da42859SDinh Nguyen %d right_edge[%u]: %d", __func__, __LINE__, 28543da42859SDinh Nguyen i, left_edge[i], i, right_edge[i]); 28553da42859SDinh Nguyen if ((left_edge[i] == IO_IO_OUT1_DELAY_MAX + 1) || 28563da42859SDinh Nguyen (right_edge[i] == IO_IO_OUT1_DELAY_MAX + 1)) { 28573da42859SDinh Nguyen set_failing_group_stage(test_bgn + i, 28583da42859SDinh Nguyen CAL_STAGE_WRITES, 28593da42859SDinh Nguyen CAL_SUBSTAGE_WRITES_CENTER); 28603da42859SDinh Nguyen return 0; 28613da42859SDinh Nguyen } 28623da42859SDinh Nguyen } 28633da42859SDinh Nguyen 28643da42859SDinh Nguyen /* Find middle of window for each DQ bit */ 28653da42859SDinh Nguyen mid_min = left_edge[0] - right_edge[0]; 28663da42859SDinh Nguyen min_index = 0; 28673da42859SDinh Nguyen for (i = 1; i < RW_MGR_MEM_DQ_PER_WRITE_DQS; i++) { 28683da42859SDinh Nguyen mid = left_edge[i] - right_edge[i]; 28693da42859SDinh Nguyen if (mid < mid_min) { 28703da42859SDinh Nguyen mid_min = mid; 28713da42859SDinh Nguyen min_index = i; 28723da42859SDinh Nguyen } 28733da42859SDinh Nguyen } 28743da42859SDinh Nguyen 28753da42859SDinh Nguyen /* 28763da42859SDinh Nguyen * -mid_min/2 represents the amount that we need to move DQS. 28773da42859SDinh Nguyen * If mid_min is odd and positive we'll need to add one to 28783da42859SDinh Nguyen * make sure the rounding in further calculations is correct 28793da42859SDinh Nguyen * (always bias to the right), so just add 1 for all positive values. 28803da42859SDinh Nguyen */ 28813da42859SDinh Nguyen if (mid_min > 0) 28823da42859SDinh Nguyen mid_min++; 28833da42859SDinh Nguyen mid_min = mid_min / 2; 28843da42859SDinh Nguyen debug_cond(DLEVEL == 1, "%s:%d write_center: mid_min=%d\n", __func__, 28853da42859SDinh Nguyen __LINE__, mid_min); 28863da42859SDinh Nguyen 28873da42859SDinh Nguyen /* Determine the amount we can change DQS (which is -mid_min) */ 28883da42859SDinh Nguyen orig_mid_min = mid_min; 28893da42859SDinh Nguyen new_dqs = start_dqs; 28903da42859SDinh Nguyen mid_min = 0; 28913da42859SDinh Nguyen debug_cond(DLEVEL == 1, "%s:%d write_center: start_dqs=%d new_dqs=%d \ 28923da42859SDinh Nguyen mid_min=%d\n", __func__, __LINE__, start_dqs, new_dqs, mid_min); 28933da42859SDinh Nguyen /* Initialize data for export structures */ 28943da42859SDinh Nguyen dqs_margin = IO_IO_OUT1_DELAY_MAX + 1; 28953da42859SDinh Nguyen dq_margin = IO_IO_OUT1_DELAY_MAX + 1; 28963da42859SDinh Nguyen 28973da42859SDinh Nguyen /* add delay to bring centre of all DQ windows to the same "level" */ 28983da42859SDinh Nguyen for (i = 0, p = test_bgn; i < RW_MGR_MEM_DQ_PER_WRITE_DQS; i++, p++) { 28993da42859SDinh Nguyen /* Use values before divide by 2 to reduce round off error */ 29003da42859SDinh Nguyen shift_dq = (left_edge[i] - right_edge[i] - 29013da42859SDinh Nguyen (left_edge[min_index] - right_edge[min_index]))/2 + 29023da42859SDinh Nguyen (orig_mid_min - mid_min); 29033da42859SDinh Nguyen 29043da42859SDinh Nguyen debug_cond(DLEVEL == 2, "%s:%d write_center: before: shift_dq \ 29053da42859SDinh Nguyen [%u]=%d\n", __func__, __LINE__, i, shift_dq); 29063da42859SDinh Nguyen 29071273dd9eSMarek Vasut addr = SDR_PHYGRP_SCCGRP_ADDRESS | SCC_MGR_IO_OUT1_DELAY_OFFSET; 290817fdc916SMarek Vasut temp_dq_out1_delay = readl(addr + (i << 2)); 29093da42859SDinh Nguyen if (shift_dq + (int32_t)temp_dq_out1_delay > 29103da42859SDinh Nguyen (int32_t)IO_IO_OUT1_DELAY_MAX) { 29113da42859SDinh Nguyen shift_dq = (int32_t)IO_IO_OUT1_DELAY_MAX - temp_dq_out1_delay; 29123da42859SDinh Nguyen } else if (shift_dq + (int32_t)temp_dq_out1_delay < 0) { 29133da42859SDinh Nguyen shift_dq = -(int32_t)temp_dq_out1_delay; 29143da42859SDinh Nguyen } 29153da42859SDinh Nguyen debug_cond(DLEVEL == 2, "write_center: after: shift_dq[%u]=%d\n", 29163da42859SDinh Nguyen i, shift_dq); 291707aee5bdSMarek Vasut scc_mgr_set_dq_out1_delay(i, temp_dq_out1_delay + shift_dq); 29183da42859SDinh Nguyen scc_mgr_load_dq(i); 29193da42859SDinh Nguyen 29203da42859SDinh Nguyen debug_cond(DLEVEL == 2, "write_center: margin[%u]=[%d,%d]\n", i, 29213da42859SDinh Nguyen left_edge[i] - shift_dq + (-mid_min), 29223da42859SDinh Nguyen right_edge[i] + shift_dq - (-mid_min)); 29233da42859SDinh Nguyen /* To determine values for export structures */ 29243da42859SDinh Nguyen if (left_edge[i] - shift_dq + (-mid_min) < dq_margin) 29253da42859SDinh Nguyen dq_margin = left_edge[i] - shift_dq + (-mid_min); 29263da42859SDinh Nguyen 29273da42859SDinh Nguyen if (right_edge[i] + shift_dq - (-mid_min) < dqs_margin) 29283da42859SDinh Nguyen dqs_margin = right_edge[i] + shift_dq - (-mid_min); 29293da42859SDinh Nguyen } 29303da42859SDinh Nguyen 29313da42859SDinh Nguyen /* Move DQS */ 29323da42859SDinh Nguyen scc_mgr_apply_group_dqs_io_and_oct_out1(write_group, new_dqs); 29331273dd9eSMarek Vasut writel(0, &sdr_scc_mgr->update); 29343da42859SDinh Nguyen 29353da42859SDinh Nguyen /* Centre DM */ 29363da42859SDinh Nguyen debug_cond(DLEVEL == 2, "%s:%d write_center: DM\n", __func__, __LINE__); 29373da42859SDinh Nguyen 29383da42859SDinh Nguyen /* 29393da42859SDinh Nguyen * set the left and right edge of each bit to an illegal value, 29403da42859SDinh Nguyen * use (IO_IO_OUT1_DELAY_MAX + 1) as an illegal value, 29413da42859SDinh Nguyen */ 29423da42859SDinh Nguyen left_edge[0] = IO_IO_OUT1_DELAY_MAX + 1; 29433da42859SDinh Nguyen right_edge[0] = IO_IO_OUT1_DELAY_MAX + 1; 29443da42859SDinh Nguyen int32_t bgn_curr = IO_IO_OUT1_DELAY_MAX + 1; 29453da42859SDinh Nguyen int32_t end_curr = IO_IO_OUT1_DELAY_MAX + 1; 29463da42859SDinh Nguyen int32_t bgn_best = IO_IO_OUT1_DELAY_MAX + 1; 29473da42859SDinh Nguyen int32_t end_best = IO_IO_OUT1_DELAY_MAX + 1; 29483da42859SDinh Nguyen int32_t win_best = 0; 29493da42859SDinh Nguyen 29503da42859SDinh Nguyen /* Search for the/part of the window with DM shift */ 29513da42859SDinh Nguyen for (d = IO_IO_OUT1_DELAY_MAX; d >= 0; d -= DELTA_D) { 295232675249SMarek Vasut scc_mgr_apply_group_dm_out1_delay(d); 29531273dd9eSMarek Vasut writel(0, &sdr_scc_mgr->update); 29543da42859SDinh Nguyen 29553da42859SDinh Nguyen if (rw_mgr_mem_calibrate_write_test(rank_bgn, write_group, 1, 29563da42859SDinh Nguyen PASS_ALL_BITS, &bit_chk, 29573da42859SDinh Nguyen 0)) { 29583da42859SDinh Nguyen /* USE Set current end of the window */ 29593da42859SDinh Nguyen end_curr = -d; 29603da42859SDinh Nguyen /* 29613da42859SDinh Nguyen * If a starting edge of our window has not been seen 29623da42859SDinh Nguyen * this is our current start of the DM window. 29633da42859SDinh Nguyen */ 29643da42859SDinh Nguyen if (bgn_curr == IO_IO_OUT1_DELAY_MAX + 1) 29653da42859SDinh Nguyen bgn_curr = -d; 29663da42859SDinh Nguyen 29673da42859SDinh Nguyen /* 29683da42859SDinh Nguyen * If current window is bigger than best seen. 29693da42859SDinh Nguyen * Set best seen to be current window. 29703da42859SDinh Nguyen */ 29713da42859SDinh Nguyen if ((end_curr-bgn_curr+1) > win_best) { 29723da42859SDinh Nguyen win_best = end_curr-bgn_curr+1; 29733da42859SDinh Nguyen bgn_best = bgn_curr; 29743da42859SDinh Nguyen end_best = end_curr; 29753da42859SDinh Nguyen } 29763da42859SDinh Nguyen } else { 29773da42859SDinh Nguyen /* We just saw a failing test. Reset temp edge */ 29783da42859SDinh Nguyen bgn_curr = IO_IO_OUT1_DELAY_MAX + 1; 29793da42859SDinh Nguyen end_curr = IO_IO_OUT1_DELAY_MAX + 1; 29803da42859SDinh Nguyen } 29813da42859SDinh Nguyen } 29823da42859SDinh Nguyen 29833da42859SDinh Nguyen 29843da42859SDinh Nguyen /* Reset DM delay chains to 0 */ 298532675249SMarek Vasut scc_mgr_apply_group_dm_out1_delay(0); 29863da42859SDinh Nguyen 29873da42859SDinh Nguyen /* 29883da42859SDinh Nguyen * Check to see if the current window nudges up aganist 0 delay. 29893da42859SDinh Nguyen * If so we need to continue the search by shifting DQS otherwise DQS 29903da42859SDinh Nguyen * search begins as a new search. */ 29913da42859SDinh Nguyen if (end_curr != 0) { 29923da42859SDinh Nguyen bgn_curr = IO_IO_OUT1_DELAY_MAX + 1; 29933da42859SDinh Nguyen end_curr = IO_IO_OUT1_DELAY_MAX + 1; 29943da42859SDinh Nguyen } 29953da42859SDinh Nguyen 29963da42859SDinh Nguyen /* Search for the/part of the window with DQS shifts */ 29973da42859SDinh Nguyen for (d = 0; d <= IO_IO_OUT1_DELAY_MAX - new_dqs; d += DELTA_D) { 29983da42859SDinh Nguyen /* 29993da42859SDinh Nguyen * Note: This only shifts DQS, so are we limiting ourselve to 30003da42859SDinh Nguyen * width of DQ unnecessarily. 30013da42859SDinh Nguyen */ 30023da42859SDinh Nguyen scc_mgr_apply_group_dqs_io_and_oct_out1(write_group, 30033da42859SDinh Nguyen d + new_dqs); 30043da42859SDinh Nguyen 30051273dd9eSMarek Vasut writel(0, &sdr_scc_mgr->update); 30063da42859SDinh Nguyen if (rw_mgr_mem_calibrate_write_test(rank_bgn, write_group, 1, 30073da42859SDinh Nguyen PASS_ALL_BITS, &bit_chk, 30083da42859SDinh Nguyen 0)) { 30093da42859SDinh Nguyen /* USE Set current end of the window */ 30103da42859SDinh Nguyen end_curr = d; 30113da42859SDinh Nguyen /* 30123da42859SDinh Nguyen * If a beginning edge of our window has not been seen 30133da42859SDinh Nguyen * this is our current begin of the DM window. 30143da42859SDinh Nguyen */ 30153da42859SDinh Nguyen if (bgn_curr == IO_IO_OUT1_DELAY_MAX + 1) 30163da42859SDinh Nguyen bgn_curr = d; 30173da42859SDinh Nguyen 30183da42859SDinh Nguyen /* 30193da42859SDinh Nguyen * If current window is bigger than best seen. Set best 30203da42859SDinh Nguyen * seen to be current window. 30213da42859SDinh Nguyen */ 30223da42859SDinh Nguyen if ((end_curr-bgn_curr+1) > win_best) { 30233da42859SDinh Nguyen win_best = end_curr-bgn_curr+1; 30243da42859SDinh Nguyen bgn_best = bgn_curr; 30253da42859SDinh Nguyen end_best = end_curr; 30263da42859SDinh Nguyen } 30273da42859SDinh Nguyen } else { 30283da42859SDinh Nguyen /* We just saw a failing test. Reset temp edge */ 30293da42859SDinh Nguyen bgn_curr = IO_IO_OUT1_DELAY_MAX + 1; 30303da42859SDinh Nguyen end_curr = IO_IO_OUT1_DELAY_MAX + 1; 30313da42859SDinh Nguyen 30323da42859SDinh Nguyen /* Early exit optimization: if ther remaining delay 30333da42859SDinh Nguyen chain space is less than already seen largest window 30343da42859SDinh Nguyen we can exit */ 30353da42859SDinh Nguyen if ((win_best-1) > 30363da42859SDinh Nguyen (IO_IO_OUT1_DELAY_MAX - new_dqs - d)) { 30373da42859SDinh Nguyen break; 30383da42859SDinh Nguyen } 30393da42859SDinh Nguyen } 30403da42859SDinh Nguyen } 30413da42859SDinh Nguyen 30423da42859SDinh Nguyen /* assign left and right edge for cal and reporting; */ 30433da42859SDinh Nguyen left_edge[0] = -1*bgn_best; 30443da42859SDinh Nguyen right_edge[0] = end_best; 30453da42859SDinh Nguyen 30463da42859SDinh Nguyen debug_cond(DLEVEL == 2, "%s:%d dm_calib: left=%d right=%d\n", __func__, 30473da42859SDinh Nguyen __LINE__, left_edge[0], right_edge[0]); 30483da42859SDinh Nguyen 30493da42859SDinh Nguyen /* Move DQS (back to orig) */ 30503da42859SDinh Nguyen scc_mgr_apply_group_dqs_io_and_oct_out1(write_group, new_dqs); 30513da42859SDinh Nguyen 30523da42859SDinh Nguyen /* Move DM */ 30533da42859SDinh Nguyen 30543da42859SDinh Nguyen /* Find middle of window for the DM bit */ 30553da42859SDinh Nguyen mid = (left_edge[0] - right_edge[0]) / 2; 30563da42859SDinh Nguyen 30573da42859SDinh Nguyen /* only move right, since we are not moving DQS/DQ */ 30583da42859SDinh Nguyen if (mid < 0) 30593da42859SDinh Nguyen mid = 0; 30603da42859SDinh Nguyen 30613da42859SDinh Nguyen /* dm_marign should fail if we never find a window */ 30623da42859SDinh Nguyen if (win_best == 0) 30633da42859SDinh Nguyen dm_margin = -1; 30643da42859SDinh Nguyen else 30653da42859SDinh Nguyen dm_margin = left_edge[0] - mid; 30663da42859SDinh Nguyen 306732675249SMarek Vasut scc_mgr_apply_group_dm_out1_delay(mid); 30681273dd9eSMarek Vasut writel(0, &sdr_scc_mgr->update); 30693da42859SDinh Nguyen 30703da42859SDinh Nguyen debug_cond(DLEVEL == 2, "%s:%d dm_calib: left=%d right=%d mid=%d \ 30713da42859SDinh Nguyen dm_margin=%d\n", __func__, __LINE__, left_edge[0], 30723da42859SDinh Nguyen right_edge[0], mid, dm_margin); 30733da42859SDinh Nguyen /* Export values */ 30743da42859SDinh Nguyen gbl->fom_out += dq_margin + dqs_margin; 30753da42859SDinh Nguyen 30763da42859SDinh Nguyen debug_cond(DLEVEL == 2, "%s:%d write_center: dq_margin=%d \ 30773da42859SDinh Nguyen dqs_margin=%d dm_margin=%d\n", __func__, __LINE__, 30783da42859SDinh Nguyen dq_margin, dqs_margin, dm_margin); 30793da42859SDinh Nguyen 30803da42859SDinh Nguyen /* 30813da42859SDinh Nguyen * Do not remove this line as it makes sure all of our 30823da42859SDinh Nguyen * decisions have been applied. 30833da42859SDinh Nguyen */ 30841273dd9eSMarek Vasut writel(0, &sdr_scc_mgr->update); 30853da42859SDinh Nguyen return (dq_margin >= 0) && (dqs_margin >= 0) && (dm_margin >= 0); 30863da42859SDinh Nguyen } 30873da42859SDinh Nguyen 30883da42859SDinh Nguyen /* calibrate the write operations */ 30893da42859SDinh Nguyen static uint32_t rw_mgr_mem_calibrate_writes(uint32_t rank_bgn, uint32_t g, 30903da42859SDinh Nguyen uint32_t test_bgn) 30913da42859SDinh Nguyen { 30923da42859SDinh Nguyen /* update info for sims */ 30933da42859SDinh Nguyen debug("%s:%d %u %u\n", __func__, __LINE__, g, test_bgn); 30943da42859SDinh Nguyen 30953da42859SDinh Nguyen reg_file_set_stage(CAL_STAGE_WRITES); 30963da42859SDinh Nguyen reg_file_set_sub_stage(CAL_SUBSTAGE_WRITES_CENTER); 30973da42859SDinh Nguyen 30983da42859SDinh Nguyen reg_file_set_group(g); 30993da42859SDinh Nguyen 31003da42859SDinh Nguyen if (!rw_mgr_mem_calibrate_writes_center(rank_bgn, g, test_bgn)) { 31013da42859SDinh Nguyen set_failing_group_stage(g, CAL_STAGE_WRITES, 31023da42859SDinh Nguyen CAL_SUBSTAGE_WRITES_CENTER); 31033da42859SDinh Nguyen return 0; 31043da42859SDinh Nguyen } 31053da42859SDinh Nguyen 31063da42859SDinh Nguyen return 1; 31073da42859SDinh Nguyen } 31083da42859SDinh Nguyen 31094b0ac26aSMarek Vasut /** 31104b0ac26aSMarek Vasut * mem_precharge_and_activate() - Precharge all banks and activate 31114b0ac26aSMarek Vasut * 31124b0ac26aSMarek Vasut * Precharge all banks and activate row 0 in bank "000..." and bank "111...". 31134b0ac26aSMarek Vasut */ 31143da42859SDinh Nguyen static void mem_precharge_and_activate(void) 31153da42859SDinh Nguyen { 31164b0ac26aSMarek Vasut int r; 31173da42859SDinh Nguyen 31183da42859SDinh Nguyen for (r = 0; r < RW_MGR_MEM_NUMBER_OF_RANKS; r++) { 31194b0ac26aSMarek Vasut /* Test if the rank should be skipped. */ 31204b0ac26aSMarek Vasut if (param->skip_ranks[r]) 31213da42859SDinh Nguyen continue; 31223da42859SDinh Nguyen 31234b0ac26aSMarek Vasut /* Set rank. */ 31243da42859SDinh Nguyen set_rank_and_odt_mask(r, RW_MGR_ODT_MODE_OFF); 31253da42859SDinh Nguyen 31264b0ac26aSMarek Vasut /* Precharge all banks. */ 31271273dd9eSMarek Vasut writel(RW_MGR_PRECHARGE_ALL, SDR_PHYGRP_RWMGRGRP_ADDRESS | 31281273dd9eSMarek Vasut RW_MGR_RUN_SINGLE_GROUP_OFFSET); 31293da42859SDinh Nguyen 31301273dd9eSMarek Vasut writel(0x0F, &sdr_rw_load_mgr_regs->load_cntr0); 31311273dd9eSMarek Vasut writel(RW_MGR_ACTIVATE_0_AND_1_WAIT1, 31321273dd9eSMarek Vasut &sdr_rw_load_jump_mgr_regs->load_jump_add0); 31333da42859SDinh Nguyen 31341273dd9eSMarek Vasut writel(0x0F, &sdr_rw_load_mgr_regs->load_cntr1); 31351273dd9eSMarek Vasut writel(RW_MGR_ACTIVATE_0_AND_1_WAIT2, 31361273dd9eSMarek Vasut &sdr_rw_load_jump_mgr_regs->load_jump_add1); 31373da42859SDinh Nguyen 31384b0ac26aSMarek Vasut /* Activate rows. */ 31391273dd9eSMarek Vasut writel(RW_MGR_ACTIVATE_0_AND_1, SDR_PHYGRP_RWMGRGRP_ADDRESS | 31401273dd9eSMarek Vasut RW_MGR_RUN_SINGLE_GROUP_OFFSET); 31413da42859SDinh Nguyen } 31423da42859SDinh Nguyen } 31433da42859SDinh Nguyen 314416502a0bSMarek Vasut /** 314516502a0bSMarek Vasut * mem_init_latency() - Configure memory RLAT and WLAT settings 314616502a0bSMarek Vasut * 314716502a0bSMarek Vasut * Configure memory RLAT and WLAT parameters. 314816502a0bSMarek Vasut */ 314916502a0bSMarek Vasut static void mem_init_latency(void) 31503da42859SDinh Nguyen { 315116502a0bSMarek Vasut /* 315216502a0bSMarek Vasut * For AV/CV, LFIFO is hardened and always runs at full rate 315316502a0bSMarek Vasut * so max latency in AFI clocks, used here, is correspondingly 315416502a0bSMarek Vasut * smaller. 315516502a0bSMarek Vasut */ 315616502a0bSMarek Vasut const u32 max_latency = (1 << MAX_LATENCY_COUNT_WIDTH) - 1; 315716502a0bSMarek Vasut u32 rlat, wlat; 31583da42859SDinh Nguyen 31593da42859SDinh Nguyen debug("%s:%d\n", __func__, __LINE__); 316016502a0bSMarek Vasut 316116502a0bSMarek Vasut /* 316216502a0bSMarek Vasut * Read in write latency. 316316502a0bSMarek Vasut * WL for Hard PHY does not include additive latency. 316416502a0bSMarek Vasut */ 31651273dd9eSMarek Vasut wlat = readl(&data_mgr->t_wl_add); 31661273dd9eSMarek Vasut wlat += readl(&data_mgr->mem_t_add); 31673da42859SDinh Nguyen 316816502a0bSMarek Vasut gbl->rw_wl_nop_cycles = wlat - 1; 31693da42859SDinh Nguyen 317016502a0bSMarek Vasut /* Read in readl latency. */ 31711273dd9eSMarek Vasut rlat = readl(&data_mgr->t_rl_add); 31723da42859SDinh Nguyen 317316502a0bSMarek Vasut /* Set a pretty high read latency initially. */ 31743da42859SDinh Nguyen gbl->curr_read_lat = rlat + 16; 31753da42859SDinh Nguyen if (gbl->curr_read_lat > max_latency) 31763da42859SDinh Nguyen gbl->curr_read_lat = max_latency; 31773da42859SDinh Nguyen 31781273dd9eSMarek Vasut writel(gbl->curr_read_lat, &phy_mgr_cfg->phy_rlat); 31793da42859SDinh Nguyen 318016502a0bSMarek Vasut /* Advertise write latency. */ 318116502a0bSMarek Vasut writel(wlat, &phy_mgr_cfg->afi_wlat); 31823da42859SDinh Nguyen } 31833da42859SDinh Nguyen 318451cea0b6SMarek Vasut /** 318551cea0b6SMarek Vasut * @mem_skip_calibrate() - Set VFIFO and LFIFO to instant-on settings 318651cea0b6SMarek Vasut * 318751cea0b6SMarek Vasut * Set VFIFO and LFIFO to instant-on settings in skip calibration mode. 318851cea0b6SMarek Vasut */ 31893da42859SDinh Nguyen static void mem_skip_calibrate(void) 31903da42859SDinh Nguyen { 31913da42859SDinh Nguyen uint32_t vfifo_offset; 31923da42859SDinh Nguyen uint32_t i, j, r; 31933da42859SDinh Nguyen 31943da42859SDinh Nguyen debug("%s:%d\n", __func__, __LINE__); 31953da42859SDinh Nguyen /* Need to update every shadow register set used by the interface */ 31963da42859SDinh Nguyen for (r = 0; r < RW_MGR_MEM_NUMBER_OF_RANKS; 31973da42859SDinh Nguyen r += NUM_RANKS_PER_SHADOW_REG) { 31983da42859SDinh Nguyen /* 31993da42859SDinh Nguyen * Set output phase alignment settings appropriate for 32003da42859SDinh Nguyen * skip calibration. 32013da42859SDinh Nguyen */ 32023da42859SDinh Nguyen for (i = 0; i < RW_MGR_MEM_IF_READ_DQS_WIDTH; i++) { 32033da42859SDinh Nguyen scc_mgr_set_dqs_en_phase(i, 0); 32043da42859SDinh Nguyen #if IO_DLL_CHAIN_LENGTH == 6 32053da42859SDinh Nguyen scc_mgr_set_dqdqs_output_phase(i, 6); 32063da42859SDinh Nguyen #else 32073da42859SDinh Nguyen scc_mgr_set_dqdqs_output_phase(i, 7); 32083da42859SDinh Nguyen #endif 32093da42859SDinh Nguyen /* 32103da42859SDinh Nguyen * Case:33398 32113da42859SDinh Nguyen * 32123da42859SDinh Nguyen * Write data arrives to the I/O two cycles before write 32133da42859SDinh Nguyen * latency is reached (720 deg). 32143da42859SDinh Nguyen * -> due to bit-slip in a/c bus 32153da42859SDinh Nguyen * -> to allow board skew where dqs is longer than ck 32163da42859SDinh Nguyen * -> how often can this happen!? 32173da42859SDinh Nguyen * -> can claim back some ptaps for high freq 32183da42859SDinh Nguyen * support if we can relax this, but i digress... 32193da42859SDinh Nguyen * 32203da42859SDinh Nguyen * The write_clk leads mem_ck by 90 deg 32213da42859SDinh Nguyen * The minimum ptap of the OPA is 180 deg 32223da42859SDinh Nguyen * Each ptap has (360 / IO_DLL_CHAIN_LENGH) deg of delay 32233da42859SDinh Nguyen * The write_clk is always delayed by 2 ptaps 32243da42859SDinh Nguyen * 32253da42859SDinh Nguyen * Hence, to make DQS aligned to CK, we need to delay 32263da42859SDinh Nguyen * DQS by: 32273da42859SDinh Nguyen * (720 - 90 - 180 - 2 * (360 / IO_DLL_CHAIN_LENGTH)) 32283da42859SDinh Nguyen * 32293da42859SDinh Nguyen * Dividing the above by (360 / IO_DLL_CHAIN_LENGTH) 32303da42859SDinh Nguyen * gives us the number of ptaps, which simplies to: 32313da42859SDinh Nguyen * 32323da42859SDinh Nguyen * (1.25 * IO_DLL_CHAIN_LENGTH - 2) 32333da42859SDinh Nguyen */ 323451cea0b6SMarek Vasut scc_mgr_set_dqdqs_output_phase(i, 323551cea0b6SMarek Vasut 1.25 * IO_DLL_CHAIN_LENGTH - 2); 32363da42859SDinh Nguyen } 32371273dd9eSMarek Vasut writel(0xff, &sdr_scc_mgr->dqs_ena); 32381273dd9eSMarek Vasut writel(0xff, &sdr_scc_mgr->dqs_io_ena); 32393da42859SDinh Nguyen 32403da42859SDinh Nguyen for (i = 0; i < RW_MGR_MEM_IF_WRITE_DQS_WIDTH; i++) { 32411273dd9eSMarek Vasut writel(i, SDR_PHYGRP_SCCGRP_ADDRESS | 32421273dd9eSMarek Vasut SCC_MGR_GROUP_COUNTER_OFFSET); 32433da42859SDinh Nguyen } 32441273dd9eSMarek Vasut writel(0xff, &sdr_scc_mgr->dq_ena); 32451273dd9eSMarek Vasut writel(0xff, &sdr_scc_mgr->dm_ena); 32461273dd9eSMarek Vasut writel(0, &sdr_scc_mgr->update); 32473da42859SDinh Nguyen } 32483da42859SDinh Nguyen 32493da42859SDinh Nguyen /* Compensate for simulation model behaviour */ 32503da42859SDinh Nguyen for (i = 0; i < RW_MGR_MEM_IF_READ_DQS_WIDTH; i++) { 32513da42859SDinh Nguyen scc_mgr_set_dqs_bus_in_delay(i, 10); 32523da42859SDinh Nguyen scc_mgr_load_dqs(i); 32533da42859SDinh Nguyen } 32541273dd9eSMarek Vasut writel(0, &sdr_scc_mgr->update); 32553da42859SDinh Nguyen 32563da42859SDinh Nguyen /* 32573da42859SDinh Nguyen * ArriaV has hard FIFOs that can only be initialized by incrementing 32583da42859SDinh Nguyen * in sequencer. 32593da42859SDinh Nguyen */ 32603da42859SDinh Nguyen vfifo_offset = CALIB_VFIFO_OFFSET; 326151cea0b6SMarek Vasut for (j = 0; j < vfifo_offset; j++) 32621273dd9eSMarek Vasut writel(0xff, &phy_mgr_cmd->inc_vfifo_hard_phy); 32631273dd9eSMarek Vasut writel(0, &phy_mgr_cmd->fifo_reset); 32643da42859SDinh Nguyen 32653da42859SDinh Nguyen /* 326651cea0b6SMarek Vasut * For Arria V and Cyclone V with hard LFIFO, we get the skip-cal 326751cea0b6SMarek Vasut * setting from generation-time constant. 32683da42859SDinh Nguyen */ 32693da42859SDinh Nguyen gbl->curr_read_lat = CALIB_LFIFO_OFFSET; 32701273dd9eSMarek Vasut writel(gbl->curr_read_lat, &phy_mgr_cfg->phy_rlat); 32713da42859SDinh Nguyen } 32723da42859SDinh Nguyen 32733589fbfbSMarek Vasut /** 32743589fbfbSMarek Vasut * mem_calibrate() - Memory calibration entry point. 32753589fbfbSMarek Vasut * 32763589fbfbSMarek Vasut * Perform memory calibration. 32773589fbfbSMarek Vasut */ 32783da42859SDinh Nguyen static uint32_t mem_calibrate(void) 32793da42859SDinh Nguyen { 32803da42859SDinh Nguyen uint32_t i; 32813da42859SDinh Nguyen uint32_t rank_bgn, sr; 32823da42859SDinh Nguyen uint32_t write_group, write_test_bgn; 32833da42859SDinh Nguyen uint32_t read_group, read_test_bgn; 32843da42859SDinh Nguyen uint32_t run_groups, current_run; 32853da42859SDinh Nguyen uint32_t failing_groups = 0; 32863da42859SDinh Nguyen uint32_t group_failed = 0; 32873da42859SDinh Nguyen 328833c42bb8SMarek Vasut const u32 rwdqs_ratio = RW_MGR_MEM_IF_READ_DQS_WIDTH / 328933c42bb8SMarek Vasut RW_MGR_MEM_IF_WRITE_DQS_WIDTH; 329033c42bb8SMarek Vasut 32913da42859SDinh Nguyen debug("%s:%d\n", __func__, __LINE__); 32923da42859SDinh Nguyen 329316502a0bSMarek Vasut /* Initialize the data settings */ 32943da42859SDinh Nguyen gbl->error_substage = CAL_SUBSTAGE_NIL; 32953da42859SDinh Nguyen gbl->error_stage = CAL_STAGE_NIL; 32963da42859SDinh Nguyen gbl->error_group = 0xff; 32973da42859SDinh Nguyen gbl->fom_in = 0; 32983da42859SDinh Nguyen gbl->fom_out = 0; 32993da42859SDinh Nguyen 330016502a0bSMarek Vasut /* Initialize WLAT and RLAT. */ 330116502a0bSMarek Vasut mem_init_latency(); 330216502a0bSMarek Vasut 330316502a0bSMarek Vasut /* Initialize bit slips. */ 330416502a0bSMarek Vasut mem_precharge_and_activate(); 33053da42859SDinh Nguyen 33063da42859SDinh Nguyen for (i = 0; i < RW_MGR_MEM_IF_READ_DQS_WIDTH; i++) { 33071273dd9eSMarek Vasut writel(i, SDR_PHYGRP_SCCGRP_ADDRESS | 33081273dd9eSMarek Vasut SCC_MGR_GROUP_COUNTER_OFFSET); 3309fa5d821bSMarek Vasut /* Only needed once to set all groups, pins, DQ, DQS, DM. */ 3310fa5d821bSMarek Vasut if (i == 0) 3311fa5d821bSMarek Vasut scc_mgr_set_hhp_extras(); 3312fa5d821bSMarek Vasut 3313c5c5f537SMarek Vasut scc_set_bypass_mode(i); 33143da42859SDinh Nguyen } 33153da42859SDinh Nguyen 3316722c9685SMarek Vasut /* Calibration is skipped. */ 33173da42859SDinh Nguyen if ((dyn_calib_steps & CALIB_SKIP_ALL) == CALIB_SKIP_ALL) { 33183da42859SDinh Nguyen /* 33193da42859SDinh Nguyen * Set VFIFO and LFIFO to instant-on settings in skip 33203da42859SDinh Nguyen * calibration mode. 33213da42859SDinh Nguyen */ 33223da42859SDinh Nguyen mem_skip_calibrate(); 3323722c9685SMarek Vasut 3324722c9685SMarek Vasut /* 3325722c9685SMarek Vasut * Do not remove this line as it makes sure all of our 3326722c9685SMarek Vasut * decisions have been applied. 3327722c9685SMarek Vasut */ 3328722c9685SMarek Vasut writel(0, &sdr_scc_mgr->update); 3329722c9685SMarek Vasut return 1; 3330722c9685SMarek Vasut } 3331722c9685SMarek Vasut 3332722c9685SMarek Vasut /* Calibration is not skipped. */ 33333da42859SDinh Nguyen for (i = 0; i < NUM_CALIB_REPEAT; i++) { 33343da42859SDinh Nguyen /* 33353da42859SDinh Nguyen * Zero all delay chain/phase settings for all 33363da42859SDinh Nguyen * groups and all shadow register sets. 33373da42859SDinh Nguyen */ 33383da42859SDinh Nguyen scc_mgr_zero_all(); 33393da42859SDinh Nguyen 33403da42859SDinh Nguyen run_groups = ~param->skip_groups; 33413da42859SDinh Nguyen 33423da42859SDinh Nguyen for (write_group = 0, write_test_bgn = 0; write_group 33433da42859SDinh Nguyen < RW_MGR_MEM_IF_WRITE_DQS_WIDTH; write_group++, 33443da42859SDinh Nguyen write_test_bgn += RW_MGR_MEM_DQ_PER_WRITE_DQS) { 3345c452dcd0SMarek Vasut 3346c452dcd0SMarek Vasut /* Initialize the group failure */ 33473da42859SDinh Nguyen group_failed = 0; 33483da42859SDinh Nguyen 33493da42859SDinh Nguyen current_run = run_groups & ((1 << 33503da42859SDinh Nguyen RW_MGR_NUM_DQS_PER_WRITE_GROUP) - 1); 33513da42859SDinh Nguyen run_groups = run_groups >> 33523da42859SDinh Nguyen RW_MGR_NUM_DQS_PER_WRITE_GROUP; 33533da42859SDinh Nguyen 33543da42859SDinh Nguyen if (current_run == 0) 33553da42859SDinh Nguyen continue; 33563da42859SDinh Nguyen 33571273dd9eSMarek Vasut writel(write_group, SDR_PHYGRP_SCCGRP_ADDRESS | 33581273dd9eSMarek Vasut SCC_MGR_GROUP_COUNTER_OFFSET); 3359d41ea93aSMarek Vasut scc_mgr_zero_group(write_group, 0); 33603da42859SDinh Nguyen 336133c42bb8SMarek Vasut for (read_group = write_group * rwdqs_ratio, 33623da42859SDinh Nguyen read_test_bgn = 0; 3363c452dcd0SMarek Vasut read_group < (write_group + 1) * rwdqs_ratio; 336433c42bb8SMarek Vasut read_group++, 336533c42bb8SMarek Vasut read_test_bgn += RW_MGR_MEM_DQ_PER_READ_DQS) { 336633c42bb8SMarek Vasut if (STATIC_CALIB_STEPS & CALIB_SKIP_VFIFO) 336733c42bb8SMarek Vasut continue; 33683da42859SDinh Nguyen 336933c42bb8SMarek Vasut /* Calibrate the VFIFO */ 337033c42bb8SMarek Vasut if (rw_mgr_mem_calibrate_vfifo(read_group, 337133c42bb8SMarek Vasut read_test_bgn)) 337233c42bb8SMarek Vasut continue; 337333c42bb8SMarek Vasut 337433c42bb8SMarek Vasut if (!(gbl->phy_debug_mode_flags & PHY_DEBUG_SWEEP_ALL_GROUPS)) 33753da42859SDinh Nguyen return 0; 3376c452dcd0SMarek Vasut 3377c452dcd0SMarek Vasut /* The group failed, we're done. */ 3378c452dcd0SMarek Vasut goto grp_failed; 33793da42859SDinh Nguyen } 33803da42859SDinh Nguyen 33813da42859SDinh Nguyen /* Calibrate the output side */ 33824ac21610SMarek Vasut for (rank_bgn = 0, sr = 0; 33834ac21610SMarek Vasut rank_bgn < RW_MGR_MEM_NUMBER_OF_RANKS; 33844ac21610SMarek Vasut rank_bgn += NUM_RANKS_PER_SHADOW_REG, sr++) { 33854ac21610SMarek Vasut if (STATIC_CALIB_STEPS & CALIB_SKIP_WRITES) 33864ac21610SMarek Vasut continue; 33874ac21610SMarek Vasut 33884ac21610SMarek Vasut /* Not needed in quick mode! */ 33894ac21610SMarek Vasut if (STATIC_CALIB_STEPS & CALIB_SKIP_DELAY_SWEEPS) 33904ac21610SMarek Vasut continue; 33914ac21610SMarek Vasut 33923da42859SDinh Nguyen /* 33934ac21610SMarek Vasut * Determine if this set of ranks 33944ac21610SMarek Vasut * should be skipped entirely. 33953da42859SDinh Nguyen */ 33964ac21610SMarek Vasut if (param->skip_shadow_regs[sr]) 33974ac21610SMarek Vasut continue; 33984ac21610SMarek Vasut 33994ac21610SMarek Vasut /* Calibrate WRITEs */ 34004ac21610SMarek Vasut if (rw_mgr_mem_calibrate_writes(rank_bgn, 34014ac21610SMarek Vasut write_group, write_test_bgn)) 34024ac21610SMarek Vasut continue; 34034ac21610SMarek Vasut 34043da42859SDinh Nguyen group_failed = 1; 34054ac21610SMarek Vasut if (!(gbl->phy_debug_mode_flags & PHY_DEBUG_SWEEP_ALL_GROUPS)) 34064ac21610SMarek Vasut return 0; 34073da42859SDinh Nguyen } 34083da42859SDinh Nguyen 3409c452dcd0SMarek Vasut /* Some group failed, we're done. */ 3410c452dcd0SMarek Vasut if (group_failed) 3411c452dcd0SMarek Vasut goto grp_failed; 3412c452dcd0SMarek Vasut 34138213609eSMarek Vasut for (read_group = write_group * rwdqs_ratio, 34143da42859SDinh Nguyen read_test_bgn = 0; 3415c452dcd0SMarek Vasut read_group < (write_group + 1) * rwdqs_ratio; 34168213609eSMarek Vasut read_group++, 34178213609eSMarek Vasut read_test_bgn += RW_MGR_MEM_DQ_PER_READ_DQS) { 34188213609eSMarek Vasut if (STATIC_CALIB_STEPS & CALIB_SKIP_WRITES) 34198213609eSMarek Vasut continue; 34203da42859SDinh Nguyen 34218213609eSMarek Vasut if (rw_mgr_mem_calibrate_vfifo_end(read_group, 34228213609eSMarek Vasut read_test_bgn)) 34238213609eSMarek Vasut continue; 34248213609eSMarek Vasut 34258213609eSMarek Vasut if (!(gbl->phy_debug_mode_flags & PHY_DEBUG_SWEEP_ALL_GROUPS)) 34263da42859SDinh Nguyen return 0; 3427c452dcd0SMarek Vasut 3428c452dcd0SMarek Vasut /* The group failed, we're done. */ 3429c452dcd0SMarek Vasut goto grp_failed; 34303da42859SDinh Nguyen } 34313da42859SDinh Nguyen 3432c452dcd0SMarek Vasut /* No group failed, continue as usual. */ 3433c452dcd0SMarek Vasut continue; 3434c452dcd0SMarek Vasut 3435c452dcd0SMarek Vasut grp_failed: /* A group failed, increment the counter. */ 34363da42859SDinh Nguyen failing_groups++; 34373da42859SDinh Nguyen } 34383da42859SDinh Nguyen 34393da42859SDinh Nguyen /* 34403da42859SDinh Nguyen * USER If there are any failing groups then report 34413da42859SDinh Nguyen * the failure. 34423da42859SDinh Nguyen */ 34433da42859SDinh Nguyen if (failing_groups != 0) 34443da42859SDinh Nguyen return 0; 34453da42859SDinh Nguyen 3446c50ae303SMarek Vasut if (STATIC_CALIB_STEPS & CALIB_SKIP_LFIFO) 3447c50ae303SMarek Vasut continue; 3448c50ae303SMarek Vasut 34493da42859SDinh Nguyen /* 34503da42859SDinh Nguyen * If we're skipping groups as part of debug, 34513da42859SDinh Nguyen * don't calibrate LFIFO. 34523da42859SDinh Nguyen */ 3453c50ae303SMarek Vasut if (param->skip_groups != 0) 3454c50ae303SMarek Vasut continue; 3455c50ae303SMarek Vasut 3456c50ae303SMarek Vasut /* Calibrate the LFIFO */ 34573da42859SDinh Nguyen if (!rw_mgr_mem_calibrate_lfifo()) 34583da42859SDinh Nguyen return 0; 34593da42859SDinh Nguyen } 34603da42859SDinh Nguyen 34613da42859SDinh Nguyen /* 34623da42859SDinh Nguyen * Do not remove this line as it makes sure all of our decisions 34633da42859SDinh Nguyen * have been applied. 34643da42859SDinh Nguyen */ 34651273dd9eSMarek Vasut writel(0, &sdr_scc_mgr->update); 34663da42859SDinh Nguyen return 1; 34673da42859SDinh Nguyen } 34683da42859SDinh Nguyen 346923a040c0SMarek Vasut /** 347023a040c0SMarek Vasut * run_mem_calibrate() - Perform memory calibration 347123a040c0SMarek Vasut * 347223a040c0SMarek Vasut * This function triggers the entire memory calibration procedure. 347323a040c0SMarek Vasut */ 347423a040c0SMarek Vasut static int run_mem_calibrate(void) 34753da42859SDinh Nguyen { 347623a040c0SMarek Vasut int pass; 34773da42859SDinh Nguyen 34783da42859SDinh Nguyen debug("%s:%d\n", __func__, __LINE__); 34793da42859SDinh Nguyen 34803da42859SDinh Nguyen /* Reset pass/fail status shown on afi_cal_success/fail */ 34811273dd9eSMarek Vasut writel(PHY_MGR_CAL_RESET, &phy_mgr_cfg->cal_status); 34823da42859SDinh Nguyen 348323a040c0SMarek Vasut /* Stop tracking manager. */ 348423a040c0SMarek Vasut clrbits_le32(&sdr_ctrl->ctrl_cfg, 1 << 22); 34853da42859SDinh Nguyen 34869fa9c90eSMarek Vasut phy_mgr_initialize(); 34873da42859SDinh Nguyen rw_mgr_mem_initialize(); 34883da42859SDinh Nguyen 348923a040c0SMarek Vasut /* Perform the actual memory calibration. */ 34903da42859SDinh Nguyen pass = mem_calibrate(); 34913da42859SDinh Nguyen 34923da42859SDinh Nguyen mem_precharge_and_activate(); 34931273dd9eSMarek Vasut writel(0, &phy_mgr_cmd->fifo_reset); 34943da42859SDinh Nguyen 349523a040c0SMarek Vasut /* Handoff. */ 34963da42859SDinh Nguyen rw_mgr_mem_handoff(); 34973da42859SDinh Nguyen /* 34983da42859SDinh Nguyen * In Hard PHY this is a 2-bit control: 34993da42859SDinh Nguyen * 0: AFI Mux Select 35003da42859SDinh Nguyen * 1: DDIO Mux Select 35013da42859SDinh Nguyen */ 35021273dd9eSMarek Vasut writel(0x2, &phy_mgr_cfg->mux_sel); 350323a040c0SMarek Vasut 350423a040c0SMarek Vasut /* Start tracking manager. */ 350523a040c0SMarek Vasut setbits_le32(&sdr_ctrl->ctrl_cfg, 1 << 22); 350623a040c0SMarek Vasut 350723a040c0SMarek Vasut return pass; 35083da42859SDinh Nguyen } 35093da42859SDinh Nguyen 351023a040c0SMarek Vasut /** 351123a040c0SMarek Vasut * debug_mem_calibrate() - Report result of memory calibration 351223a040c0SMarek Vasut * @pass: Value indicating whether calibration passed or failed 351323a040c0SMarek Vasut * 351423a040c0SMarek Vasut * This function reports the results of the memory calibration 351523a040c0SMarek Vasut * and writes debug information into the register file. 351623a040c0SMarek Vasut */ 351723a040c0SMarek Vasut static void debug_mem_calibrate(int pass) 351823a040c0SMarek Vasut { 351923a040c0SMarek Vasut uint32_t debug_info; 35203da42859SDinh Nguyen 35213da42859SDinh Nguyen if (pass) { 35223da42859SDinh Nguyen printf("%s: CALIBRATION PASSED\n", __FILE__); 35233da42859SDinh Nguyen 35243da42859SDinh Nguyen gbl->fom_in /= 2; 35253da42859SDinh Nguyen gbl->fom_out /= 2; 35263da42859SDinh Nguyen 35273da42859SDinh Nguyen if (gbl->fom_in > 0xff) 35283da42859SDinh Nguyen gbl->fom_in = 0xff; 35293da42859SDinh Nguyen 35303da42859SDinh Nguyen if (gbl->fom_out > 0xff) 35313da42859SDinh Nguyen gbl->fom_out = 0xff; 35323da42859SDinh Nguyen 35333da42859SDinh Nguyen /* Update the FOM in the register file */ 35343da42859SDinh Nguyen debug_info = gbl->fom_in; 35353da42859SDinh Nguyen debug_info |= gbl->fom_out << 8; 35361273dd9eSMarek Vasut writel(debug_info, &sdr_reg_file->fom); 35373da42859SDinh Nguyen 35381273dd9eSMarek Vasut writel(debug_info, &phy_mgr_cfg->cal_debug_info); 35391273dd9eSMarek Vasut writel(PHY_MGR_CAL_SUCCESS, &phy_mgr_cfg->cal_status); 35403da42859SDinh Nguyen } else { 35413da42859SDinh Nguyen printf("%s: CALIBRATION FAILED\n", __FILE__); 35423da42859SDinh Nguyen 35433da42859SDinh Nguyen debug_info = gbl->error_stage; 35443da42859SDinh Nguyen debug_info |= gbl->error_substage << 8; 35453da42859SDinh Nguyen debug_info |= gbl->error_group << 16; 35463da42859SDinh Nguyen 35471273dd9eSMarek Vasut writel(debug_info, &sdr_reg_file->failing_stage); 35481273dd9eSMarek Vasut writel(debug_info, &phy_mgr_cfg->cal_debug_info); 35491273dd9eSMarek Vasut writel(PHY_MGR_CAL_FAIL, &phy_mgr_cfg->cal_status); 35503da42859SDinh Nguyen 35513da42859SDinh Nguyen /* Update the failing group/stage in the register file */ 35523da42859SDinh Nguyen debug_info = gbl->error_stage; 35533da42859SDinh Nguyen debug_info |= gbl->error_substage << 8; 35543da42859SDinh Nguyen debug_info |= gbl->error_group << 16; 35551273dd9eSMarek Vasut writel(debug_info, &sdr_reg_file->failing_stage); 35563da42859SDinh Nguyen } 35573da42859SDinh Nguyen 355823a040c0SMarek Vasut printf("%s: Calibration complete\n", __FILE__); 35593da42859SDinh Nguyen } 35603da42859SDinh Nguyen 3561bb06434bSMarek Vasut /** 3562bb06434bSMarek Vasut * hc_initialize_rom_data() - Initialize ROM data 3563bb06434bSMarek Vasut * 3564bb06434bSMarek Vasut * Initialize ROM data. 3565bb06434bSMarek Vasut */ 35663da42859SDinh Nguyen static void hc_initialize_rom_data(void) 35673da42859SDinh Nguyen { 3568bb06434bSMarek Vasut u32 i, addr; 35693da42859SDinh Nguyen 3570c4815f76SMarek Vasut addr = SDR_PHYGRP_RWMGRGRP_ADDRESS | RW_MGR_INST_ROM_WRITE_OFFSET; 3571bb06434bSMarek Vasut for (i = 0; i < ARRAY_SIZE(inst_rom_init); i++) 3572bb06434bSMarek Vasut writel(inst_rom_init[i], addr + (i << 2)); 35733da42859SDinh Nguyen 3574c4815f76SMarek Vasut addr = SDR_PHYGRP_RWMGRGRP_ADDRESS | RW_MGR_AC_ROM_WRITE_OFFSET; 3575bb06434bSMarek Vasut for (i = 0; i < ARRAY_SIZE(ac_rom_init); i++) 3576bb06434bSMarek Vasut writel(ac_rom_init[i], addr + (i << 2)); 35773da42859SDinh Nguyen } 35783da42859SDinh Nguyen 35799c1ab2caSMarek Vasut /** 35809c1ab2caSMarek Vasut * initialize_reg_file() - Initialize SDR register file 35819c1ab2caSMarek Vasut * 35829c1ab2caSMarek Vasut * Initialize SDR register file. 35839c1ab2caSMarek Vasut */ 35843da42859SDinh Nguyen static void initialize_reg_file(void) 35853da42859SDinh Nguyen { 35863da42859SDinh Nguyen /* Initialize the register file with the correct data */ 35871273dd9eSMarek Vasut writel(REG_FILE_INIT_SEQ_SIGNATURE, &sdr_reg_file->signature); 35881273dd9eSMarek Vasut writel(0, &sdr_reg_file->debug_data_addr); 35891273dd9eSMarek Vasut writel(0, &sdr_reg_file->cur_stage); 35901273dd9eSMarek Vasut writel(0, &sdr_reg_file->fom); 35911273dd9eSMarek Vasut writel(0, &sdr_reg_file->failing_stage); 35921273dd9eSMarek Vasut writel(0, &sdr_reg_file->debug1); 35931273dd9eSMarek Vasut writel(0, &sdr_reg_file->debug2); 35943da42859SDinh Nguyen } 35953da42859SDinh Nguyen 35962ca151f8SMarek Vasut /** 35972ca151f8SMarek Vasut * initialize_hps_phy() - Initialize HPS PHY 35982ca151f8SMarek Vasut * 35992ca151f8SMarek Vasut * Initialize HPS PHY. 36002ca151f8SMarek Vasut */ 36013da42859SDinh Nguyen static void initialize_hps_phy(void) 36023da42859SDinh Nguyen { 36033da42859SDinh Nguyen uint32_t reg; 36043da42859SDinh Nguyen /* 36053da42859SDinh Nguyen * Tracking also gets configured here because it's in the 36063da42859SDinh Nguyen * same register. 36073da42859SDinh Nguyen */ 36083da42859SDinh Nguyen uint32_t trk_sample_count = 7500; 36093da42859SDinh Nguyen uint32_t trk_long_idle_sample_count = (10 << 16) | 100; 36103da42859SDinh Nguyen /* 36113da42859SDinh Nguyen * Format is number of outer loops in the 16 MSB, sample 36123da42859SDinh Nguyen * count in 16 LSB. 36133da42859SDinh Nguyen */ 36143da42859SDinh Nguyen 36153da42859SDinh Nguyen reg = 0; 36163da42859SDinh Nguyen reg |= SDR_CTRLGRP_PHYCTRL_PHYCTRL_0_ACDELAYEN_SET(2); 36173da42859SDinh Nguyen reg |= SDR_CTRLGRP_PHYCTRL_PHYCTRL_0_DQDELAYEN_SET(1); 36183da42859SDinh Nguyen reg |= SDR_CTRLGRP_PHYCTRL_PHYCTRL_0_DQSDELAYEN_SET(1); 36193da42859SDinh Nguyen reg |= SDR_CTRLGRP_PHYCTRL_PHYCTRL_0_DQSLOGICDELAYEN_SET(1); 36203da42859SDinh Nguyen reg |= SDR_CTRLGRP_PHYCTRL_PHYCTRL_0_RESETDELAYEN_SET(0); 36213da42859SDinh Nguyen reg |= SDR_CTRLGRP_PHYCTRL_PHYCTRL_0_LPDDRDIS_SET(1); 36223da42859SDinh Nguyen /* 36233da42859SDinh Nguyen * This field selects the intrinsic latency to RDATA_EN/FULL path. 36243da42859SDinh Nguyen * 00-bypass, 01- add 5 cycles, 10- add 10 cycles, 11- add 15 cycles. 36253da42859SDinh Nguyen */ 36263da42859SDinh Nguyen reg |= SDR_CTRLGRP_PHYCTRL_PHYCTRL_0_ADDLATSEL_SET(0); 36273da42859SDinh Nguyen reg |= SDR_CTRLGRP_PHYCTRL_PHYCTRL_0_SAMPLECOUNT_19_0_SET( 36283da42859SDinh Nguyen trk_sample_count); 36296cb9f167SMarek Vasut writel(reg, &sdr_ctrl->phy_ctrl0); 36303da42859SDinh Nguyen 36313da42859SDinh Nguyen reg = 0; 36323da42859SDinh Nguyen reg |= SDR_CTRLGRP_PHYCTRL_PHYCTRL_1_SAMPLECOUNT_31_20_SET( 36333da42859SDinh Nguyen trk_sample_count >> 36343da42859SDinh Nguyen SDR_CTRLGRP_PHYCTRL_PHYCTRL_0_SAMPLECOUNT_19_0_WIDTH); 36353da42859SDinh Nguyen reg |= SDR_CTRLGRP_PHYCTRL_PHYCTRL_1_LONGIDLESAMPLECOUNT_19_0_SET( 36363da42859SDinh Nguyen trk_long_idle_sample_count); 36376cb9f167SMarek Vasut writel(reg, &sdr_ctrl->phy_ctrl1); 36383da42859SDinh Nguyen 36393da42859SDinh Nguyen reg = 0; 36403da42859SDinh Nguyen reg |= SDR_CTRLGRP_PHYCTRL_PHYCTRL_2_LONGIDLESAMPLECOUNT_31_20_SET( 36413da42859SDinh Nguyen trk_long_idle_sample_count >> 36423da42859SDinh Nguyen SDR_CTRLGRP_PHYCTRL_PHYCTRL_1_LONGIDLESAMPLECOUNT_19_0_WIDTH); 36436cb9f167SMarek Vasut writel(reg, &sdr_ctrl->phy_ctrl2); 36443da42859SDinh Nguyen } 36453da42859SDinh Nguyen 3646880e46f2SMarek Vasut /** 3647880e46f2SMarek Vasut * initialize_tracking() - Initialize tracking 3648880e46f2SMarek Vasut * 3649880e46f2SMarek Vasut * Initialize the register file with usable initial data. 3650880e46f2SMarek Vasut */ 36513da42859SDinh Nguyen static void initialize_tracking(void) 36523da42859SDinh Nguyen { 3653880e46f2SMarek Vasut /* 3654880e46f2SMarek Vasut * Initialize the register file with the correct data. 3655880e46f2SMarek Vasut * Compute usable version of value in case we skip full 3656880e46f2SMarek Vasut * computation later. 3657880e46f2SMarek Vasut */ 3658880e46f2SMarek Vasut writel(DIV_ROUND_UP(IO_DELAY_PER_OPA_TAP, IO_DELAY_PER_DCHAIN_TAP) - 1, 3659880e46f2SMarek Vasut &sdr_reg_file->dtaps_per_ptap); 3660880e46f2SMarek Vasut 3661880e46f2SMarek Vasut /* trk_sample_count */ 3662880e46f2SMarek Vasut writel(7500, &sdr_reg_file->trk_sample_count); 3663880e46f2SMarek Vasut 3664880e46f2SMarek Vasut /* longidle outer loop [15:0] */ 3665880e46f2SMarek Vasut writel((10 << 16) | (100 << 0), &sdr_reg_file->trk_longidle); 36663da42859SDinh Nguyen 36673da42859SDinh Nguyen /* 3668880e46f2SMarek Vasut * longidle sample count [31:24] 3669880e46f2SMarek Vasut * trfc, worst case of 933Mhz 4Gb [23:16] 3670880e46f2SMarek Vasut * trcd, worst case [15:8] 3671880e46f2SMarek Vasut * vfifo wait [7:0] 36723da42859SDinh Nguyen */ 3673880e46f2SMarek Vasut writel((243 << 24) | (14 << 16) | (10 << 8) | (4 << 0), 3674880e46f2SMarek Vasut &sdr_reg_file->delays); 36753da42859SDinh Nguyen 36763da42859SDinh Nguyen /* mux delay */ 3677880e46f2SMarek Vasut writel((RW_MGR_IDLE << 24) | (RW_MGR_ACTIVATE_1 << 16) | 3678880e46f2SMarek Vasut (RW_MGR_SGLE_READ << 8) | (RW_MGR_PRECHARGE_ALL << 0), 3679880e46f2SMarek Vasut &sdr_reg_file->trk_rw_mgr_addr); 36803da42859SDinh Nguyen 3681880e46f2SMarek Vasut writel(RW_MGR_MEM_IF_READ_DQS_WIDTH, 3682880e46f2SMarek Vasut &sdr_reg_file->trk_read_dqs_width); 36833da42859SDinh Nguyen 3684880e46f2SMarek Vasut /* trefi [7:0] */ 3685880e46f2SMarek Vasut writel((RW_MGR_REFRESH_ALL << 24) | (1000 << 0), 3686880e46f2SMarek Vasut &sdr_reg_file->trk_rfsh); 36873da42859SDinh Nguyen } 36883da42859SDinh Nguyen 36893da42859SDinh Nguyen int sdram_calibration_full(void) 36903da42859SDinh Nguyen { 36913da42859SDinh Nguyen struct param_type my_param; 36923da42859SDinh Nguyen struct gbl_type my_gbl; 36933da42859SDinh Nguyen uint32_t pass; 369484e0b0cfSMarek Vasut 369584e0b0cfSMarek Vasut memset(&my_param, 0, sizeof(my_param)); 369684e0b0cfSMarek Vasut memset(&my_gbl, 0, sizeof(my_gbl)); 36973da42859SDinh Nguyen 36983da42859SDinh Nguyen param = &my_param; 36993da42859SDinh Nguyen gbl = &my_gbl; 37003da42859SDinh Nguyen 37013da42859SDinh Nguyen /* Set the calibration enabled by default */ 37023da42859SDinh Nguyen gbl->phy_debug_mode_flags |= PHY_DEBUG_ENABLE_CAL_RPT; 37033da42859SDinh Nguyen /* 37043da42859SDinh Nguyen * Only sweep all groups (regardless of fail state) by default 37053da42859SDinh Nguyen * Set enabled read test by default. 37063da42859SDinh Nguyen */ 37073da42859SDinh Nguyen #if DISABLE_GUARANTEED_READ 37083da42859SDinh Nguyen gbl->phy_debug_mode_flags |= PHY_DEBUG_DISABLE_GUARANTEED_READ; 37093da42859SDinh Nguyen #endif 37103da42859SDinh Nguyen /* Initialize the register file */ 37113da42859SDinh Nguyen initialize_reg_file(); 37123da42859SDinh Nguyen 37133da42859SDinh Nguyen /* Initialize any PHY CSR */ 37143da42859SDinh Nguyen initialize_hps_phy(); 37153da42859SDinh Nguyen 37163da42859SDinh Nguyen scc_mgr_initialize(); 37173da42859SDinh Nguyen 37183da42859SDinh Nguyen initialize_tracking(); 37193da42859SDinh Nguyen 37203da42859SDinh Nguyen printf("%s: Preparing to start memory calibration\n", __FILE__); 37213da42859SDinh Nguyen 37223da42859SDinh Nguyen debug("%s:%d\n", __func__, __LINE__); 372323f62b36SMarek Vasut debug_cond(DLEVEL == 1, 372423f62b36SMarek Vasut "DDR3 FULL_RATE ranks=%u cs/dimm=%u dq/dqs=%u,%u vg/dqs=%u,%u ", 372523f62b36SMarek Vasut RW_MGR_MEM_NUMBER_OF_RANKS, RW_MGR_MEM_NUMBER_OF_CS_PER_DIMM, 372623f62b36SMarek Vasut RW_MGR_MEM_DQ_PER_READ_DQS, RW_MGR_MEM_DQ_PER_WRITE_DQS, 372723f62b36SMarek Vasut RW_MGR_MEM_VIRTUAL_GROUPS_PER_READ_DQS, 372823f62b36SMarek Vasut RW_MGR_MEM_VIRTUAL_GROUPS_PER_WRITE_DQS); 372923f62b36SMarek Vasut debug_cond(DLEVEL == 1, 373023f62b36SMarek Vasut "dqs=%u,%u dq=%u dm=%u ptap_delay=%u dtap_delay=%u ", 373123f62b36SMarek Vasut RW_MGR_MEM_IF_READ_DQS_WIDTH, RW_MGR_MEM_IF_WRITE_DQS_WIDTH, 373223f62b36SMarek Vasut RW_MGR_MEM_DATA_WIDTH, RW_MGR_MEM_DATA_MASK_WIDTH, 373323f62b36SMarek Vasut IO_DELAY_PER_OPA_TAP, IO_DELAY_PER_DCHAIN_TAP); 373423f62b36SMarek Vasut debug_cond(DLEVEL == 1, "dtap_dqsen_delay=%u, dll=%u", 373523f62b36SMarek Vasut IO_DELAY_PER_DQS_EN_DCHAIN_TAP, IO_DLL_CHAIN_LENGTH); 373623f62b36SMarek Vasut debug_cond(DLEVEL == 1, "max values: en_p=%u dqdqs_p=%u en_d=%u dqs_in_d=%u ", 373723f62b36SMarek Vasut IO_DQS_EN_PHASE_MAX, IO_DQDQS_OUT_PHASE_MAX, 373823f62b36SMarek Vasut IO_DQS_EN_DELAY_MAX, IO_DQS_IN_DELAY_MAX); 373923f62b36SMarek Vasut debug_cond(DLEVEL == 1, "io_in_d=%u io_out1_d=%u io_out2_d=%u ", 374023f62b36SMarek Vasut IO_IO_IN_DELAY_MAX, IO_IO_OUT1_DELAY_MAX, 374123f62b36SMarek Vasut IO_IO_OUT2_DELAY_MAX); 374223f62b36SMarek Vasut debug_cond(DLEVEL == 1, "dqs_in_reserve=%u dqs_out_reserve=%u\n", 374323f62b36SMarek Vasut IO_DQS_IN_RESERVE, IO_DQS_OUT_RESERVE); 37443da42859SDinh Nguyen 37453da42859SDinh Nguyen hc_initialize_rom_data(); 37463da42859SDinh Nguyen 37473da42859SDinh Nguyen /* update info for sims */ 37483da42859SDinh Nguyen reg_file_set_stage(CAL_STAGE_NIL); 37493da42859SDinh Nguyen reg_file_set_group(0); 37503da42859SDinh Nguyen 37513da42859SDinh Nguyen /* 37523da42859SDinh Nguyen * Load global needed for those actions that require 37533da42859SDinh Nguyen * some dynamic calibration support. 37543da42859SDinh Nguyen */ 37553da42859SDinh Nguyen dyn_calib_steps = STATIC_CALIB_STEPS; 37563da42859SDinh Nguyen /* 37573da42859SDinh Nguyen * Load global to allow dynamic selection of delay loop settings 37583da42859SDinh Nguyen * based on calibration mode. 37593da42859SDinh Nguyen */ 37603da42859SDinh Nguyen if (!(dyn_calib_steps & CALIB_SKIP_DELAY_LOOPS)) 37613da42859SDinh Nguyen skip_delay_mask = 0xff; 37623da42859SDinh Nguyen else 37633da42859SDinh Nguyen skip_delay_mask = 0x0; 37643da42859SDinh Nguyen 37653da42859SDinh Nguyen pass = run_mem_calibrate(); 376623a040c0SMarek Vasut debug_mem_calibrate(pass); 37673da42859SDinh Nguyen return pass; 37683da42859SDinh Nguyen } 3769