xref: /rk3399_rockchip-uboot/drivers/ddr/altera/sequencer.c (revision fa5d821b6b5aa09d1e1222ecb7bd1abbab0acf5c)
13da42859SDinh Nguyen /*
23da42859SDinh Nguyen  * Copyright Altera Corporation (C) 2012-2015
33da42859SDinh Nguyen  *
43da42859SDinh Nguyen  * SPDX-License-Identifier:    BSD-3-Clause
53da42859SDinh Nguyen  */
63da42859SDinh Nguyen 
73da42859SDinh Nguyen #include <common.h>
83da42859SDinh Nguyen #include <asm/io.h>
93da42859SDinh Nguyen #include <asm/arch/sdram.h>
103da42859SDinh Nguyen #include "sequencer.h"
113da42859SDinh Nguyen #include "sequencer_auto.h"
123da42859SDinh Nguyen #include "sequencer_auto_ac_init.h"
133da42859SDinh Nguyen #include "sequencer_auto_inst_init.h"
143da42859SDinh Nguyen #include "sequencer_defines.h"
153da42859SDinh Nguyen 
163da42859SDinh Nguyen static struct socfpga_sdr_rw_load_manager *sdr_rw_load_mgr_regs =
176afb4fe2SMarek Vasut 	(struct socfpga_sdr_rw_load_manager *)(SDR_PHYGRP_RWMGRGRP_ADDRESS | 0x800);
183da42859SDinh Nguyen 
193da42859SDinh Nguyen static struct socfpga_sdr_rw_load_jump_manager *sdr_rw_load_jump_mgr_regs =
206afb4fe2SMarek Vasut 	(struct socfpga_sdr_rw_load_jump_manager *)(SDR_PHYGRP_RWMGRGRP_ADDRESS | 0xC00);
213da42859SDinh Nguyen 
223da42859SDinh Nguyen static struct socfpga_sdr_reg_file *sdr_reg_file =
23a1c654a8SMarek Vasut 	(struct socfpga_sdr_reg_file *)SDR_PHYGRP_REGFILEGRP_ADDRESS;
243da42859SDinh Nguyen 
253da42859SDinh Nguyen static struct socfpga_sdr_scc_mgr *sdr_scc_mgr =
26e79025a7SMarek Vasut 	(struct socfpga_sdr_scc_mgr *)(SDR_PHYGRP_SCCGRP_ADDRESS | 0xe00);
273da42859SDinh Nguyen 
283da42859SDinh Nguyen static struct socfpga_phy_mgr_cmd *phy_mgr_cmd =
291bc6f14aSMarek Vasut 	(struct socfpga_phy_mgr_cmd *)SDR_PHYGRP_PHYMGRGRP_ADDRESS;
303da42859SDinh Nguyen 
313da42859SDinh Nguyen static struct socfpga_phy_mgr_cfg *phy_mgr_cfg =
321bc6f14aSMarek Vasut 	(struct socfpga_phy_mgr_cfg *)(SDR_PHYGRP_PHYMGRGRP_ADDRESS | 0x40);
333da42859SDinh Nguyen 
343da42859SDinh Nguyen static struct socfpga_data_mgr *data_mgr =
35c4815f76SMarek Vasut 	(struct socfpga_data_mgr *)SDR_PHYGRP_DATAMGRGRP_ADDRESS;
363da42859SDinh Nguyen 
376cb9f167SMarek Vasut static struct socfpga_sdr_ctrl *sdr_ctrl =
386cb9f167SMarek Vasut 	(struct socfpga_sdr_ctrl *)SDR_CTRLGRP_ADDRESS;
396cb9f167SMarek Vasut 
403da42859SDinh Nguyen #define DELTA_D		1
413da42859SDinh Nguyen 
423da42859SDinh Nguyen /*
433da42859SDinh Nguyen  * In order to reduce ROM size, most of the selectable calibration steps are
443da42859SDinh Nguyen  * decided at compile time based on the user's calibration mode selection,
453da42859SDinh Nguyen  * as captured by the STATIC_CALIB_STEPS selection below.
463da42859SDinh Nguyen  *
473da42859SDinh Nguyen  * However, to support simulation-time selection of fast simulation mode, where
483da42859SDinh Nguyen  * we skip everything except the bare minimum, we need a few of the steps to
493da42859SDinh Nguyen  * be dynamic.  In those cases, we either use the DYNAMIC_CALIB_STEPS for the
503da42859SDinh Nguyen  * check, which is based on the rtl-supplied value, or we dynamically compute
513da42859SDinh Nguyen  * the value to use based on the dynamically-chosen calibration mode
523da42859SDinh Nguyen  */
533da42859SDinh Nguyen 
543da42859SDinh Nguyen #define DLEVEL 0
553da42859SDinh Nguyen #define STATIC_IN_RTL_SIM 0
563da42859SDinh Nguyen #define STATIC_SKIP_DELAY_LOOPS 0
573da42859SDinh Nguyen 
583da42859SDinh Nguyen #define STATIC_CALIB_STEPS (STATIC_IN_RTL_SIM | CALIB_SKIP_FULL_TEST | \
593da42859SDinh Nguyen 	STATIC_SKIP_DELAY_LOOPS)
603da42859SDinh Nguyen 
613da42859SDinh Nguyen /* calibration steps requested by the rtl */
623da42859SDinh Nguyen uint16_t dyn_calib_steps;
633da42859SDinh Nguyen 
643da42859SDinh Nguyen /*
653da42859SDinh Nguyen  * To make CALIB_SKIP_DELAY_LOOPS a dynamic conditional option
663da42859SDinh Nguyen  * instead of static, we use boolean logic to select between
673da42859SDinh Nguyen  * non-skip and skip values
683da42859SDinh Nguyen  *
693da42859SDinh Nguyen  * The mask is set to include all bits when not-skipping, but is
703da42859SDinh Nguyen  * zero when skipping
713da42859SDinh Nguyen  */
723da42859SDinh Nguyen 
733da42859SDinh Nguyen uint16_t skip_delay_mask;	/* mask off bits when skipping/not-skipping */
743da42859SDinh Nguyen 
753da42859SDinh Nguyen #define SKIP_DELAY_LOOP_VALUE_OR_ZERO(non_skip_value) \
763da42859SDinh Nguyen 	((non_skip_value) & skip_delay_mask)
773da42859SDinh Nguyen 
783da42859SDinh Nguyen struct gbl_type *gbl;
793da42859SDinh Nguyen struct param_type *param;
803da42859SDinh Nguyen uint32_t curr_shadow_reg;
813da42859SDinh Nguyen 
823da42859SDinh Nguyen static uint32_t rw_mgr_mem_calibrate_write_test(uint32_t rank_bgn,
833da42859SDinh Nguyen 	uint32_t write_group, uint32_t use_dm,
843da42859SDinh Nguyen 	uint32_t all_correct, uint32_t *bit_chk, uint32_t all_ranks);
853da42859SDinh Nguyen 
863da42859SDinh Nguyen static void set_failing_group_stage(uint32_t group, uint32_t stage,
873da42859SDinh Nguyen 	uint32_t substage)
883da42859SDinh Nguyen {
893da42859SDinh Nguyen 	/*
903da42859SDinh Nguyen 	 * Only set the global stage if there was not been any other
913da42859SDinh Nguyen 	 * failing group
923da42859SDinh Nguyen 	 */
933da42859SDinh Nguyen 	if (gbl->error_stage == CAL_STAGE_NIL)	{
943da42859SDinh Nguyen 		gbl->error_substage = substage;
953da42859SDinh Nguyen 		gbl->error_stage = stage;
963da42859SDinh Nguyen 		gbl->error_group = group;
973da42859SDinh Nguyen 	}
983da42859SDinh Nguyen }
993da42859SDinh Nguyen 
1002c0d2d9cSMarek Vasut static void reg_file_set_group(u16 set_group)
1013da42859SDinh Nguyen {
1022c0d2d9cSMarek Vasut 	clrsetbits_le32(&sdr_reg_file->cur_stage, 0xffff0000, set_group << 16);
1033da42859SDinh Nguyen }
1043da42859SDinh Nguyen 
1052c0d2d9cSMarek Vasut static void reg_file_set_stage(u8 set_stage)
1063da42859SDinh Nguyen {
1072c0d2d9cSMarek Vasut 	clrsetbits_le32(&sdr_reg_file->cur_stage, 0xffff, set_stage & 0xff);
1083da42859SDinh Nguyen }
1093da42859SDinh Nguyen 
1102c0d2d9cSMarek Vasut static void reg_file_set_sub_stage(u8 set_sub_stage)
1113da42859SDinh Nguyen {
1122c0d2d9cSMarek Vasut 	set_sub_stage &= 0xff;
1132c0d2d9cSMarek Vasut 	clrsetbits_le32(&sdr_reg_file->cur_stage, 0xff00, set_sub_stage << 8);
1143da42859SDinh Nguyen }
1153da42859SDinh Nguyen 
1163da42859SDinh Nguyen static void initialize(void)
1173da42859SDinh Nguyen {
1183da42859SDinh Nguyen 	debug("%s:%d\n", __func__, __LINE__);
1193da42859SDinh Nguyen 	/* USER calibration has control over path to memory */
1203da42859SDinh Nguyen 	/*
1213da42859SDinh Nguyen 	 * In Hard PHY this is a 2-bit control:
1223da42859SDinh Nguyen 	 * 0: AFI Mux Select
1233da42859SDinh Nguyen 	 * 1: DDIO Mux Select
1243da42859SDinh Nguyen 	 */
1251273dd9eSMarek Vasut 	writel(0x3, &phy_mgr_cfg->mux_sel);
1263da42859SDinh Nguyen 
1273da42859SDinh Nguyen 	/* USER memory clock is not stable we begin initialization  */
1281273dd9eSMarek Vasut 	writel(0, &phy_mgr_cfg->reset_mem_stbl);
1293da42859SDinh Nguyen 
1303da42859SDinh Nguyen 	/* USER calibration status all set to zero */
1311273dd9eSMarek Vasut 	writel(0, &phy_mgr_cfg->cal_status);
1323da42859SDinh Nguyen 
1331273dd9eSMarek Vasut 	writel(0, &phy_mgr_cfg->cal_debug_info);
1343da42859SDinh Nguyen 
1353da42859SDinh Nguyen 	if ((dyn_calib_steps & CALIB_SKIP_ALL) != CALIB_SKIP_ALL) {
1363da42859SDinh Nguyen 		param->read_correct_mask_vg  = ((uint32_t)1 <<
1373da42859SDinh Nguyen 			(RW_MGR_MEM_DQ_PER_READ_DQS /
1383da42859SDinh Nguyen 			RW_MGR_MEM_VIRTUAL_GROUPS_PER_READ_DQS)) - 1;
1393da42859SDinh Nguyen 		param->write_correct_mask_vg = ((uint32_t)1 <<
1403da42859SDinh Nguyen 			(RW_MGR_MEM_DQ_PER_READ_DQS /
1413da42859SDinh Nguyen 			RW_MGR_MEM_VIRTUAL_GROUPS_PER_READ_DQS)) - 1;
1423da42859SDinh Nguyen 		param->read_correct_mask     = ((uint32_t)1 <<
1433da42859SDinh Nguyen 			RW_MGR_MEM_DQ_PER_READ_DQS) - 1;
1443da42859SDinh Nguyen 		param->write_correct_mask    = ((uint32_t)1 <<
1453da42859SDinh Nguyen 			RW_MGR_MEM_DQ_PER_WRITE_DQS) - 1;
1463da42859SDinh Nguyen 		param->dm_correct_mask       = ((uint32_t)1 <<
1473da42859SDinh Nguyen 			(RW_MGR_MEM_DATA_WIDTH / RW_MGR_MEM_DATA_MASK_WIDTH))
1483da42859SDinh Nguyen 			- 1;
1493da42859SDinh Nguyen 	}
1503da42859SDinh Nguyen }
1513da42859SDinh Nguyen 
1523da42859SDinh Nguyen static void set_rank_and_odt_mask(uint32_t rank, uint32_t odt_mode)
1533da42859SDinh Nguyen {
1543da42859SDinh Nguyen 	uint32_t odt_mask_0 = 0;
1553da42859SDinh Nguyen 	uint32_t odt_mask_1 = 0;
1563da42859SDinh Nguyen 	uint32_t cs_and_odt_mask;
1573da42859SDinh Nguyen 
1583da42859SDinh Nguyen 	if (odt_mode == RW_MGR_ODT_MODE_READ_WRITE) {
1593da42859SDinh Nguyen 		if (RW_MGR_MEM_NUMBER_OF_RANKS == 1) {
1603da42859SDinh Nguyen 			/*
1613da42859SDinh Nguyen 			 * 1 Rank
1623da42859SDinh Nguyen 			 * Read: ODT = 0
1633da42859SDinh Nguyen 			 * Write: ODT = 1
1643da42859SDinh Nguyen 			 */
1653da42859SDinh Nguyen 			odt_mask_0 = 0x0;
1663da42859SDinh Nguyen 			odt_mask_1 = 0x1;
1673da42859SDinh Nguyen 		} else if (RW_MGR_MEM_NUMBER_OF_RANKS == 2) {
1683da42859SDinh Nguyen 			/* 2 Ranks */
1693da42859SDinh Nguyen 			if (RW_MGR_MEM_NUMBER_OF_CS_PER_DIMM == 1) {
1703da42859SDinh Nguyen 				/* - Dual-Slot , Single-Rank
1713da42859SDinh Nguyen 				 * (1 chip-select per DIMM)
1723da42859SDinh Nguyen 				 * OR
1733da42859SDinh Nguyen 				 * - RDIMM, 4 total CS (2 CS per DIMM)
1743da42859SDinh Nguyen 				 * means 2 DIMM
1753da42859SDinh Nguyen 				 * Since MEM_NUMBER_OF_RANKS is 2 they are
1763da42859SDinh Nguyen 				 * both single rank
1773da42859SDinh Nguyen 				 * with 2 CS each (special for RDIMM)
1783da42859SDinh Nguyen 				 * Read: Turn on ODT on the opposite rank
1793da42859SDinh Nguyen 				 * Write: Turn on ODT on all ranks
1803da42859SDinh Nguyen 				 */
1813da42859SDinh Nguyen 				odt_mask_0 = 0x3 & ~(1 << rank);
1823da42859SDinh Nguyen 				odt_mask_1 = 0x3;
1833da42859SDinh Nguyen 			} else {
1843da42859SDinh Nguyen 				/*
1853da42859SDinh Nguyen 				 * USER - Single-Slot , Dual-rank DIMMs
1863da42859SDinh Nguyen 				 * (2 chip-selects per DIMM)
1873da42859SDinh Nguyen 				 * USER Read: Turn on ODT off on all ranks
1883da42859SDinh Nguyen 				 * USER Write: Turn on ODT on active rank
1893da42859SDinh Nguyen 				 */
1903da42859SDinh Nguyen 				odt_mask_0 = 0x0;
1913da42859SDinh Nguyen 				odt_mask_1 = 0x3 & (1 << rank);
1923da42859SDinh Nguyen 			}
1933da42859SDinh Nguyen 		} else {
1943da42859SDinh Nguyen 			/* 4 Ranks
1953da42859SDinh Nguyen 			 * Read:
1963da42859SDinh Nguyen 			 * ----------+-----------------------+
1973da42859SDinh Nguyen 			 *           |                       |
1983da42859SDinh Nguyen 			 *           |         ODT           |
1993da42859SDinh Nguyen 			 * Read From +-----------------------+
2003da42859SDinh Nguyen 			 *   Rank    |  3  |  2  |  1  |  0  |
2013da42859SDinh Nguyen 			 * ----------+-----+-----+-----+-----+
2023da42859SDinh Nguyen 			 *     0     |  0  |  1  |  0  |  0  |
2033da42859SDinh Nguyen 			 *     1     |  1  |  0  |  0  |  0  |
2043da42859SDinh Nguyen 			 *     2     |  0  |  0  |  0  |  1  |
2053da42859SDinh Nguyen 			 *     3     |  0  |  0  |  1  |  0  |
2063da42859SDinh Nguyen 			 * ----------+-----+-----+-----+-----+
2073da42859SDinh Nguyen 			 *
2083da42859SDinh Nguyen 			 * Write:
2093da42859SDinh Nguyen 			 * ----------+-----------------------+
2103da42859SDinh Nguyen 			 *           |                       |
2113da42859SDinh Nguyen 			 *           |         ODT           |
2123da42859SDinh Nguyen 			 * Write To  +-----------------------+
2133da42859SDinh Nguyen 			 *   Rank    |  3  |  2  |  1  |  0  |
2143da42859SDinh Nguyen 			 * ----------+-----+-----+-----+-----+
2153da42859SDinh Nguyen 			 *     0     |  0  |  1  |  0  |  1  |
2163da42859SDinh Nguyen 			 *     1     |  1  |  0  |  1  |  0  |
2173da42859SDinh Nguyen 			 *     2     |  0  |  1  |  0  |  1  |
2183da42859SDinh Nguyen 			 *     3     |  1  |  0  |  1  |  0  |
2193da42859SDinh Nguyen 			 * ----------+-----+-----+-----+-----+
2203da42859SDinh Nguyen 			 */
2213da42859SDinh Nguyen 			switch (rank) {
2223da42859SDinh Nguyen 			case 0:
2233da42859SDinh Nguyen 				odt_mask_0 = 0x4;
2243da42859SDinh Nguyen 				odt_mask_1 = 0x5;
2253da42859SDinh Nguyen 				break;
2263da42859SDinh Nguyen 			case 1:
2273da42859SDinh Nguyen 				odt_mask_0 = 0x8;
2283da42859SDinh Nguyen 				odt_mask_1 = 0xA;
2293da42859SDinh Nguyen 				break;
2303da42859SDinh Nguyen 			case 2:
2313da42859SDinh Nguyen 				odt_mask_0 = 0x1;
2323da42859SDinh Nguyen 				odt_mask_1 = 0x5;
2333da42859SDinh Nguyen 				break;
2343da42859SDinh Nguyen 			case 3:
2353da42859SDinh Nguyen 				odt_mask_0 = 0x2;
2363da42859SDinh Nguyen 				odt_mask_1 = 0xA;
2373da42859SDinh Nguyen 				break;
2383da42859SDinh Nguyen 			}
2393da42859SDinh Nguyen 		}
2403da42859SDinh Nguyen 	} else {
2413da42859SDinh Nguyen 		odt_mask_0 = 0x0;
2423da42859SDinh Nguyen 		odt_mask_1 = 0x0;
2433da42859SDinh Nguyen 	}
2443da42859SDinh Nguyen 
2453da42859SDinh Nguyen 	cs_and_odt_mask =
2463da42859SDinh Nguyen 		(0xFF & ~(1 << rank)) |
2473da42859SDinh Nguyen 		((0xFF & odt_mask_0) << 8) |
2483da42859SDinh Nguyen 		((0xFF & odt_mask_1) << 16);
2491273dd9eSMarek Vasut 	writel(cs_and_odt_mask, SDR_PHYGRP_RWMGRGRP_ADDRESS |
2501273dd9eSMarek Vasut 				RW_MGR_SET_CS_AND_ODT_MASK_OFFSET);
2513da42859SDinh Nguyen }
2523da42859SDinh Nguyen 
253c76976d9SMarek Vasut /**
254c76976d9SMarek Vasut  * scc_mgr_set() - Set SCC Manager register
255c76976d9SMarek Vasut  * @off:	Base offset in SCC Manager space
256c76976d9SMarek Vasut  * @grp:	Read/Write group
257c76976d9SMarek Vasut  * @val:	Value to be set
258c76976d9SMarek Vasut  *
259c76976d9SMarek Vasut  * This function sets the SCC Manager (Scan Chain Control Manager) register.
260c76976d9SMarek Vasut  */
261c76976d9SMarek Vasut static void scc_mgr_set(u32 off, u32 grp, u32 val)
262c76976d9SMarek Vasut {
263c76976d9SMarek Vasut 	writel(val, SDR_PHYGRP_SCCGRP_ADDRESS | off | (grp << 2));
264c76976d9SMarek Vasut }
265c76976d9SMarek Vasut 
266e893f4dcSMarek Vasut /**
267e893f4dcSMarek Vasut  * scc_mgr_initialize() - Initialize SCC Manager registers
268e893f4dcSMarek Vasut  *
269e893f4dcSMarek Vasut  * Initialize SCC Manager registers.
270e893f4dcSMarek Vasut  */
2713da42859SDinh Nguyen static void scc_mgr_initialize(void)
2723da42859SDinh Nguyen {
2733da42859SDinh Nguyen 	/*
274e893f4dcSMarek Vasut 	 * Clear register file for HPS. 16 (2^4) is the size of the
275e893f4dcSMarek Vasut 	 * full register file in the scc mgr:
276e893f4dcSMarek Vasut 	 *	RFILE_DEPTH = 1 + log2(MEM_DQ_PER_DQS + 1 + MEM_DM_PER_DQS +
277e893f4dcSMarek Vasut 	 *                             MEM_IF_READ_DQS_WIDTH - 1);
2783da42859SDinh Nguyen 	 */
279c76976d9SMarek Vasut 	int i;
280e893f4dcSMarek Vasut 
2813da42859SDinh Nguyen 	for (i = 0; i < 16; i++) {
2827ac40d25SMarek Vasut 		debug_cond(DLEVEL == 1, "%s:%d: Clearing SCC RFILE index %u\n",
2833da42859SDinh Nguyen 			   __func__, __LINE__, i);
284c76976d9SMarek Vasut 		scc_mgr_set(SCC_MGR_HHP_RFILE_OFFSET, 0, i);
2853da42859SDinh Nguyen 	}
2863da42859SDinh Nguyen }
2873da42859SDinh Nguyen 
2885ff825b8SMarek Vasut static void scc_mgr_set_dqdqs_output_phase(uint32_t write_group, uint32_t phase)
2895ff825b8SMarek Vasut {
290c76976d9SMarek Vasut 	scc_mgr_set(SCC_MGR_DQDQS_OUT_PHASE_OFFSET, write_group, phase);
2915ff825b8SMarek Vasut }
2925ff825b8SMarek Vasut 
2935ff825b8SMarek Vasut static void scc_mgr_set_dqs_bus_in_delay(uint32_t read_group, uint32_t delay)
2943da42859SDinh Nguyen {
295c76976d9SMarek Vasut 	scc_mgr_set(SCC_MGR_DQS_IN_DELAY_OFFSET, read_group, delay);
2963da42859SDinh Nguyen }
2973da42859SDinh Nguyen 
2983da42859SDinh Nguyen static void scc_mgr_set_dqs_en_phase(uint32_t read_group, uint32_t phase)
2993da42859SDinh Nguyen {
300c76976d9SMarek Vasut 	scc_mgr_set(SCC_MGR_DQS_EN_PHASE_OFFSET, read_group, phase);
3013da42859SDinh Nguyen }
3023da42859SDinh Nguyen 
3035ff825b8SMarek Vasut static void scc_mgr_set_dqs_en_delay(uint32_t read_group, uint32_t delay)
3045ff825b8SMarek Vasut {
305c76976d9SMarek Vasut 	scc_mgr_set(SCC_MGR_DQS_EN_DELAY_OFFSET, read_group, delay);
3065ff825b8SMarek Vasut }
3075ff825b8SMarek Vasut 
30832675249SMarek Vasut static void scc_mgr_set_dqs_io_in_delay(uint32_t delay)
3095ff825b8SMarek Vasut {
310c76976d9SMarek Vasut 	scc_mgr_set(SCC_MGR_IO_IN_DELAY_OFFSET, RW_MGR_MEM_DQ_PER_WRITE_DQS,
311c76976d9SMarek Vasut 		    delay);
3125ff825b8SMarek Vasut }
3135ff825b8SMarek Vasut 
3145ff825b8SMarek Vasut static void scc_mgr_set_dq_in_delay(uint32_t dq_in_group, uint32_t delay)
3155ff825b8SMarek Vasut {
316c76976d9SMarek Vasut 	scc_mgr_set(SCC_MGR_IO_IN_DELAY_OFFSET, dq_in_group, delay);
3175ff825b8SMarek Vasut }
3185ff825b8SMarek Vasut 
3195ff825b8SMarek Vasut static void scc_mgr_set_dq_out1_delay(uint32_t dq_in_group, uint32_t delay)
3205ff825b8SMarek Vasut {
321c76976d9SMarek Vasut 	scc_mgr_set(SCC_MGR_IO_OUT1_DELAY_OFFSET, dq_in_group, delay);
3225ff825b8SMarek Vasut }
3235ff825b8SMarek Vasut 
32432675249SMarek Vasut static void scc_mgr_set_dqs_out1_delay(uint32_t delay)
3255ff825b8SMarek Vasut {
326c76976d9SMarek Vasut 	scc_mgr_set(SCC_MGR_IO_OUT1_DELAY_OFFSET, RW_MGR_MEM_DQ_PER_WRITE_DQS,
327c76976d9SMarek Vasut 		    delay);
3285ff825b8SMarek Vasut }
3295ff825b8SMarek Vasut 
3305ff825b8SMarek Vasut static void scc_mgr_set_dm_out1_delay(uint32_t dm, uint32_t delay)
3315ff825b8SMarek Vasut {
332c76976d9SMarek Vasut 	scc_mgr_set(SCC_MGR_IO_OUT1_DELAY_OFFSET,
333c76976d9SMarek Vasut 		    RW_MGR_MEM_DQ_PER_WRITE_DQS + 1 + dm,
334c76976d9SMarek Vasut 		    delay);
3355ff825b8SMarek Vasut }
3365ff825b8SMarek Vasut 
3375ff825b8SMarek Vasut /* load up dqs config settings */
3385ff825b8SMarek Vasut static void scc_mgr_load_dqs(uint32_t dqs)
3395ff825b8SMarek Vasut {
3405ff825b8SMarek Vasut 	writel(dqs, &sdr_scc_mgr->dqs_ena);
3415ff825b8SMarek Vasut }
3425ff825b8SMarek Vasut 
3435ff825b8SMarek Vasut /* load up dqs io config settings */
3445ff825b8SMarek Vasut static void scc_mgr_load_dqs_io(void)
3455ff825b8SMarek Vasut {
3465ff825b8SMarek Vasut 	writel(0, &sdr_scc_mgr->dqs_io_ena);
3475ff825b8SMarek Vasut }
3485ff825b8SMarek Vasut 
3495ff825b8SMarek Vasut /* load up dq config settings */
3505ff825b8SMarek Vasut static void scc_mgr_load_dq(uint32_t dq_in_group)
3515ff825b8SMarek Vasut {
3525ff825b8SMarek Vasut 	writel(dq_in_group, &sdr_scc_mgr->dq_ena);
3535ff825b8SMarek Vasut }
3545ff825b8SMarek Vasut 
3555ff825b8SMarek Vasut /* load up dm config settings */
3565ff825b8SMarek Vasut static void scc_mgr_load_dm(uint32_t dm)
3575ff825b8SMarek Vasut {
3585ff825b8SMarek Vasut 	writel(dm, &sdr_scc_mgr->dm_ena);
3595ff825b8SMarek Vasut }
3605ff825b8SMarek Vasut 
3610b69b807SMarek Vasut /**
3620b69b807SMarek Vasut  * scc_mgr_set_all_ranks() - Set SCC Manager register for all ranks
3630b69b807SMarek Vasut  * @off:	Base offset in SCC Manager space
3640b69b807SMarek Vasut  * @grp:	Read/Write group
3650b69b807SMarek Vasut  * @val:	Value to be set
3660b69b807SMarek Vasut  * @update:	If non-zero, trigger SCC Manager update for all ranks
3670b69b807SMarek Vasut  *
3680b69b807SMarek Vasut  * This function sets the SCC Manager (Scan Chain Control Manager) register
3690b69b807SMarek Vasut  * and optionally triggers the SCC update for all ranks.
3700b69b807SMarek Vasut  */
3710b69b807SMarek Vasut static void scc_mgr_set_all_ranks(const u32 off, const u32 grp, const u32 val,
3720b69b807SMarek Vasut 				  const int update)
3733da42859SDinh Nguyen {
3740b69b807SMarek Vasut 	u32 r;
3753da42859SDinh Nguyen 
3763da42859SDinh Nguyen 	for (r = 0; r < RW_MGR_MEM_NUMBER_OF_RANKS;
3773da42859SDinh Nguyen 	     r += NUM_RANKS_PER_SHADOW_REG) {
3780b69b807SMarek Vasut 		scc_mgr_set(off, grp, val);
379162d60efSMarek Vasut 
3800b69b807SMarek Vasut 		if (update || (r == 0)) {
3810b69b807SMarek Vasut 			writel(grp, &sdr_scc_mgr->dqs_ena);
3820b69b807SMarek Vasut 			writel(0, &sdr_scc_mgr->update);
3830b69b807SMarek Vasut 		}
3840b69b807SMarek Vasut 	}
3850b69b807SMarek Vasut }
3860b69b807SMarek Vasut 
3870b69b807SMarek Vasut static void scc_mgr_set_dqs_en_phase_all_ranks(u32 read_group, u32 phase)
3880b69b807SMarek Vasut {
3893da42859SDinh Nguyen 	/*
3903da42859SDinh Nguyen 	 * USER although the h/w doesn't support different phases per
3913da42859SDinh Nguyen 	 * shadow register, for simplicity our scc manager modeling
3923da42859SDinh Nguyen 	 * keeps different phase settings per shadow reg, and it's
3933da42859SDinh Nguyen 	 * important for us to keep them in sync to match h/w.
3943da42859SDinh Nguyen 	 * for efficiency, the scan chain update should occur only
3953da42859SDinh Nguyen 	 * once to sr0.
3963da42859SDinh Nguyen 	 */
3970b69b807SMarek Vasut 	scc_mgr_set_all_ranks(SCC_MGR_DQS_EN_PHASE_OFFSET,
3980b69b807SMarek Vasut 			      read_group, phase, 0);
3993da42859SDinh Nguyen }
4003da42859SDinh Nguyen 
4013da42859SDinh Nguyen static void scc_mgr_set_dqdqs_output_phase_all_ranks(uint32_t write_group,
4023da42859SDinh Nguyen 						     uint32_t phase)
4033da42859SDinh Nguyen {
4043da42859SDinh Nguyen 	/*
4053da42859SDinh Nguyen 	 * USER although the h/w doesn't support different phases per
4063da42859SDinh Nguyen 	 * shadow register, for simplicity our scc manager modeling
4073da42859SDinh Nguyen 	 * keeps different phase settings per shadow reg, and it's
4083da42859SDinh Nguyen 	 * important for us to keep them in sync to match h/w.
4093da42859SDinh Nguyen 	 * for efficiency, the scan chain update should occur only
4103da42859SDinh Nguyen 	 * once to sr0.
4113da42859SDinh Nguyen 	 */
4120b69b807SMarek Vasut 	scc_mgr_set_all_ranks(SCC_MGR_DQDQS_OUT_PHASE_OFFSET,
4130b69b807SMarek Vasut 			      write_group, phase, 0);
4143da42859SDinh Nguyen }
4153da42859SDinh Nguyen 
4163da42859SDinh Nguyen static void scc_mgr_set_dqs_en_delay_all_ranks(uint32_t read_group,
4173da42859SDinh Nguyen 					       uint32_t delay)
4183da42859SDinh Nguyen {
4193da42859SDinh Nguyen 	/*
4203da42859SDinh Nguyen 	 * In shadow register mode, the T11 settings are stored in
4213da42859SDinh Nguyen 	 * registers in the core, which are updated by the DQS_ENA
4223da42859SDinh Nguyen 	 * signals. Not issuing the SCC_MGR_UPD command allows us to
4233da42859SDinh Nguyen 	 * save lots of rank switching overhead, by calling
4243da42859SDinh Nguyen 	 * select_shadow_regs_for_update with update_scan_chains
4253da42859SDinh Nguyen 	 * set to 0.
4263da42859SDinh Nguyen 	 */
4270b69b807SMarek Vasut 	scc_mgr_set_all_ranks(SCC_MGR_DQS_EN_DELAY_OFFSET,
4280b69b807SMarek Vasut 			      read_group, delay, 1);
4291273dd9eSMarek Vasut 	writel(0, &sdr_scc_mgr->update);
4303da42859SDinh Nguyen }
4313da42859SDinh Nguyen 
4325be355c1SMarek Vasut /**
4335be355c1SMarek Vasut  * scc_mgr_set_oct_out1_delay() - Set OCT output delay
4345be355c1SMarek Vasut  * @write_group:	Write group
4355be355c1SMarek Vasut  * @delay:		Delay value
4365be355c1SMarek Vasut  *
4375be355c1SMarek Vasut  * This function sets the OCT output delay in SCC manager.
4385be355c1SMarek Vasut  */
4395be355c1SMarek Vasut static void scc_mgr_set_oct_out1_delay(const u32 write_group, const u32 delay)
4403da42859SDinh Nguyen {
4415be355c1SMarek Vasut 	const int ratio = RW_MGR_MEM_IF_READ_DQS_WIDTH /
4425be355c1SMarek Vasut 			  RW_MGR_MEM_IF_WRITE_DQS_WIDTH;
4435be355c1SMarek Vasut 	const int base = write_group * ratio;
4445be355c1SMarek Vasut 	int i;
4453da42859SDinh Nguyen 	/*
4463da42859SDinh Nguyen 	 * Load the setting in the SCC manager
4473da42859SDinh Nguyen 	 * Although OCT affects only write data, the OCT delay is controlled
4483da42859SDinh Nguyen 	 * by the DQS logic block which is instantiated once per read group.
4493da42859SDinh Nguyen 	 * For protocols where a write group consists of multiple read groups,
4503da42859SDinh Nguyen 	 * the setting must be set multiple times.
4513da42859SDinh Nguyen 	 */
4525be355c1SMarek Vasut 	for (i = 0; i < ratio; i++)
4535be355c1SMarek Vasut 		scc_mgr_set(SCC_MGR_OCT_OUT1_DELAY_OFFSET, base + i, delay);
4543da42859SDinh Nguyen }
4553da42859SDinh Nguyen 
45637a37ca7SMarek Vasut /**
45737a37ca7SMarek Vasut  * scc_mgr_set_hhp_extras() - Set HHP extras.
45837a37ca7SMarek Vasut  *
45937a37ca7SMarek Vasut  * Load the fixed setting in the SCC manager HHP extras.
46037a37ca7SMarek Vasut  */
4613da42859SDinh Nguyen static void scc_mgr_set_hhp_extras(void)
4623da42859SDinh Nguyen {
4633da42859SDinh Nguyen 	/*
4643da42859SDinh Nguyen 	 * Load the fixed setting in the SCC manager
46537a37ca7SMarek Vasut 	 * bits: 0:0 = 1'b1	- DQS bypass
46637a37ca7SMarek Vasut 	 * bits: 1:1 = 1'b1	- DQ bypass
4673da42859SDinh Nguyen 	 * bits: 4:2 = 3'b001	- rfifo_mode
4683da42859SDinh Nguyen 	 * bits: 6:5 = 2'b01	- rfifo clock_select
4693da42859SDinh Nguyen 	 * bits: 7:7 = 1'b0	- separate gating from ungating setting
4703da42859SDinh Nguyen 	 * bits: 8:8 = 1'b0	- separate OE from Output delay setting
4713da42859SDinh Nguyen 	 */
47237a37ca7SMarek Vasut 	const u32 value = (0 << 8) | (0 << 7) | (1 << 5) |
47337a37ca7SMarek Vasut 			  (1 << 2) | (1 << 1) | (1 << 0);
47437a37ca7SMarek Vasut 	const u32 addr = SDR_PHYGRP_SCCGRP_ADDRESS |
47537a37ca7SMarek Vasut 			 SCC_MGR_HHP_GLOBALS_OFFSET |
47637a37ca7SMarek Vasut 			 SCC_MGR_HHP_EXTRAS_OFFSET;
4773da42859SDinh Nguyen 
47837a37ca7SMarek Vasut 	debug_cond(DLEVEL == 1, "%s:%d Setting HHP Extras\n",
47937a37ca7SMarek Vasut 		   __func__, __LINE__);
48037a37ca7SMarek Vasut 	writel(value, addr);
48137a37ca7SMarek Vasut 	debug_cond(DLEVEL == 1, "%s:%d Done Setting HHP Extras\n",
48237a37ca7SMarek Vasut 		   __func__, __LINE__);
4833da42859SDinh Nguyen }
4843da42859SDinh Nguyen 
4853da42859SDinh Nguyen /*
4863da42859SDinh Nguyen  * USER Zero all DQS config
4873da42859SDinh Nguyen  * TODO: maybe rename to scc_mgr_zero_dqs_config (or something)
4883da42859SDinh Nguyen  */
4893da42859SDinh Nguyen static void scc_mgr_zero_all(void)
4903da42859SDinh Nguyen {
4913da42859SDinh Nguyen 	uint32_t i, r;
4923da42859SDinh Nguyen 
4933da42859SDinh Nguyen 	/*
4943da42859SDinh Nguyen 	 * USER Zero all DQS config settings, across all groups and all
4953da42859SDinh Nguyen 	 * shadow registers
4963da42859SDinh Nguyen 	 */
4973da42859SDinh Nguyen 	for (r = 0; r < RW_MGR_MEM_NUMBER_OF_RANKS; r +=
4983da42859SDinh Nguyen 	     NUM_RANKS_PER_SHADOW_REG) {
4993da42859SDinh Nguyen 		for (i = 0; i < RW_MGR_MEM_IF_READ_DQS_WIDTH; i++) {
5003da42859SDinh Nguyen 			/*
5013da42859SDinh Nguyen 			 * The phases actually don't exist on a per-rank basis,
5023da42859SDinh Nguyen 			 * but there's no harm updating them several times, so
5033da42859SDinh Nguyen 			 * let's keep the code simple.
5043da42859SDinh Nguyen 			 */
5053da42859SDinh Nguyen 			scc_mgr_set_dqs_bus_in_delay(i, IO_DQS_IN_RESERVE);
5063da42859SDinh Nguyen 			scc_mgr_set_dqs_en_phase(i, 0);
5073da42859SDinh Nguyen 			scc_mgr_set_dqs_en_delay(i, 0);
5083da42859SDinh Nguyen 		}
5093da42859SDinh Nguyen 
5103da42859SDinh Nguyen 		for (i = 0; i < RW_MGR_MEM_IF_WRITE_DQS_WIDTH; i++) {
5113da42859SDinh Nguyen 			scc_mgr_set_dqdqs_output_phase(i, 0);
5123da42859SDinh Nguyen 			/* av/cv don't have out2 */
5133da42859SDinh Nguyen 			scc_mgr_set_oct_out1_delay(i, IO_DQS_OUT_RESERVE);
5143da42859SDinh Nguyen 		}
5153da42859SDinh Nguyen 	}
5163da42859SDinh Nguyen 
5173da42859SDinh Nguyen 	/* multicast to all DQS group enables */
5181273dd9eSMarek Vasut 	writel(0xff, &sdr_scc_mgr->dqs_ena);
5191273dd9eSMarek Vasut 	writel(0, &sdr_scc_mgr->update);
5203da42859SDinh Nguyen }
5213da42859SDinh Nguyen 
522c5c5f537SMarek Vasut /**
523c5c5f537SMarek Vasut  * scc_set_bypass_mode() - Set bypass mode and trigger SCC update
524c5c5f537SMarek Vasut  * @write_group:	Write group
525c5c5f537SMarek Vasut  *
526c5c5f537SMarek Vasut  * Set bypass mode and trigger SCC update.
527c5c5f537SMarek Vasut  */
528c5c5f537SMarek Vasut static void scc_set_bypass_mode(const u32 write_group)
5293da42859SDinh Nguyen {
530c5c5f537SMarek Vasut 	/* Multicast to all DQ enables. */
5311273dd9eSMarek Vasut 	writel(0xff, &sdr_scc_mgr->dq_ena);
5321273dd9eSMarek Vasut 	writel(0xff, &sdr_scc_mgr->dm_ena);
5333da42859SDinh Nguyen 
534c5c5f537SMarek Vasut 	/* Update current DQS IO enable. */
5351273dd9eSMarek Vasut 	writel(0, &sdr_scc_mgr->dqs_io_ena);
5363da42859SDinh Nguyen 
537c5c5f537SMarek Vasut 	/* Update the DQS logic. */
5381273dd9eSMarek Vasut 	writel(write_group, &sdr_scc_mgr->dqs_ena);
5393da42859SDinh Nguyen 
540c5c5f537SMarek Vasut 	/* Hit update. */
5411273dd9eSMarek Vasut 	writel(0, &sdr_scc_mgr->update);
5423da42859SDinh Nguyen }
5433da42859SDinh Nguyen 
5445e837896SMarek Vasut /**
5455e837896SMarek Vasut  * scc_mgr_load_dqs_for_write_group() - Load DQS settings for Write Group
5465e837896SMarek Vasut  * @write_group:	Write group
5475e837896SMarek Vasut  *
5485e837896SMarek Vasut  * Load DQS settings for Write Group, do not trigger SCC update.
5495e837896SMarek Vasut  */
5505e837896SMarek Vasut static void scc_mgr_load_dqs_for_write_group(const u32 write_group)
5515ff825b8SMarek Vasut {
5525e837896SMarek Vasut 	const int ratio = RW_MGR_MEM_IF_READ_DQS_WIDTH /
5535e837896SMarek Vasut 			  RW_MGR_MEM_IF_WRITE_DQS_WIDTH;
5545e837896SMarek Vasut 	const int base = write_group * ratio;
5555e837896SMarek Vasut 	int i;
5565ff825b8SMarek Vasut 	/*
5575e837896SMarek Vasut 	 * Load the setting in the SCC manager
5585ff825b8SMarek Vasut 	 * Although OCT affects only write data, the OCT delay is controlled
5595ff825b8SMarek Vasut 	 * by the DQS logic block which is instantiated once per read group.
5605ff825b8SMarek Vasut 	 * For protocols where a write group consists of multiple read groups,
5615e837896SMarek Vasut 	 * the setting must be set multiple times.
5625ff825b8SMarek Vasut 	 */
5635e837896SMarek Vasut 	for (i = 0; i < ratio; i++)
5645e837896SMarek Vasut 		writel(base + i, &sdr_scc_mgr->dqs_ena);
5655ff825b8SMarek Vasut }
5665ff825b8SMarek Vasut 
5673da42859SDinh Nguyen static void scc_mgr_zero_group(uint32_t write_group, uint32_t test_begin,
5683da42859SDinh Nguyen 			       int32_t out_only)
5693da42859SDinh Nguyen {
5703da42859SDinh Nguyen 	uint32_t i, r;
5713da42859SDinh Nguyen 
5723da42859SDinh Nguyen 	for (r = 0; r < RW_MGR_MEM_NUMBER_OF_RANKS; r +=
5733da42859SDinh Nguyen 		NUM_RANKS_PER_SHADOW_REG) {
5743da42859SDinh Nguyen 		/* Zero all DQ config settings */
5753da42859SDinh Nguyen 		for (i = 0; i < RW_MGR_MEM_DQ_PER_WRITE_DQS; i++) {
57607aee5bdSMarek Vasut 			scc_mgr_set_dq_out1_delay(i, 0);
5773da42859SDinh Nguyen 			if (!out_only)
57807aee5bdSMarek Vasut 				scc_mgr_set_dq_in_delay(i, 0);
5793da42859SDinh Nguyen 		}
5803da42859SDinh Nguyen 
5813da42859SDinh Nguyen 		/* multicast to all DQ enables */
5821273dd9eSMarek Vasut 		writel(0xff, &sdr_scc_mgr->dq_ena);
5833da42859SDinh Nguyen 
5843da42859SDinh Nguyen 		/* Zero all DM config settings */
5853da42859SDinh Nguyen 		for (i = 0; i < RW_MGR_NUM_DM_PER_WRITE_GROUP; i++) {
58607aee5bdSMarek Vasut 			scc_mgr_set_dm_out1_delay(i, 0);
5873da42859SDinh Nguyen 		}
5883da42859SDinh Nguyen 
5893da42859SDinh Nguyen 		/* multicast to all DM enables */
5901273dd9eSMarek Vasut 		writel(0xff, &sdr_scc_mgr->dm_ena);
5913da42859SDinh Nguyen 
5923da42859SDinh Nguyen 		/* zero all DQS io settings */
5933da42859SDinh Nguyen 		if (!out_only)
59432675249SMarek Vasut 			scc_mgr_set_dqs_io_in_delay(0);
5953da42859SDinh Nguyen 		/* av/cv don't have out2 */
59632675249SMarek Vasut 		scc_mgr_set_dqs_out1_delay(IO_DQS_OUT_RESERVE);
5973da42859SDinh Nguyen 		scc_mgr_set_oct_out1_delay(write_group, IO_DQS_OUT_RESERVE);
5983da42859SDinh Nguyen 		scc_mgr_load_dqs_for_write_group(write_group);
5993da42859SDinh Nguyen 
6003da42859SDinh Nguyen 		/* multicast to all DQS IO enables (only 1) */
6011273dd9eSMarek Vasut 		writel(0, &sdr_scc_mgr->dqs_io_ena);
6023da42859SDinh Nguyen 
6033da42859SDinh Nguyen 		/* hit update to zero everything */
6041273dd9eSMarek Vasut 		writel(0, &sdr_scc_mgr->update);
6053da42859SDinh Nguyen 	}
6063da42859SDinh Nguyen }
6073da42859SDinh Nguyen 
6083da42859SDinh Nguyen /*
6093da42859SDinh Nguyen  * apply and load a particular input delay for the DQ pins in a group
6103da42859SDinh Nguyen  * group_bgn is the index of the first dq pin (in the write group)
6113da42859SDinh Nguyen  */
61232675249SMarek Vasut static void scc_mgr_apply_group_dq_in_delay(uint32_t group_bgn, uint32_t delay)
6133da42859SDinh Nguyen {
6143da42859SDinh Nguyen 	uint32_t i, p;
6153da42859SDinh Nguyen 
6163da42859SDinh Nguyen 	for (i = 0, p = group_bgn; i < RW_MGR_MEM_DQ_PER_READ_DQS; i++, p++) {
61707aee5bdSMarek Vasut 		scc_mgr_set_dq_in_delay(p, delay);
6183da42859SDinh Nguyen 		scc_mgr_load_dq(p);
6193da42859SDinh Nguyen 	}
6203da42859SDinh Nguyen }
6213da42859SDinh Nguyen 
622300c2e62SMarek Vasut /**
623300c2e62SMarek Vasut  * scc_mgr_apply_group_dq_out1_delay() - Apply and load an output delay for the DQ pins in a group
624300c2e62SMarek Vasut  * @delay:		Delay value
625300c2e62SMarek Vasut  *
626300c2e62SMarek Vasut  * Apply and load a particular output delay for the DQ pins in a group.
627300c2e62SMarek Vasut  */
628300c2e62SMarek Vasut static void scc_mgr_apply_group_dq_out1_delay(const u32 delay)
6293da42859SDinh Nguyen {
630300c2e62SMarek Vasut 	int i;
6313da42859SDinh Nguyen 
632300c2e62SMarek Vasut 	for (i = 0; i < RW_MGR_MEM_DQ_PER_WRITE_DQS; i++) {
633300c2e62SMarek Vasut 		scc_mgr_set_dq_out1_delay(i, delay);
6343da42859SDinh Nguyen 		scc_mgr_load_dq(i);
6353da42859SDinh Nguyen 	}
6363da42859SDinh Nguyen }
6373da42859SDinh Nguyen 
6383da42859SDinh Nguyen /* apply and load a particular output delay for the DM pins in a group */
63932675249SMarek Vasut static void scc_mgr_apply_group_dm_out1_delay(uint32_t delay1)
6403da42859SDinh Nguyen {
6413da42859SDinh Nguyen 	uint32_t i;
6423da42859SDinh Nguyen 
6433da42859SDinh Nguyen 	for (i = 0; i < RW_MGR_NUM_DM_PER_WRITE_GROUP; i++) {
64407aee5bdSMarek Vasut 		scc_mgr_set_dm_out1_delay(i, delay1);
6453da42859SDinh Nguyen 		scc_mgr_load_dm(i);
6463da42859SDinh Nguyen 	}
6473da42859SDinh Nguyen }
6483da42859SDinh Nguyen 
6493da42859SDinh Nguyen 
6503da42859SDinh Nguyen /* apply and load delay on both DQS and OCT out1 */
6513da42859SDinh Nguyen static void scc_mgr_apply_group_dqs_io_and_oct_out1(uint32_t write_group,
6523da42859SDinh Nguyen 						    uint32_t delay)
6533da42859SDinh Nguyen {
65432675249SMarek Vasut 	scc_mgr_set_dqs_out1_delay(delay);
6553da42859SDinh Nguyen 	scc_mgr_load_dqs_io();
6563da42859SDinh Nguyen 
6573da42859SDinh Nguyen 	scc_mgr_set_oct_out1_delay(write_group, delay);
6583da42859SDinh Nguyen 	scc_mgr_load_dqs_for_write_group(write_group);
6593da42859SDinh Nguyen }
6603da42859SDinh Nguyen 
6613da42859SDinh Nguyen /* apply a delay to the entire output side: DQ, DM, DQS, OCT */
6623da42859SDinh Nguyen static void scc_mgr_apply_group_all_out_delay_add(uint32_t write_group,
6633da42859SDinh Nguyen 						  uint32_t group_bgn,
6643da42859SDinh Nguyen 						  uint32_t delay)
6653da42859SDinh Nguyen {
6663da42859SDinh Nguyen 	uint32_t i, p, new_delay;
6673da42859SDinh Nguyen 
6683da42859SDinh Nguyen 	/* dq shift */
6693da42859SDinh Nguyen 	for (i = 0, p = group_bgn; i < RW_MGR_MEM_DQ_PER_WRITE_DQS; i++, p++) {
6703da42859SDinh Nguyen 		new_delay = READ_SCC_DQ_OUT2_DELAY;
6713da42859SDinh Nguyen 		new_delay += delay;
6723da42859SDinh Nguyen 
6733da42859SDinh Nguyen 		if (new_delay > IO_IO_OUT2_DELAY_MAX) {
6743da42859SDinh Nguyen 			debug_cond(DLEVEL == 1, "%s:%d (%u, %u, %u) DQ[%u,%u]:\
6753da42859SDinh Nguyen 				   %u > %lu => %lu", __func__, __LINE__,
6763da42859SDinh Nguyen 				   write_group, group_bgn, delay, i, p, new_delay,
6773da42859SDinh Nguyen 				   (long unsigned int)IO_IO_OUT2_DELAY_MAX,
6783da42859SDinh Nguyen 				   (long unsigned int)IO_IO_OUT2_DELAY_MAX);
6793da42859SDinh Nguyen 			new_delay = IO_IO_OUT2_DELAY_MAX;
6803da42859SDinh Nguyen 		}
6813da42859SDinh Nguyen 
6823da42859SDinh Nguyen 		scc_mgr_load_dq(i);
6833da42859SDinh Nguyen 	}
6843da42859SDinh Nguyen 
6853da42859SDinh Nguyen 	/* dm shift */
6863da42859SDinh Nguyen 	for (i = 0; i < RW_MGR_NUM_DM_PER_WRITE_GROUP; i++) {
6873da42859SDinh Nguyen 		new_delay = READ_SCC_DM_IO_OUT2_DELAY;
6883da42859SDinh Nguyen 		new_delay += delay;
6893da42859SDinh Nguyen 
6903da42859SDinh Nguyen 		if (new_delay > IO_IO_OUT2_DELAY_MAX) {
6913da42859SDinh Nguyen 			debug_cond(DLEVEL == 1, "%s:%d (%u, %u, %u) DM[%u]:\
6923da42859SDinh Nguyen 				   %u > %lu => %lu\n",  __func__, __LINE__,
6933da42859SDinh Nguyen 				   write_group, group_bgn, delay, i, new_delay,
6943da42859SDinh Nguyen 				   (long unsigned int)IO_IO_OUT2_DELAY_MAX,
6953da42859SDinh Nguyen 				   (long unsigned int)IO_IO_OUT2_DELAY_MAX);
6963da42859SDinh Nguyen 			new_delay = IO_IO_OUT2_DELAY_MAX;
6973da42859SDinh Nguyen 		}
6983da42859SDinh Nguyen 
6993da42859SDinh Nguyen 		scc_mgr_load_dm(i);
7003da42859SDinh Nguyen 	}
7013da42859SDinh Nguyen 
7023da42859SDinh Nguyen 	/* dqs shift */
7033da42859SDinh Nguyen 	new_delay = READ_SCC_DQS_IO_OUT2_DELAY;
7043da42859SDinh Nguyen 	new_delay += delay;
7053da42859SDinh Nguyen 
7063da42859SDinh Nguyen 	if (new_delay > IO_IO_OUT2_DELAY_MAX) {
7073da42859SDinh Nguyen 		debug_cond(DLEVEL == 1, "%s:%d (%u, %u, %u) DQS: %u > %d => %d;"
7083da42859SDinh Nguyen 			   " adding %u to OUT1\n", __func__, __LINE__,
7093da42859SDinh Nguyen 			   write_group, group_bgn, delay, new_delay,
7103da42859SDinh Nguyen 			   IO_IO_OUT2_DELAY_MAX, IO_IO_OUT2_DELAY_MAX,
7113da42859SDinh Nguyen 			   new_delay - IO_IO_OUT2_DELAY_MAX);
71232675249SMarek Vasut 		scc_mgr_set_dqs_out1_delay(new_delay -
7133da42859SDinh Nguyen 					   IO_IO_OUT2_DELAY_MAX);
7143da42859SDinh Nguyen 		new_delay = IO_IO_OUT2_DELAY_MAX;
7153da42859SDinh Nguyen 	}
7163da42859SDinh Nguyen 
7173da42859SDinh Nguyen 	scc_mgr_load_dqs_io();
7183da42859SDinh Nguyen 
7193da42859SDinh Nguyen 	/* oct shift */
7203da42859SDinh Nguyen 	new_delay = READ_SCC_OCT_OUT2_DELAY;
7213da42859SDinh Nguyen 	new_delay += delay;
7223da42859SDinh Nguyen 
7233da42859SDinh Nguyen 	if (new_delay > IO_IO_OUT2_DELAY_MAX) {
7243da42859SDinh Nguyen 		debug_cond(DLEVEL == 1, "%s:%d (%u, %u, %u) DQS: %u > %d => %d;"
7253da42859SDinh Nguyen 			   " adding %u to OUT1\n", __func__, __LINE__,
7263da42859SDinh Nguyen 			   write_group, group_bgn, delay, new_delay,
7273da42859SDinh Nguyen 			   IO_IO_OUT2_DELAY_MAX, IO_IO_OUT2_DELAY_MAX,
7283da42859SDinh Nguyen 			   new_delay - IO_IO_OUT2_DELAY_MAX);
7293da42859SDinh Nguyen 		scc_mgr_set_oct_out1_delay(write_group, new_delay -
7303da42859SDinh Nguyen 					   IO_IO_OUT2_DELAY_MAX);
7313da42859SDinh Nguyen 		new_delay = IO_IO_OUT2_DELAY_MAX;
7323da42859SDinh Nguyen 	}
7333da42859SDinh Nguyen 
7343da42859SDinh Nguyen 	scc_mgr_load_dqs_for_write_group(write_group);
7353da42859SDinh Nguyen }
7363da42859SDinh Nguyen 
7373da42859SDinh Nguyen /*
7383da42859SDinh Nguyen  * USER apply a delay to the entire output side (DQ, DM, DQS, OCT)
7393da42859SDinh Nguyen  * and to all ranks
7403da42859SDinh Nguyen  */
7413da42859SDinh Nguyen static void scc_mgr_apply_group_all_out_delay_add_all_ranks(
7423da42859SDinh Nguyen 	uint32_t write_group, uint32_t group_bgn, uint32_t delay)
7433da42859SDinh Nguyen {
7443da42859SDinh Nguyen 	uint32_t r;
7453da42859SDinh Nguyen 
7463da42859SDinh Nguyen 	for (r = 0; r < RW_MGR_MEM_NUMBER_OF_RANKS;
7473da42859SDinh Nguyen 		r += NUM_RANKS_PER_SHADOW_REG) {
7483da42859SDinh Nguyen 		scc_mgr_apply_group_all_out_delay_add(write_group,
7493da42859SDinh Nguyen 						      group_bgn, delay);
7501273dd9eSMarek Vasut 		writel(0, &sdr_scc_mgr->update);
7513da42859SDinh Nguyen 	}
7523da42859SDinh Nguyen }
7533da42859SDinh Nguyen 
7543da42859SDinh Nguyen /* optimization used to recover some slots in ddr3 inst_rom */
7553da42859SDinh Nguyen /* could be applied to other protocols if we wanted to */
7563da42859SDinh Nguyen static void set_jump_as_return(void)
7573da42859SDinh Nguyen {
7583da42859SDinh Nguyen 	/*
7593da42859SDinh Nguyen 	 * to save space, we replace return with jump to special shared
7603da42859SDinh Nguyen 	 * RETURN instruction so we set the counter to large value so that
7613da42859SDinh Nguyen 	 * we always jump
7623da42859SDinh Nguyen 	 */
7631273dd9eSMarek Vasut 	writel(0xff, &sdr_rw_load_mgr_regs->load_cntr0);
7641273dd9eSMarek Vasut 	writel(RW_MGR_RETURN, &sdr_rw_load_jump_mgr_regs->load_jump_add0);
7653da42859SDinh Nguyen }
7663da42859SDinh Nguyen 
7673da42859SDinh Nguyen /*
7683da42859SDinh Nguyen  * should always use constants as argument to ensure all computations are
7693da42859SDinh Nguyen  * performed at compile time
7703da42859SDinh Nguyen  */
7713da42859SDinh Nguyen static void delay_for_n_mem_clocks(const uint32_t clocks)
7723da42859SDinh Nguyen {
7733da42859SDinh Nguyen 	uint32_t afi_clocks;
7743da42859SDinh Nguyen 	uint8_t inner = 0;
7753da42859SDinh Nguyen 	uint8_t outer = 0;
7763da42859SDinh Nguyen 	uint16_t c_loop = 0;
7773da42859SDinh Nguyen 
7783da42859SDinh Nguyen 	debug("%s:%d: clocks=%u ... start\n", __func__, __LINE__, clocks);
7793da42859SDinh Nguyen 
7803da42859SDinh Nguyen 
7813da42859SDinh Nguyen 	afi_clocks = (clocks + AFI_RATE_RATIO-1) / AFI_RATE_RATIO;
7823da42859SDinh Nguyen 	/* scale (rounding up) to get afi clocks */
7833da42859SDinh Nguyen 
7843da42859SDinh Nguyen 	/*
7853da42859SDinh Nguyen 	 * Note, we don't bother accounting for being off a little bit
7863da42859SDinh Nguyen 	 * because of a few extra instructions in outer loops
7873da42859SDinh Nguyen 	 * Note, the loops have a test at the end, and do the test before
7883da42859SDinh Nguyen 	 * the decrement, and so always perform the loop
7893da42859SDinh Nguyen 	 * 1 time more than the counter value
7903da42859SDinh Nguyen 	 */
7913da42859SDinh Nguyen 	if (afi_clocks == 0) {
7923da42859SDinh Nguyen 		;
7933da42859SDinh Nguyen 	} else if (afi_clocks <= 0x100) {
7943da42859SDinh Nguyen 		inner = afi_clocks-1;
7953da42859SDinh Nguyen 		outer = 0;
7963da42859SDinh Nguyen 		c_loop = 0;
7973da42859SDinh Nguyen 	} else if (afi_clocks <= 0x10000) {
7983da42859SDinh Nguyen 		inner = 0xff;
7993da42859SDinh Nguyen 		outer = (afi_clocks-1) >> 8;
8003da42859SDinh Nguyen 		c_loop = 0;
8013da42859SDinh Nguyen 	} else {
8023da42859SDinh Nguyen 		inner = 0xff;
8033da42859SDinh Nguyen 		outer = 0xff;
8043da42859SDinh Nguyen 		c_loop = (afi_clocks-1) >> 16;
8053da42859SDinh Nguyen 	}
8063da42859SDinh Nguyen 
8073da42859SDinh Nguyen 	/*
8083da42859SDinh Nguyen 	 * rom instructions are structured as follows:
8093da42859SDinh Nguyen 	 *
8103da42859SDinh Nguyen 	 *    IDLE_LOOP2: jnz cntr0, TARGET_A
8113da42859SDinh Nguyen 	 *    IDLE_LOOP1: jnz cntr1, TARGET_B
8123da42859SDinh Nguyen 	 *                return
8133da42859SDinh Nguyen 	 *
8143da42859SDinh Nguyen 	 * so, when doing nested loops, TARGET_A is set to IDLE_LOOP2, and
8153da42859SDinh Nguyen 	 * TARGET_B is set to IDLE_LOOP2 as well
8163da42859SDinh Nguyen 	 *
8173da42859SDinh Nguyen 	 * if we have no outer loop, though, then we can use IDLE_LOOP1 only,
8183da42859SDinh Nguyen 	 * and set TARGET_B to IDLE_LOOP1 and we skip IDLE_LOOP2 entirely
8193da42859SDinh Nguyen 	 *
8203da42859SDinh Nguyen 	 * a little confusing, but it helps save precious space in the inst_rom
8213da42859SDinh Nguyen 	 * and sequencer rom and keeps the delays more accurate and reduces
8223da42859SDinh Nguyen 	 * overhead
8233da42859SDinh Nguyen 	 */
8243da42859SDinh Nguyen 	if (afi_clocks <= 0x100) {
8251273dd9eSMarek Vasut 		writel(SKIP_DELAY_LOOP_VALUE_OR_ZERO(inner),
8261273dd9eSMarek Vasut 			&sdr_rw_load_mgr_regs->load_cntr1);
8273da42859SDinh Nguyen 
8281273dd9eSMarek Vasut 		writel(RW_MGR_IDLE_LOOP1,
8291273dd9eSMarek Vasut 			&sdr_rw_load_jump_mgr_regs->load_jump_add1);
8303da42859SDinh Nguyen 
8311273dd9eSMarek Vasut 		writel(RW_MGR_IDLE_LOOP1, SDR_PHYGRP_RWMGRGRP_ADDRESS |
8321273dd9eSMarek Vasut 					  RW_MGR_RUN_SINGLE_GROUP_OFFSET);
8333da42859SDinh Nguyen 	} else {
8341273dd9eSMarek Vasut 		writel(SKIP_DELAY_LOOP_VALUE_OR_ZERO(inner),
8351273dd9eSMarek Vasut 			&sdr_rw_load_mgr_regs->load_cntr0);
8363da42859SDinh Nguyen 
8371273dd9eSMarek Vasut 		writel(SKIP_DELAY_LOOP_VALUE_OR_ZERO(outer),
8381273dd9eSMarek Vasut 			&sdr_rw_load_mgr_regs->load_cntr1);
8393da42859SDinh Nguyen 
8401273dd9eSMarek Vasut 		writel(RW_MGR_IDLE_LOOP2,
8411273dd9eSMarek Vasut 			&sdr_rw_load_jump_mgr_regs->load_jump_add0);
8423da42859SDinh Nguyen 
8431273dd9eSMarek Vasut 		writel(RW_MGR_IDLE_LOOP2,
8441273dd9eSMarek Vasut 			&sdr_rw_load_jump_mgr_regs->load_jump_add1);
8453da42859SDinh Nguyen 
8463da42859SDinh Nguyen 		/* hack to get around compiler not being smart enough */
8473da42859SDinh Nguyen 		if (afi_clocks <= 0x10000) {
8483da42859SDinh Nguyen 			/* only need to run once */
8491273dd9eSMarek Vasut 			writel(RW_MGR_IDLE_LOOP2, SDR_PHYGRP_RWMGRGRP_ADDRESS |
8501273dd9eSMarek Vasut 						  RW_MGR_RUN_SINGLE_GROUP_OFFSET);
8513da42859SDinh Nguyen 		} else {
8523da42859SDinh Nguyen 			do {
8531273dd9eSMarek Vasut 				writel(RW_MGR_IDLE_LOOP2,
8541273dd9eSMarek Vasut 					SDR_PHYGRP_RWMGRGRP_ADDRESS |
8551273dd9eSMarek Vasut 					RW_MGR_RUN_SINGLE_GROUP_OFFSET);
8563da42859SDinh Nguyen 			} while (c_loop-- != 0);
8573da42859SDinh Nguyen 		}
8583da42859SDinh Nguyen 	}
8593da42859SDinh Nguyen 	debug("%s:%d clocks=%u ... end\n", __func__, __LINE__, clocks);
8603da42859SDinh Nguyen }
8613da42859SDinh Nguyen 
8623da42859SDinh Nguyen static void rw_mgr_mem_initialize(void)
8633da42859SDinh Nguyen {
8643da42859SDinh Nguyen 	uint32_t r;
8651273dd9eSMarek Vasut 	uint32_t grpaddr = SDR_PHYGRP_RWMGRGRP_ADDRESS |
8661273dd9eSMarek Vasut 			   RW_MGR_RUN_SINGLE_GROUP_OFFSET;
8673da42859SDinh Nguyen 
8683da42859SDinh Nguyen 	debug("%s:%d\n", __func__, __LINE__);
8693da42859SDinh Nguyen 
8703da42859SDinh Nguyen 	/* The reset / cke part of initialization is broadcasted to all ranks */
8711273dd9eSMarek Vasut 	writel(RW_MGR_RANK_ALL, SDR_PHYGRP_RWMGRGRP_ADDRESS |
8721273dd9eSMarek Vasut 				RW_MGR_SET_CS_AND_ODT_MASK_OFFSET);
8733da42859SDinh Nguyen 
8743da42859SDinh Nguyen 	/*
8753da42859SDinh Nguyen 	 * Here's how you load register for a loop
8763da42859SDinh Nguyen 	 * Counters are located @ 0x800
8773da42859SDinh Nguyen 	 * Jump address are located @ 0xC00
8783da42859SDinh Nguyen 	 * For both, registers 0 to 3 are selected using bits 3 and 2, like
8793da42859SDinh Nguyen 	 * in 0x800, 0x804, 0x808, 0x80C and 0xC00, 0xC04, 0xC08, 0xC0C
8803da42859SDinh Nguyen 	 * I know this ain't pretty, but Avalon bus throws away the 2 least
8813da42859SDinh Nguyen 	 * significant bits
8823da42859SDinh Nguyen 	 */
8833da42859SDinh Nguyen 
8843da42859SDinh Nguyen 	/* start with memory RESET activated */
8853da42859SDinh Nguyen 
8863da42859SDinh Nguyen 	/* tINIT = 200us */
8873da42859SDinh Nguyen 
8883da42859SDinh Nguyen 	/*
8893da42859SDinh Nguyen 	 * 200us @ 266MHz (3.75 ns) ~ 54000 clock cycles
8903da42859SDinh Nguyen 	 * If a and b are the number of iteration in 2 nested loops
8913da42859SDinh Nguyen 	 * it takes the following number of cycles to complete the operation:
8923da42859SDinh Nguyen 	 * number_of_cycles = ((2 + n) * a + 2) * b
8933da42859SDinh Nguyen 	 * where n is the number of instruction in the inner loop
8943da42859SDinh Nguyen 	 * One possible solution is n = 0 , a = 256 , b = 106 => a = FF,
8953da42859SDinh Nguyen 	 * b = 6A
8963da42859SDinh Nguyen 	 */
8973da42859SDinh Nguyen 
8983da42859SDinh Nguyen 	/* Load counters */
8993da42859SDinh Nguyen 	writel(SKIP_DELAY_LOOP_VALUE_OR_ZERO(SEQ_TINIT_CNTR0_VAL),
9001273dd9eSMarek Vasut 	       &sdr_rw_load_mgr_regs->load_cntr0);
9013da42859SDinh Nguyen 	writel(SKIP_DELAY_LOOP_VALUE_OR_ZERO(SEQ_TINIT_CNTR1_VAL),
9021273dd9eSMarek Vasut 	       &sdr_rw_load_mgr_regs->load_cntr1);
9033da42859SDinh Nguyen 	writel(SKIP_DELAY_LOOP_VALUE_OR_ZERO(SEQ_TINIT_CNTR2_VAL),
9041273dd9eSMarek Vasut 	       &sdr_rw_load_mgr_regs->load_cntr2);
9053da42859SDinh Nguyen 
9063da42859SDinh Nguyen 	/* Load jump address */
9071273dd9eSMarek Vasut 	writel(RW_MGR_INIT_RESET_0_CKE_0,
9081273dd9eSMarek Vasut 		&sdr_rw_load_jump_mgr_regs->load_jump_add0);
9091273dd9eSMarek Vasut 	writel(RW_MGR_INIT_RESET_0_CKE_0,
9101273dd9eSMarek Vasut 		&sdr_rw_load_jump_mgr_regs->load_jump_add1);
9111273dd9eSMarek Vasut 	writel(RW_MGR_INIT_RESET_0_CKE_0,
9121273dd9eSMarek Vasut 		&sdr_rw_load_jump_mgr_regs->load_jump_add2);
9133da42859SDinh Nguyen 
9143da42859SDinh Nguyen 	/* Execute count instruction */
9151273dd9eSMarek Vasut 	writel(RW_MGR_INIT_RESET_0_CKE_0, grpaddr);
9163da42859SDinh Nguyen 
9173da42859SDinh Nguyen 	/* indicate that memory is stable */
9181273dd9eSMarek Vasut 	writel(1, &phy_mgr_cfg->reset_mem_stbl);
9193da42859SDinh Nguyen 
9203da42859SDinh Nguyen 	/*
9213da42859SDinh Nguyen 	 * transition the RESET to high
9223da42859SDinh Nguyen 	 * Wait for 500us
9233da42859SDinh Nguyen 	 */
9243da42859SDinh Nguyen 
9253da42859SDinh Nguyen 	/*
9263da42859SDinh Nguyen 	 * 500us @ 266MHz (3.75 ns) ~ 134000 clock cycles
9273da42859SDinh Nguyen 	 * If a and b are the number of iteration in 2 nested loops
9283da42859SDinh Nguyen 	 * it takes the following number of cycles to complete the operation
9293da42859SDinh Nguyen 	 * number_of_cycles = ((2 + n) * a + 2) * b
9303da42859SDinh Nguyen 	 * where n is the number of instruction in the inner loop
9313da42859SDinh Nguyen 	 * One possible solution is n = 2 , a = 131 , b = 256 => a = 83,
9323da42859SDinh Nguyen 	 * b = FF
9333da42859SDinh Nguyen 	 */
9343da42859SDinh Nguyen 
9353da42859SDinh Nguyen 	/* Load counters */
9363da42859SDinh Nguyen 	writel(SKIP_DELAY_LOOP_VALUE_OR_ZERO(SEQ_TRESET_CNTR0_VAL),
9371273dd9eSMarek Vasut 	       &sdr_rw_load_mgr_regs->load_cntr0);
9383da42859SDinh Nguyen 	writel(SKIP_DELAY_LOOP_VALUE_OR_ZERO(SEQ_TRESET_CNTR1_VAL),
9391273dd9eSMarek Vasut 	       &sdr_rw_load_mgr_regs->load_cntr1);
9403da42859SDinh Nguyen 	writel(SKIP_DELAY_LOOP_VALUE_OR_ZERO(SEQ_TRESET_CNTR2_VAL),
9411273dd9eSMarek Vasut 	       &sdr_rw_load_mgr_regs->load_cntr2);
9423da42859SDinh Nguyen 
9433da42859SDinh Nguyen 	/* Load jump address */
9441273dd9eSMarek Vasut 	writel(RW_MGR_INIT_RESET_1_CKE_0,
9451273dd9eSMarek Vasut 		&sdr_rw_load_jump_mgr_regs->load_jump_add0);
9461273dd9eSMarek Vasut 	writel(RW_MGR_INIT_RESET_1_CKE_0,
9471273dd9eSMarek Vasut 		&sdr_rw_load_jump_mgr_regs->load_jump_add1);
9481273dd9eSMarek Vasut 	writel(RW_MGR_INIT_RESET_1_CKE_0,
9491273dd9eSMarek Vasut 		&sdr_rw_load_jump_mgr_regs->load_jump_add2);
9503da42859SDinh Nguyen 
9511273dd9eSMarek Vasut 	writel(RW_MGR_INIT_RESET_1_CKE_0, grpaddr);
9523da42859SDinh Nguyen 
9533da42859SDinh Nguyen 	/* bring up clock enable */
9543da42859SDinh Nguyen 
9553da42859SDinh Nguyen 	/* tXRP < 250 ck cycles */
9563da42859SDinh Nguyen 	delay_for_n_mem_clocks(250);
9573da42859SDinh Nguyen 
9583da42859SDinh Nguyen 	for (r = 0; r < RW_MGR_MEM_NUMBER_OF_RANKS; r++) {
9593da42859SDinh Nguyen 		if (param->skip_ranks[r]) {
9603da42859SDinh Nguyen 			/* request to skip the rank */
9613da42859SDinh Nguyen 			continue;
9623da42859SDinh Nguyen 		}
9633da42859SDinh Nguyen 
9643da42859SDinh Nguyen 		/* set rank */
9653da42859SDinh Nguyen 		set_rank_and_odt_mask(r, RW_MGR_ODT_MODE_OFF);
9663da42859SDinh Nguyen 
9673da42859SDinh Nguyen 		/*
9683da42859SDinh Nguyen 		 * USER Use Mirror-ed commands for odd ranks if address
9693da42859SDinh Nguyen 		 * mirrorring is on
9703da42859SDinh Nguyen 		 */
9713da42859SDinh Nguyen 		if ((RW_MGR_MEM_ADDRESS_MIRRORING >> r) & 0x1) {
9723da42859SDinh Nguyen 			set_jump_as_return();
9731273dd9eSMarek Vasut 			writel(RW_MGR_MRS2_MIRR, grpaddr);
9743da42859SDinh Nguyen 			delay_for_n_mem_clocks(4);
9753da42859SDinh Nguyen 			set_jump_as_return();
9761273dd9eSMarek Vasut 			writel(RW_MGR_MRS3_MIRR, grpaddr);
9773da42859SDinh Nguyen 			delay_for_n_mem_clocks(4);
9783da42859SDinh Nguyen 			set_jump_as_return();
9791273dd9eSMarek Vasut 			writel(RW_MGR_MRS1_MIRR, grpaddr);
9803da42859SDinh Nguyen 			delay_for_n_mem_clocks(4);
9813da42859SDinh Nguyen 			set_jump_as_return();
9821273dd9eSMarek Vasut 			writel(RW_MGR_MRS0_DLL_RESET_MIRR, grpaddr);
9833da42859SDinh Nguyen 		} else {
9843da42859SDinh Nguyen 			set_jump_as_return();
9851273dd9eSMarek Vasut 			writel(RW_MGR_MRS2, grpaddr);
9863da42859SDinh Nguyen 			delay_for_n_mem_clocks(4);
9873da42859SDinh Nguyen 			set_jump_as_return();
9881273dd9eSMarek Vasut 			writel(RW_MGR_MRS3, grpaddr);
9893da42859SDinh Nguyen 			delay_for_n_mem_clocks(4);
9903da42859SDinh Nguyen 			set_jump_as_return();
9911273dd9eSMarek Vasut 			writel(RW_MGR_MRS1, grpaddr);
9923da42859SDinh Nguyen 			set_jump_as_return();
9931273dd9eSMarek Vasut 			writel(RW_MGR_MRS0_DLL_RESET, grpaddr);
9943da42859SDinh Nguyen 		}
9953da42859SDinh Nguyen 		set_jump_as_return();
9961273dd9eSMarek Vasut 		writel(RW_MGR_ZQCL, grpaddr);
9973da42859SDinh Nguyen 
9983da42859SDinh Nguyen 		/* tZQinit = tDLLK = 512 ck cycles */
9993da42859SDinh Nguyen 		delay_for_n_mem_clocks(512);
10003da42859SDinh Nguyen 	}
10013da42859SDinh Nguyen }
10023da42859SDinh Nguyen 
10033da42859SDinh Nguyen /*
10043da42859SDinh Nguyen  * At the end of calibration we have to program the user settings in, and
10053da42859SDinh Nguyen  * USER  hand off the memory to the user.
10063da42859SDinh Nguyen  */
10073da42859SDinh Nguyen static void rw_mgr_mem_handoff(void)
10083da42859SDinh Nguyen {
10093da42859SDinh Nguyen 	uint32_t r;
10101273dd9eSMarek Vasut 	uint32_t grpaddr = SDR_PHYGRP_RWMGRGRP_ADDRESS |
10111273dd9eSMarek Vasut 			   RW_MGR_RUN_SINGLE_GROUP_OFFSET;
10123da42859SDinh Nguyen 
10133da42859SDinh Nguyen 	debug("%s:%d\n", __func__, __LINE__);
10143da42859SDinh Nguyen 	for (r = 0; r < RW_MGR_MEM_NUMBER_OF_RANKS; r++) {
10153da42859SDinh Nguyen 		if (param->skip_ranks[r])
10163da42859SDinh Nguyen 			/* request to skip the rank */
10173da42859SDinh Nguyen 			continue;
10183da42859SDinh Nguyen 		/* set rank */
10193da42859SDinh Nguyen 		set_rank_and_odt_mask(r, RW_MGR_ODT_MODE_OFF);
10203da42859SDinh Nguyen 
10213da42859SDinh Nguyen 		/* precharge all banks ... */
10221273dd9eSMarek Vasut 		writel(RW_MGR_PRECHARGE_ALL, grpaddr);
10233da42859SDinh Nguyen 
10243da42859SDinh Nguyen 		/* load up MR settings specified by user */
10253da42859SDinh Nguyen 
10263da42859SDinh Nguyen 		/*
10273da42859SDinh Nguyen 		 * Use Mirror-ed commands for odd ranks if address
10283da42859SDinh Nguyen 		 * mirrorring is on
10293da42859SDinh Nguyen 		 */
10303da42859SDinh Nguyen 		if ((RW_MGR_MEM_ADDRESS_MIRRORING >> r) & 0x1) {
10313da42859SDinh Nguyen 			set_jump_as_return();
10321273dd9eSMarek Vasut 			writel(RW_MGR_MRS2_MIRR, grpaddr);
10333da42859SDinh Nguyen 			delay_for_n_mem_clocks(4);
10343da42859SDinh Nguyen 			set_jump_as_return();
10351273dd9eSMarek Vasut 			writel(RW_MGR_MRS3_MIRR, grpaddr);
10363da42859SDinh Nguyen 			delay_for_n_mem_clocks(4);
10373da42859SDinh Nguyen 			set_jump_as_return();
10381273dd9eSMarek Vasut 			writel(RW_MGR_MRS1_MIRR, grpaddr);
10393da42859SDinh Nguyen 			delay_for_n_mem_clocks(4);
10403da42859SDinh Nguyen 			set_jump_as_return();
10411273dd9eSMarek Vasut 			writel(RW_MGR_MRS0_USER_MIRR, grpaddr);
10423da42859SDinh Nguyen 		} else {
10433da42859SDinh Nguyen 			set_jump_as_return();
10441273dd9eSMarek Vasut 			writel(RW_MGR_MRS2, grpaddr);
10453da42859SDinh Nguyen 			delay_for_n_mem_clocks(4);
10463da42859SDinh Nguyen 			set_jump_as_return();
10471273dd9eSMarek Vasut 			writel(RW_MGR_MRS3, grpaddr);
10483da42859SDinh Nguyen 			delay_for_n_mem_clocks(4);
10493da42859SDinh Nguyen 			set_jump_as_return();
10501273dd9eSMarek Vasut 			writel(RW_MGR_MRS1, grpaddr);
10513da42859SDinh Nguyen 			delay_for_n_mem_clocks(4);
10523da42859SDinh Nguyen 			set_jump_as_return();
10531273dd9eSMarek Vasut 			writel(RW_MGR_MRS0_USER, grpaddr);
10543da42859SDinh Nguyen 		}
10553da42859SDinh Nguyen 		/*
10563da42859SDinh Nguyen 		 * USER  need to wait tMOD (12CK or 15ns) time before issuing
10573da42859SDinh Nguyen 		 * other commands, but we will have plenty of NIOS cycles before
10583da42859SDinh Nguyen 		 * actual handoff so its okay.
10593da42859SDinh Nguyen 		 */
10603da42859SDinh Nguyen 	}
10613da42859SDinh Nguyen }
10623da42859SDinh Nguyen 
10633da42859SDinh Nguyen /*
10643da42859SDinh Nguyen  * performs a guaranteed read on the patterns we are going to use during a
10653da42859SDinh Nguyen  * read test to ensure memory works
10663da42859SDinh Nguyen  */
10673da42859SDinh Nguyen static uint32_t rw_mgr_mem_calibrate_read_test_patterns(uint32_t rank_bgn,
10683da42859SDinh Nguyen 	uint32_t group, uint32_t num_tries, uint32_t *bit_chk,
10693da42859SDinh Nguyen 	uint32_t all_ranks)
10703da42859SDinh Nguyen {
10713da42859SDinh Nguyen 	uint32_t r, vg;
10723da42859SDinh Nguyen 	uint32_t correct_mask_vg;
10733da42859SDinh Nguyen 	uint32_t tmp_bit_chk;
10743da42859SDinh Nguyen 	uint32_t rank_end = all_ranks ? RW_MGR_MEM_NUMBER_OF_RANKS :
10753da42859SDinh Nguyen 		(rank_bgn + NUM_RANKS_PER_SHADOW_REG);
10763da42859SDinh Nguyen 	uint32_t addr;
10773da42859SDinh Nguyen 	uint32_t base_rw_mgr;
10783da42859SDinh Nguyen 
10793da42859SDinh Nguyen 	*bit_chk = param->read_correct_mask;
10803da42859SDinh Nguyen 	correct_mask_vg = param->read_correct_mask_vg;
10813da42859SDinh Nguyen 
10823da42859SDinh Nguyen 	for (r = rank_bgn; r < rank_end; r++) {
10833da42859SDinh Nguyen 		if (param->skip_ranks[r])
10843da42859SDinh Nguyen 			/* request to skip the rank */
10853da42859SDinh Nguyen 			continue;
10863da42859SDinh Nguyen 
10873da42859SDinh Nguyen 		/* set rank */
10883da42859SDinh Nguyen 		set_rank_and_odt_mask(r, RW_MGR_ODT_MODE_READ_WRITE);
10893da42859SDinh Nguyen 
10903da42859SDinh Nguyen 		/* Load up a constant bursts of read commands */
10911273dd9eSMarek Vasut 		writel(0x20, &sdr_rw_load_mgr_regs->load_cntr0);
10921273dd9eSMarek Vasut 		writel(RW_MGR_GUARANTEED_READ,
10931273dd9eSMarek Vasut 			&sdr_rw_load_jump_mgr_regs->load_jump_add0);
10943da42859SDinh Nguyen 
10951273dd9eSMarek Vasut 		writel(0x20, &sdr_rw_load_mgr_regs->load_cntr1);
10961273dd9eSMarek Vasut 		writel(RW_MGR_GUARANTEED_READ_CONT,
10971273dd9eSMarek Vasut 			&sdr_rw_load_jump_mgr_regs->load_jump_add1);
10983da42859SDinh Nguyen 
10993da42859SDinh Nguyen 		tmp_bit_chk = 0;
11003da42859SDinh Nguyen 		for (vg = RW_MGR_MEM_VIRTUAL_GROUPS_PER_READ_DQS-1; ; vg--) {
11013da42859SDinh Nguyen 			/* reset the fifos to get pointers to known state */
11023da42859SDinh Nguyen 
11031273dd9eSMarek Vasut 			writel(0, &phy_mgr_cmd->fifo_reset);
11041273dd9eSMarek Vasut 			writel(0, SDR_PHYGRP_RWMGRGRP_ADDRESS |
11051273dd9eSMarek Vasut 				  RW_MGR_RESET_READ_DATAPATH_OFFSET);
11063da42859SDinh Nguyen 
11073da42859SDinh Nguyen 			tmp_bit_chk = tmp_bit_chk << (RW_MGR_MEM_DQ_PER_READ_DQS
11083da42859SDinh Nguyen 				/ RW_MGR_MEM_VIRTUAL_GROUPS_PER_READ_DQS);
11093da42859SDinh Nguyen 
1110c4815f76SMarek Vasut 			addr = SDR_PHYGRP_RWMGRGRP_ADDRESS | RW_MGR_RUN_SINGLE_GROUP_OFFSET;
111117fdc916SMarek Vasut 			writel(RW_MGR_GUARANTEED_READ, addr +
11123da42859SDinh Nguyen 			       ((group * RW_MGR_MEM_VIRTUAL_GROUPS_PER_READ_DQS +
11133da42859SDinh Nguyen 				vg) << 2));
11143da42859SDinh Nguyen 
11151273dd9eSMarek Vasut 			base_rw_mgr = readl(SDR_PHYGRP_RWMGRGRP_ADDRESS);
11163da42859SDinh Nguyen 			tmp_bit_chk = tmp_bit_chk | (correct_mask_vg & (~base_rw_mgr));
11173da42859SDinh Nguyen 
11183da42859SDinh Nguyen 			if (vg == 0)
11193da42859SDinh Nguyen 				break;
11203da42859SDinh Nguyen 		}
11213da42859SDinh Nguyen 		*bit_chk &= tmp_bit_chk;
11223da42859SDinh Nguyen 	}
11233da42859SDinh Nguyen 
1124c4815f76SMarek Vasut 	addr = SDR_PHYGRP_RWMGRGRP_ADDRESS | RW_MGR_RUN_SINGLE_GROUP_OFFSET;
112517fdc916SMarek Vasut 	writel(RW_MGR_CLEAR_DQS_ENABLE, addr + (group << 2));
11263da42859SDinh Nguyen 
11273da42859SDinh Nguyen 	set_rank_and_odt_mask(0, RW_MGR_ODT_MODE_OFF);
11283da42859SDinh Nguyen 	debug_cond(DLEVEL == 1, "%s:%d test_load_patterns(%u,ALL) => (%u == %u) =>\
11293da42859SDinh Nguyen 		   %lu\n", __func__, __LINE__, group, *bit_chk, param->read_correct_mask,
11303da42859SDinh Nguyen 		   (long unsigned int)(*bit_chk == param->read_correct_mask));
11313da42859SDinh Nguyen 	return *bit_chk == param->read_correct_mask;
11323da42859SDinh Nguyen }
11333da42859SDinh Nguyen 
11343da42859SDinh Nguyen static uint32_t rw_mgr_mem_calibrate_read_test_patterns_all_ranks
11353da42859SDinh Nguyen 	(uint32_t group, uint32_t num_tries, uint32_t *bit_chk)
11363da42859SDinh Nguyen {
11373da42859SDinh Nguyen 	return rw_mgr_mem_calibrate_read_test_patterns(0, group,
11383da42859SDinh Nguyen 		num_tries, bit_chk, 1);
11393da42859SDinh Nguyen }
11403da42859SDinh Nguyen 
11413da42859SDinh Nguyen /* load up the patterns we are going to use during a read test */
11423da42859SDinh Nguyen static void rw_mgr_mem_calibrate_read_load_patterns(uint32_t rank_bgn,
11433da42859SDinh Nguyen 	uint32_t all_ranks)
11443da42859SDinh Nguyen {
11453da42859SDinh Nguyen 	uint32_t r;
11463da42859SDinh Nguyen 	uint32_t rank_end = all_ranks ? RW_MGR_MEM_NUMBER_OF_RANKS :
11473da42859SDinh Nguyen 		(rank_bgn + NUM_RANKS_PER_SHADOW_REG);
11483da42859SDinh Nguyen 
11493da42859SDinh Nguyen 	debug("%s:%d\n", __func__, __LINE__);
11503da42859SDinh Nguyen 	for (r = rank_bgn; r < rank_end; r++) {
11513da42859SDinh Nguyen 		if (param->skip_ranks[r])
11523da42859SDinh Nguyen 			/* request to skip the rank */
11533da42859SDinh Nguyen 			continue;
11543da42859SDinh Nguyen 
11553da42859SDinh Nguyen 		/* set rank */
11563da42859SDinh Nguyen 		set_rank_and_odt_mask(r, RW_MGR_ODT_MODE_READ_WRITE);
11573da42859SDinh Nguyen 
11583da42859SDinh Nguyen 		/* Load up a constant bursts */
11591273dd9eSMarek Vasut 		writel(0x20, &sdr_rw_load_mgr_regs->load_cntr0);
11603da42859SDinh Nguyen 
11611273dd9eSMarek Vasut 		writel(RW_MGR_GUARANTEED_WRITE_WAIT0,
11621273dd9eSMarek Vasut 			&sdr_rw_load_jump_mgr_regs->load_jump_add0);
11633da42859SDinh Nguyen 
11641273dd9eSMarek Vasut 		writel(0x20, &sdr_rw_load_mgr_regs->load_cntr1);
11653da42859SDinh Nguyen 
11661273dd9eSMarek Vasut 		writel(RW_MGR_GUARANTEED_WRITE_WAIT1,
11671273dd9eSMarek Vasut 			&sdr_rw_load_jump_mgr_regs->load_jump_add1);
11683da42859SDinh Nguyen 
11691273dd9eSMarek Vasut 		writel(0x04, &sdr_rw_load_mgr_regs->load_cntr2);
11703da42859SDinh Nguyen 
11711273dd9eSMarek Vasut 		writel(RW_MGR_GUARANTEED_WRITE_WAIT2,
11721273dd9eSMarek Vasut 			&sdr_rw_load_jump_mgr_regs->load_jump_add2);
11733da42859SDinh Nguyen 
11741273dd9eSMarek Vasut 		writel(0x04, &sdr_rw_load_mgr_regs->load_cntr3);
11753da42859SDinh Nguyen 
11761273dd9eSMarek Vasut 		writel(RW_MGR_GUARANTEED_WRITE_WAIT3,
11771273dd9eSMarek Vasut 			&sdr_rw_load_jump_mgr_regs->load_jump_add3);
11783da42859SDinh Nguyen 
11791273dd9eSMarek Vasut 		writel(RW_MGR_GUARANTEED_WRITE, SDR_PHYGRP_RWMGRGRP_ADDRESS |
11801273dd9eSMarek Vasut 						RW_MGR_RUN_SINGLE_GROUP_OFFSET);
11813da42859SDinh Nguyen 	}
11823da42859SDinh Nguyen 
11833da42859SDinh Nguyen 	set_rank_and_odt_mask(0, RW_MGR_ODT_MODE_OFF);
11843da42859SDinh Nguyen }
11853da42859SDinh Nguyen 
11863da42859SDinh Nguyen /*
11873da42859SDinh Nguyen  * try a read and see if it returns correct data back. has dummy reads
11883da42859SDinh Nguyen  * inserted into the mix used to align dqs enable. has more thorough checks
11893da42859SDinh Nguyen  * than the regular read test.
11903da42859SDinh Nguyen  */
11913da42859SDinh Nguyen static uint32_t rw_mgr_mem_calibrate_read_test(uint32_t rank_bgn, uint32_t group,
11923da42859SDinh Nguyen 	uint32_t num_tries, uint32_t all_correct, uint32_t *bit_chk,
11933da42859SDinh Nguyen 	uint32_t all_groups, uint32_t all_ranks)
11943da42859SDinh Nguyen {
11953da42859SDinh Nguyen 	uint32_t r, vg;
11963da42859SDinh Nguyen 	uint32_t correct_mask_vg;
11973da42859SDinh Nguyen 	uint32_t tmp_bit_chk;
11983da42859SDinh Nguyen 	uint32_t rank_end = all_ranks ? RW_MGR_MEM_NUMBER_OF_RANKS :
11993da42859SDinh Nguyen 		(rank_bgn + NUM_RANKS_PER_SHADOW_REG);
12003da42859SDinh Nguyen 	uint32_t addr;
12013da42859SDinh Nguyen 	uint32_t base_rw_mgr;
12023da42859SDinh Nguyen 
12033da42859SDinh Nguyen 	*bit_chk = param->read_correct_mask;
12043da42859SDinh Nguyen 	correct_mask_vg = param->read_correct_mask_vg;
12053da42859SDinh Nguyen 
12063da42859SDinh Nguyen 	uint32_t quick_read_mode = (((STATIC_CALIB_STEPS) &
12073da42859SDinh Nguyen 		CALIB_SKIP_DELAY_SWEEPS) && ENABLE_SUPER_QUICK_CALIBRATION);
12083da42859SDinh Nguyen 
12093da42859SDinh Nguyen 	for (r = rank_bgn; r < rank_end; r++) {
12103da42859SDinh Nguyen 		if (param->skip_ranks[r])
12113da42859SDinh Nguyen 			/* request to skip the rank */
12123da42859SDinh Nguyen 			continue;
12133da42859SDinh Nguyen 
12143da42859SDinh Nguyen 		/* set rank */
12153da42859SDinh Nguyen 		set_rank_and_odt_mask(r, RW_MGR_ODT_MODE_READ_WRITE);
12163da42859SDinh Nguyen 
12171273dd9eSMarek Vasut 		writel(0x10, &sdr_rw_load_mgr_regs->load_cntr1);
12183da42859SDinh Nguyen 
12191273dd9eSMarek Vasut 		writel(RW_MGR_READ_B2B_WAIT1,
12201273dd9eSMarek Vasut 			&sdr_rw_load_jump_mgr_regs->load_jump_add1);
12213da42859SDinh Nguyen 
12221273dd9eSMarek Vasut 		writel(0x10, &sdr_rw_load_mgr_regs->load_cntr2);
12231273dd9eSMarek Vasut 		writel(RW_MGR_READ_B2B_WAIT2,
12241273dd9eSMarek Vasut 			&sdr_rw_load_jump_mgr_regs->load_jump_add2);
12253da42859SDinh Nguyen 
12263da42859SDinh Nguyen 		if (quick_read_mode)
12271273dd9eSMarek Vasut 			writel(0x1, &sdr_rw_load_mgr_regs->load_cntr0);
12283da42859SDinh Nguyen 			/* need at least two (1+1) reads to capture failures */
12293da42859SDinh Nguyen 		else if (all_groups)
12301273dd9eSMarek Vasut 			writel(0x06, &sdr_rw_load_mgr_regs->load_cntr0);
12313da42859SDinh Nguyen 		else
12321273dd9eSMarek Vasut 			writel(0x32, &sdr_rw_load_mgr_regs->load_cntr0);
12333da42859SDinh Nguyen 
12341273dd9eSMarek Vasut 		writel(RW_MGR_READ_B2B,
12351273dd9eSMarek Vasut 			&sdr_rw_load_jump_mgr_regs->load_jump_add0);
12363da42859SDinh Nguyen 		if (all_groups)
12373da42859SDinh Nguyen 			writel(RW_MGR_MEM_IF_READ_DQS_WIDTH *
12383da42859SDinh Nguyen 			       RW_MGR_MEM_VIRTUAL_GROUPS_PER_READ_DQS - 1,
12391273dd9eSMarek Vasut 			       &sdr_rw_load_mgr_regs->load_cntr3);
12403da42859SDinh Nguyen 		else
12411273dd9eSMarek Vasut 			writel(0x0, &sdr_rw_load_mgr_regs->load_cntr3);
12423da42859SDinh Nguyen 
12431273dd9eSMarek Vasut 		writel(RW_MGR_READ_B2B,
12441273dd9eSMarek Vasut 			&sdr_rw_load_jump_mgr_regs->load_jump_add3);
12453da42859SDinh Nguyen 
12463da42859SDinh Nguyen 		tmp_bit_chk = 0;
12473da42859SDinh Nguyen 		for (vg = RW_MGR_MEM_VIRTUAL_GROUPS_PER_READ_DQS-1; ; vg--) {
12483da42859SDinh Nguyen 			/* reset the fifos to get pointers to known state */
12491273dd9eSMarek Vasut 			writel(0, &phy_mgr_cmd->fifo_reset);
12501273dd9eSMarek Vasut 			writel(0, SDR_PHYGRP_RWMGRGRP_ADDRESS |
12511273dd9eSMarek Vasut 				  RW_MGR_RESET_READ_DATAPATH_OFFSET);
12523da42859SDinh Nguyen 
12533da42859SDinh Nguyen 			tmp_bit_chk = tmp_bit_chk << (RW_MGR_MEM_DQ_PER_READ_DQS
12543da42859SDinh Nguyen 				/ RW_MGR_MEM_VIRTUAL_GROUPS_PER_READ_DQS);
12553da42859SDinh Nguyen 
1256c4815f76SMarek Vasut 			if (all_groups)
1257c4815f76SMarek Vasut 				addr = SDR_PHYGRP_RWMGRGRP_ADDRESS | RW_MGR_RUN_ALL_GROUPS_OFFSET;
1258c4815f76SMarek Vasut 			else
1259c4815f76SMarek Vasut 				addr = SDR_PHYGRP_RWMGRGRP_ADDRESS | RW_MGR_RUN_SINGLE_GROUP_OFFSET;
1260c4815f76SMarek Vasut 
126117fdc916SMarek Vasut 			writel(RW_MGR_READ_B2B, addr +
12623da42859SDinh Nguyen 			       ((group * RW_MGR_MEM_VIRTUAL_GROUPS_PER_READ_DQS +
12633da42859SDinh Nguyen 			       vg) << 2));
12643da42859SDinh Nguyen 
12651273dd9eSMarek Vasut 			base_rw_mgr = readl(SDR_PHYGRP_RWMGRGRP_ADDRESS);
12663da42859SDinh Nguyen 			tmp_bit_chk = tmp_bit_chk | (correct_mask_vg & ~(base_rw_mgr));
12673da42859SDinh Nguyen 
12683da42859SDinh Nguyen 			if (vg == 0)
12693da42859SDinh Nguyen 				break;
12703da42859SDinh Nguyen 		}
12713da42859SDinh Nguyen 		*bit_chk &= tmp_bit_chk;
12723da42859SDinh Nguyen 	}
12733da42859SDinh Nguyen 
1274c4815f76SMarek Vasut 	addr = SDR_PHYGRP_RWMGRGRP_ADDRESS | RW_MGR_RUN_SINGLE_GROUP_OFFSET;
127517fdc916SMarek Vasut 	writel(RW_MGR_CLEAR_DQS_ENABLE, addr + (group << 2));
12763da42859SDinh Nguyen 
12773da42859SDinh Nguyen 	if (all_correct) {
12783da42859SDinh Nguyen 		set_rank_and_odt_mask(0, RW_MGR_ODT_MODE_OFF);
12793da42859SDinh Nguyen 		debug_cond(DLEVEL == 2, "%s:%d read_test(%u,ALL,%u) =>\
12803da42859SDinh Nguyen 			   (%u == %u) => %lu", __func__, __LINE__, group,
12813da42859SDinh Nguyen 			   all_groups, *bit_chk, param->read_correct_mask,
12823da42859SDinh Nguyen 			   (long unsigned int)(*bit_chk ==
12833da42859SDinh Nguyen 			   param->read_correct_mask));
12843da42859SDinh Nguyen 		return *bit_chk == param->read_correct_mask;
12853da42859SDinh Nguyen 	} else	{
12863da42859SDinh Nguyen 		set_rank_and_odt_mask(0, RW_MGR_ODT_MODE_OFF);
12873da42859SDinh Nguyen 		debug_cond(DLEVEL == 2, "%s:%d read_test(%u,ONE,%u) =>\
12883da42859SDinh Nguyen 			   (%u != %lu) => %lu\n", __func__, __LINE__,
12893da42859SDinh Nguyen 			   group, all_groups, *bit_chk, (long unsigned int)0,
12903da42859SDinh Nguyen 			   (long unsigned int)(*bit_chk != 0x00));
12913da42859SDinh Nguyen 		return *bit_chk != 0x00;
12923da42859SDinh Nguyen 	}
12933da42859SDinh Nguyen }
12943da42859SDinh Nguyen 
12953da42859SDinh Nguyen static uint32_t rw_mgr_mem_calibrate_read_test_all_ranks(uint32_t group,
12963da42859SDinh Nguyen 	uint32_t num_tries, uint32_t all_correct, uint32_t *bit_chk,
12973da42859SDinh Nguyen 	uint32_t all_groups)
12983da42859SDinh Nguyen {
12993da42859SDinh Nguyen 	return rw_mgr_mem_calibrate_read_test(0, group, num_tries, all_correct,
13003da42859SDinh Nguyen 					      bit_chk, all_groups, 1);
13013da42859SDinh Nguyen }
13023da42859SDinh Nguyen 
13033da42859SDinh Nguyen static void rw_mgr_incr_vfifo(uint32_t grp, uint32_t *v)
13043da42859SDinh Nguyen {
13051273dd9eSMarek Vasut 	writel(grp, &phy_mgr_cmd->inc_vfifo_hard_phy);
13063da42859SDinh Nguyen 	(*v)++;
13073da42859SDinh Nguyen }
13083da42859SDinh Nguyen 
13093da42859SDinh Nguyen static void rw_mgr_decr_vfifo(uint32_t grp, uint32_t *v)
13103da42859SDinh Nguyen {
13113da42859SDinh Nguyen 	uint32_t i;
13123da42859SDinh Nguyen 
13133da42859SDinh Nguyen 	for (i = 0; i < VFIFO_SIZE-1; i++)
13143da42859SDinh Nguyen 		rw_mgr_incr_vfifo(grp, v);
13153da42859SDinh Nguyen }
13163da42859SDinh Nguyen 
13173da42859SDinh Nguyen static int find_vfifo_read(uint32_t grp, uint32_t *bit_chk)
13183da42859SDinh Nguyen {
13193da42859SDinh Nguyen 	uint32_t  v;
13203da42859SDinh Nguyen 	uint32_t fail_cnt = 0;
13213da42859SDinh Nguyen 	uint32_t test_status;
13223da42859SDinh Nguyen 
13233da42859SDinh Nguyen 	for (v = 0; v < VFIFO_SIZE; ) {
13243da42859SDinh Nguyen 		debug_cond(DLEVEL == 2, "%s:%d find_dqs_en_phase: vfifo %u\n",
13253da42859SDinh Nguyen 			   __func__, __LINE__, v);
13263da42859SDinh Nguyen 		test_status = rw_mgr_mem_calibrate_read_test_all_ranks
13273da42859SDinh Nguyen 			(grp, 1, PASS_ONE_BIT, bit_chk, 0);
13283da42859SDinh Nguyen 		if (!test_status) {
13293da42859SDinh Nguyen 			fail_cnt++;
13303da42859SDinh Nguyen 
13313da42859SDinh Nguyen 			if (fail_cnt == 2)
13323da42859SDinh Nguyen 				break;
13333da42859SDinh Nguyen 		}
13343da42859SDinh Nguyen 
13353da42859SDinh Nguyen 		/* fiddle with FIFO */
13363da42859SDinh Nguyen 		rw_mgr_incr_vfifo(grp, &v);
13373da42859SDinh Nguyen 	}
13383da42859SDinh Nguyen 
13393da42859SDinh Nguyen 	if (v >= VFIFO_SIZE) {
13403da42859SDinh Nguyen 		/* no failing read found!! Something must have gone wrong */
13413da42859SDinh Nguyen 		debug_cond(DLEVEL == 2, "%s:%d find_dqs_en_phase: vfifo failed\n",
13423da42859SDinh Nguyen 			   __func__, __LINE__);
13433da42859SDinh Nguyen 		return 0;
13443da42859SDinh Nguyen 	} else {
13453da42859SDinh Nguyen 		return v;
13463da42859SDinh Nguyen 	}
13473da42859SDinh Nguyen }
13483da42859SDinh Nguyen 
13493da42859SDinh Nguyen static int find_working_phase(uint32_t *grp, uint32_t *bit_chk,
13503da42859SDinh Nguyen 			      uint32_t dtaps_per_ptap, uint32_t *work_bgn,
13513da42859SDinh Nguyen 			      uint32_t *v, uint32_t *d, uint32_t *p,
13523da42859SDinh Nguyen 			      uint32_t *i, uint32_t *max_working_cnt)
13533da42859SDinh Nguyen {
13543da42859SDinh Nguyen 	uint32_t found_begin = 0;
13553da42859SDinh Nguyen 	uint32_t tmp_delay = 0;
13563da42859SDinh Nguyen 	uint32_t test_status;
13573da42859SDinh Nguyen 
13583da42859SDinh Nguyen 	for (*d = 0; *d <= dtaps_per_ptap; (*d)++, tmp_delay +=
13593da42859SDinh Nguyen 		IO_DELAY_PER_DQS_EN_DCHAIN_TAP) {
13603da42859SDinh Nguyen 		*work_bgn = tmp_delay;
13613da42859SDinh Nguyen 		scc_mgr_set_dqs_en_delay_all_ranks(*grp, *d);
13623da42859SDinh Nguyen 
13633da42859SDinh Nguyen 		for (*i = 0; *i < VFIFO_SIZE; (*i)++) {
13643da42859SDinh Nguyen 			for (*p = 0; *p <= IO_DQS_EN_PHASE_MAX; (*p)++, *work_bgn +=
13653da42859SDinh Nguyen 				IO_DELAY_PER_OPA_TAP) {
13663da42859SDinh Nguyen 				scc_mgr_set_dqs_en_phase_all_ranks(*grp, *p);
13673da42859SDinh Nguyen 
13683da42859SDinh Nguyen 				test_status =
13693da42859SDinh Nguyen 				rw_mgr_mem_calibrate_read_test_all_ranks
13703da42859SDinh Nguyen 				(*grp, 1, PASS_ONE_BIT, bit_chk, 0);
13713da42859SDinh Nguyen 
13723da42859SDinh Nguyen 				if (test_status) {
13733da42859SDinh Nguyen 					*max_working_cnt = 1;
13743da42859SDinh Nguyen 					found_begin = 1;
13753da42859SDinh Nguyen 					break;
13763da42859SDinh Nguyen 				}
13773da42859SDinh Nguyen 			}
13783da42859SDinh Nguyen 
13793da42859SDinh Nguyen 			if (found_begin)
13803da42859SDinh Nguyen 				break;
13813da42859SDinh Nguyen 
13823da42859SDinh Nguyen 			if (*p > IO_DQS_EN_PHASE_MAX)
13833da42859SDinh Nguyen 				/* fiddle with FIFO */
13843da42859SDinh Nguyen 				rw_mgr_incr_vfifo(*grp, v);
13853da42859SDinh Nguyen 		}
13863da42859SDinh Nguyen 
13873da42859SDinh Nguyen 		if (found_begin)
13883da42859SDinh Nguyen 			break;
13893da42859SDinh Nguyen 	}
13903da42859SDinh Nguyen 
13913da42859SDinh Nguyen 	if (*i >= VFIFO_SIZE) {
13923da42859SDinh Nguyen 		/* cannot find working solution */
13933da42859SDinh Nguyen 		debug_cond(DLEVEL == 2, "%s:%d find_dqs_en_phase: no vfifo/\
13943da42859SDinh Nguyen 			   ptap/dtap\n", __func__, __LINE__);
13953da42859SDinh Nguyen 		return 0;
13963da42859SDinh Nguyen 	} else {
13973da42859SDinh Nguyen 		return 1;
13983da42859SDinh Nguyen 	}
13993da42859SDinh Nguyen }
14003da42859SDinh Nguyen 
14013da42859SDinh Nguyen static void sdr_backup_phase(uint32_t *grp, uint32_t *bit_chk,
14023da42859SDinh Nguyen 			     uint32_t *work_bgn, uint32_t *v, uint32_t *d,
14033da42859SDinh Nguyen 			     uint32_t *p, uint32_t *max_working_cnt)
14043da42859SDinh Nguyen {
14053da42859SDinh Nguyen 	uint32_t found_begin = 0;
14063da42859SDinh Nguyen 	uint32_t tmp_delay;
14073da42859SDinh Nguyen 
14083da42859SDinh Nguyen 	/* Special case code for backing up a phase */
14093da42859SDinh Nguyen 	if (*p == 0) {
14103da42859SDinh Nguyen 		*p = IO_DQS_EN_PHASE_MAX;
14113da42859SDinh Nguyen 		rw_mgr_decr_vfifo(*grp, v);
14123da42859SDinh Nguyen 	} else {
14133da42859SDinh Nguyen 		(*p)--;
14143da42859SDinh Nguyen 	}
14153da42859SDinh Nguyen 	tmp_delay = *work_bgn - IO_DELAY_PER_OPA_TAP;
14163da42859SDinh Nguyen 	scc_mgr_set_dqs_en_phase_all_ranks(*grp, *p);
14173da42859SDinh Nguyen 
14183da42859SDinh Nguyen 	for (*d = 0; *d <= IO_DQS_EN_DELAY_MAX && tmp_delay < *work_bgn;
14193da42859SDinh Nguyen 		(*d)++, tmp_delay += IO_DELAY_PER_DQS_EN_DCHAIN_TAP) {
14203da42859SDinh Nguyen 		scc_mgr_set_dqs_en_delay_all_ranks(*grp, *d);
14213da42859SDinh Nguyen 
14223da42859SDinh Nguyen 		if (rw_mgr_mem_calibrate_read_test_all_ranks(*grp, 1,
14233da42859SDinh Nguyen 							     PASS_ONE_BIT,
14243da42859SDinh Nguyen 							     bit_chk, 0)) {
14253da42859SDinh Nguyen 			found_begin = 1;
14263da42859SDinh Nguyen 			*work_bgn = tmp_delay;
14273da42859SDinh Nguyen 			break;
14283da42859SDinh Nguyen 		}
14293da42859SDinh Nguyen 	}
14303da42859SDinh Nguyen 
14313da42859SDinh Nguyen 	/* We have found a working dtap before the ptap found above */
14323da42859SDinh Nguyen 	if (found_begin == 1)
14333da42859SDinh Nguyen 		(*max_working_cnt)++;
14343da42859SDinh Nguyen 
14353da42859SDinh Nguyen 	/*
14363da42859SDinh Nguyen 	 * Restore VFIFO to old state before we decremented it
14373da42859SDinh Nguyen 	 * (if needed).
14383da42859SDinh Nguyen 	 */
14393da42859SDinh Nguyen 	(*p)++;
14403da42859SDinh Nguyen 	if (*p > IO_DQS_EN_PHASE_MAX) {
14413da42859SDinh Nguyen 		*p = 0;
14423da42859SDinh Nguyen 		rw_mgr_incr_vfifo(*grp, v);
14433da42859SDinh Nguyen 	}
14443da42859SDinh Nguyen 
14453da42859SDinh Nguyen 	scc_mgr_set_dqs_en_delay_all_ranks(*grp, 0);
14463da42859SDinh Nguyen }
14473da42859SDinh Nguyen 
14483da42859SDinh Nguyen static int sdr_nonworking_phase(uint32_t *grp, uint32_t *bit_chk,
14493da42859SDinh Nguyen 			     uint32_t *work_bgn, uint32_t *v, uint32_t *d,
14503da42859SDinh Nguyen 			     uint32_t *p, uint32_t *i, uint32_t *max_working_cnt,
14513da42859SDinh Nguyen 			     uint32_t *work_end)
14523da42859SDinh Nguyen {
14533da42859SDinh Nguyen 	uint32_t found_end = 0;
14543da42859SDinh Nguyen 
14553da42859SDinh Nguyen 	(*p)++;
14563da42859SDinh Nguyen 	*work_end += IO_DELAY_PER_OPA_TAP;
14573da42859SDinh Nguyen 	if (*p > IO_DQS_EN_PHASE_MAX) {
14583da42859SDinh Nguyen 		/* fiddle with FIFO */
14593da42859SDinh Nguyen 		*p = 0;
14603da42859SDinh Nguyen 		rw_mgr_incr_vfifo(*grp, v);
14613da42859SDinh Nguyen 	}
14623da42859SDinh Nguyen 
14633da42859SDinh Nguyen 	for (; *i < VFIFO_SIZE + 1; (*i)++) {
14643da42859SDinh Nguyen 		for (; *p <= IO_DQS_EN_PHASE_MAX; (*p)++, *work_end
14653da42859SDinh Nguyen 			+= IO_DELAY_PER_OPA_TAP) {
14663da42859SDinh Nguyen 			scc_mgr_set_dqs_en_phase_all_ranks(*grp, *p);
14673da42859SDinh Nguyen 
14683da42859SDinh Nguyen 			if (!rw_mgr_mem_calibrate_read_test_all_ranks
14693da42859SDinh Nguyen 				(*grp, 1, PASS_ONE_BIT, bit_chk, 0)) {
14703da42859SDinh Nguyen 				found_end = 1;
14713da42859SDinh Nguyen 				break;
14723da42859SDinh Nguyen 			} else {
14733da42859SDinh Nguyen 				(*max_working_cnt)++;
14743da42859SDinh Nguyen 			}
14753da42859SDinh Nguyen 		}
14763da42859SDinh Nguyen 
14773da42859SDinh Nguyen 		if (found_end)
14783da42859SDinh Nguyen 			break;
14793da42859SDinh Nguyen 
14803da42859SDinh Nguyen 		if (*p > IO_DQS_EN_PHASE_MAX) {
14813da42859SDinh Nguyen 			/* fiddle with FIFO */
14823da42859SDinh Nguyen 			rw_mgr_incr_vfifo(*grp, v);
14833da42859SDinh Nguyen 			*p = 0;
14843da42859SDinh Nguyen 		}
14853da42859SDinh Nguyen 	}
14863da42859SDinh Nguyen 
14873da42859SDinh Nguyen 	if (*i >= VFIFO_SIZE + 1) {
14883da42859SDinh Nguyen 		/* cannot see edge of failing read */
14893da42859SDinh Nguyen 		debug_cond(DLEVEL == 2, "%s:%d sdr_nonworking_phase: end:\
14903da42859SDinh Nguyen 			   failed\n", __func__, __LINE__);
14913da42859SDinh Nguyen 		return 0;
14923da42859SDinh Nguyen 	} else {
14933da42859SDinh Nguyen 		return 1;
14943da42859SDinh Nguyen 	}
14953da42859SDinh Nguyen }
14963da42859SDinh Nguyen 
14973da42859SDinh Nguyen static int sdr_find_window_centre(uint32_t *grp, uint32_t *bit_chk,
14983da42859SDinh Nguyen 				  uint32_t *work_bgn, uint32_t *v, uint32_t *d,
14993da42859SDinh Nguyen 				  uint32_t *p, uint32_t *work_mid,
15003da42859SDinh Nguyen 				  uint32_t *work_end)
15013da42859SDinh Nguyen {
15023da42859SDinh Nguyen 	int i;
15033da42859SDinh Nguyen 	int tmp_delay = 0;
15043da42859SDinh Nguyen 
15053da42859SDinh Nguyen 	*work_mid = (*work_bgn + *work_end) / 2;
15063da42859SDinh Nguyen 
15073da42859SDinh Nguyen 	debug_cond(DLEVEL == 2, "work_bgn=%d work_end=%d work_mid=%d\n",
15083da42859SDinh Nguyen 		   *work_bgn, *work_end, *work_mid);
15093da42859SDinh Nguyen 	/* Get the middle delay to be less than a VFIFO delay */
15103da42859SDinh Nguyen 	for (*p = 0; *p <= IO_DQS_EN_PHASE_MAX;
15113da42859SDinh Nguyen 		(*p)++, tmp_delay += IO_DELAY_PER_OPA_TAP)
15123da42859SDinh Nguyen 		;
15133da42859SDinh Nguyen 	debug_cond(DLEVEL == 2, "vfifo ptap delay %d\n", tmp_delay);
15143da42859SDinh Nguyen 	while (*work_mid > tmp_delay)
15153da42859SDinh Nguyen 		*work_mid -= tmp_delay;
15163da42859SDinh Nguyen 	debug_cond(DLEVEL == 2, "new work_mid %d\n", *work_mid);
15173da42859SDinh Nguyen 
15183da42859SDinh Nguyen 	tmp_delay = 0;
15193da42859SDinh Nguyen 	for (*p = 0; *p <= IO_DQS_EN_PHASE_MAX && tmp_delay < *work_mid;
15203da42859SDinh Nguyen 		(*p)++, tmp_delay += IO_DELAY_PER_OPA_TAP)
15213da42859SDinh Nguyen 		;
15223da42859SDinh Nguyen 	tmp_delay -= IO_DELAY_PER_OPA_TAP;
15233da42859SDinh Nguyen 	debug_cond(DLEVEL == 2, "new p %d, tmp_delay=%d\n", (*p) - 1, tmp_delay);
15243da42859SDinh Nguyen 	for (*d = 0; *d <= IO_DQS_EN_DELAY_MAX && tmp_delay < *work_mid; (*d)++,
15253da42859SDinh Nguyen 		tmp_delay += IO_DELAY_PER_DQS_EN_DCHAIN_TAP)
15263da42859SDinh Nguyen 		;
15273da42859SDinh Nguyen 	debug_cond(DLEVEL == 2, "new d %d, tmp_delay=%d\n", *d, tmp_delay);
15283da42859SDinh Nguyen 
15293da42859SDinh Nguyen 	scc_mgr_set_dqs_en_phase_all_ranks(*grp, (*p) - 1);
15303da42859SDinh Nguyen 	scc_mgr_set_dqs_en_delay_all_ranks(*grp, *d);
15313da42859SDinh Nguyen 
15323da42859SDinh Nguyen 	/*
15333da42859SDinh Nguyen 	 * push vfifo until we can successfully calibrate. We can do this
15343da42859SDinh Nguyen 	 * because the largest possible margin in 1 VFIFO cycle.
15353da42859SDinh Nguyen 	 */
15363da42859SDinh Nguyen 	for (i = 0; i < VFIFO_SIZE; i++) {
15373da42859SDinh Nguyen 		debug_cond(DLEVEL == 2, "find_dqs_en_phase: center: vfifo=%u\n",
15383da42859SDinh Nguyen 			   *v);
15393da42859SDinh Nguyen 		if (rw_mgr_mem_calibrate_read_test_all_ranks(*grp, 1,
15403da42859SDinh Nguyen 							     PASS_ONE_BIT,
15413da42859SDinh Nguyen 							     bit_chk, 0)) {
15423da42859SDinh Nguyen 			break;
15433da42859SDinh Nguyen 		}
15443da42859SDinh Nguyen 
15453da42859SDinh Nguyen 		/* fiddle with FIFO */
15463da42859SDinh Nguyen 		rw_mgr_incr_vfifo(*grp, v);
15473da42859SDinh Nguyen 	}
15483da42859SDinh Nguyen 
15493da42859SDinh Nguyen 	if (i >= VFIFO_SIZE) {
15503da42859SDinh Nguyen 		debug_cond(DLEVEL == 2, "%s:%d find_dqs_en_phase: center: \
15513da42859SDinh Nguyen 			   failed\n", __func__, __LINE__);
15523da42859SDinh Nguyen 		return 0;
15533da42859SDinh Nguyen 	} else {
15543da42859SDinh Nguyen 		return 1;
15553da42859SDinh Nguyen 	}
15563da42859SDinh Nguyen }
15573da42859SDinh Nguyen 
15583da42859SDinh Nguyen /* find a good dqs enable to use */
15593da42859SDinh Nguyen static uint32_t rw_mgr_mem_calibrate_vfifo_find_dqs_en_phase(uint32_t grp)
15603da42859SDinh Nguyen {
15613da42859SDinh Nguyen 	uint32_t v, d, p, i;
15623da42859SDinh Nguyen 	uint32_t max_working_cnt;
15633da42859SDinh Nguyen 	uint32_t bit_chk;
15643da42859SDinh Nguyen 	uint32_t dtaps_per_ptap;
15653da42859SDinh Nguyen 	uint32_t work_bgn, work_mid, work_end;
15663da42859SDinh Nguyen 	uint32_t found_passing_read, found_failing_read, initial_failing_dtap;
15673da42859SDinh Nguyen 
15683da42859SDinh Nguyen 	debug("%s:%d %u\n", __func__, __LINE__, grp);
15693da42859SDinh Nguyen 
15703da42859SDinh Nguyen 	reg_file_set_sub_stage(CAL_SUBSTAGE_VFIFO_CENTER);
15713da42859SDinh Nguyen 
15723da42859SDinh Nguyen 	scc_mgr_set_dqs_en_delay_all_ranks(grp, 0);
15733da42859SDinh Nguyen 	scc_mgr_set_dqs_en_phase_all_ranks(grp, 0);
15743da42859SDinh Nguyen 
15753da42859SDinh Nguyen 	/* ************************************************************** */
15763da42859SDinh Nguyen 	/* * Step 0 : Determine number of delay taps for each phase tap * */
15773da42859SDinh Nguyen 	dtaps_per_ptap = IO_DELAY_PER_OPA_TAP/IO_DELAY_PER_DQS_EN_DCHAIN_TAP;
15783da42859SDinh Nguyen 
15793da42859SDinh Nguyen 	/* ********************************************************* */
15803da42859SDinh Nguyen 	/* * Step 1 : First push vfifo until we get a failing read * */
15813da42859SDinh Nguyen 	v = find_vfifo_read(grp, &bit_chk);
15823da42859SDinh Nguyen 
15833da42859SDinh Nguyen 	max_working_cnt = 0;
15843da42859SDinh Nguyen 
15853da42859SDinh Nguyen 	/* ******************************************************** */
15863da42859SDinh Nguyen 	/* * step 2: find first working phase, increment in ptaps * */
15873da42859SDinh Nguyen 	work_bgn = 0;
15883da42859SDinh Nguyen 	if (find_working_phase(&grp, &bit_chk, dtaps_per_ptap, &work_bgn, &v, &d,
15893da42859SDinh Nguyen 				&p, &i, &max_working_cnt) == 0)
15903da42859SDinh Nguyen 		return 0;
15913da42859SDinh Nguyen 
15923da42859SDinh Nguyen 	work_end = work_bgn;
15933da42859SDinh Nguyen 
15943da42859SDinh Nguyen 	/*
15953da42859SDinh Nguyen 	 * If d is 0 then the working window covers a phase tap and
15963da42859SDinh Nguyen 	 * we can follow the old procedure otherwise, we've found the beginning,
15973da42859SDinh Nguyen 	 * and we need to increment the dtaps until we find the end.
15983da42859SDinh Nguyen 	 */
15993da42859SDinh Nguyen 	if (d == 0) {
16003da42859SDinh Nguyen 		/* ********************************************************* */
16013da42859SDinh Nguyen 		/* * step 3a: if we have room, back off by one and
16023da42859SDinh Nguyen 		increment in dtaps * */
16033da42859SDinh Nguyen 
16043da42859SDinh Nguyen 		sdr_backup_phase(&grp, &bit_chk, &work_bgn, &v, &d, &p,
16053da42859SDinh Nguyen 				 &max_working_cnt);
16063da42859SDinh Nguyen 
16073da42859SDinh Nguyen 		/* ********************************************************* */
16083da42859SDinh Nguyen 		/* * step 4a: go forward from working phase to non working
16093da42859SDinh Nguyen 		phase, increment in ptaps * */
16103da42859SDinh Nguyen 		if (sdr_nonworking_phase(&grp, &bit_chk, &work_bgn, &v, &d, &p,
16113da42859SDinh Nguyen 					 &i, &max_working_cnt, &work_end) == 0)
16123da42859SDinh Nguyen 			return 0;
16133da42859SDinh Nguyen 
16143da42859SDinh Nguyen 		/* ********************************************************* */
16153da42859SDinh Nguyen 		/* * step 5a:  back off one from last, increment in dtaps  * */
16163da42859SDinh Nguyen 
16173da42859SDinh Nguyen 		/* Special case code for backing up a phase */
16183da42859SDinh Nguyen 		if (p == 0) {
16193da42859SDinh Nguyen 			p = IO_DQS_EN_PHASE_MAX;
16203da42859SDinh Nguyen 			rw_mgr_decr_vfifo(grp, &v);
16213da42859SDinh Nguyen 		} else {
16223da42859SDinh Nguyen 			p = p - 1;
16233da42859SDinh Nguyen 		}
16243da42859SDinh Nguyen 
16253da42859SDinh Nguyen 		work_end -= IO_DELAY_PER_OPA_TAP;
16263da42859SDinh Nguyen 		scc_mgr_set_dqs_en_phase_all_ranks(grp, p);
16273da42859SDinh Nguyen 
16283da42859SDinh Nguyen 		/* * The actual increment of dtaps is done outside of
16293da42859SDinh Nguyen 		the if/else loop to share code */
16303da42859SDinh Nguyen 		d = 0;
16313da42859SDinh Nguyen 
16323da42859SDinh Nguyen 		debug_cond(DLEVEL == 2, "%s:%d find_dqs_en_phase: v/p: \
16333da42859SDinh Nguyen 			   vfifo=%u ptap=%u\n", __func__, __LINE__,
16343da42859SDinh Nguyen 			   v, p);
16353da42859SDinh Nguyen 	} else {
16363da42859SDinh Nguyen 		/* ******************************************************* */
16373da42859SDinh Nguyen 		/* * step 3-5b:  Find the right edge of the window using
16383da42859SDinh Nguyen 		delay taps   * */
16393da42859SDinh Nguyen 		debug_cond(DLEVEL == 2, "%s:%d find_dqs_en_phase:vfifo=%u \
16403da42859SDinh Nguyen 			   ptap=%u dtap=%u bgn=%u\n", __func__, __LINE__,
16413da42859SDinh Nguyen 			   v, p, d, work_bgn);
16423da42859SDinh Nguyen 
16433da42859SDinh Nguyen 		work_end = work_bgn;
16443da42859SDinh Nguyen 
16453da42859SDinh Nguyen 		/* * The actual increment of dtaps is done outside of the
16463da42859SDinh Nguyen 		if/else loop to share code */
16473da42859SDinh Nguyen 
16483da42859SDinh Nguyen 		/* Only here to counterbalance a subtract later on which is
16493da42859SDinh Nguyen 		not needed if this branch of the algorithm is taken */
16503da42859SDinh Nguyen 		max_working_cnt++;
16513da42859SDinh Nguyen 	}
16523da42859SDinh Nguyen 
16533da42859SDinh Nguyen 	/* The dtap increment to find the failing edge is done here */
16543da42859SDinh Nguyen 	for (; d <= IO_DQS_EN_DELAY_MAX; d++, work_end +=
16553da42859SDinh Nguyen 		IO_DELAY_PER_DQS_EN_DCHAIN_TAP) {
16563da42859SDinh Nguyen 			debug_cond(DLEVEL == 2, "%s:%d find_dqs_en_phase: \
16573da42859SDinh Nguyen 				   end-2: dtap=%u\n", __func__, __LINE__, d);
16583da42859SDinh Nguyen 			scc_mgr_set_dqs_en_delay_all_ranks(grp, d);
16593da42859SDinh Nguyen 
16603da42859SDinh Nguyen 			if (!rw_mgr_mem_calibrate_read_test_all_ranks(grp, 1,
16613da42859SDinh Nguyen 								      PASS_ONE_BIT,
16623da42859SDinh Nguyen 								      &bit_chk, 0)) {
16633da42859SDinh Nguyen 				break;
16643da42859SDinh Nguyen 			}
16653da42859SDinh Nguyen 	}
16663da42859SDinh Nguyen 
16673da42859SDinh Nguyen 	/* Go back to working dtap */
16683da42859SDinh Nguyen 	if (d != 0)
16693da42859SDinh Nguyen 		work_end -= IO_DELAY_PER_DQS_EN_DCHAIN_TAP;
16703da42859SDinh Nguyen 
16713da42859SDinh Nguyen 	debug_cond(DLEVEL == 2, "%s:%d find_dqs_en_phase: v/p/d: vfifo=%u \
16723da42859SDinh Nguyen 		   ptap=%u dtap=%u end=%u\n", __func__, __LINE__,
16733da42859SDinh Nguyen 		   v, p, d-1, work_end);
16743da42859SDinh Nguyen 
16753da42859SDinh Nguyen 	if (work_end < work_bgn) {
16763da42859SDinh Nguyen 		/* nil range */
16773da42859SDinh Nguyen 		debug_cond(DLEVEL == 2, "%s:%d find_dqs_en_phase: end-2: \
16783da42859SDinh Nguyen 			   failed\n", __func__, __LINE__);
16793da42859SDinh Nguyen 		return 0;
16803da42859SDinh Nguyen 	}
16813da42859SDinh Nguyen 
16823da42859SDinh Nguyen 	debug_cond(DLEVEL == 2, "%s:%d find_dqs_en_phase: found range [%u,%u]\n",
16833da42859SDinh Nguyen 		   __func__, __LINE__, work_bgn, work_end);
16843da42859SDinh Nguyen 
16853da42859SDinh Nguyen 	/* *************************************************************** */
16863da42859SDinh Nguyen 	/*
16873da42859SDinh Nguyen 	 * * We need to calculate the number of dtaps that equal a ptap
16883da42859SDinh Nguyen 	 * * To do that we'll back up a ptap and re-find the edge of the
16893da42859SDinh Nguyen 	 * * window using dtaps
16903da42859SDinh Nguyen 	 */
16913da42859SDinh Nguyen 
16923da42859SDinh Nguyen 	debug_cond(DLEVEL == 2, "%s:%d find_dqs_en_phase: calculate dtaps_per_ptap \
16933da42859SDinh Nguyen 		   for tracking\n", __func__, __LINE__);
16943da42859SDinh Nguyen 
16953da42859SDinh Nguyen 	/* Special case code for backing up a phase */
16963da42859SDinh Nguyen 	if (p == 0) {
16973da42859SDinh Nguyen 		p = IO_DQS_EN_PHASE_MAX;
16983da42859SDinh Nguyen 		rw_mgr_decr_vfifo(grp, &v);
16993da42859SDinh Nguyen 		debug_cond(DLEVEL == 2, "%s:%d find_dqs_en_phase: backedup \
17003da42859SDinh Nguyen 			   cycle/phase: v=%u p=%u\n", __func__, __LINE__,
17013da42859SDinh Nguyen 			   v, p);
17023da42859SDinh Nguyen 	} else {
17033da42859SDinh Nguyen 		p = p - 1;
17043da42859SDinh Nguyen 		debug_cond(DLEVEL == 2, "%s:%d find_dqs_en_phase: backedup \
17053da42859SDinh Nguyen 			   phase only: v=%u p=%u", __func__, __LINE__,
17063da42859SDinh Nguyen 			   v, p);
17073da42859SDinh Nguyen 	}
17083da42859SDinh Nguyen 
17093da42859SDinh Nguyen 	scc_mgr_set_dqs_en_phase_all_ranks(grp, p);
17103da42859SDinh Nguyen 
17113da42859SDinh Nguyen 	/*
17123da42859SDinh Nguyen 	 * Increase dtap until we first see a passing read (in case the
17133da42859SDinh Nguyen 	 * window is smaller than a ptap),
17143da42859SDinh Nguyen 	 * and then a failing read to mark the edge of the window again
17153da42859SDinh Nguyen 	 */
17163da42859SDinh Nguyen 
17173da42859SDinh Nguyen 	/* Find a passing read */
17183da42859SDinh Nguyen 	debug_cond(DLEVEL == 2, "%s:%d find_dqs_en_phase: find passing read\n",
17193da42859SDinh Nguyen 		   __func__, __LINE__);
17203da42859SDinh Nguyen 	found_passing_read = 0;
17213da42859SDinh Nguyen 	found_failing_read = 0;
17223da42859SDinh Nguyen 	initial_failing_dtap = d;
17233da42859SDinh Nguyen 	for (; d <= IO_DQS_EN_DELAY_MAX; d++) {
17243da42859SDinh Nguyen 		debug_cond(DLEVEL == 2, "%s:%d find_dqs_en_phase: testing \
17253da42859SDinh Nguyen 			   read d=%u\n", __func__, __LINE__, d);
17263da42859SDinh Nguyen 		scc_mgr_set_dqs_en_delay_all_ranks(grp, d);
17273da42859SDinh Nguyen 
17283da42859SDinh Nguyen 		if (rw_mgr_mem_calibrate_read_test_all_ranks(grp, 1,
17293da42859SDinh Nguyen 							     PASS_ONE_BIT,
17303da42859SDinh Nguyen 							     &bit_chk, 0)) {
17313da42859SDinh Nguyen 			found_passing_read = 1;
17323da42859SDinh Nguyen 			break;
17333da42859SDinh Nguyen 		}
17343da42859SDinh Nguyen 	}
17353da42859SDinh Nguyen 
17363da42859SDinh Nguyen 	if (found_passing_read) {
17373da42859SDinh Nguyen 		/* Find a failing read */
17383da42859SDinh Nguyen 		debug_cond(DLEVEL == 2, "%s:%d find_dqs_en_phase: find failing \
17393da42859SDinh Nguyen 			   read\n", __func__, __LINE__);
17403da42859SDinh Nguyen 		for (d = d + 1; d <= IO_DQS_EN_DELAY_MAX; d++) {
17413da42859SDinh Nguyen 			debug_cond(DLEVEL == 2, "%s:%d find_dqs_en_phase: \
17423da42859SDinh Nguyen 				   testing read d=%u\n", __func__, __LINE__, d);
17433da42859SDinh Nguyen 			scc_mgr_set_dqs_en_delay_all_ranks(grp, d);
17443da42859SDinh Nguyen 
17453da42859SDinh Nguyen 			if (!rw_mgr_mem_calibrate_read_test_all_ranks
17463da42859SDinh Nguyen 				(grp, 1, PASS_ONE_BIT, &bit_chk, 0)) {
17473da42859SDinh Nguyen 				found_failing_read = 1;
17483da42859SDinh Nguyen 				break;
17493da42859SDinh Nguyen 			}
17503da42859SDinh Nguyen 		}
17513da42859SDinh Nguyen 	} else {
17523da42859SDinh Nguyen 		debug_cond(DLEVEL == 1, "%s:%d find_dqs_en_phase: failed to \
17533da42859SDinh Nguyen 			   calculate dtaps", __func__, __LINE__);
17543da42859SDinh Nguyen 		debug_cond(DLEVEL == 1, "per ptap. Fall back on static value\n");
17553da42859SDinh Nguyen 	}
17563da42859SDinh Nguyen 
17573da42859SDinh Nguyen 	/*
17583da42859SDinh Nguyen 	 * The dynamically calculated dtaps_per_ptap is only valid if we
17593da42859SDinh Nguyen 	 * found a passing/failing read. If we didn't, it means d hit the max
17603da42859SDinh Nguyen 	 * (IO_DQS_EN_DELAY_MAX). Otherwise, dtaps_per_ptap retains its
17613da42859SDinh Nguyen 	 * statically calculated value.
17623da42859SDinh Nguyen 	 */
17633da42859SDinh Nguyen 	if (found_passing_read && found_failing_read)
17643da42859SDinh Nguyen 		dtaps_per_ptap = d - initial_failing_dtap;
17653da42859SDinh Nguyen 
17661273dd9eSMarek Vasut 	writel(dtaps_per_ptap, &sdr_reg_file->dtaps_per_ptap);
17673da42859SDinh Nguyen 	debug_cond(DLEVEL == 2, "%s:%d find_dqs_en_phase: dtaps_per_ptap=%u \
17683da42859SDinh Nguyen 		   - %u = %u",  __func__, __LINE__, d,
17693da42859SDinh Nguyen 		   initial_failing_dtap, dtaps_per_ptap);
17703da42859SDinh Nguyen 
17713da42859SDinh Nguyen 	/* ******************************************** */
17723da42859SDinh Nguyen 	/* * step 6:  Find the centre of the window   * */
17733da42859SDinh Nguyen 	if (sdr_find_window_centre(&grp, &bit_chk, &work_bgn, &v, &d, &p,
17743da42859SDinh Nguyen 				   &work_mid, &work_end) == 0)
17753da42859SDinh Nguyen 		return 0;
17763da42859SDinh Nguyen 
17773da42859SDinh Nguyen 	debug_cond(DLEVEL == 2, "%s:%d find_dqs_en_phase: center found: \
17783da42859SDinh Nguyen 		   vfifo=%u ptap=%u dtap=%u\n", __func__, __LINE__,
17793da42859SDinh Nguyen 		   v, p-1, d);
17803da42859SDinh Nguyen 	return 1;
17813da42859SDinh Nguyen }
17823da42859SDinh Nguyen 
17833da42859SDinh Nguyen /*
17843da42859SDinh Nguyen  * Try rw_mgr_mem_calibrate_vfifo_find_dqs_en_phase across different
17853da42859SDinh Nguyen  * dq_in_delay values
17863da42859SDinh Nguyen  */
17873da42859SDinh Nguyen static uint32_t
17883da42859SDinh Nguyen rw_mgr_mem_calibrate_vfifo_find_dqs_en_phase_sweep_dq_in_delay
17893da42859SDinh Nguyen (uint32_t write_group, uint32_t read_group, uint32_t test_bgn)
17903da42859SDinh Nguyen {
17913da42859SDinh Nguyen 	uint32_t found;
17923da42859SDinh Nguyen 	uint32_t i;
17933da42859SDinh Nguyen 	uint32_t p;
17943da42859SDinh Nguyen 	uint32_t d;
17953da42859SDinh Nguyen 	uint32_t r;
17963da42859SDinh Nguyen 
17973da42859SDinh Nguyen 	const uint32_t delay_step = IO_IO_IN_DELAY_MAX /
17983da42859SDinh Nguyen 		(RW_MGR_MEM_DQ_PER_READ_DQS-1);
17993da42859SDinh Nguyen 		/* we start at zero, so have one less dq to devide among */
18003da42859SDinh Nguyen 
18013da42859SDinh Nguyen 	debug("%s:%d (%u,%u,%u)", __func__, __LINE__, write_group, read_group,
18023da42859SDinh Nguyen 	      test_bgn);
18033da42859SDinh Nguyen 
18043da42859SDinh Nguyen 	/* try different dq_in_delays since the dq path is shorter than dqs */
18053da42859SDinh Nguyen 
18063da42859SDinh Nguyen 	for (r = 0; r < RW_MGR_MEM_NUMBER_OF_RANKS;
18073da42859SDinh Nguyen 	     r += NUM_RANKS_PER_SHADOW_REG) {
180832675249SMarek Vasut 		for (i = 0, p = test_bgn, d = 0; i < RW_MGR_MEM_DQ_PER_READ_DQS; i++, p++, d += delay_step) {
18093da42859SDinh Nguyen 			debug_cond(DLEVEL == 1, "%s:%d rw_mgr_mem_calibrate_\
18103da42859SDinh Nguyen 				   vfifo_find_dqs_", __func__, __LINE__);
18113da42859SDinh Nguyen 			debug_cond(DLEVEL == 1, "en_phase_sweep_dq_in_delay: g=%u/%u ",
18123da42859SDinh Nguyen 			       write_group, read_group);
18133da42859SDinh Nguyen 			debug_cond(DLEVEL == 1, "r=%u, i=%u p=%u d=%u\n", r, i , p, d);
181407aee5bdSMarek Vasut 			scc_mgr_set_dq_in_delay(p, d);
18153da42859SDinh Nguyen 			scc_mgr_load_dq(p);
18163da42859SDinh Nguyen 		}
18171273dd9eSMarek Vasut 		writel(0, &sdr_scc_mgr->update);
18183da42859SDinh Nguyen 	}
18193da42859SDinh Nguyen 
18203da42859SDinh Nguyen 	found = rw_mgr_mem_calibrate_vfifo_find_dqs_en_phase(read_group);
18213da42859SDinh Nguyen 
18223da42859SDinh Nguyen 	debug_cond(DLEVEL == 1, "%s:%d rw_mgr_mem_calibrate_vfifo_find_dqs_\
18233da42859SDinh Nguyen 		   en_phase_sweep_dq", __func__, __LINE__);
18243da42859SDinh Nguyen 	debug_cond(DLEVEL == 1, "_in_delay: g=%u/%u found=%u; Reseting delay \
18253da42859SDinh Nguyen 		   chain to zero\n", write_group, read_group, found);
18263da42859SDinh Nguyen 
18273da42859SDinh Nguyen 	for (r = 0; r < RW_MGR_MEM_NUMBER_OF_RANKS;
18283da42859SDinh Nguyen 	     r += NUM_RANKS_PER_SHADOW_REG) {
18293da42859SDinh Nguyen 		for (i = 0, p = test_bgn; i < RW_MGR_MEM_DQ_PER_READ_DQS;
18303da42859SDinh Nguyen 			i++, p++) {
183107aee5bdSMarek Vasut 			scc_mgr_set_dq_in_delay(p, 0);
18323da42859SDinh Nguyen 			scc_mgr_load_dq(p);
18333da42859SDinh Nguyen 		}
18341273dd9eSMarek Vasut 		writel(0, &sdr_scc_mgr->update);
18353da42859SDinh Nguyen 	}
18363da42859SDinh Nguyen 
18373da42859SDinh Nguyen 	return found;
18383da42859SDinh Nguyen }
18393da42859SDinh Nguyen 
18403da42859SDinh Nguyen /* per-bit deskew DQ and center */
18413da42859SDinh Nguyen static uint32_t rw_mgr_mem_calibrate_vfifo_center(uint32_t rank_bgn,
18423da42859SDinh Nguyen 	uint32_t write_group, uint32_t read_group, uint32_t test_bgn,
18433da42859SDinh Nguyen 	uint32_t use_read_test, uint32_t update_fom)
18443da42859SDinh Nguyen {
18453da42859SDinh Nguyen 	uint32_t i, p, d, min_index;
18463da42859SDinh Nguyen 	/*
18473da42859SDinh Nguyen 	 * Store these as signed since there are comparisons with
18483da42859SDinh Nguyen 	 * signed numbers.
18493da42859SDinh Nguyen 	 */
18503da42859SDinh Nguyen 	uint32_t bit_chk;
18513da42859SDinh Nguyen 	uint32_t sticky_bit_chk;
18523da42859SDinh Nguyen 	int32_t left_edge[RW_MGR_MEM_DQ_PER_READ_DQS];
18533da42859SDinh Nguyen 	int32_t right_edge[RW_MGR_MEM_DQ_PER_READ_DQS];
18543da42859SDinh Nguyen 	int32_t final_dq[RW_MGR_MEM_DQ_PER_READ_DQS];
18553da42859SDinh Nguyen 	int32_t mid;
18563da42859SDinh Nguyen 	int32_t orig_mid_min, mid_min;
18573da42859SDinh Nguyen 	int32_t new_dqs, start_dqs, start_dqs_en, shift_dq, final_dqs,
18583da42859SDinh Nguyen 		final_dqs_en;
18593da42859SDinh Nguyen 	int32_t dq_margin, dqs_margin;
18603da42859SDinh Nguyen 	uint32_t stop;
18613da42859SDinh Nguyen 	uint32_t temp_dq_in_delay1, temp_dq_in_delay2;
18623da42859SDinh Nguyen 	uint32_t addr;
18633da42859SDinh Nguyen 
18643da42859SDinh Nguyen 	debug("%s:%d: %u %u", __func__, __LINE__, read_group, test_bgn);
18653da42859SDinh Nguyen 
1866c4815f76SMarek Vasut 	addr = SDR_PHYGRP_SCCGRP_ADDRESS | SCC_MGR_DQS_IN_DELAY_OFFSET;
186717fdc916SMarek Vasut 	start_dqs = readl(addr + (read_group << 2));
18683da42859SDinh Nguyen 	if (IO_SHIFT_DQS_EN_WHEN_SHIFT_DQS)
186917fdc916SMarek Vasut 		start_dqs_en = readl(addr + ((read_group << 2)
18703da42859SDinh Nguyen 				     - IO_DQS_EN_DELAY_OFFSET));
18713da42859SDinh Nguyen 
18723da42859SDinh Nguyen 	/* set the left and right edge of each bit to an illegal value */
18733da42859SDinh Nguyen 	/* use (IO_IO_IN_DELAY_MAX + 1) as an illegal value */
18743da42859SDinh Nguyen 	sticky_bit_chk = 0;
18753da42859SDinh Nguyen 	for (i = 0; i < RW_MGR_MEM_DQ_PER_READ_DQS; i++) {
18763da42859SDinh Nguyen 		left_edge[i]  = IO_IO_IN_DELAY_MAX + 1;
18773da42859SDinh Nguyen 		right_edge[i] = IO_IO_IN_DELAY_MAX + 1;
18783da42859SDinh Nguyen 	}
18793da42859SDinh Nguyen 
18803da42859SDinh Nguyen 	/* Search for the left edge of the window for each bit */
18813da42859SDinh Nguyen 	for (d = 0; d <= IO_IO_IN_DELAY_MAX; d++) {
18823da42859SDinh Nguyen 		scc_mgr_apply_group_dq_in_delay(write_group, test_bgn, d);
18833da42859SDinh Nguyen 
18841273dd9eSMarek Vasut 		writel(0, &sdr_scc_mgr->update);
18853da42859SDinh Nguyen 
18863da42859SDinh Nguyen 		/*
18873da42859SDinh Nguyen 		 * Stop searching when the read test doesn't pass AND when
18883da42859SDinh Nguyen 		 * we've seen a passing read on every bit.
18893da42859SDinh Nguyen 		 */
18903da42859SDinh Nguyen 		if (use_read_test) {
18913da42859SDinh Nguyen 			stop = !rw_mgr_mem_calibrate_read_test(rank_bgn,
18923da42859SDinh Nguyen 				read_group, NUM_READ_PB_TESTS, PASS_ONE_BIT,
18933da42859SDinh Nguyen 				&bit_chk, 0, 0);
18943da42859SDinh Nguyen 		} else {
18953da42859SDinh Nguyen 			rw_mgr_mem_calibrate_write_test(rank_bgn, write_group,
18963da42859SDinh Nguyen 							0, PASS_ONE_BIT,
18973da42859SDinh Nguyen 							&bit_chk, 0);
18983da42859SDinh Nguyen 			bit_chk = bit_chk >> (RW_MGR_MEM_DQ_PER_READ_DQS *
18993da42859SDinh Nguyen 				(read_group - (write_group *
19003da42859SDinh Nguyen 					RW_MGR_MEM_IF_READ_DQS_WIDTH /
19013da42859SDinh Nguyen 					RW_MGR_MEM_IF_WRITE_DQS_WIDTH)));
19023da42859SDinh Nguyen 			stop = (bit_chk == 0);
19033da42859SDinh Nguyen 		}
19043da42859SDinh Nguyen 		sticky_bit_chk = sticky_bit_chk | bit_chk;
19053da42859SDinh Nguyen 		stop = stop && (sticky_bit_chk == param->read_correct_mask);
19063da42859SDinh Nguyen 		debug_cond(DLEVEL == 2, "%s:%d vfifo_center(left): dtap=%u => %u == %u \
19073da42859SDinh Nguyen 			   && %u", __func__, __LINE__, d,
19083da42859SDinh Nguyen 			   sticky_bit_chk,
19093da42859SDinh Nguyen 			param->read_correct_mask, stop);
19103da42859SDinh Nguyen 
19113da42859SDinh Nguyen 		if (stop == 1) {
19123da42859SDinh Nguyen 			break;
19133da42859SDinh Nguyen 		} else {
19143da42859SDinh Nguyen 			for (i = 0; i < RW_MGR_MEM_DQ_PER_READ_DQS; i++) {
19153da42859SDinh Nguyen 				if (bit_chk & 1) {
19163da42859SDinh Nguyen 					/* Remember a passing test as the
19173da42859SDinh Nguyen 					left_edge */
19183da42859SDinh Nguyen 					left_edge[i] = d;
19193da42859SDinh Nguyen 				} else {
19203da42859SDinh Nguyen 					/* If a left edge has not been seen yet,
19213da42859SDinh Nguyen 					then a future passing test will mark
19223da42859SDinh Nguyen 					this edge as the right edge */
19233da42859SDinh Nguyen 					if (left_edge[i] ==
19243da42859SDinh Nguyen 						IO_IO_IN_DELAY_MAX + 1) {
19253da42859SDinh Nguyen 						right_edge[i] = -(d + 1);
19263da42859SDinh Nguyen 					}
19273da42859SDinh Nguyen 				}
19283da42859SDinh Nguyen 				bit_chk = bit_chk >> 1;
19293da42859SDinh Nguyen 			}
19303da42859SDinh Nguyen 		}
19313da42859SDinh Nguyen 	}
19323da42859SDinh Nguyen 
19333da42859SDinh Nguyen 	/* Reset DQ delay chains to 0 */
193432675249SMarek Vasut 	scc_mgr_apply_group_dq_in_delay(test_bgn, 0);
19353da42859SDinh Nguyen 	sticky_bit_chk = 0;
19363da42859SDinh Nguyen 	for (i = RW_MGR_MEM_DQ_PER_READ_DQS - 1;; i--) {
19373da42859SDinh Nguyen 		debug_cond(DLEVEL == 2, "%s:%d vfifo_center: left_edge[%u]: \
19383da42859SDinh Nguyen 			   %d right_edge[%u]: %d\n", __func__, __LINE__,
19393da42859SDinh Nguyen 			   i, left_edge[i], i, right_edge[i]);
19403da42859SDinh Nguyen 
19413da42859SDinh Nguyen 		/*
19423da42859SDinh Nguyen 		 * Check for cases where we haven't found the left edge,
19433da42859SDinh Nguyen 		 * which makes our assignment of the the right edge invalid.
19443da42859SDinh Nguyen 		 * Reset it to the illegal value.
19453da42859SDinh Nguyen 		 */
19463da42859SDinh Nguyen 		if ((left_edge[i] == IO_IO_IN_DELAY_MAX + 1) && (
19473da42859SDinh Nguyen 			right_edge[i] != IO_IO_IN_DELAY_MAX + 1)) {
19483da42859SDinh Nguyen 			right_edge[i] = IO_IO_IN_DELAY_MAX + 1;
19493da42859SDinh Nguyen 			debug_cond(DLEVEL == 2, "%s:%d vfifo_center: reset \
19503da42859SDinh Nguyen 				   right_edge[%u]: %d\n", __func__, __LINE__,
19513da42859SDinh Nguyen 				   i, right_edge[i]);
19523da42859SDinh Nguyen 		}
19533da42859SDinh Nguyen 
19543da42859SDinh Nguyen 		/*
19553da42859SDinh Nguyen 		 * Reset sticky bit (except for bits where we have seen
19563da42859SDinh Nguyen 		 * both the left and right edge).
19573da42859SDinh Nguyen 		 */
19583da42859SDinh Nguyen 		sticky_bit_chk = sticky_bit_chk << 1;
19593da42859SDinh Nguyen 		if ((left_edge[i] != IO_IO_IN_DELAY_MAX + 1) &&
19603da42859SDinh Nguyen 		    (right_edge[i] != IO_IO_IN_DELAY_MAX + 1)) {
19613da42859SDinh Nguyen 			sticky_bit_chk = sticky_bit_chk | 1;
19623da42859SDinh Nguyen 		}
19633da42859SDinh Nguyen 
19643da42859SDinh Nguyen 		if (i == 0)
19653da42859SDinh Nguyen 			break;
19663da42859SDinh Nguyen 	}
19673da42859SDinh Nguyen 
19683da42859SDinh Nguyen 	/* Search for the right edge of the window for each bit */
19693da42859SDinh Nguyen 	for (d = 0; d <= IO_DQS_IN_DELAY_MAX - start_dqs; d++) {
19703da42859SDinh Nguyen 		scc_mgr_set_dqs_bus_in_delay(read_group, d + start_dqs);
19713da42859SDinh Nguyen 		if (IO_SHIFT_DQS_EN_WHEN_SHIFT_DQS) {
19723da42859SDinh Nguyen 			uint32_t delay = d + start_dqs_en;
19733da42859SDinh Nguyen 			if (delay > IO_DQS_EN_DELAY_MAX)
19743da42859SDinh Nguyen 				delay = IO_DQS_EN_DELAY_MAX;
19753da42859SDinh Nguyen 			scc_mgr_set_dqs_en_delay(read_group, delay);
19763da42859SDinh Nguyen 		}
19773da42859SDinh Nguyen 		scc_mgr_load_dqs(read_group);
19783da42859SDinh Nguyen 
19791273dd9eSMarek Vasut 		writel(0, &sdr_scc_mgr->update);
19803da42859SDinh Nguyen 
19813da42859SDinh Nguyen 		/*
19823da42859SDinh Nguyen 		 * Stop searching when the read test doesn't pass AND when
19833da42859SDinh Nguyen 		 * we've seen a passing read on every bit.
19843da42859SDinh Nguyen 		 */
19853da42859SDinh Nguyen 		if (use_read_test) {
19863da42859SDinh Nguyen 			stop = !rw_mgr_mem_calibrate_read_test(rank_bgn,
19873da42859SDinh Nguyen 				read_group, NUM_READ_PB_TESTS, PASS_ONE_BIT,
19883da42859SDinh Nguyen 				&bit_chk, 0, 0);
19893da42859SDinh Nguyen 		} else {
19903da42859SDinh Nguyen 			rw_mgr_mem_calibrate_write_test(rank_bgn, write_group,
19913da42859SDinh Nguyen 							0, PASS_ONE_BIT,
19923da42859SDinh Nguyen 							&bit_chk, 0);
19933da42859SDinh Nguyen 			bit_chk = bit_chk >> (RW_MGR_MEM_DQ_PER_READ_DQS *
19943da42859SDinh Nguyen 				(read_group - (write_group *
19953da42859SDinh Nguyen 					RW_MGR_MEM_IF_READ_DQS_WIDTH /
19963da42859SDinh Nguyen 					RW_MGR_MEM_IF_WRITE_DQS_WIDTH)));
19973da42859SDinh Nguyen 			stop = (bit_chk == 0);
19983da42859SDinh Nguyen 		}
19993da42859SDinh Nguyen 		sticky_bit_chk = sticky_bit_chk | bit_chk;
20003da42859SDinh Nguyen 		stop = stop && (sticky_bit_chk == param->read_correct_mask);
20013da42859SDinh Nguyen 
20023da42859SDinh Nguyen 		debug_cond(DLEVEL == 2, "%s:%d vfifo_center(right): dtap=%u => %u == \
20033da42859SDinh Nguyen 			   %u && %u", __func__, __LINE__, d,
20043da42859SDinh Nguyen 			   sticky_bit_chk, param->read_correct_mask, stop);
20053da42859SDinh Nguyen 
20063da42859SDinh Nguyen 		if (stop == 1) {
20073da42859SDinh Nguyen 			break;
20083da42859SDinh Nguyen 		} else {
20093da42859SDinh Nguyen 			for (i = 0; i < RW_MGR_MEM_DQ_PER_READ_DQS; i++) {
20103da42859SDinh Nguyen 				if (bit_chk & 1) {
20113da42859SDinh Nguyen 					/* Remember a passing test as
20123da42859SDinh Nguyen 					the right_edge */
20133da42859SDinh Nguyen 					right_edge[i] = d;
20143da42859SDinh Nguyen 				} else {
20153da42859SDinh Nguyen 					if (d != 0) {
20163da42859SDinh Nguyen 						/* If a right edge has not been
20173da42859SDinh Nguyen 						seen yet, then a future passing
20183da42859SDinh Nguyen 						test will mark this edge as the
20193da42859SDinh Nguyen 						left edge */
20203da42859SDinh Nguyen 						if (right_edge[i] ==
20213da42859SDinh Nguyen 						IO_IO_IN_DELAY_MAX + 1) {
20223da42859SDinh Nguyen 							left_edge[i] = -(d + 1);
20233da42859SDinh Nguyen 						}
20243da42859SDinh Nguyen 					} else {
20253da42859SDinh Nguyen 						/* d = 0 failed, but it passed
20263da42859SDinh Nguyen 						when testing the left edge,
20273da42859SDinh Nguyen 						so it must be marginal,
20283da42859SDinh Nguyen 						set it to -1 */
20293da42859SDinh Nguyen 						if (right_edge[i] ==
20303da42859SDinh Nguyen 							IO_IO_IN_DELAY_MAX + 1 &&
20313da42859SDinh Nguyen 							left_edge[i] !=
20323da42859SDinh Nguyen 							IO_IO_IN_DELAY_MAX
20333da42859SDinh Nguyen 							+ 1) {
20343da42859SDinh Nguyen 							right_edge[i] = -1;
20353da42859SDinh Nguyen 						}
20363da42859SDinh Nguyen 						/* If a right edge has not been
20373da42859SDinh Nguyen 						seen yet, then a future passing
20383da42859SDinh Nguyen 						test will mark this edge as the
20393da42859SDinh Nguyen 						left edge */
20403da42859SDinh Nguyen 						else if (right_edge[i] ==
20413da42859SDinh Nguyen 							IO_IO_IN_DELAY_MAX +
20423da42859SDinh Nguyen 							1) {
20433da42859SDinh Nguyen 							left_edge[i] = -(d + 1);
20443da42859SDinh Nguyen 						}
20453da42859SDinh Nguyen 					}
20463da42859SDinh Nguyen 				}
20473da42859SDinh Nguyen 
20483da42859SDinh Nguyen 				debug_cond(DLEVEL == 2, "%s:%d vfifo_center[r,\
20493da42859SDinh Nguyen 					   d=%u]: ", __func__, __LINE__, d);
20503da42859SDinh Nguyen 				debug_cond(DLEVEL == 2, "bit_chk_test=%d left_edge[%u]: %d ",
20513da42859SDinh Nguyen 					   (int)(bit_chk & 1), i, left_edge[i]);
20523da42859SDinh Nguyen 				debug_cond(DLEVEL == 2, "right_edge[%u]: %d\n", i,
20533da42859SDinh Nguyen 					   right_edge[i]);
20543da42859SDinh Nguyen 				bit_chk = bit_chk >> 1;
20553da42859SDinh Nguyen 			}
20563da42859SDinh Nguyen 		}
20573da42859SDinh Nguyen 	}
20583da42859SDinh Nguyen 
20593da42859SDinh Nguyen 	/* Check that all bits have a window */
20603da42859SDinh Nguyen 	for (i = 0; i < RW_MGR_MEM_DQ_PER_READ_DQS; i++) {
20613da42859SDinh Nguyen 		debug_cond(DLEVEL == 2, "%s:%d vfifo_center: left_edge[%u]: \
20623da42859SDinh Nguyen 			   %d right_edge[%u]: %d", __func__, __LINE__,
20633da42859SDinh Nguyen 			   i, left_edge[i], i, right_edge[i]);
20643da42859SDinh Nguyen 		if ((left_edge[i] == IO_IO_IN_DELAY_MAX + 1) || (right_edge[i]
20653da42859SDinh Nguyen 			== IO_IO_IN_DELAY_MAX + 1)) {
20663da42859SDinh Nguyen 			/*
20673da42859SDinh Nguyen 			 * Restore delay chain settings before letting the loop
20683da42859SDinh Nguyen 			 * in rw_mgr_mem_calibrate_vfifo to retry different
20693da42859SDinh Nguyen 			 * dqs/ck relationships.
20703da42859SDinh Nguyen 			 */
20713da42859SDinh Nguyen 			scc_mgr_set_dqs_bus_in_delay(read_group, start_dqs);
20723da42859SDinh Nguyen 			if (IO_SHIFT_DQS_EN_WHEN_SHIFT_DQS) {
20733da42859SDinh Nguyen 				scc_mgr_set_dqs_en_delay(read_group,
20743da42859SDinh Nguyen 							 start_dqs_en);
20753da42859SDinh Nguyen 			}
20763da42859SDinh Nguyen 			scc_mgr_load_dqs(read_group);
20771273dd9eSMarek Vasut 			writel(0, &sdr_scc_mgr->update);
20783da42859SDinh Nguyen 
20793da42859SDinh Nguyen 			debug_cond(DLEVEL == 1, "%s:%d vfifo_center: failed to \
20803da42859SDinh Nguyen 				   find edge [%u]: %d %d", __func__, __LINE__,
20813da42859SDinh Nguyen 				   i, left_edge[i], right_edge[i]);
20823da42859SDinh Nguyen 			if (use_read_test) {
20833da42859SDinh Nguyen 				set_failing_group_stage(read_group *
20843da42859SDinh Nguyen 					RW_MGR_MEM_DQ_PER_READ_DQS + i,
20853da42859SDinh Nguyen 					CAL_STAGE_VFIFO,
20863da42859SDinh Nguyen 					CAL_SUBSTAGE_VFIFO_CENTER);
20873da42859SDinh Nguyen 			} else {
20883da42859SDinh Nguyen 				set_failing_group_stage(read_group *
20893da42859SDinh Nguyen 					RW_MGR_MEM_DQ_PER_READ_DQS + i,
20903da42859SDinh Nguyen 					CAL_STAGE_VFIFO_AFTER_WRITES,
20913da42859SDinh Nguyen 					CAL_SUBSTAGE_VFIFO_CENTER);
20923da42859SDinh Nguyen 			}
20933da42859SDinh Nguyen 			return 0;
20943da42859SDinh Nguyen 		}
20953da42859SDinh Nguyen 	}
20963da42859SDinh Nguyen 
20973da42859SDinh Nguyen 	/* Find middle of window for each DQ bit */
20983da42859SDinh Nguyen 	mid_min = left_edge[0] - right_edge[0];
20993da42859SDinh Nguyen 	min_index = 0;
21003da42859SDinh Nguyen 	for (i = 1; i < RW_MGR_MEM_DQ_PER_READ_DQS; i++) {
21013da42859SDinh Nguyen 		mid = left_edge[i] - right_edge[i];
21023da42859SDinh Nguyen 		if (mid < mid_min) {
21033da42859SDinh Nguyen 			mid_min = mid;
21043da42859SDinh Nguyen 			min_index = i;
21053da42859SDinh Nguyen 		}
21063da42859SDinh Nguyen 	}
21073da42859SDinh Nguyen 
21083da42859SDinh Nguyen 	/*
21093da42859SDinh Nguyen 	 * -mid_min/2 represents the amount that we need to move DQS.
21103da42859SDinh Nguyen 	 * If mid_min is odd and positive we'll need to add one to
21113da42859SDinh Nguyen 	 * make sure the rounding in further calculations is correct
21123da42859SDinh Nguyen 	 * (always bias to the right), so just add 1 for all positive values.
21133da42859SDinh Nguyen 	 */
21143da42859SDinh Nguyen 	if (mid_min > 0)
21153da42859SDinh Nguyen 		mid_min++;
21163da42859SDinh Nguyen 
21173da42859SDinh Nguyen 	mid_min = mid_min / 2;
21183da42859SDinh Nguyen 
21193da42859SDinh Nguyen 	debug_cond(DLEVEL == 1, "%s:%d vfifo_center: mid_min=%d (index=%u)\n",
21203da42859SDinh Nguyen 		   __func__, __LINE__, mid_min, min_index);
21213da42859SDinh Nguyen 
21223da42859SDinh Nguyen 	/* Determine the amount we can change DQS (which is -mid_min) */
21233da42859SDinh Nguyen 	orig_mid_min = mid_min;
21243da42859SDinh Nguyen 	new_dqs = start_dqs - mid_min;
21253da42859SDinh Nguyen 	if (new_dqs > IO_DQS_IN_DELAY_MAX)
21263da42859SDinh Nguyen 		new_dqs = IO_DQS_IN_DELAY_MAX;
21273da42859SDinh Nguyen 	else if (new_dqs < 0)
21283da42859SDinh Nguyen 		new_dqs = 0;
21293da42859SDinh Nguyen 
21303da42859SDinh Nguyen 	mid_min = start_dqs - new_dqs;
21313da42859SDinh Nguyen 	debug_cond(DLEVEL == 1, "vfifo_center: new mid_min=%d new_dqs=%d\n",
21323da42859SDinh Nguyen 		   mid_min, new_dqs);
21333da42859SDinh Nguyen 
21343da42859SDinh Nguyen 	if (IO_SHIFT_DQS_EN_WHEN_SHIFT_DQS) {
21353da42859SDinh Nguyen 		if (start_dqs_en - mid_min > IO_DQS_EN_DELAY_MAX)
21363da42859SDinh Nguyen 			mid_min += start_dqs_en - mid_min - IO_DQS_EN_DELAY_MAX;
21373da42859SDinh Nguyen 		else if (start_dqs_en - mid_min < 0)
21383da42859SDinh Nguyen 			mid_min += start_dqs_en - mid_min;
21393da42859SDinh Nguyen 	}
21403da42859SDinh Nguyen 	new_dqs = start_dqs - mid_min;
21413da42859SDinh Nguyen 
21423da42859SDinh Nguyen 	debug_cond(DLEVEL == 1, "vfifo_center: start_dqs=%d start_dqs_en=%d \
21433da42859SDinh Nguyen 		   new_dqs=%d mid_min=%d\n", start_dqs,
21443da42859SDinh Nguyen 		   IO_SHIFT_DQS_EN_WHEN_SHIFT_DQS ? start_dqs_en : -1,
21453da42859SDinh Nguyen 		   new_dqs, mid_min);
21463da42859SDinh Nguyen 
21473da42859SDinh Nguyen 	/* Initialize data for export structures */
21483da42859SDinh Nguyen 	dqs_margin = IO_IO_IN_DELAY_MAX + 1;
21493da42859SDinh Nguyen 	dq_margin  = IO_IO_IN_DELAY_MAX + 1;
21503da42859SDinh Nguyen 
21513da42859SDinh Nguyen 	/* add delay to bring centre of all DQ windows to the same "level" */
21523da42859SDinh Nguyen 	for (i = 0, p = test_bgn; i < RW_MGR_MEM_DQ_PER_READ_DQS; i++, p++) {
21533da42859SDinh Nguyen 		/* Use values before divide by 2 to reduce round off error */
21543da42859SDinh Nguyen 		shift_dq = (left_edge[i] - right_edge[i] -
21553da42859SDinh Nguyen 			(left_edge[min_index] - right_edge[min_index]))/2  +
21563da42859SDinh Nguyen 			(orig_mid_min - mid_min);
21573da42859SDinh Nguyen 
21583da42859SDinh Nguyen 		debug_cond(DLEVEL == 2, "vfifo_center: before: \
21593da42859SDinh Nguyen 			   shift_dq[%u]=%d\n", i, shift_dq);
21603da42859SDinh Nguyen 
21611273dd9eSMarek Vasut 		addr = SDR_PHYGRP_SCCGRP_ADDRESS | SCC_MGR_IO_IN_DELAY_OFFSET;
216217fdc916SMarek Vasut 		temp_dq_in_delay1 = readl(addr + (p << 2));
216317fdc916SMarek Vasut 		temp_dq_in_delay2 = readl(addr + (i << 2));
21643da42859SDinh Nguyen 
21653da42859SDinh Nguyen 		if (shift_dq + (int32_t)temp_dq_in_delay1 >
21663da42859SDinh Nguyen 			(int32_t)IO_IO_IN_DELAY_MAX) {
21673da42859SDinh Nguyen 			shift_dq = (int32_t)IO_IO_IN_DELAY_MAX - temp_dq_in_delay2;
21683da42859SDinh Nguyen 		} else if (shift_dq + (int32_t)temp_dq_in_delay1 < 0) {
21693da42859SDinh Nguyen 			shift_dq = -(int32_t)temp_dq_in_delay1;
21703da42859SDinh Nguyen 		}
21713da42859SDinh Nguyen 		debug_cond(DLEVEL == 2, "vfifo_center: after: \
21723da42859SDinh Nguyen 			   shift_dq[%u]=%d\n", i, shift_dq);
21733da42859SDinh Nguyen 		final_dq[i] = temp_dq_in_delay1 + shift_dq;
217407aee5bdSMarek Vasut 		scc_mgr_set_dq_in_delay(p, final_dq[i]);
21753da42859SDinh Nguyen 		scc_mgr_load_dq(p);
21763da42859SDinh Nguyen 
21773da42859SDinh Nguyen 		debug_cond(DLEVEL == 2, "vfifo_center: margin[%u]=[%d,%d]\n", i,
21783da42859SDinh Nguyen 			   left_edge[i] - shift_dq + (-mid_min),
21793da42859SDinh Nguyen 			   right_edge[i] + shift_dq - (-mid_min));
21803da42859SDinh Nguyen 		/* To determine values for export structures */
21813da42859SDinh Nguyen 		if (left_edge[i] - shift_dq + (-mid_min) < dq_margin)
21823da42859SDinh Nguyen 			dq_margin = left_edge[i] - shift_dq + (-mid_min);
21833da42859SDinh Nguyen 
21843da42859SDinh Nguyen 		if (right_edge[i] + shift_dq - (-mid_min) < dqs_margin)
21853da42859SDinh Nguyen 			dqs_margin = right_edge[i] + shift_dq - (-mid_min);
21863da42859SDinh Nguyen 	}
21873da42859SDinh Nguyen 
21883da42859SDinh Nguyen 	final_dqs = new_dqs;
21893da42859SDinh Nguyen 	if (IO_SHIFT_DQS_EN_WHEN_SHIFT_DQS)
21903da42859SDinh Nguyen 		final_dqs_en = start_dqs_en - mid_min;
21913da42859SDinh Nguyen 
21923da42859SDinh Nguyen 	/* Move DQS-en */
21933da42859SDinh Nguyen 	if (IO_SHIFT_DQS_EN_WHEN_SHIFT_DQS) {
21943da42859SDinh Nguyen 		scc_mgr_set_dqs_en_delay(read_group, final_dqs_en);
21953da42859SDinh Nguyen 		scc_mgr_load_dqs(read_group);
21963da42859SDinh Nguyen 	}
21973da42859SDinh Nguyen 
21983da42859SDinh Nguyen 	/* Move DQS */
21993da42859SDinh Nguyen 	scc_mgr_set_dqs_bus_in_delay(read_group, final_dqs);
22003da42859SDinh Nguyen 	scc_mgr_load_dqs(read_group);
22013da42859SDinh Nguyen 	debug_cond(DLEVEL == 2, "%s:%d vfifo_center: dq_margin=%d \
22023da42859SDinh Nguyen 		   dqs_margin=%d", __func__, __LINE__,
22033da42859SDinh Nguyen 		   dq_margin, dqs_margin);
22043da42859SDinh Nguyen 
22053da42859SDinh Nguyen 	/*
22063da42859SDinh Nguyen 	 * Do not remove this line as it makes sure all of our decisions
22073da42859SDinh Nguyen 	 * have been applied. Apply the update bit.
22083da42859SDinh Nguyen 	 */
22091273dd9eSMarek Vasut 	writel(0, &sdr_scc_mgr->update);
22103da42859SDinh Nguyen 
22113da42859SDinh Nguyen 	return (dq_margin >= 0) && (dqs_margin >= 0);
22123da42859SDinh Nguyen }
22133da42859SDinh Nguyen 
22143da42859SDinh Nguyen /*
22153da42859SDinh Nguyen  * calibrate the read valid prediction FIFO.
22163da42859SDinh Nguyen  *
22173da42859SDinh Nguyen  *  - read valid prediction will consist of finding a good DQS enable phase,
22183da42859SDinh Nguyen  * DQS enable delay, DQS input phase, and DQS input delay.
22193da42859SDinh Nguyen  *  - we also do a per-bit deskew on the DQ lines.
22203da42859SDinh Nguyen  */
22213da42859SDinh Nguyen static uint32_t rw_mgr_mem_calibrate_vfifo(uint32_t read_group,
22223da42859SDinh Nguyen 					   uint32_t test_bgn)
22233da42859SDinh Nguyen {
22243da42859SDinh Nguyen 	uint32_t p, d, rank_bgn, sr;
22253da42859SDinh Nguyen 	uint32_t dtaps_per_ptap;
22263da42859SDinh Nguyen 	uint32_t tmp_delay;
22273da42859SDinh Nguyen 	uint32_t bit_chk;
22283da42859SDinh Nguyen 	uint32_t grp_calibrated;
22293da42859SDinh Nguyen 	uint32_t write_group, write_test_bgn;
22303da42859SDinh Nguyen 	uint32_t failed_substage;
22313da42859SDinh Nguyen 
22327ac40d25SMarek Vasut 	debug("%s:%d: %u %u\n", __func__, __LINE__, read_group, test_bgn);
22333da42859SDinh Nguyen 
22343da42859SDinh Nguyen 	/* update info for sims */
22353da42859SDinh Nguyen 	reg_file_set_stage(CAL_STAGE_VFIFO);
22363da42859SDinh Nguyen 
22373da42859SDinh Nguyen 	write_group = read_group;
22383da42859SDinh Nguyen 	write_test_bgn = test_bgn;
22393da42859SDinh Nguyen 
22403da42859SDinh Nguyen 	/* USER Determine number of delay taps for each phase tap */
22413da42859SDinh Nguyen 	dtaps_per_ptap = 0;
22423da42859SDinh Nguyen 	tmp_delay = 0;
22433da42859SDinh Nguyen 	while (tmp_delay < IO_DELAY_PER_OPA_TAP) {
22443da42859SDinh Nguyen 		dtaps_per_ptap++;
22453da42859SDinh Nguyen 		tmp_delay += IO_DELAY_PER_DQS_EN_DCHAIN_TAP;
22463da42859SDinh Nguyen 	}
22473da42859SDinh Nguyen 	dtaps_per_ptap--;
22483da42859SDinh Nguyen 	tmp_delay = 0;
22493da42859SDinh Nguyen 
22503da42859SDinh Nguyen 	/* update info for sims */
22513da42859SDinh Nguyen 	reg_file_set_group(read_group);
22523da42859SDinh Nguyen 
22533da42859SDinh Nguyen 	grp_calibrated = 0;
22543da42859SDinh Nguyen 
22553da42859SDinh Nguyen 	reg_file_set_sub_stage(CAL_SUBSTAGE_GUARANTEED_READ);
22563da42859SDinh Nguyen 	failed_substage = CAL_SUBSTAGE_GUARANTEED_READ;
22573da42859SDinh Nguyen 
22583da42859SDinh Nguyen 	for (d = 0; d <= dtaps_per_ptap && grp_calibrated == 0; d += 2) {
22593da42859SDinh Nguyen 		/*
22603da42859SDinh Nguyen 		 * In RLDRAMX we may be messing the delay of pins in
22613da42859SDinh Nguyen 		 * the same write group but outside of the current read
22623da42859SDinh Nguyen 		 * the group, but that's ok because we haven't
22633da42859SDinh Nguyen 		 * calibrated output side yet.
22643da42859SDinh Nguyen 		 */
22653da42859SDinh Nguyen 		if (d > 0) {
22663da42859SDinh Nguyen 			scc_mgr_apply_group_all_out_delay_add_all_ranks
22673da42859SDinh Nguyen 			(write_group, write_test_bgn, d);
22683da42859SDinh Nguyen 		}
22693da42859SDinh Nguyen 
22703da42859SDinh Nguyen 		for (p = 0; p <= IO_DQDQS_OUT_PHASE_MAX && grp_calibrated == 0;
22713da42859SDinh Nguyen 			p++) {
22723da42859SDinh Nguyen 			/* set a particular dqdqs phase */
22733da42859SDinh Nguyen 			scc_mgr_set_dqdqs_output_phase_all_ranks(read_group, p);
22743da42859SDinh Nguyen 
22753da42859SDinh Nguyen 			debug_cond(DLEVEL == 1, "%s:%d calibrate_vfifo: g=%u \
22763da42859SDinh Nguyen 				   p=%u d=%u\n", __func__, __LINE__,
22773da42859SDinh Nguyen 				   read_group, p, d);
22783da42859SDinh Nguyen 
22793da42859SDinh Nguyen 			/*
22803da42859SDinh Nguyen 			 * Load up the patterns used by read calibration
22813da42859SDinh Nguyen 			 * using current DQDQS phase.
22823da42859SDinh Nguyen 			 */
22833da42859SDinh Nguyen 			rw_mgr_mem_calibrate_read_load_patterns(0, 1);
22843da42859SDinh Nguyen 			if (!(gbl->phy_debug_mode_flags &
22853da42859SDinh Nguyen 				PHY_DEBUG_DISABLE_GUARANTEED_READ)) {
22863da42859SDinh Nguyen 				if (!rw_mgr_mem_calibrate_read_test_patterns_all_ranks
22873da42859SDinh Nguyen 				    (read_group, 1, &bit_chk)) {
22883da42859SDinh Nguyen 					debug_cond(DLEVEL == 1, "%s:%d Guaranteed read test failed:",
22893da42859SDinh Nguyen 						   __func__, __LINE__);
22903da42859SDinh Nguyen 					debug_cond(DLEVEL == 1, " g=%u p=%u d=%u\n",
22913da42859SDinh Nguyen 						   read_group, p, d);
22923da42859SDinh Nguyen 					break;
22933da42859SDinh Nguyen 				}
22943da42859SDinh Nguyen 			}
22953da42859SDinh Nguyen 
22963da42859SDinh Nguyen /* case:56390 */
22973da42859SDinh Nguyen 			grp_calibrated = 1;
22983da42859SDinh Nguyen 		if (rw_mgr_mem_calibrate_vfifo_find_dqs_en_phase_sweep_dq_in_delay
22993da42859SDinh Nguyen 		    (write_group, read_group, test_bgn)) {
23003da42859SDinh Nguyen 				/*
23013da42859SDinh Nguyen 				 * USER Read per-bit deskew can be done on a
23023da42859SDinh Nguyen 				 * per shadow register basis.
23033da42859SDinh Nguyen 				 */
23043da42859SDinh Nguyen 				for (rank_bgn = 0, sr = 0;
23053da42859SDinh Nguyen 					rank_bgn < RW_MGR_MEM_NUMBER_OF_RANKS;
23063da42859SDinh Nguyen 					rank_bgn += NUM_RANKS_PER_SHADOW_REG,
23073da42859SDinh Nguyen 					++sr) {
23083da42859SDinh Nguyen 					/*
23093da42859SDinh Nguyen 					 * Determine if this set of ranks
23103da42859SDinh Nguyen 					 * should be skipped entirely.
23113da42859SDinh Nguyen 					 */
23123da42859SDinh Nguyen 					if (!param->skip_shadow_regs[sr]) {
23133da42859SDinh Nguyen 						/*
23143da42859SDinh Nguyen 						 * If doing read after write
23153da42859SDinh Nguyen 						 * calibration, do not update
23163da42859SDinh Nguyen 						 * FOM, now - do it then.
23173da42859SDinh Nguyen 						 */
23183da42859SDinh Nguyen 					if (!rw_mgr_mem_calibrate_vfifo_center
23193da42859SDinh Nguyen 						(rank_bgn, write_group,
23203da42859SDinh Nguyen 						read_group, test_bgn, 1, 0)) {
23213da42859SDinh Nguyen 							grp_calibrated = 0;
23223da42859SDinh Nguyen 							failed_substage =
23233da42859SDinh Nguyen 						CAL_SUBSTAGE_VFIFO_CENTER;
23243da42859SDinh Nguyen 						}
23253da42859SDinh Nguyen 					}
23263da42859SDinh Nguyen 				}
23273da42859SDinh Nguyen 			} else {
23283da42859SDinh Nguyen 				grp_calibrated = 0;
23293da42859SDinh Nguyen 				failed_substage = CAL_SUBSTAGE_DQS_EN_PHASE;
23303da42859SDinh Nguyen 			}
23313da42859SDinh Nguyen 		}
23323da42859SDinh Nguyen 	}
23333da42859SDinh Nguyen 
23343da42859SDinh Nguyen 	if (grp_calibrated == 0) {
23353da42859SDinh Nguyen 		set_failing_group_stage(write_group, CAL_STAGE_VFIFO,
23363da42859SDinh Nguyen 					failed_substage);
23373da42859SDinh Nguyen 		return 0;
23383da42859SDinh Nguyen 	}
23393da42859SDinh Nguyen 
23403da42859SDinh Nguyen 	/*
23413da42859SDinh Nguyen 	 * Reset the delay chains back to zero if they have moved > 1
23423da42859SDinh Nguyen 	 * (check for > 1 because loop will increase d even when pass in
23433da42859SDinh Nguyen 	 * first case).
23443da42859SDinh Nguyen 	 */
23453da42859SDinh Nguyen 	if (d > 2)
23463da42859SDinh Nguyen 		scc_mgr_zero_group(write_group, write_test_bgn, 1);
23473da42859SDinh Nguyen 
23483da42859SDinh Nguyen 	return 1;
23493da42859SDinh Nguyen }
23503da42859SDinh Nguyen 
23513da42859SDinh Nguyen /* VFIFO Calibration -- Read Deskew Calibration after write deskew */
23523da42859SDinh Nguyen static uint32_t rw_mgr_mem_calibrate_vfifo_end(uint32_t read_group,
23533da42859SDinh Nguyen 					       uint32_t test_bgn)
23543da42859SDinh Nguyen {
23553da42859SDinh Nguyen 	uint32_t rank_bgn, sr;
23563da42859SDinh Nguyen 	uint32_t grp_calibrated;
23573da42859SDinh Nguyen 	uint32_t write_group;
23583da42859SDinh Nguyen 
23593da42859SDinh Nguyen 	debug("%s:%d %u %u", __func__, __LINE__, read_group, test_bgn);
23603da42859SDinh Nguyen 
23613da42859SDinh Nguyen 	/* update info for sims */
23623da42859SDinh Nguyen 
23633da42859SDinh Nguyen 	reg_file_set_stage(CAL_STAGE_VFIFO_AFTER_WRITES);
23643da42859SDinh Nguyen 	reg_file_set_sub_stage(CAL_SUBSTAGE_VFIFO_CENTER);
23653da42859SDinh Nguyen 
23663da42859SDinh Nguyen 	write_group = read_group;
23673da42859SDinh Nguyen 
23683da42859SDinh Nguyen 	/* update info for sims */
23693da42859SDinh Nguyen 	reg_file_set_group(read_group);
23703da42859SDinh Nguyen 
23713da42859SDinh Nguyen 	grp_calibrated = 1;
23723da42859SDinh Nguyen 	/* Read per-bit deskew can be done on a per shadow register basis */
23733da42859SDinh Nguyen 	for (rank_bgn = 0, sr = 0; rank_bgn < RW_MGR_MEM_NUMBER_OF_RANKS;
23743da42859SDinh Nguyen 		rank_bgn += NUM_RANKS_PER_SHADOW_REG, ++sr) {
23753da42859SDinh Nguyen 		/* Determine if this set of ranks should be skipped entirely */
23763da42859SDinh Nguyen 		if (!param->skip_shadow_regs[sr]) {
23773da42859SDinh Nguyen 		/* This is the last calibration round, update FOM here */
23783da42859SDinh Nguyen 			if (!rw_mgr_mem_calibrate_vfifo_center(rank_bgn,
23793da42859SDinh Nguyen 								write_group,
23803da42859SDinh Nguyen 								read_group,
23813da42859SDinh Nguyen 								test_bgn, 0,
23823da42859SDinh Nguyen 								1)) {
23833da42859SDinh Nguyen 				grp_calibrated = 0;
23843da42859SDinh Nguyen 			}
23853da42859SDinh Nguyen 		}
23863da42859SDinh Nguyen 	}
23873da42859SDinh Nguyen 
23883da42859SDinh Nguyen 
23893da42859SDinh Nguyen 	if (grp_calibrated == 0) {
23903da42859SDinh Nguyen 		set_failing_group_stage(write_group,
23913da42859SDinh Nguyen 					CAL_STAGE_VFIFO_AFTER_WRITES,
23923da42859SDinh Nguyen 					CAL_SUBSTAGE_VFIFO_CENTER);
23933da42859SDinh Nguyen 		return 0;
23943da42859SDinh Nguyen 	}
23953da42859SDinh Nguyen 
23963da42859SDinh Nguyen 	return 1;
23973da42859SDinh Nguyen }
23983da42859SDinh Nguyen 
23993da42859SDinh Nguyen /* Calibrate LFIFO to find smallest read latency */
24003da42859SDinh Nguyen static uint32_t rw_mgr_mem_calibrate_lfifo(void)
24013da42859SDinh Nguyen {
24023da42859SDinh Nguyen 	uint32_t found_one;
24033da42859SDinh Nguyen 	uint32_t bit_chk;
24043da42859SDinh Nguyen 
24053da42859SDinh Nguyen 	debug("%s:%d\n", __func__, __LINE__);
24063da42859SDinh Nguyen 
24073da42859SDinh Nguyen 	/* update info for sims */
24083da42859SDinh Nguyen 	reg_file_set_stage(CAL_STAGE_LFIFO);
24093da42859SDinh Nguyen 	reg_file_set_sub_stage(CAL_SUBSTAGE_READ_LATENCY);
24103da42859SDinh Nguyen 
24113da42859SDinh Nguyen 	/* Load up the patterns used by read calibration for all ranks */
24123da42859SDinh Nguyen 	rw_mgr_mem_calibrate_read_load_patterns(0, 1);
24133da42859SDinh Nguyen 	found_one = 0;
24143da42859SDinh Nguyen 
24153da42859SDinh Nguyen 	do {
24161273dd9eSMarek Vasut 		writel(gbl->curr_read_lat, &phy_mgr_cfg->phy_rlat);
24173da42859SDinh Nguyen 		debug_cond(DLEVEL == 2, "%s:%d lfifo: read_lat=%u",
24183da42859SDinh Nguyen 			   __func__, __LINE__, gbl->curr_read_lat);
24193da42859SDinh Nguyen 
24203da42859SDinh Nguyen 		if (!rw_mgr_mem_calibrate_read_test_all_ranks(0,
24213da42859SDinh Nguyen 							      NUM_READ_TESTS,
24223da42859SDinh Nguyen 							      PASS_ALL_BITS,
24233da42859SDinh Nguyen 							      &bit_chk, 1)) {
24243da42859SDinh Nguyen 			break;
24253da42859SDinh Nguyen 		}
24263da42859SDinh Nguyen 
24273da42859SDinh Nguyen 		found_one = 1;
24283da42859SDinh Nguyen 		/* reduce read latency and see if things are working */
24293da42859SDinh Nguyen 		/* correctly */
24303da42859SDinh Nguyen 		gbl->curr_read_lat--;
24313da42859SDinh Nguyen 	} while (gbl->curr_read_lat > 0);
24323da42859SDinh Nguyen 
24333da42859SDinh Nguyen 	/* reset the fifos to get pointers to known state */
24343da42859SDinh Nguyen 
24351273dd9eSMarek Vasut 	writel(0, &phy_mgr_cmd->fifo_reset);
24363da42859SDinh Nguyen 
24373da42859SDinh Nguyen 	if (found_one) {
24383da42859SDinh Nguyen 		/* add a fudge factor to the read latency that was determined */
24393da42859SDinh Nguyen 		gbl->curr_read_lat += 2;
24401273dd9eSMarek Vasut 		writel(gbl->curr_read_lat, &phy_mgr_cfg->phy_rlat);
24413da42859SDinh Nguyen 		debug_cond(DLEVEL == 2, "%s:%d lfifo: success: using \
24423da42859SDinh Nguyen 			   read_lat=%u\n", __func__, __LINE__,
24433da42859SDinh Nguyen 			   gbl->curr_read_lat);
24443da42859SDinh Nguyen 		return 1;
24453da42859SDinh Nguyen 	} else {
24463da42859SDinh Nguyen 		set_failing_group_stage(0xff, CAL_STAGE_LFIFO,
24473da42859SDinh Nguyen 					CAL_SUBSTAGE_READ_LATENCY);
24483da42859SDinh Nguyen 
24493da42859SDinh Nguyen 		debug_cond(DLEVEL == 2, "%s:%d lfifo: failed at initial \
24503da42859SDinh Nguyen 			   read_lat=%u\n", __func__, __LINE__,
24513da42859SDinh Nguyen 			   gbl->curr_read_lat);
24523da42859SDinh Nguyen 		return 0;
24533da42859SDinh Nguyen 	}
24543da42859SDinh Nguyen }
24553da42859SDinh Nguyen 
24563da42859SDinh Nguyen /*
24573da42859SDinh Nguyen  * issue write test command.
24583da42859SDinh Nguyen  * two variants are provided. one that just tests a write pattern and
24593da42859SDinh Nguyen  * another that tests datamask functionality.
24603da42859SDinh Nguyen  */
24613da42859SDinh Nguyen static void rw_mgr_mem_calibrate_write_test_issue(uint32_t group,
24623da42859SDinh Nguyen 						  uint32_t test_dm)
24633da42859SDinh Nguyen {
24643da42859SDinh Nguyen 	uint32_t mcc_instruction;
24653da42859SDinh Nguyen 	uint32_t quick_write_mode = (((STATIC_CALIB_STEPS) & CALIB_SKIP_WRITES) &&
24663da42859SDinh Nguyen 		ENABLE_SUPER_QUICK_CALIBRATION);
24673da42859SDinh Nguyen 	uint32_t rw_wl_nop_cycles;
24683da42859SDinh Nguyen 	uint32_t addr;
24693da42859SDinh Nguyen 
24703da42859SDinh Nguyen 	/*
24713da42859SDinh Nguyen 	 * Set counter and jump addresses for the right
24723da42859SDinh Nguyen 	 * number of NOP cycles.
24733da42859SDinh Nguyen 	 * The number of supported NOP cycles can range from -1 to infinity
24743da42859SDinh Nguyen 	 * Three different cases are handled:
24753da42859SDinh Nguyen 	 *
24763da42859SDinh Nguyen 	 * 1. For a number of NOP cycles greater than 0, the RW Mgr looping
24773da42859SDinh Nguyen 	 *    mechanism will be used to insert the right number of NOPs
24783da42859SDinh Nguyen 	 *
24793da42859SDinh Nguyen 	 * 2. For a number of NOP cycles equals to 0, the micro-instruction
24803da42859SDinh Nguyen 	 *    issuing the write command will jump straight to the
24813da42859SDinh Nguyen 	 *    micro-instruction that turns on DQS (for DDRx), or outputs write
24823da42859SDinh Nguyen 	 *    data (for RLD), skipping
24833da42859SDinh Nguyen 	 *    the NOP micro-instruction all together
24843da42859SDinh Nguyen 	 *
24853da42859SDinh Nguyen 	 * 3. A number of NOP cycles equal to -1 indicates that DQS must be
24863da42859SDinh Nguyen 	 *    turned on in the same micro-instruction that issues the write
24873da42859SDinh Nguyen 	 *    command. Then we need
24883da42859SDinh Nguyen 	 *    to directly jump to the micro-instruction that sends out the data
24893da42859SDinh Nguyen 	 *
24903da42859SDinh Nguyen 	 * NOTE: Implementing this mechanism uses 2 RW Mgr jump-counters
24913da42859SDinh Nguyen 	 *       (2 and 3). One jump-counter (0) is used to perform multiple
24923da42859SDinh Nguyen 	 *       write-read operations.
24933da42859SDinh Nguyen 	 *       one counter left to issue this command in "multiple-group" mode
24943da42859SDinh Nguyen 	 */
24953da42859SDinh Nguyen 
24963da42859SDinh Nguyen 	rw_wl_nop_cycles = gbl->rw_wl_nop_cycles;
24973da42859SDinh Nguyen 
24983da42859SDinh Nguyen 	if (rw_wl_nop_cycles == -1) {
24993da42859SDinh Nguyen 		/*
25003da42859SDinh Nguyen 		 * CNTR 2 - We want to execute the special write operation that
25013da42859SDinh Nguyen 		 * turns on DQS right away and then skip directly to the
25023da42859SDinh Nguyen 		 * instruction that sends out the data. We set the counter to a
25033da42859SDinh Nguyen 		 * large number so that the jump is always taken.
25043da42859SDinh Nguyen 		 */
25051273dd9eSMarek Vasut 		writel(0xFF, &sdr_rw_load_mgr_regs->load_cntr2);
25063da42859SDinh Nguyen 
25073da42859SDinh Nguyen 		/* CNTR 3 - Not used */
25083da42859SDinh Nguyen 		if (test_dm) {
25093da42859SDinh Nguyen 			mcc_instruction = RW_MGR_LFSR_WR_RD_DM_BANK_0_WL_1;
25103da42859SDinh Nguyen 			writel(RW_MGR_LFSR_WR_RD_DM_BANK_0_DATA,
25111273dd9eSMarek Vasut 			       &sdr_rw_load_jump_mgr_regs->load_jump_add2);
25123da42859SDinh Nguyen 			writel(RW_MGR_LFSR_WR_RD_DM_BANK_0_NOP,
25131273dd9eSMarek Vasut 			       &sdr_rw_load_jump_mgr_regs->load_jump_add3);
25143da42859SDinh Nguyen 		} else {
25153da42859SDinh Nguyen 			mcc_instruction = RW_MGR_LFSR_WR_RD_BANK_0_WL_1;
25161273dd9eSMarek Vasut 			writel(RW_MGR_LFSR_WR_RD_BANK_0_DATA,
25171273dd9eSMarek Vasut 				&sdr_rw_load_jump_mgr_regs->load_jump_add2);
25181273dd9eSMarek Vasut 			writel(RW_MGR_LFSR_WR_RD_BANK_0_NOP,
25191273dd9eSMarek Vasut 				&sdr_rw_load_jump_mgr_regs->load_jump_add3);
25203da42859SDinh Nguyen 		}
25213da42859SDinh Nguyen 	} else if (rw_wl_nop_cycles == 0) {
25223da42859SDinh Nguyen 		/*
25233da42859SDinh Nguyen 		 * CNTR 2 - We want to skip the NOP operation and go straight
25243da42859SDinh Nguyen 		 * to the DQS enable instruction. We set the counter to a large
25253da42859SDinh Nguyen 		 * number so that the jump is always taken.
25263da42859SDinh Nguyen 		 */
25271273dd9eSMarek Vasut 		writel(0xFF, &sdr_rw_load_mgr_regs->load_cntr2);
25283da42859SDinh Nguyen 
25293da42859SDinh Nguyen 		/* CNTR 3 - Not used */
25303da42859SDinh Nguyen 		if (test_dm) {
25313da42859SDinh Nguyen 			mcc_instruction = RW_MGR_LFSR_WR_RD_DM_BANK_0;
25323da42859SDinh Nguyen 			writel(RW_MGR_LFSR_WR_RD_DM_BANK_0_DQS,
25331273dd9eSMarek Vasut 			       &sdr_rw_load_jump_mgr_regs->load_jump_add2);
25343da42859SDinh Nguyen 		} else {
25353da42859SDinh Nguyen 			mcc_instruction = RW_MGR_LFSR_WR_RD_BANK_0;
25361273dd9eSMarek Vasut 			writel(RW_MGR_LFSR_WR_RD_BANK_0_DQS,
25371273dd9eSMarek Vasut 				&sdr_rw_load_jump_mgr_regs->load_jump_add2);
25383da42859SDinh Nguyen 		}
25393da42859SDinh Nguyen 	} else {
25403da42859SDinh Nguyen 		/*
25413da42859SDinh Nguyen 		 * CNTR 2 - In this case we want to execute the next instruction
25423da42859SDinh Nguyen 		 * and NOT take the jump. So we set the counter to 0. The jump
25433da42859SDinh Nguyen 		 * address doesn't count.
25443da42859SDinh Nguyen 		 */
25451273dd9eSMarek Vasut 		writel(0x0, &sdr_rw_load_mgr_regs->load_cntr2);
25461273dd9eSMarek Vasut 		writel(0x0, &sdr_rw_load_jump_mgr_regs->load_jump_add2);
25473da42859SDinh Nguyen 
25483da42859SDinh Nguyen 		/*
25493da42859SDinh Nguyen 		 * CNTR 3 - Set the nop counter to the number of cycles we
25503da42859SDinh Nguyen 		 * need to loop for, minus 1.
25513da42859SDinh Nguyen 		 */
25521273dd9eSMarek Vasut 		writel(rw_wl_nop_cycles - 1, &sdr_rw_load_mgr_regs->load_cntr3);
25533da42859SDinh Nguyen 		if (test_dm) {
25543da42859SDinh Nguyen 			mcc_instruction = RW_MGR_LFSR_WR_RD_DM_BANK_0;
25551273dd9eSMarek Vasut 			writel(RW_MGR_LFSR_WR_RD_DM_BANK_0_NOP,
25561273dd9eSMarek Vasut 				&sdr_rw_load_jump_mgr_regs->load_jump_add3);
25573da42859SDinh Nguyen 		} else {
25583da42859SDinh Nguyen 			mcc_instruction = RW_MGR_LFSR_WR_RD_BANK_0;
25591273dd9eSMarek Vasut 			writel(RW_MGR_LFSR_WR_RD_BANK_0_NOP,
25601273dd9eSMarek Vasut 				&sdr_rw_load_jump_mgr_regs->load_jump_add3);
25613da42859SDinh Nguyen 		}
25623da42859SDinh Nguyen 	}
25633da42859SDinh Nguyen 
25641273dd9eSMarek Vasut 	writel(0, SDR_PHYGRP_RWMGRGRP_ADDRESS |
25651273dd9eSMarek Vasut 		  RW_MGR_RESET_READ_DATAPATH_OFFSET);
25663da42859SDinh Nguyen 
25673da42859SDinh Nguyen 	if (quick_write_mode)
25681273dd9eSMarek Vasut 		writel(0x08, &sdr_rw_load_mgr_regs->load_cntr0);
25693da42859SDinh Nguyen 	else
25701273dd9eSMarek Vasut 		writel(0x40, &sdr_rw_load_mgr_regs->load_cntr0);
25713da42859SDinh Nguyen 
25721273dd9eSMarek Vasut 	writel(mcc_instruction, &sdr_rw_load_jump_mgr_regs->load_jump_add0);
25733da42859SDinh Nguyen 
25743da42859SDinh Nguyen 	/*
25753da42859SDinh Nguyen 	 * CNTR 1 - This is used to ensure enough time elapses
25763da42859SDinh Nguyen 	 * for read data to come back.
25773da42859SDinh Nguyen 	 */
25781273dd9eSMarek Vasut 	writel(0x30, &sdr_rw_load_mgr_regs->load_cntr1);
25793da42859SDinh Nguyen 
25803da42859SDinh Nguyen 	if (test_dm) {
25811273dd9eSMarek Vasut 		writel(RW_MGR_LFSR_WR_RD_DM_BANK_0_WAIT,
25821273dd9eSMarek Vasut 			&sdr_rw_load_jump_mgr_regs->load_jump_add1);
25833da42859SDinh Nguyen 	} else {
25841273dd9eSMarek Vasut 		writel(RW_MGR_LFSR_WR_RD_BANK_0_WAIT,
25851273dd9eSMarek Vasut 			&sdr_rw_load_jump_mgr_regs->load_jump_add1);
25863da42859SDinh Nguyen 	}
25873da42859SDinh Nguyen 
2588c4815f76SMarek Vasut 	addr = SDR_PHYGRP_RWMGRGRP_ADDRESS | RW_MGR_RUN_SINGLE_GROUP_OFFSET;
258917fdc916SMarek Vasut 	writel(mcc_instruction, addr + (group << 2));
25903da42859SDinh Nguyen }
25913da42859SDinh Nguyen 
25923da42859SDinh Nguyen /* Test writes, can check for a single bit pass or multiple bit pass */
25933da42859SDinh Nguyen static uint32_t rw_mgr_mem_calibrate_write_test(uint32_t rank_bgn,
25943da42859SDinh Nguyen 	uint32_t write_group, uint32_t use_dm, uint32_t all_correct,
25953da42859SDinh Nguyen 	uint32_t *bit_chk, uint32_t all_ranks)
25963da42859SDinh Nguyen {
25973da42859SDinh Nguyen 	uint32_t r;
25983da42859SDinh Nguyen 	uint32_t correct_mask_vg;
25993da42859SDinh Nguyen 	uint32_t tmp_bit_chk;
26003da42859SDinh Nguyen 	uint32_t vg;
26013da42859SDinh Nguyen 	uint32_t rank_end = all_ranks ? RW_MGR_MEM_NUMBER_OF_RANKS :
26023da42859SDinh Nguyen 		(rank_bgn + NUM_RANKS_PER_SHADOW_REG);
26033da42859SDinh Nguyen 	uint32_t addr_rw_mgr;
26043da42859SDinh Nguyen 	uint32_t base_rw_mgr;
26053da42859SDinh Nguyen 
26063da42859SDinh Nguyen 	*bit_chk = param->write_correct_mask;
26073da42859SDinh Nguyen 	correct_mask_vg = param->write_correct_mask_vg;
26083da42859SDinh Nguyen 
26093da42859SDinh Nguyen 	for (r = rank_bgn; r < rank_end; r++) {
26103da42859SDinh Nguyen 		if (param->skip_ranks[r]) {
26113da42859SDinh Nguyen 			/* request to skip the rank */
26123da42859SDinh Nguyen 			continue;
26133da42859SDinh Nguyen 		}
26143da42859SDinh Nguyen 
26153da42859SDinh Nguyen 		/* set rank */
26163da42859SDinh Nguyen 		set_rank_and_odt_mask(r, RW_MGR_ODT_MODE_READ_WRITE);
26173da42859SDinh Nguyen 
26183da42859SDinh Nguyen 		tmp_bit_chk = 0;
2619a4bfa463SMarek Vasut 		addr_rw_mgr = SDR_PHYGRP_RWMGRGRP_ADDRESS;
26203da42859SDinh Nguyen 		for (vg = RW_MGR_MEM_VIRTUAL_GROUPS_PER_WRITE_DQS-1; ; vg--) {
26213da42859SDinh Nguyen 			/* reset the fifos to get pointers to known state */
26221273dd9eSMarek Vasut 			writel(0, &phy_mgr_cmd->fifo_reset);
26233da42859SDinh Nguyen 
26243da42859SDinh Nguyen 			tmp_bit_chk = tmp_bit_chk <<
26253da42859SDinh Nguyen 				(RW_MGR_MEM_DQ_PER_WRITE_DQS /
26263da42859SDinh Nguyen 				RW_MGR_MEM_VIRTUAL_GROUPS_PER_WRITE_DQS);
26273da42859SDinh Nguyen 			rw_mgr_mem_calibrate_write_test_issue(write_group *
26283da42859SDinh Nguyen 				RW_MGR_MEM_VIRTUAL_GROUPS_PER_WRITE_DQS+vg,
26293da42859SDinh Nguyen 				use_dm);
26303da42859SDinh Nguyen 
263117fdc916SMarek Vasut 			base_rw_mgr = readl(addr_rw_mgr);
26323da42859SDinh Nguyen 			tmp_bit_chk = tmp_bit_chk | (correct_mask_vg & ~(base_rw_mgr));
26333da42859SDinh Nguyen 			if (vg == 0)
26343da42859SDinh Nguyen 				break;
26353da42859SDinh Nguyen 		}
26363da42859SDinh Nguyen 		*bit_chk &= tmp_bit_chk;
26373da42859SDinh Nguyen 	}
26383da42859SDinh Nguyen 
26393da42859SDinh Nguyen 	if (all_correct) {
26403da42859SDinh Nguyen 		set_rank_and_odt_mask(0, RW_MGR_ODT_MODE_OFF);
26413da42859SDinh Nguyen 		debug_cond(DLEVEL == 2, "write_test(%u,%u,ALL) : %u == \
26423da42859SDinh Nguyen 			   %u => %lu", write_group, use_dm,
26433da42859SDinh Nguyen 			   *bit_chk, param->write_correct_mask,
26443da42859SDinh Nguyen 			   (long unsigned int)(*bit_chk ==
26453da42859SDinh Nguyen 			   param->write_correct_mask));
26463da42859SDinh Nguyen 		return *bit_chk == param->write_correct_mask;
26473da42859SDinh Nguyen 	} else {
26483da42859SDinh Nguyen 		set_rank_and_odt_mask(0, RW_MGR_ODT_MODE_OFF);
26493da42859SDinh Nguyen 		debug_cond(DLEVEL == 2, "write_test(%u,%u,ONE) : %u != ",
26503da42859SDinh Nguyen 		       write_group, use_dm, *bit_chk);
26513da42859SDinh Nguyen 		debug_cond(DLEVEL == 2, "%lu" " => %lu", (long unsigned int)0,
26523da42859SDinh Nguyen 			(long unsigned int)(*bit_chk != 0));
26533da42859SDinh Nguyen 		return *bit_chk != 0x00;
26543da42859SDinh Nguyen 	}
26553da42859SDinh Nguyen }
26563da42859SDinh Nguyen 
26573da42859SDinh Nguyen /*
26583da42859SDinh Nguyen  * center all windows. do per-bit-deskew to possibly increase size of
26593da42859SDinh Nguyen  * certain windows.
26603da42859SDinh Nguyen  */
26613da42859SDinh Nguyen static uint32_t rw_mgr_mem_calibrate_writes_center(uint32_t rank_bgn,
26623da42859SDinh Nguyen 	uint32_t write_group, uint32_t test_bgn)
26633da42859SDinh Nguyen {
26643da42859SDinh Nguyen 	uint32_t i, p, min_index;
26653da42859SDinh Nguyen 	int32_t d;
26663da42859SDinh Nguyen 	/*
26673da42859SDinh Nguyen 	 * Store these as signed since there are comparisons with
26683da42859SDinh Nguyen 	 * signed numbers.
26693da42859SDinh Nguyen 	 */
26703da42859SDinh Nguyen 	uint32_t bit_chk;
26713da42859SDinh Nguyen 	uint32_t sticky_bit_chk;
26723da42859SDinh Nguyen 	int32_t left_edge[RW_MGR_MEM_DQ_PER_WRITE_DQS];
26733da42859SDinh Nguyen 	int32_t right_edge[RW_MGR_MEM_DQ_PER_WRITE_DQS];
26743da42859SDinh Nguyen 	int32_t mid;
26753da42859SDinh Nguyen 	int32_t mid_min, orig_mid_min;
26763da42859SDinh Nguyen 	int32_t new_dqs, start_dqs, shift_dq;
26773da42859SDinh Nguyen 	int32_t dq_margin, dqs_margin, dm_margin;
26783da42859SDinh Nguyen 	uint32_t stop;
26793da42859SDinh Nguyen 	uint32_t temp_dq_out1_delay;
26803da42859SDinh Nguyen 	uint32_t addr;
26813da42859SDinh Nguyen 
26823da42859SDinh Nguyen 	debug("%s:%d %u %u", __func__, __LINE__, write_group, test_bgn);
26833da42859SDinh Nguyen 
26843da42859SDinh Nguyen 	dm_margin = 0;
26853da42859SDinh Nguyen 
2686c4815f76SMarek Vasut 	addr = SDR_PHYGRP_SCCGRP_ADDRESS | SCC_MGR_IO_OUT1_DELAY_OFFSET;
268717fdc916SMarek Vasut 	start_dqs = readl(addr +
26883da42859SDinh Nguyen 			  (RW_MGR_MEM_DQ_PER_WRITE_DQS << 2));
26893da42859SDinh Nguyen 
26903da42859SDinh Nguyen 	/* per-bit deskew */
26913da42859SDinh Nguyen 
26923da42859SDinh Nguyen 	/*
26933da42859SDinh Nguyen 	 * set the left and right edge of each bit to an illegal value
26943da42859SDinh Nguyen 	 * use (IO_IO_OUT1_DELAY_MAX + 1) as an illegal value.
26953da42859SDinh Nguyen 	 */
26963da42859SDinh Nguyen 	sticky_bit_chk = 0;
26973da42859SDinh Nguyen 	for (i = 0; i < RW_MGR_MEM_DQ_PER_WRITE_DQS; i++) {
26983da42859SDinh Nguyen 		left_edge[i]  = IO_IO_OUT1_DELAY_MAX + 1;
26993da42859SDinh Nguyen 		right_edge[i] = IO_IO_OUT1_DELAY_MAX + 1;
27003da42859SDinh Nguyen 	}
27013da42859SDinh Nguyen 
27023da42859SDinh Nguyen 	/* Search for the left edge of the window for each bit */
27033da42859SDinh Nguyen 	for (d = 0; d <= IO_IO_OUT1_DELAY_MAX; d++) {
2704300c2e62SMarek Vasut 		scc_mgr_apply_group_dq_out1_delay(write_group, d);
27053da42859SDinh Nguyen 
27061273dd9eSMarek Vasut 		writel(0, &sdr_scc_mgr->update);
27073da42859SDinh Nguyen 
27083da42859SDinh Nguyen 		/*
27093da42859SDinh Nguyen 		 * Stop searching when the read test doesn't pass AND when
27103da42859SDinh Nguyen 		 * we've seen a passing read on every bit.
27113da42859SDinh Nguyen 		 */
27123da42859SDinh Nguyen 		stop = !rw_mgr_mem_calibrate_write_test(rank_bgn, write_group,
27133da42859SDinh Nguyen 			0, PASS_ONE_BIT, &bit_chk, 0);
27143da42859SDinh Nguyen 		sticky_bit_chk = sticky_bit_chk | bit_chk;
27153da42859SDinh Nguyen 		stop = stop && (sticky_bit_chk == param->write_correct_mask);
27163da42859SDinh Nguyen 		debug_cond(DLEVEL == 2, "write_center(left): dtap=%d => %u \
27173da42859SDinh Nguyen 			   == %u && %u [bit_chk= %u ]\n",
27183da42859SDinh Nguyen 			d, sticky_bit_chk, param->write_correct_mask,
27193da42859SDinh Nguyen 			stop, bit_chk);
27203da42859SDinh Nguyen 
27213da42859SDinh Nguyen 		if (stop == 1) {
27223da42859SDinh Nguyen 			break;
27233da42859SDinh Nguyen 		} else {
27243da42859SDinh Nguyen 			for (i = 0; i < RW_MGR_MEM_DQ_PER_WRITE_DQS; i++) {
27253da42859SDinh Nguyen 				if (bit_chk & 1) {
27263da42859SDinh Nguyen 					/*
27273da42859SDinh Nguyen 					 * Remember a passing test as the
27283da42859SDinh Nguyen 					 * left_edge.
27293da42859SDinh Nguyen 					 */
27303da42859SDinh Nguyen 					left_edge[i] = d;
27313da42859SDinh Nguyen 				} else {
27323da42859SDinh Nguyen 					/*
27333da42859SDinh Nguyen 					 * If a left edge has not been seen
27343da42859SDinh Nguyen 					 * yet, then a future passing test will
27353da42859SDinh Nguyen 					 * mark this edge as the right edge.
27363da42859SDinh Nguyen 					 */
27373da42859SDinh Nguyen 					if (left_edge[i] ==
27383da42859SDinh Nguyen 						IO_IO_OUT1_DELAY_MAX + 1) {
27393da42859SDinh Nguyen 						right_edge[i] = -(d + 1);
27403da42859SDinh Nguyen 					}
27413da42859SDinh Nguyen 				}
27423da42859SDinh Nguyen 				debug_cond(DLEVEL == 2, "write_center[l,d=%d):", d);
27433da42859SDinh Nguyen 				debug_cond(DLEVEL == 2, "bit_chk_test=%d left_edge[%u]: %d",
27443da42859SDinh Nguyen 					   (int)(bit_chk & 1), i, left_edge[i]);
27453da42859SDinh Nguyen 				debug_cond(DLEVEL == 2, "right_edge[%u]: %d\n", i,
27463da42859SDinh Nguyen 				       right_edge[i]);
27473da42859SDinh Nguyen 				bit_chk = bit_chk >> 1;
27483da42859SDinh Nguyen 			}
27493da42859SDinh Nguyen 		}
27503da42859SDinh Nguyen 	}
27513da42859SDinh Nguyen 
27523da42859SDinh Nguyen 	/* Reset DQ delay chains to 0 */
275332675249SMarek Vasut 	scc_mgr_apply_group_dq_out1_delay(0);
27543da42859SDinh Nguyen 	sticky_bit_chk = 0;
27553da42859SDinh Nguyen 	for (i = RW_MGR_MEM_DQ_PER_WRITE_DQS - 1;; i--) {
27563da42859SDinh Nguyen 		debug_cond(DLEVEL == 2, "%s:%d write_center: left_edge[%u]: \
27573da42859SDinh Nguyen 			   %d right_edge[%u]: %d\n", __func__, __LINE__,
27583da42859SDinh Nguyen 			   i, left_edge[i], i, right_edge[i]);
27593da42859SDinh Nguyen 
27603da42859SDinh Nguyen 		/*
27613da42859SDinh Nguyen 		 * Check for cases where we haven't found the left edge,
27623da42859SDinh Nguyen 		 * which makes our assignment of the the right edge invalid.
27633da42859SDinh Nguyen 		 * Reset it to the illegal value.
27643da42859SDinh Nguyen 		 */
27653da42859SDinh Nguyen 		if ((left_edge[i] == IO_IO_OUT1_DELAY_MAX + 1) &&
27663da42859SDinh Nguyen 		    (right_edge[i] != IO_IO_OUT1_DELAY_MAX + 1)) {
27673da42859SDinh Nguyen 			right_edge[i] = IO_IO_OUT1_DELAY_MAX + 1;
27683da42859SDinh Nguyen 			debug_cond(DLEVEL == 2, "%s:%d write_center: reset \
27693da42859SDinh Nguyen 				   right_edge[%u]: %d\n", __func__, __LINE__,
27703da42859SDinh Nguyen 				   i, right_edge[i]);
27713da42859SDinh Nguyen 		}
27723da42859SDinh Nguyen 
27733da42859SDinh Nguyen 		/*
27743da42859SDinh Nguyen 		 * Reset sticky bit (except for bits where we have
27753da42859SDinh Nguyen 		 * seen the left edge).
27763da42859SDinh Nguyen 		 */
27773da42859SDinh Nguyen 		sticky_bit_chk = sticky_bit_chk << 1;
27783da42859SDinh Nguyen 		if ((left_edge[i] != IO_IO_OUT1_DELAY_MAX + 1))
27793da42859SDinh Nguyen 			sticky_bit_chk = sticky_bit_chk | 1;
27803da42859SDinh Nguyen 
27813da42859SDinh Nguyen 		if (i == 0)
27823da42859SDinh Nguyen 			break;
27833da42859SDinh Nguyen 	}
27843da42859SDinh Nguyen 
27853da42859SDinh Nguyen 	/* Search for the right edge of the window for each bit */
27863da42859SDinh Nguyen 	for (d = 0; d <= IO_IO_OUT1_DELAY_MAX - start_dqs; d++) {
27873da42859SDinh Nguyen 		scc_mgr_apply_group_dqs_io_and_oct_out1(write_group,
27883da42859SDinh Nguyen 							d + start_dqs);
27893da42859SDinh Nguyen 
27901273dd9eSMarek Vasut 		writel(0, &sdr_scc_mgr->update);
27913da42859SDinh Nguyen 
27923da42859SDinh Nguyen 		/*
27933da42859SDinh Nguyen 		 * Stop searching when the read test doesn't pass AND when
27943da42859SDinh Nguyen 		 * we've seen a passing read on every bit.
27953da42859SDinh Nguyen 		 */
27963da42859SDinh Nguyen 		stop = !rw_mgr_mem_calibrate_write_test(rank_bgn, write_group,
27973da42859SDinh Nguyen 			0, PASS_ONE_BIT, &bit_chk, 0);
27983da42859SDinh Nguyen 
27993da42859SDinh Nguyen 		sticky_bit_chk = sticky_bit_chk | bit_chk;
28003da42859SDinh Nguyen 		stop = stop && (sticky_bit_chk == param->write_correct_mask);
28013da42859SDinh Nguyen 
28023da42859SDinh Nguyen 		debug_cond(DLEVEL == 2, "write_center (right): dtap=%u => %u == \
28033da42859SDinh Nguyen 			   %u && %u\n", d, sticky_bit_chk,
28043da42859SDinh Nguyen 			   param->write_correct_mask, stop);
28053da42859SDinh Nguyen 
28063da42859SDinh Nguyen 		if (stop == 1) {
28073da42859SDinh Nguyen 			if (d == 0) {
28083da42859SDinh Nguyen 				for (i = 0; i < RW_MGR_MEM_DQ_PER_WRITE_DQS;
28093da42859SDinh Nguyen 					i++) {
28103da42859SDinh Nguyen 					/* d = 0 failed, but it passed when
28113da42859SDinh Nguyen 					testing the left edge, so it must be
28123da42859SDinh Nguyen 					marginal, set it to -1 */
28133da42859SDinh Nguyen 					if (right_edge[i] ==
28143da42859SDinh Nguyen 						IO_IO_OUT1_DELAY_MAX + 1 &&
28153da42859SDinh Nguyen 						left_edge[i] !=
28163da42859SDinh Nguyen 						IO_IO_OUT1_DELAY_MAX + 1) {
28173da42859SDinh Nguyen 						right_edge[i] = -1;
28183da42859SDinh Nguyen 					}
28193da42859SDinh Nguyen 				}
28203da42859SDinh Nguyen 			}
28213da42859SDinh Nguyen 			break;
28223da42859SDinh Nguyen 		} else {
28233da42859SDinh Nguyen 			for (i = 0; i < RW_MGR_MEM_DQ_PER_WRITE_DQS; i++) {
28243da42859SDinh Nguyen 				if (bit_chk & 1) {
28253da42859SDinh Nguyen 					/*
28263da42859SDinh Nguyen 					 * Remember a passing test as
28273da42859SDinh Nguyen 					 * the right_edge.
28283da42859SDinh Nguyen 					 */
28293da42859SDinh Nguyen 					right_edge[i] = d;
28303da42859SDinh Nguyen 				} else {
28313da42859SDinh Nguyen 					if (d != 0) {
28323da42859SDinh Nguyen 						/*
28333da42859SDinh Nguyen 						 * If a right edge has not
28343da42859SDinh Nguyen 						 * been seen yet, then a future
28353da42859SDinh Nguyen 						 * passing test will mark this
28363da42859SDinh Nguyen 						 * edge as the left edge.
28373da42859SDinh Nguyen 						 */
28383da42859SDinh Nguyen 						if (right_edge[i] ==
28393da42859SDinh Nguyen 						    IO_IO_OUT1_DELAY_MAX + 1)
28403da42859SDinh Nguyen 							left_edge[i] = -(d + 1);
28413da42859SDinh Nguyen 					} else {
28423da42859SDinh Nguyen 						/*
28433da42859SDinh Nguyen 						 * d = 0 failed, but it passed
28443da42859SDinh Nguyen 						 * when testing the left edge,
28453da42859SDinh Nguyen 						 * so it must be marginal, set
28463da42859SDinh Nguyen 						 * it to -1.
28473da42859SDinh Nguyen 						 */
28483da42859SDinh Nguyen 						if (right_edge[i] ==
28493da42859SDinh Nguyen 						    IO_IO_OUT1_DELAY_MAX + 1 &&
28503da42859SDinh Nguyen 						    left_edge[i] !=
28513da42859SDinh Nguyen 						    IO_IO_OUT1_DELAY_MAX + 1)
28523da42859SDinh Nguyen 							right_edge[i] = -1;
28533da42859SDinh Nguyen 						/*
28543da42859SDinh Nguyen 						 * If a right edge has not been
28553da42859SDinh Nguyen 						 * seen yet, then a future
28563da42859SDinh Nguyen 						 * passing test will mark this
28573da42859SDinh Nguyen 						 * edge as the left edge.
28583da42859SDinh Nguyen 						 */
28593da42859SDinh Nguyen 						else if (right_edge[i] ==
28603da42859SDinh Nguyen 							IO_IO_OUT1_DELAY_MAX +
28613da42859SDinh Nguyen 							1)
28623da42859SDinh Nguyen 							left_edge[i] = -(d + 1);
28633da42859SDinh Nguyen 					}
28643da42859SDinh Nguyen 				}
28653da42859SDinh Nguyen 				debug_cond(DLEVEL == 2, "write_center[r,d=%d):", d);
28663da42859SDinh Nguyen 				debug_cond(DLEVEL == 2, "bit_chk_test=%d left_edge[%u]: %d",
28673da42859SDinh Nguyen 					   (int)(bit_chk & 1), i, left_edge[i]);
28683da42859SDinh Nguyen 				debug_cond(DLEVEL == 2, "right_edge[%u]: %d\n", i,
28693da42859SDinh Nguyen 					   right_edge[i]);
28703da42859SDinh Nguyen 				bit_chk = bit_chk >> 1;
28713da42859SDinh Nguyen 			}
28723da42859SDinh Nguyen 		}
28733da42859SDinh Nguyen 	}
28743da42859SDinh Nguyen 
28753da42859SDinh Nguyen 	/* Check that all bits have a window */
28763da42859SDinh Nguyen 	for (i = 0; i < RW_MGR_MEM_DQ_PER_WRITE_DQS; i++) {
28773da42859SDinh Nguyen 		debug_cond(DLEVEL == 2, "%s:%d write_center: left_edge[%u]: \
28783da42859SDinh Nguyen 			   %d right_edge[%u]: %d", __func__, __LINE__,
28793da42859SDinh Nguyen 			   i, left_edge[i], i, right_edge[i]);
28803da42859SDinh Nguyen 		if ((left_edge[i] == IO_IO_OUT1_DELAY_MAX + 1) ||
28813da42859SDinh Nguyen 		    (right_edge[i] == IO_IO_OUT1_DELAY_MAX + 1)) {
28823da42859SDinh Nguyen 			set_failing_group_stage(test_bgn + i,
28833da42859SDinh Nguyen 						CAL_STAGE_WRITES,
28843da42859SDinh Nguyen 						CAL_SUBSTAGE_WRITES_CENTER);
28853da42859SDinh Nguyen 			return 0;
28863da42859SDinh Nguyen 		}
28873da42859SDinh Nguyen 	}
28883da42859SDinh Nguyen 
28893da42859SDinh Nguyen 	/* Find middle of window for each DQ bit */
28903da42859SDinh Nguyen 	mid_min = left_edge[0] - right_edge[0];
28913da42859SDinh Nguyen 	min_index = 0;
28923da42859SDinh Nguyen 	for (i = 1; i < RW_MGR_MEM_DQ_PER_WRITE_DQS; i++) {
28933da42859SDinh Nguyen 		mid = left_edge[i] - right_edge[i];
28943da42859SDinh Nguyen 		if (mid < mid_min) {
28953da42859SDinh Nguyen 			mid_min = mid;
28963da42859SDinh Nguyen 			min_index = i;
28973da42859SDinh Nguyen 		}
28983da42859SDinh Nguyen 	}
28993da42859SDinh Nguyen 
29003da42859SDinh Nguyen 	/*
29013da42859SDinh Nguyen 	 * -mid_min/2 represents the amount that we need to move DQS.
29023da42859SDinh Nguyen 	 * If mid_min is odd and positive we'll need to add one to
29033da42859SDinh Nguyen 	 * make sure the rounding in further calculations is correct
29043da42859SDinh Nguyen 	 * (always bias to the right), so just add 1 for all positive values.
29053da42859SDinh Nguyen 	 */
29063da42859SDinh Nguyen 	if (mid_min > 0)
29073da42859SDinh Nguyen 		mid_min++;
29083da42859SDinh Nguyen 	mid_min = mid_min / 2;
29093da42859SDinh Nguyen 	debug_cond(DLEVEL == 1, "%s:%d write_center: mid_min=%d\n", __func__,
29103da42859SDinh Nguyen 		   __LINE__, mid_min);
29113da42859SDinh Nguyen 
29123da42859SDinh Nguyen 	/* Determine the amount we can change DQS (which is -mid_min) */
29133da42859SDinh Nguyen 	orig_mid_min = mid_min;
29143da42859SDinh Nguyen 	new_dqs = start_dqs;
29153da42859SDinh Nguyen 	mid_min = 0;
29163da42859SDinh Nguyen 	debug_cond(DLEVEL == 1, "%s:%d write_center: start_dqs=%d new_dqs=%d \
29173da42859SDinh Nguyen 		   mid_min=%d\n", __func__, __LINE__, start_dqs, new_dqs, mid_min);
29183da42859SDinh Nguyen 	/* Initialize data for export structures */
29193da42859SDinh Nguyen 	dqs_margin = IO_IO_OUT1_DELAY_MAX + 1;
29203da42859SDinh Nguyen 	dq_margin  = IO_IO_OUT1_DELAY_MAX + 1;
29213da42859SDinh Nguyen 
29223da42859SDinh Nguyen 	/* add delay to bring centre of all DQ windows to the same "level" */
29233da42859SDinh Nguyen 	for (i = 0, p = test_bgn; i < RW_MGR_MEM_DQ_PER_WRITE_DQS; i++, p++) {
29243da42859SDinh Nguyen 		/* Use values before divide by 2 to reduce round off error */
29253da42859SDinh Nguyen 		shift_dq = (left_edge[i] - right_edge[i] -
29263da42859SDinh Nguyen 			(left_edge[min_index] - right_edge[min_index]))/2  +
29273da42859SDinh Nguyen 		(orig_mid_min - mid_min);
29283da42859SDinh Nguyen 
29293da42859SDinh Nguyen 		debug_cond(DLEVEL == 2, "%s:%d write_center: before: shift_dq \
29303da42859SDinh Nguyen 			   [%u]=%d\n", __func__, __LINE__, i, shift_dq);
29313da42859SDinh Nguyen 
29321273dd9eSMarek Vasut 		addr = SDR_PHYGRP_SCCGRP_ADDRESS | SCC_MGR_IO_OUT1_DELAY_OFFSET;
293317fdc916SMarek Vasut 		temp_dq_out1_delay = readl(addr + (i << 2));
29343da42859SDinh Nguyen 		if (shift_dq + (int32_t)temp_dq_out1_delay >
29353da42859SDinh Nguyen 			(int32_t)IO_IO_OUT1_DELAY_MAX) {
29363da42859SDinh Nguyen 			shift_dq = (int32_t)IO_IO_OUT1_DELAY_MAX - temp_dq_out1_delay;
29373da42859SDinh Nguyen 		} else if (shift_dq + (int32_t)temp_dq_out1_delay < 0) {
29383da42859SDinh Nguyen 			shift_dq = -(int32_t)temp_dq_out1_delay;
29393da42859SDinh Nguyen 		}
29403da42859SDinh Nguyen 		debug_cond(DLEVEL == 2, "write_center: after: shift_dq[%u]=%d\n",
29413da42859SDinh Nguyen 			   i, shift_dq);
294207aee5bdSMarek Vasut 		scc_mgr_set_dq_out1_delay(i, temp_dq_out1_delay + shift_dq);
29433da42859SDinh Nguyen 		scc_mgr_load_dq(i);
29443da42859SDinh Nguyen 
29453da42859SDinh Nguyen 		debug_cond(DLEVEL == 2, "write_center: margin[%u]=[%d,%d]\n", i,
29463da42859SDinh Nguyen 			   left_edge[i] - shift_dq + (-mid_min),
29473da42859SDinh Nguyen 			   right_edge[i] + shift_dq - (-mid_min));
29483da42859SDinh Nguyen 		/* To determine values for export structures */
29493da42859SDinh Nguyen 		if (left_edge[i] - shift_dq + (-mid_min) < dq_margin)
29503da42859SDinh Nguyen 			dq_margin = left_edge[i] - shift_dq + (-mid_min);
29513da42859SDinh Nguyen 
29523da42859SDinh Nguyen 		if (right_edge[i] + shift_dq - (-mid_min) < dqs_margin)
29533da42859SDinh Nguyen 			dqs_margin = right_edge[i] + shift_dq - (-mid_min);
29543da42859SDinh Nguyen 	}
29553da42859SDinh Nguyen 
29563da42859SDinh Nguyen 	/* Move DQS */
29573da42859SDinh Nguyen 	scc_mgr_apply_group_dqs_io_and_oct_out1(write_group, new_dqs);
29581273dd9eSMarek Vasut 	writel(0, &sdr_scc_mgr->update);
29593da42859SDinh Nguyen 
29603da42859SDinh Nguyen 	/* Centre DM */
29613da42859SDinh Nguyen 	debug_cond(DLEVEL == 2, "%s:%d write_center: DM\n", __func__, __LINE__);
29623da42859SDinh Nguyen 
29633da42859SDinh Nguyen 	/*
29643da42859SDinh Nguyen 	 * set the left and right edge of each bit to an illegal value,
29653da42859SDinh Nguyen 	 * use (IO_IO_OUT1_DELAY_MAX + 1) as an illegal value,
29663da42859SDinh Nguyen 	 */
29673da42859SDinh Nguyen 	left_edge[0]  = IO_IO_OUT1_DELAY_MAX + 1;
29683da42859SDinh Nguyen 	right_edge[0] = IO_IO_OUT1_DELAY_MAX + 1;
29693da42859SDinh Nguyen 	int32_t bgn_curr = IO_IO_OUT1_DELAY_MAX + 1;
29703da42859SDinh Nguyen 	int32_t end_curr = IO_IO_OUT1_DELAY_MAX + 1;
29713da42859SDinh Nguyen 	int32_t bgn_best = IO_IO_OUT1_DELAY_MAX + 1;
29723da42859SDinh Nguyen 	int32_t end_best = IO_IO_OUT1_DELAY_MAX + 1;
29733da42859SDinh Nguyen 	int32_t win_best = 0;
29743da42859SDinh Nguyen 
29753da42859SDinh Nguyen 	/* Search for the/part of the window with DM shift */
29763da42859SDinh Nguyen 	for (d = IO_IO_OUT1_DELAY_MAX; d >= 0; d -= DELTA_D) {
297732675249SMarek Vasut 		scc_mgr_apply_group_dm_out1_delay(d);
29781273dd9eSMarek Vasut 		writel(0, &sdr_scc_mgr->update);
29793da42859SDinh Nguyen 
29803da42859SDinh Nguyen 		if (rw_mgr_mem_calibrate_write_test(rank_bgn, write_group, 1,
29813da42859SDinh Nguyen 						    PASS_ALL_BITS, &bit_chk,
29823da42859SDinh Nguyen 						    0)) {
29833da42859SDinh Nguyen 			/* USE Set current end of the window */
29843da42859SDinh Nguyen 			end_curr = -d;
29853da42859SDinh Nguyen 			/*
29863da42859SDinh Nguyen 			 * If a starting edge of our window has not been seen
29873da42859SDinh Nguyen 			 * this is our current start of the DM window.
29883da42859SDinh Nguyen 			 */
29893da42859SDinh Nguyen 			if (bgn_curr == IO_IO_OUT1_DELAY_MAX + 1)
29903da42859SDinh Nguyen 				bgn_curr = -d;
29913da42859SDinh Nguyen 
29923da42859SDinh Nguyen 			/*
29933da42859SDinh Nguyen 			 * If current window is bigger than best seen.
29943da42859SDinh Nguyen 			 * Set best seen to be current window.
29953da42859SDinh Nguyen 			 */
29963da42859SDinh Nguyen 			if ((end_curr-bgn_curr+1) > win_best) {
29973da42859SDinh Nguyen 				win_best = end_curr-bgn_curr+1;
29983da42859SDinh Nguyen 				bgn_best = bgn_curr;
29993da42859SDinh Nguyen 				end_best = end_curr;
30003da42859SDinh Nguyen 			}
30013da42859SDinh Nguyen 		} else {
30023da42859SDinh Nguyen 			/* We just saw a failing test. Reset temp edge */
30033da42859SDinh Nguyen 			bgn_curr = IO_IO_OUT1_DELAY_MAX + 1;
30043da42859SDinh Nguyen 			end_curr = IO_IO_OUT1_DELAY_MAX + 1;
30053da42859SDinh Nguyen 			}
30063da42859SDinh Nguyen 		}
30073da42859SDinh Nguyen 
30083da42859SDinh Nguyen 
30093da42859SDinh Nguyen 	/* Reset DM delay chains to 0 */
301032675249SMarek Vasut 	scc_mgr_apply_group_dm_out1_delay(0);
30113da42859SDinh Nguyen 
30123da42859SDinh Nguyen 	/*
30133da42859SDinh Nguyen 	 * Check to see if the current window nudges up aganist 0 delay.
30143da42859SDinh Nguyen 	 * If so we need to continue the search by shifting DQS otherwise DQS
30153da42859SDinh Nguyen 	 * search begins as a new search. */
30163da42859SDinh Nguyen 	if (end_curr != 0) {
30173da42859SDinh Nguyen 		bgn_curr = IO_IO_OUT1_DELAY_MAX + 1;
30183da42859SDinh Nguyen 		end_curr = IO_IO_OUT1_DELAY_MAX + 1;
30193da42859SDinh Nguyen 	}
30203da42859SDinh Nguyen 
30213da42859SDinh Nguyen 	/* Search for the/part of the window with DQS shifts */
30223da42859SDinh Nguyen 	for (d = 0; d <= IO_IO_OUT1_DELAY_MAX - new_dqs; d += DELTA_D) {
30233da42859SDinh Nguyen 		/*
30243da42859SDinh Nguyen 		 * Note: This only shifts DQS, so are we limiting ourselve to
30253da42859SDinh Nguyen 		 * width of DQ unnecessarily.
30263da42859SDinh Nguyen 		 */
30273da42859SDinh Nguyen 		scc_mgr_apply_group_dqs_io_and_oct_out1(write_group,
30283da42859SDinh Nguyen 							d + new_dqs);
30293da42859SDinh Nguyen 
30301273dd9eSMarek Vasut 		writel(0, &sdr_scc_mgr->update);
30313da42859SDinh Nguyen 		if (rw_mgr_mem_calibrate_write_test(rank_bgn, write_group, 1,
30323da42859SDinh Nguyen 						    PASS_ALL_BITS, &bit_chk,
30333da42859SDinh Nguyen 						    0)) {
30343da42859SDinh Nguyen 			/* USE Set current end of the window */
30353da42859SDinh Nguyen 			end_curr = d;
30363da42859SDinh Nguyen 			/*
30373da42859SDinh Nguyen 			 * If a beginning edge of our window has not been seen
30383da42859SDinh Nguyen 			 * this is our current begin of the DM window.
30393da42859SDinh Nguyen 			 */
30403da42859SDinh Nguyen 			if (bgn_curr == IO_IO_OUT1_DELAY_MAX + 1)
30413da42859SDinh Nguyen 				bgn_curr = d;
30423da42859SDinh Nguyen 
30433da42859SDinh Nguyen 			/*
30443da42859SDinh Nguyen 			 * If current window is bigger than best seen. Set best
30453da42859SDinh Nguyen 			 * seen to be current window.
30463da42859SDinh Nguyen 			 */
30473da42859SDinh Nguyen 			if ((end_curr-bgn_curr+1) > win_best) {
30483da42859SDinh Nguyen 				win_best = end_curr-bgn_curr+1;
30493da42859SDinh Nguyen 				bgn_best = bgn_curr;
30503da42859SDinh Nguyen 				end_best = end_curr;
30513da42859SDinh Nguyen 			}
30523da42859SDinh Nguyen 		} else {
30533da42859SDinh Nguyen 			/* We just saw a failing test. Reset temp edge */
30543da42859SDinh Nguyen 			bgn_curr = IO_IO_OUT1_DELAY_MAX + 1;
30553da42859SDinh Nguyen 			end_curr = IO_IO_OUT1_DELAY_MAX + 1;
30563da42859SDinh Nguyen 
30573da42859SDinh Nguyen 			/* Early exit optimization: if ther remaining delay
30583da42859SDinh Nguyen 			chain space is less than already seen largest window
30593da42859SDinh Nguyen 			we can exit */
30603da42859SDinh Nguyen 			if ((win_best-1) >
30613da42859SDinh Nguyen 				(IO_IO_OUT1_DELAY_MAX - new_dqs - d)) {
30623da42859SDinh Nguyen 					break;
30633da42859SDinh Nguyen 				}
30643da42859SDinh Nguyen 			}
30653da42859SDinh Nguyen 		}
30663da42859SDinh Nguyen 
30673da42859SDinh Nguyen 	/* assign left and right edge for cal and reporting; */
30683da42859SDinh Nguyen 	left_edge[0] = -1*bgn_best;
30693da42859SDinh Nguyen 	right_edge[0] = end_best;
30703da42859SDinh Nguyen 
30713da42859SDinh Nguyen 	debug_cond(DLEVEL == 2, "%s:%d dm_calib: left=%d right=%d\n", __func__,
30723da42859SDinh Nguyen 		   __LINE__, left_edge[0], right_edge[0]);
30733da42859SDinh Nguyen 
30743da42859SDinh Nguyen 	/* Move DQS (back to orig) */
30753da42859SDinh Nguyen 	scc_mgr_apply_group_dqs_io_and_oct_out1(write_group, new_dqs);
30763da42859SDinh Nguyen 
30773da42859SDinh Nguyen 	/* Move DM */
30783da42859SDinh Nguyen 
30793da42859SDinh Nguyen 	/* Find middle of window for the DM bit */
30803da42859SDinh Nguyen 	mid = (left_edge[0] - right_edge[0]) / 2;
30813da42859SDinh Nguyen 
30823da42859SDinh Nguyen 	/* only move right, since we are not moving DQS/DQ */
30833da42859SDinh Nguyen 	if (mid < 0)
30843da42859SDinh Nguyen 		mid = 0;
30853da42859SDinh Nguyen 
30863da42859SDinh Nguyen 	/* dm_marign should fail if we never find a window */
30873da42859SDinh Nguyen 	if (win_best == 0)
30883da42859SDinh Nguyen 		dm_margin = -1;
30893da42859SDinh Nguyen 	else
30903da42859SDinh Nguyen 		dm_margin = left_edge[0] - mid;
30913da42859SDinh Nguyen 
309232675249SMarek Vasut 	scc_mgr_apply_group_dm_out1_delay(mid);
30931273dd9eSMarek Vasut 	writel(0, &sdr_scc_mgr->update);
30943da42859SDinh Nguyen 
30953da42859SDinh Nguyen 	debug_cond(DLEVEL == 2, "%s:%d dm_calib: left=%d right=%d mid=%d \
30963da42859SDinh Nguyen 		   dm_margin=%d\n", __func__, __LINE__, left_edge[0],
30973da42859SDinh Nguyen 		   right_edge[0], mid, dm_margin);
30983da42859SDinh Nguyen 	/* Export values */
30993da42859SDinh Nguyen 	gbl->fom_out += dq_margin + dqs_margin;
31003da42859SDinh Nguyen 
31013da42859SDinh Nguyen 	debug_cond(DLEVEL == 2, "%s:%d write_center: dq_margin=%d \
31023da42859SDinh Nguyen 		   dqs_margin=%d dm_margin=%d\n", __func__, __LINE__,
31033da42859SDinh Nguyen 		   dq_margin, dqs_margin, dm_margin);
31043da42859SDinh Nguyen 
31053da42859SDinh Nguyen 	/*
31063da42859SDinh Nguyen 	 * Do not remove this line as it makes sure all of our
31073da42859SDinh Nguyen 	 * decisions have been applied.
31083da42859SDinh Nguyen 	 */
31091273dd9eSMarek Vasut 	writel(0, &sdr_scc_mgr->update);
31103da42859SDinh Nguyen 	return (dq_margin >= 0) && (dqs_margin >= 0) && (dm_margin >= 0);
31113da42859SDinh Nguyen }
31123da42859SDinh Nguyen 
31133da42859SDinh Nguyen /* calibrate the write operations */
31143da42859SDinh Nguyen static uint32_t rw_mgr_mem_calibrate_writes(uint32_t rank_bgn, uint32_t g,
31153da42859SDinh Nguyen 	uint32_t test_bgn)
31163da42859SDinh Nguyen {
31173da42859SDinh Nguyen 	/* update info for sims */
31183da42859SDinh Nguyen 	debug("%s:%d %u %u\n", __func__, __LINE__, g, test_bgn);
31193da42859SDinh Nguyen 
31203da42859SDinh Nguyen 	reg_file_set_stage(CAL_STAGE_WRITES);
31213da42859SDinh Nguyen 	reg_file_set_sub_stage(CAL_SUBSTAGE_WRITES_CENTER);
31223da42859SDinh Nguyen 
31233da42859SDinh Nguyen 	reg_file_set_group(g);
31243da42859SDinh Nguyen 
31253da42859SDinh Nguyen 	if (!rw_mgr_mem_calibrate_writes_center(rank_bgn, g, test_bgn)) {
31263da42859SDinh Nguyen 		set_failing_group_stage(g, CAL_STAGE_WRITES,
31273da42859SDinh Nguyen 					CAL_SUBSTAGE_WRITES_CENTER);
31283da42859SDinh Nguyen 		return 0;
31293da42859SDinh Nguyen 	}
31303da42859SDinh Nguyen 
31313da42859SDinh Nguyen 	return 1;
31323da42859SDinh Nguyen }
31333da42859SDinh Nguyen 
31343da42859SDinh Nguyen /* precharge all banks and activate row 0 in bank "000..." and bank "111..." */
31353da42859SDinh Nguyen static void mem_precharge_and_activate(void)
31363da42859SDinh Nguyen {
31373da42859SDinh Nguyen 	uint32_t r;
31383da42859SDinh Nguyen 
31393da42859SDinh Nguyen 	for (r = 0; r < RW_MGR_MEM_NUMBER_OF_RANKS; r++) {
31403da42859SDinh Nguyen 		if (param->skip_ranks[r]) {
31413da42859SDinh Nguyen 			/* request to skip the rank */
31423da42859SDinh Nguyen 			continue;
31433da42859SDinh Nguyen 		}
31443da42859SDinh Nguyen 
31453da42859SDinh Nguyen 		/* set rank */
31463da42859SDinh Nguyen 		set_rank_and_odt_mask(r, RW_MGR_ODT_MODE_OFF);
31473da42859SDinh Nguyen 
31483da42859SDinh Nguyen 		/* precharge all banks ... */
31491273dd9eSMarek Vasut 		writel(RW_MGR_PRECHARGE_ALL, SDR_PHYGRP_RWMGRGRP_ADDRESS |
31501273dd9eSMarek Vasut 					     RW_MGR_RUN_SINGLE_GROUP_OFFSET);
31513da42859SDinh Nguyen 
31521273dd9eSMarek Vasut 		writel(0x0F, &sdr_rw_load_mgr_regs->load_cntr0);
31531273dd9eSMarek Vasut 		writel(RW_MGR_ACTIVATE_0_AND_1_WAIT1,
31541273dd9eSMarek Vasut 			&sdr_rw_load_jump_mgr_regs->load_jump_add0);
31553da42859SDinh Nguyen 
31561273dd9eSMarek Vasut 		writel(0x0F, &sdr_rw_load_mgr_regs->load_cntr1);
31571273dd9eSMarek Vasut 		writel(RW_MGR_ACTIVATE_0_AND_1_WAIT2,
31581273dd9eSMarek Vasut 			&sdr_rw_load_jump_mgr_regs->load_jump_add1);
31593da42859SDinh Nguyen 
31603da42859SDinh Nguyen 		/* activate rows */
31611273dd9eSMarek Vasut 		writel(RW_MGR_ACTIVATE_0_AND_1, SDR_PHYGRP_RWMGRGRP_ADDRESS |
31621273dd9eSMarek Vasut 						RW_MGR_RUN_SINGLE_GROUP_OFFSET);
31633da42859SDinh Nguyen 	}
31643da42859SDinh Nguyen }
31653da42859SDinh Nguyen 
31663da42859SDinh Nguyen /* Configure various memory related parameters. */
31673da42859SDinh Nguyen static void mem_config(void)
31683da42859SDinh Nguyen {
31693da42859SDinh Nguyen 	uint32_t rlat, wlat;
31703da42859SDinh Nguyen 	uint32_t rw_wl_nop_cycles;
31713da42859SDinh Nguyen 	uint32_t max_latency;
31723da42859SDinh Nguyen 
31733da42859SDinh Nguyen 	debug("%s:%d\n", __func__, __LINE__);
31743da42859SDinh Nguyen 	/* read in write and read latency */
31751273dd9eSMarek Vasut 	wlat = readl(&data_mgr->t_wl_add);
31761273dd9eSMarek Vasut 	wlat += readl(&data_mgr->mem_t_add);
31773da42859SDinh Nguyen 
31783da42859SDinh Nguyen 	/* WL for hard phy does not include additive latency */
31793da42859SDinh Nguyen 
31803da42859SDinh Nguyen 	/*
31813da42859SDinh Nguyen 	 * add addtional write latency to offset the address/command extra
31823da42859SDinh Nguyen 	 * clock cycle. We change the AC mux setting causing AC to be delayed
31833da42859SDinh Nguyen 	 * by one mem clock cycle. Only do this for DDR3
31843da42859SDinh Nguyen 	 */
31853da42859SDinh Nguyen 	wlat = wlat + 1;
31863da42859SDinh Nguyen 
31871273dd9eSMarek Vasut 	rlat = readl(&data_mgr->t_rl_add);
31883da42859SDinh Nguyen 
31893da42859SDinh Nguyen 	rw_wl_nop_cycles = wlat - 2;
31903da42859SDinh Nguyen 	gbl->rw_wl_nop_cycles = rw_wl_nop_cycles;
31913da42859SDinh Nguyen 
31923da42859SDinh Nguyen 	/*
31933da42859SDinh Nguyen 	 * For AV/CV, lfifo is hardened and always runs at full rate so
31943da42859SDinh Nguyen 	 * max latency in AFI clocks, used here, is correspondingly smaller.
31953da42859SDinh Nguyen 	 */
31963da42859SDinh Nguyen 	max_latency = (1<<MAX_LATENCY_COUNT_WIDTH)/1 - 1;
31973da42859SDinh Nguyen 	/* configure for a burst length of 8 */
31983da42859SDinh Nguyen 
31993da42859SDinh Nguyen 	/* write latency */
32003da42859SDinh Nguyen 	/* Adjust Write Latency for Hard PHY */
32013da42859SDinh Nguyen 	wlat = wlat + 1;
32023da42859SDinh Nguyen 
32033da42859SDinh Nguyen 	/* set a pretty high read latency initially */
32043da42859SDinh Nguyen 	gbl->curr_read_lat = rlat + 16;
32053da42859SDinh Nguyen 
32063da42859SDinh Nguyen 	if (gbl->curr_read_lat > max_latency)
32073da42859SDinh Nguyen 		gbl->curr_read_lat = max_latency;
32083da42859SDinh Nguyen 
32091273dd9eSMarek Vasut 	writel(gbl->curr_read_lat, &phy_mgr_cfg->phy_rlat);
32103da42859SDinh Nguyen 
32113da42859SDinh Nguyen 	/* advertise write latency */
32123da42859SDinh Nguyen 	gbl->curr_write_lat = wlat;
32131273dd9eSMarek Vasut 	writel(wlat - 2, &phy_mgr_cfg->afi_wlat);
32143da42859SDinh Nguyen 
32153da42859SDinh Nguyen 	/* initialize bit slips */
32163da42859SDinh Nguyen 	mem_precharge_and_activate();
32173da42859SDinh Nguyen }
32183da42859SDinh Nguyen 
32193da42859SDinh Nguyen /* Set VFIFO and LFIFO to instant-on settings in skip calibration mode */
32203da42859SDinh Nguyen static void mem_skip_calibrate(void)
32213da42859SDinh Nguyen {
32223da42859SDinh Nguyen 	uint32_t vfifo_offset;
32233da42859SDinh Nguyen 	uint32_t i, j, r;
32243da42859SDinh Nguyen 
32253da42859SDinh Nguyen 	debug("%s:%d\n", __func__, __LINE__);
32263da42859SDinh Nguyen 	/* Need to update every shadow register set used by the interface */
32273da42859SDinh Nguyen 	for (r = 0; r < RW_MGR_MEM_NUMBER_OF_RANKS;
32283da42859SDinh Nguyen 		r += NUM_RANKS_PER_SHADOW_REG) {
32293da42859SDinh Nguyen 		/*
32303da42859SDinh Nguyen 		 * Set output phase alignment settings appropriate for
32313da42859SDinh Nguyen 		 * skip calibration.
32323da42859SDinh Nguyen 		 */
32333da42859SDinh Nguyen 		for (i = 0; i < RW_MGR_MEM_IF_READ_DQS_WIDTH; i++) {
32343da42859SDinh Nguyen 			scc_mgr_set_dqs_en_phase(i, 0);
32353da42859SDinh Nguyen #if IO_DLL_CHAIN_LENGTH == 6
32363da42859SDinh Nguyen 			scc_mgr_set_dqdqs_output_phase(i, 6);
32373da42859SDinh Nguyen #else
32383da42859SDinh Nguyen 			scc_mgr_set_dqdqs_output_phase(i, 7);
32393da42859SDinh Nguyen #endif
32403da42859SDinh Nguyen 			/*
32413da42859SDinh Nguyen 			 * Case:33398
32423da42859SDinh Nguyen 			 *
32433da42859SDinh Nguyen 			 * Write data arrives to the I/O two cycles before write
32443da42859SDinh Nguyen 			 * latency is reached (720 deg).
32453da42859SDinh Nguyen 			 *   -> due to bit-slip in a/c bus
32463da42859SDinh Nguyen 			 *   -> to allow board skew where dqs is longer than ck
32473da42859SDinh Nguyen 			 *      -> how often can this happen!?
32483da42859SDinh Nguyen 			 *      -> can claim back some ptaps for high freq
32493da42859SDinh Nguyen 			 *       support if we can relax this, but i digress...
32503da42859SDinh Nguyen 			 *
32513da42859SDinh Nguyen 			 * The write_clk leads mem_ck by 90 deg
32523da42859SDinh Nguyen 			 * The minimum ptap of the OPA is 180 deg
32533da42859SDinh Nguyen 			 * Each ptap has (360 / IO_DLL_CHAIN_LENGH) deg of delay
32543da42859SDinh Nguyen 			 * The write_clk is always delayed by 2 ptaps
32553da42859SDinh Nguyen 			 *
32563da42859SDinh Nguyen 			 * Hence, to make DQS aligned to CK, we need to delay
32573da42859SDinh Nguyen 			 * DQS by:
32583da42859SDinh Nguyen 			 *    (720 - 90 - 180 - 2 * (360 / IO_DLL_CHAIN_LENGTH))
32593da42859SDinh Nguyen 			 *
32603da42859SDinh Nguyen 			 * Dividing the above by (360 / IO_DLL_CHAIN_LENGTH)
32613da42859SDinh Nguyen 			 * gives us the number of ptaps, which simplies to:
32623da42859SDinh Nguyen 			 *
32633da42859SDinh Nguyen 			 *    (1.25 * IO_DLL_CHAIN_LENGTH - 2)
32643da42859SDinh Nguyen 			 */
32653da42859SDinh Nguyen 			scc_mgr_set_dqdqs_output_phase(i, (1.25 *
32663da42859SDinh Nguyen 				IO_DLL_CHAIN_LENGTH - 2));
32673da42859SDinh Nguyen 		}
32681273dd9eSMarek Vasut 		writel(0xff, &sdr_scc_mgr->dqs_ena);
32691273dd9eSMarek Vasut 		writel(0xff, &sdr_scc_mgr->dqs_io_ena);
32703da42859SDinh Nguyen 
32713da42859SDinh Nguyen 		for (i = 0; i < RW_MGR_MEM_IF_WRITE_DQS_WIDTH; i++) {
32721273dd9eSMarek Vasut 			writel(i, SDR_PHYGRP_SCCGRP_ADDRESS |
32731273dd9eSMarek Vasut 				  SCC_MGR_GROUP_COUNTER_OFFSET);
32743da42859SDinh Nguyen 		}
32751273dd9eSMarek Vasut 		writel(0xff, &sdr_scc_mgr->dq_ena);
32761273dd9eSMarek Vasut 		writel(0xff, &sdr_scc_mgr->dm_ena);
32771273dd9eSMarek Vasut 		writel(0, &sdr_scc_mgr->update);
32783da42859SDinh Nguyen 	}
32793da42859SDinh Nguyen 
32803da42859SDinh Nguyen 	/* Compensate for simulation model behaviour */
32813da42859SDinh Nguyen 	for (i = 0; i < RW_MGR_MEM_IF_READ_DQS_WIDTH; i++) {
32823da42859SDinh Nguyen 		scc_mgr_set_dqs_bus_in_delay(i, 10);
32833da42859SDinh Nguyen 		scc_mgr_load_dqs(i);
32843da42859SDinh Nguyen 	}
32851273dd9eSMarek Vasut 	writel(0, &sdr_scc_mgr->update);
32863da42859SDinh Nguyen 
32873da42859SDinh Nguyen 	/*
32883da42859SDinh Nguyen 	 * ArriaV has hard FIFOs that can only be initialized by incrementing
32893da42859SDinh Nguyen 	 * in sequencer.
32903da42859SDinh Nguyen 	 */
32913da42859SDinh Nguyen 	vfifo_offset = CALIB_VFIFO_OFFSET;
32923da42859SDinh Nguyen 	for (j = 0; j < vfifo_offset; j++) {
32931273dd9eSMarek Vasut 		writel(0xff, &phy_mgr_cmd->inc_vfifo_hard_phy);
32943da42859SDinh Nguyen 	}
32951273dd9eSMarek Vasut 	writel(0, &phy_mgr_cmd->fifo_reset);
32963da42859SDinh Nguyen 
32973da42859SDinh Nguyen 	/*
32983da42859SDinh Nguyen 	 * For ACV with hard lfifo, we get the skip-cal setting from
32993da42859SDinh Nguyen 	 * generation-time constant.
33003da42859SDinh Nguyen 	 */
33013da42859SDinh Nguyen 	gbl->curr_read_lat = CALIB_LFIFO_OFFSET;
33021273dd9eSMarek Vasut 	writel(gbl->curr_read_lat, &phy_mgr_cfg->phy_rlat);
33033da42859SDinh Nguyen }
33043da42859SDinh Nguyen 
33053da42859SDinh Nguyen /* Memory calibration entry point */
33063da42859SDinh Nguyen static uint32_t mem_calibrate(void)
33073da42859SDinh Nguyen {
33083da42859SDinh Nguyen 	uint32_t i;
33093da42859SDinh Nguyen 	uint32_t rank_bgn, sr;
33103da42859SDinh Nguyen 	uint32_t write_group, write_test_bgn;
33113da42859SDinh Nguyen 	uint32_t read_group, read_test_bgn;
33123da42859SDinh Nguyen 	uint32_t run_groups, current_run;
33133da42859SDinh Nguyen 	uint32_t failing_groups = 0;
33143da42859SDinh Nguyen 	uint32_t group_failed = 0;
33153da42859SDinh Nguyen 	uint32_t sr_failed = 0;
33163da42859SDinh Nguyen 
33173da42859SDinh Nguyen 	debug("%s:%d\n", __func__, __LINE__);
33183da42859SDinh Nguyen 	/* Initialize the data settings */
33193da42859SDinh Nguyen 
33203da42859SDinh Nguyen 	gbl->error_substage = CAL_SUBSTAGE_NIL;
33213da42859SDinh Nguyen 	gbl->error_stage = CAL_STAGE_NIL;
33223da42859SDinh Nguyen 	gbl->error_group = 0xff;
33233da42859SDinh Nguyen 	gbl->fom_in = 0;
33243da42859SDinh Nguyen 	gbl->fom_out = 0;
33253da42859SDinh Nguyen 
33263da42859SDinh Nguyen 	mem_config();
33273da42859SDinh Nguyen 
33283da42859SDinh Nguyen 	for (i = 0; i < RW_MGR_MEM_IF_READ_DQS_WIDTH; i++) {
33291273dd9eSMarek Vasut 		writel(i, SDR_PHYGRP_SCCGRP_ADDRESS |
33301273dd9eSMarek Vasut 			  SCC_MGR_GROUP_COUNTER_OFFSET);
3331*fa5d821bSMarek Vasut 		/* Only needed once to set all groups, pins, DQ, DQS, DM. */
3332*fa5d821bSMarek Vasut 		if (i == 0)
3333*fa5d821bSMarek Vasut 			scc_mgr_set_hhp_extras();
3334*fa5d821bSMarek Vasut 
3335c5c5f537SMarek Vasut 		scc_set_bypass_mode(i);
33363da42859SDinh Nguyen 	}
33373da42859SDinh Nguyen 
33383da42859SDinh Nguyen 	if ((dyn_calib_steps & CALIB_SKIP_ALL) == CALIB_SKIP_ALL) {
33393da42859SDinh Nguyen 		/*
33403da42859SDinh Nguyen 		 * Set VFIFO and LFIFO to instant-on settings in skip
33413da42859SDinh Nguyen 		 * calibration mode.
33423da42859SDinh Nguyen 		 */
33433da42859SDinh Nguyen 		mem_skip_calibrate();
33443da42859SDinh Nguyen 	} else {
33453da42859SDinh Nguyen 		for (i = 0; i < NUM_CALIB_REPEAT; i++) {
33463da42859SDinh Nguyen 			/*
33473da42859SDinh Nguyen 			 * Zero all delay chain/phase settings for all
33483da42859SDinh Nguyen 			 * groups and all shadow register sets.
33493da42859SDinh Nguyen 			 */
33503da42859SDinh Nguyen 			scc_mgr_zero_all();
33513da42859SDinh Nguyen 
33523da42859SDinh Nguyen 			run_groups = ~param->skip_groups;
33533da42859SDinh Nguyen 
33543da42859SDinh Nguyen 			for (write_group = 0, write_test_bgn = 0; write_group
33553da42859SDinh Nguyen 				< RW_MGR_MEM_IF_WRITE_DQS_WIDTH; write_group++,
33563da42859SDinh Nguyen 				write_test_bgn += RW_MGR_MEM_DQ_PER_WRITE_DQS) {
33573da42859SDinh Nguyen 				/* Initialized the group failure */
33583da42859SDinh Nguyen 				group_failed = 0;
33593da42859SDinh Nguyen 
33603da42859SDinh Nguyen 				current_run = run_groups & ((1 <<
33613da42859SDinh Nguyen 					RW_MGR_NUM_DQS_PER_WRITE_GROUP) - 1);
33623da42859SDinh Nguyen 				run_groups = run_groups >>
33633da42859SDinh Nguyen 					RW_MGR_NUM_DQS_PER_WRITE_GROUP;
33643da42859SDinh Nguyen 
33653da42859SDinh Nguyen 				if (current_run == 0)
33663da42859SDinh Nguyen 					continue;
33673da42859SDinh Nguyen 
33681273dd9eSMarek Vasut 				writel(write_group, SDR_PHYGRP_SCCGRP_ADDRESS |
33691273dd9eSMarek Vasut 						    SCC_MGR_GROUP_COUNTER_OFFSET);
33703da42859SDinh Nguyen 				scc_mgr_zero_group(write_group, write_test_bgn,
33713da42859SDinh Nguyen 						   0);
33723da42859SDinh Nguyen 
33733da42859SDinh Nguyen 				for (read_group = write_group *
33743da42859SDinh Nguyen 					RW_MGR_MEM_IF_READ_DQS_WIDTH /
33753da42859SDinh Nguyen 					RW_MGR_MEM_IF_WRITE_DQS_WIDTH,
33763da42859SDinh Nguyen 					read_test_bgn = 0;
33773da42859SDinh Nguyen 					read_group < (write_group + 1) *
33783da42859SDinh Nguyen 					RW_MGR_MEM_IF_READ_DQS_WIDTH /
33793da42859SDinh Nguyen 					RW_MGR_MEM_IF_WRITE_DQS_WIDTH &&
33803da42859SDinh Nguyen 					group_failed == 0;
33813da42859SDinh Nguyen 					read_group++, read_test_bgn +=
33823da42859SDinh Nguyen 					RW_MGR_MEM_DQ_PER_READ_DQS) {
33833da42859SDinh Nguyen 					/* Calibrate the VFIFO */
33843da42859SDinh Nguyen 					if (!((STATIC_CALIB_STEPS) &
33853da42859SDinh Nguyen 						CALIB_SKIP_VFIFO)) {
33863da42859SDinh Nguyen 						if (!rw_mgr_mem_calibrate_vfifo
33873da42859SDinh Nguyen 							(read_group,
33883da42859SDinh Nguyen 							read_test_bgn)) {
33893da42859SDinh Nguyen 							group_failed = 1;
33903da42859SDinh Nguyen 
33913da42859SDinh Nguyen 							if (!(gbl->
33923da42859SDinh Nguyen 							phy_debug_mode_flags &
33933da42859SDinh Nguyen 						PHY_DEBUG_SWEEP_ALL_GROUPS)) {
33943da42859SDinh Nguyen 								return 0;
33953da42859SDinh Nguyen 							}
33963da42859SDinh Nguyen 						}
33973da42859SDinh Nguyen 					}
33983da42859SDinh Nguyen 				}
33993da42859SDinh Nguyen 
34003da42859SDinh Nguyen 				/* Calibrate the output side */
34013da42859SDinh Nguyen 				if (group_failed == 0)	{
34023da42859SDinh Nguyen 					for (rank_bgn = 0, sr = 0; rank_bgn
34033da42859SDinh Nguyen 						< RW_MGR_MEM_NUMBER_OF_RANKS;
34043da42859SDinh Nguyen 						rank_bgn +=
34053da42859SDinh Nguyen 						NUM_RANKS_PER_SHADOW_REG,
34063da42859SDinh Nguyen 						++sr) {
34073da42859SDinh Nguyen 						sr_failed = 0;
34083da42859SDinh Nguyen 						if (!((STATIC_CALIB_STEPS) &
34093da42859SDinh Nguyen 						CALIB_SKIP_WRITES)) {
34103da42859SDinh Nguyen 							if ((STATIC_CALIB_STEPS)
34113da42859SDinh Nguyen 						& CALIB_SKIP_DELAY_SWEEPS) {
34123da42859SDinh Nguyen 						/* not needed in quick mode! */
34133da42859SDinh Nguyen 							} else {
34143da42859SDinh Nguyen 						/*
34153da42859SDinh Nguyen 						 * Determine if this set of
34163da42859SDinh Nguyen 						 * ranks should be skipped
34173da42859SDinh Nguyen 						 * entirely.
34183da42859SDinh Nguyen 						 */
34193da42859SDinh Nguyen 					if (!param->skip_shadow_regs[sr]) {
34203da42859SDinh Nguyen 						if (!rw_mgr_mem_calibrate_writes
34213da42859SDinh Nguyen 						(rank_bgn, write_group,
34223da42859SDinh Nguyen 						write_test_bgn)) {
34233da42859SDinh Nguyen 							sr_failed = 1;
34243da42859SDinh Nguyen 							if (!(gbl->
34253da42859SDinh Nguyen 							phy_debug_mode_flags &
34263da42859SDinh Nguyen 						PHY_DEBUG_SWEEP_ALL_GROUPS)) {
34273da42859SDinh Nguyen 								return 0;
34283da42859SDinh Nguyen 									}
34293da42859SDinh Nguyen 									}
34303da42859SDinh Nguyen 								}
34313da42859SDinh Nguyen 							}
34323da42859SDinh Nguyen 						}
34333da42859SDinh Nguyen 						if (sr_failed != 0)
34343da42859SDinh Nguyen 							group_failed = 1;
34353da42859SDinh Nguyen 					}
34363da42859SDinh Nguyen 				}
34373da42859SDinh Nguyen 
34383da42859SDinh Nguyen 				if (group_failed == 0) {
34393da42859SDinh Nguyen 					for (read_group = write_group *
34403da42859SDinh Nguyen 					RW_MGR_MEM_IF_READ_DQS_WIDTH /
34413da42859SDinh Nguyen 					RW_MGR_MEM_IF_WRITE_DQS_WIDTH,
34423da42859SDinh Nguyen 					read_test_bgn = 0;
34433da42859SDinh Nguyen 						read_group < (write_group + 1)
34443da42859SDinh Nguyen 						* RW_MGR_MEM_IF_READ_DQS_WIDTH
34453da42859SDinh Nguyen 						/ RW_MGR_MEM_IF_WRITE_DQS_WIDTH &&
34463da42859SDinh Nguyen 						group_failed == 0;
34473da42859SDinh Nguyen 						read_group++, read_test_bgn +=
34483da42859SDinh Nguyen 						RW_MGR_MEM_DQ_PER_READ_DQS) {
34493da42859SDinh Nguyen 						if (!((STATIC_CALIB_STEPS) &
34503da42859SDinh Nguyen 							CALIB_SKIP_WRITES)) {
34513da42859SDinh Nguyen 					if (!rw_mgr_mem_calibrate_vfifo_end
34523da42859SDinh Nguyen 						(read_group, read_test_bgn)) {
34533da42859SDinh Nguyen 							group_failed = 1;
34543da42859SDinh Nguyen 
34553da42859SDinh Nguyen 						if (!(gbl->phy_debug_mode_flags
34563da42859SDinh Nguyen 						& PHY_DEBUG_SWEEP_ALL_GROUPS)) {
34573da42859SDinh Nguyen 								return 0;
34583da42859SDinh Nguyen 								}
34593da42859SDinh Nguyen 							}
34603da42859SDinh Nguyen 						}
34613da42859SDinh Nguyen 					}
34623da42859SDinh Nguyen 				}
34633da42859SDinh Nguyen 
34643da42859SDinh Nguyen 				if (group_failed != 0)
34653da42859SDinh Nguyen 					failing_groups++;
34663da42859SDinh Nguyen 			}
34673da42859SDinh Nguyen 
34683da42859SDinh Nguyen 			/*
34693da42859SDinh Nguyen 			 * USER If there are any failing groups then report
34703da42859SDinh Nguyen 			 * the failure.
34713da42859SDinh Nguyen 			 */
34723da42859SDinh Nguyen 			if (failing_groups != 0)
34733da42859SDinh Nguyen 				return 0;
34743da42859SDinh Nguyen 
34753da42859SDinh Nguyen 			/* Calibrate the LFIFO */
34763da42859SDinh Nguyen 			if (!((STATIC_CALIB_STEPS) & CALIB_SKIP_LFIFO)) {
34773da42859SDinh Nguyen 				/*
34783da42859SDinh Nguyen 				 * If we're skipping groups as part of debug,
34793da42859SDinh Nguyen 				 * don't calibrate LFIFO.
34803da42859SDinh Nguyen 				 */
34813da42859SDinh Nguyen 				if (param->skip_groups == 0) {
34823da42859SDinh Nguyen 					if (!rw_mgr_mem_calibrate_lfifo())
34833da42859SDinh Nguyen 						return 0;
34843da42859SDinh Nguyen 				}
34853da42859SDinh Nguyen 			}
34863da42859SDinh Nguyen 		}
34873da42859SDinh Nguyen 	}
34883da42859SDinh Nguyen 
34893da42859SDinh Nguyen 	/*
34903da42859SDinh Nguyen 	 * Do not remove this line as it makes sure all of our decisions
34913da42859SDinh Nguyen 	 * have been applied.
34923da42859SDinh Nguyen 	 */
34931273dd9eSMarek Vasut 	writel(0, &sdr_scc_mgr->update);
34943da42859SDinh Nguyen 	return 1;
34953da42859SDinh Nguyen }
34963da42859SDinh Nguyen 
34973da42859SDinh Nguyen static uint32_t run_mem_calibrate(void)
34983da42859SDinh Nguyen {
34993da42859SDinh Nguyen 	uint32_t pass;
35003da42859SDinh Nguyen 	uint32_t debug_info;
35013da42859SDinh Nguyen 
35023da42859SDinh Nguyen 	debug("%s:%d\n", __func__, __LINE__);
35033da42859SDinh Nguyen 
35043da42859SDinh Nguyen 	/* Reset pass/fail status shown on afi_cal_success/fail */
35051273dd9eSMarek Vasut 	writel(PHY_MGR_CAL_RESET, &phy_mgr_cfg->cal_status);
35063da42859SDinh Nguyen 
35073da42859SDinh Nguyen 	/* stop tracking manger */
35086cb9f167SMarek Vasut 	uint32_t ctrlcfg = readl(&sdr_ctrl->ctrl_cfg);
35093da42859SDinh Nguyen 
35106cb9f167SMarek Vasut 	writel(ctrlcfg & 0xFFBFFFFF, &sdr_ctrl->ctrl_cfg);
35113da42859SDinh Nguyen 
35123da42859SDinh Nguyen 	initialize();
35133da42859SDinh Nguyen 	rw_mgr_mem_initialize();
35143da42859SDinh Nguyen 
35153da42859SDinh Nguyen 	pass = mem_calibrate();
35163da42859SDinh Nguyen 
35173da42859SDinh Nguyen 	mem_precharge_and_activate();
35181273dd9eSMarek Vasut 	writel(0, &phy_mgr_cmd->fifo_reset);
35193da42859SDinh Nguyen 
35203da42859SDinh Nguyen 	/*
35213da42859SDinh Nguyen 	 * Handoff:
35223da42859SDinh Nguyen 	 * Don't return control of the PHY back to AFI when in debug mode.
35233da42859SDinh Nguyen 	 */
35243da42859SDinh Nguyen 	if ((gbl->phy_debug_mode_flags & PHY_DEBUG_IN_DEBUG_MODE) == 0) {
35253da42859SDinh Nguyen 		rw_mgr_mem_handoff();
35263da42859SDinh Nguyen 		/*
35273da42859SDinh Nguyen 		 * In Hard PHY this is a 2-bit control:
35283da42859SDinh Nguyen 		 * 0: AFI Mux Select
35293da42859SDinh Nguyen 		 * 1: DDIO Mux Select
35303da42859SDinh Nguyen 		 */
35311273dd9eSMarek Vasut 		writel(0x2, &phy_mgr_cfg->mux_sel);
35323da42859SDinh Nguyen 	}
35333da42859SDinh Nguyen 
35346cb9f167SMarek Vasut 	writel(ctrlcfg, &sdr_ctrl->ctrl_cfg);
35353da42859SDinh Nguyen 
35363da42859SDinh Nguyen 	if (pass) {
35373da42859SDinh Nguyen 		printf("%s: CALIBRATION PASSED\n", __FILE__);
35383da42859SDinh Nguyen 
35393da42859SDinh Nguyen 		gbl->fom_in /= 2;
35403da42859SDinh Nguyen 		gbl->fom_out /= 2;
35413da42859SDinh Nguyen 
35423da42859SDinh Nguyen 		if (gbl->fom_in > 0xff)
35433da42859SDinh Nguyen 			gbl->fom_in = 0xff;
35443da42859SDinh Nguyen 
35453da42859SDinh Nguyen 		if (gbl->fom_out > 0xff)
35463da42859SDinh Nguyen 			gbl->fom_out = 0xff;
35473da42859SDinh Nguyen 
35483da42859SDinh Nguyen 		/* Update the FOM in the register file */
35493da42859SDinh Nguyen 		debug_info = gbl->fom_in;
35503da42859SDinh Nguyen 		debug_info |= gbl->fom_out << 8;
35511273dd9eSMarek Vasut 		writel(debug_info, &sdr_reg_file->fom);
35523da42859SDinh Nguyen 
35531273dd9eSMarek Vasut 		writel(debug_info, &phy_mgr_cfg->cal_debug_info);
35541273dd9eSMarek Vasut 		writel(PHY_MGR_CAL_SUCCESS, &phy_mgr_cfg->cal_status);
35553da42859SDinh Nguyen 	} else {
35563da42859SDinh Nguyen 		printf("%s: CALIBRATION FAILED\n", __FILE__);
35573da42859SDinh Nguyen 
35583da42859SDinh Nguyen 		debug_info = gbl->error_stage;
35593da42859SDinh Nguyen 		debug_info |= gbl->error_substage << 8;
35603da42859SDinh Nguyen 		debug_info |= gbl->error_group << 16;
35613da42859SDinh Nguyen 
35621273dd9eSMarek Vasut 		writel(debug_info, &sdr_reg_file->failing_stage);
35631273dd9eSMarek Vasut 		writel(debug_info, &phy_mgr_cfg->cal_debug_info);
35641273dd9eSMarek Vasut 		writel(PHY_MGR_CAL_FAIL, &phy_mgr_cfg->cal_status);
35653da42859SDinh Nguyen 
35663da42859SDinh Nguyen 		/* Update the failing group/stage in the register file */
35673da42859SDinh Nguyen 		debug_info = gbl->error_stage;
35683da42859SDinh Nguyen 		debug_info |= gbl->error_substage << 8;
35693da42859SDinh Nguyen 		debug_info |= gbl->error_group << 16;
35701273dd9eSMarek Vasut 		writel(debug_info, &sdr_reg_file->failing_stage);
35713da42859SDinh Nguyen 	}
35723da42859SDinh Nguyen 
35733da42859SDinh Nguyen 	return pass;
35743da42859SDinh Nguyen }
35753da42859SDinh Nguyen 
3576bb06434bSMarek Vasut /**
3577bb06434bSMarek Vasut  * hc_initialize_rom_data() - Initialize ROM data
3578bb06434bSMarek Vasut  *
3579bb06434bSMarek Vasut  * Initialize ROM data.
3580bb06434bSMarek Vasut  */
35813da42859SDinh Nguyen static void hc_initialize_rom_data(void)
35823da42859SDinh Nguyen {
3583bb06434bSMarek Vasut 	u32 i, addr;
35843da42859SDinh Nguyen 
3585c4815f76SMarek Vasut 	addr = SDR_PHYGRP_RWMGRGRP_ADDRESS | RW_MGR_INST_ROM_WRITE_OFFSET;
3586bb06434bSMarek Vasut 	for (i = 0; i < ARRAY_SIZE(inst_rom_init); i++)
3587bb06434bSMarek Vasut 		writel(inst_rom_init[i], addr + (i << 2));
35883da42859SDinh Nguyen 
3589c4815f76SMarek Vasut 	addr = SDR_PHYGRP_RWMGRGRP_ADDRESS | RW_MGR_AC_ROM_WRITE_OFFSET;
3590bb06434bSMarek Vasut 	for (i = 0; i < ARRAY_SIZE(ac_rom_init); i++)
3591bb06434bSMarek Vasut 		writel(ac_rom_init[i], addr + (i << 2));
35923da42859SDinh Nguyen }
35933da42859SDinh Nguyen 
35949c1ab2caSMarek Vasut /**
35959c1ab2caSMarek Vasut  * initialize_reg_file() - Initialize SDR register file
35969c1ab2caSMarek Vasut  *
35979c1ab2caSMarek Vasut  * Initialize SDR register file.
35989c1ab2caSMarek Vasut  */
35993da42859SDinh Nguyen static void initialize_reg_file(void)
36003da42859SDinh Nguyen {
36013da42859SDinh Nguyen 	/* Initialize the register file with the correct data */
36021273dd9eSMarek Vasut 	writel(REG_FILE_INIT_SEQ_SIGNATURE, &sdr_reg_file->signature);
36031273dd9eSMarek Vasut 	writel(0, &sdr_reg_file->debug_data_addr);
36041273dd9eSMarek Vasut 	writel(0, &sdr_reg_file->cur_stage);
36051273dd9eSMarek Vasut 	writel(0, &sdr_reg_file->fom);
36061273dd9eSMarek Vasut 	writel(0, &sdr_reg_file->failing_stage);
36071273dd9eSMarek Vasut 	writel(0, &sdr_reg_file->debug1);
36081273dd9eSMarek Vasut 	writel(0, &sdr_reg_file->debug2);
36093da42859SDinh Nguyen }
36103da42859SDinh Nguyen 
36112ca151f8SMarek Vasut /**
36122ca151f8SMarek Vasut  * initialize_hps_phy() - Initialize HPS PHY
36132ca151f8SMarek Vasut  *
36142ca151f8SMarek Vasut  * Initialize HPS PHY.
36152ca151f8SMarek Vasut  */
36163da42859SDinh Nguyen static void initialize_hps_phy(void)
36173da42859SDinh Nguyen {
36183da42859SDinh Nguyen 	uint32_t reg;
36193da42859SDinh Nguyen 	/*
36203da42859SDinh Nguyen 	 * Tracking also gets configured here because it's in the
36213da42859SDinh Nguyen 	 * same register.
36223da42859SDinh Nguyen 	 */
36233da42859SDinh Nguyen 	uint32_t trk_sample_count = 7500;
36243da42859SDinh Nguyen 	uint32_t trk_long_idle_sample_count = (10 << 16) | 100;
36253da42859SDinh Nguyen 	/*
36263da42859SDinh Nguyen 	 * Format is number of outer loops in the 16 MSB, sample
36273da42859SDinh Nguyen 	 * count in 16 LSB.
36283da42859SDinh Nguyen 	 */
36293da42859SDinh Nguyen 
36303da42859SDinh Nguyen 	reg = 0;
36313da42859SDinh Nguyen 	reg |= SDR_CTRLGRP_PHYCTRL_PHYCTRL_0_ACDELAYEN_SET(2);
36323da42859SDinh Nguyen 	reg |= SDR_CTRLGRP_PHYCTRL_PHYCTRL_0_DQDELAYEN_SET(1);
36333da42859SDinh Nguyen 	reg |= SDR_CTRLGRP_PHYCTRL_PHYCTRL_0_DQSDELAYEN_SET(1);
36343da42859SDinh Nguyen 	reg |= SDR_CTRLGRP_PHYCTRL_PHYCTRL_0_DQSLOGICDELAYEN_SET(1);
36353da42859SDinh Nguyen 	reg |= SDR_CTRLGRP_PHYCTRL_PHYCTRL_0_RESETDELAYEN_SET(0);
36363da42859SDinh Nguyen 	reg |= SDR_CTRLGRP_PHYCTRL_PHYCTRL_0_LPDDRDIS_SET(1);
36373da42859SDinh Nguyen 	/*
36383da42859SDinh Nguyen 	 * This field selects the intrinsic latency to RDATA_EN/FULL path.
36393da42859SDinh Nguyen 	 * 00-bypass, 01- add 5 cycles, 10- add 10 cycles, 11- add 15 cycles.
36403da42859SDinh Nguyen 	 */
36413da42859SDinh Nguyen 	reg |= SDR_CTRLGRP_PHYCTRL_PHYCTRL_0_ADDLATSEL_SET(0);
36423da42859SDinh Nguyen 	reg |= SDR_CTRLGRP_PHYCTRL_PHYCTRL_0_SAMPLECOUNT_19_0_SET(
36433da42859SDinh Nguyen 		trk_sample_count);
36446cb9f167SMarek Vasut 	writel(reg, &sdr_ctrl->phy_ctrl0);
36453da42859SDinh Nguyen 
36463da42859SDinh Nguyen 	reg = 0;
36473da42859SDinh Nguyen 	reg |= SDR_CTRLGRP_PHYCTRL_PHYCTRL_1_SAMPLECOUNT_31_20_SET(
36483da42859SDinh Nguyen 		trk_sample_count >>
36493da42859SDinh Nguyen 		SDR_CTRLGRP_PHYCTRL_PHYCTRL_0_SAMPLECOUNT_19_0_WIDTH);
36503da42859SDinh Nguyen 	reg |= SDR_CTRLGRP_PHYCTRL_PHYCTRL_1_LONGIDLESAMPLECOUNT_19_0_SET(
36513da42859SDinh Nguyen 		trk_long_idle_sample_count);
36526cb9f167SMarek Vasut 	writel(reg, &sdr_ctrl->phy_ctrl1);
36533da42859SDinh Nguyen 
36543da42859SDinh Nguyen 	reg = 0;
36553da42859SDinh Nguyen 	reg |= SDR_CTRLGRP_PHYCTRL_PHYCTRL_2_LONGIDLESAMPLECOUNT_31_20_SET(
36563da42859SDinh Nguyen 		trk_long_idle_sample_count >>
36573da42859SDinh Nguyen 		SDR_CTRLGRP_PHYCTRL_PHYCTRL_1_LONGIDLESAMPLECOUNT_19_0_WIDTH);
36586cb9f167SMarek Vasut 	writel(reg, &sdr_ctrl->phy_ctrl2);
36593da42859SDinh Nguyen }
36603da42859SDinh Nguyen 
36613da42859SDinh Nguyen static void initialize_tracking(void)
36623da42859SDinh Nguyen {
36633da42859SDinh Nguyen 	uint32_t concatenated_longidle = 0x0;
36643da42859SDinh Nguyen 	uint32_t concatenated_delays = 0x0;
36653da42859SDinh Nguyen 	uint32_t concatenated_rw_addr = 0x0;
36663da42859SDinh Nguyen 	uint32_t concatenated_refresh = 0x0;
36673da42859SDinh Nguyen 	uint32_t trk_sample_count = 7500;
36683da42859SDinh Nguyen 	uint32_t dtaps_per_ptap;
36693da42859SDinh Nguyen 	uint32_t tmp_delay;
36703da42859SDinh Nguyen 
36713da42859SDinh Nguyen 	/*
36723da42859SDinh Nguyen 	 * compute usable version of value in case we skip full
36733da42859SDinh Nguyen 	 * computation later
36743da42859SDinh Nguyen 	 */
36753da42859SDinh Nguyen 	dtaps_per_ptap = 0;
36763da42859SDinh Nguyen 	tmp_delay = 0;
36773da42859SDinh Nguyen 	while (tmp_delay < IO_DELAY_PER_OPA_TAP) {
36783da42859SDinh Nguyen 		dtaps_per_ptap++;
36793da42859SDinh Nguyen 		tmp_delay += IO_DELAY_PER_DCHAIN_TAP;
36803da42859SDinh Nguyen 	}
36813da42859SDinh Nguyen 	dtaps_per_ptap--;
36823da42859SDinh Nguyen 
36833da42859SDinh Nguyen 	concatenated_longidle = concatenated_longidle ^ 10;
36843da42859SDinh Nguyen 		/*longidle outer loop */
36853da42859SDinh Nguyen 	concatenated_longidle = concatenated_longidle << 16;
36863da42859SDinh Nguyen 	concatenated_longidle = concatenated_longidle ^ 100;
36873da42859SDinh Nguyen 		/*longidle sample count */
36883da42859SDinh Nguyen 	concatenated_delays = concatenated_delays ^ 243;
36893da42859SDinh Nguyen 		/* trfc, worst case of 933Mhz 4Gb */
36903da42859SDinh Nguyen 	concatenated_delays = concatenated_delays << 8;
36913da42859SDinh Nguyen 	concatenated_delays = concatenated_delays ^ 14;
36923da42859SDinh Nguyen 		/* trcd, worst case */
36933da42859SDinh Nguyen 	concatenated_delays = concatenated_delays << 8;
36943da42859SDinh Nguyen 	concatenated_delays = concatenated_delays ^ 10;
36953da42859SDinh Nguyen 		/* vfifo wait */
36963da42859SDinh Nguyen 	concatenated_delays = concatenated_delays << 8;
36973da42859SDinh Nguyen 	concatenated_delays = concatenated_delays ^ 4;
36983da42859SDinh Nguyen 		/* mux delay */
36993da42859SDinh Nguyen 
37003da42859SDinh Nguyen 	concatenated_rw_addr = concatenated_rw_addr ^ RW_MGR_IDLE;
37013da42859SDinh Nguyen 	concatenated_rw_addr = concatenated_rw_addr << 8;
37023da42859SDinh Nguyen 	concatenated_rw_addr = concatenated_rw_addr ^ RW_MGR_ACTIVATE_1;
37033da42859SDinh Nguyen 	concatenated_rw_addr = concatenated_rw_addr << 8;
37043da42859SDinh Nguyen 	concatenated_rw_addr = concatenated_rw_addr ^ RW_MGR_SGLE_READ;
37053da42859SDinh Nguyen 	concatenated_rw_addr = concatenated_rw_addr << 8;
37063da42859SDinh Nguyen 	concatenated_rw_addr = concatenated_rw_addr ^ RW_MGR_PRECHARGE_ALL;
37073da42859SDinh Nguyen 
37083da42859SDinh Nguyen 	concatenated_refresh = concatenated_refresh ^ RW_MGR_REFRESH_ALL;
37093da42859SDinh Nguyen 	concatenated_refresh = concatenated_refresh << 24;
37103da42859SDinh Nguyen 	concatenated_refresh = concatenated_refresh ^ 1000; /* trefi */
37113da42859SDinh Nguyen 
37123da42859SDinh Nguyen 	/* Initialize the register file with the correct data */
37131273dd9eSMarek Vasut 	writel(dtaps_per_ptap, &sdr_reg_file->dtaps_per_ptap);
37141273dd9eSMarek Vasut 	writel(trk_sample_count, &sdr_reg_file->trk_sample_count);
37151273dd9eSMarek Vasut 	writel(concatenated_longidle, &sdr_reg_file->trk_longidle);
37161273dd9eSMarek Vasut 	writel(concatenated_delays, &sdr_reg_file->delays);
37171273dd9eSMarek Vasut 	writel(concatenated_rw_addr, &sdr_reg_file->trk_rw_mgr_addr);
37181273dd9eSMarek Vasut 	writel(RW_MGR_MEM_IF_READ_DQS_WIDTH, &sdr_reg_file->trk_read_dqs_width);
37191273dd9eSMarek Vasut 	writel(concatenated_refresh, &sdr_reg_file->trk_rfsh);
37203da42859SDinh Nguyen }
37213da42859SDinh Nguyen 
37223da42859SDinh Nguyen int sdram_calibration_full(void)
37233da42859SDinh Nguyen {
37243da42859SDinh Nguyen 	struct param_type my_param;
37253da42859SDinh Nguyen 	struct gbl_type my_gbl;
37263da42859SDinh Nguyen 	uint32_t pass;
37273da42859SDinh Nguyen 	uint32_t i;
37283da42859SDinh Nguyen 
37293da42859SDinh Nguyen 	param = &my_param;
37303da42859SDinh Nguyen 	gbl = &my_gbl;
37313da42859SDinh Nguyen 
37323da42859SDinh Nguyen 	/* Initialize the debug mode flags */
37333da42859SDinh Nguyen 	gbl->phy_debug_mode_flags = 0;
37343da42859SDinh Nguyen 	/* Set the calibration enabled by default */
37353da42859SDinh Nguyen 	gbl->phy_debug_mode_flags |= PHY_DEBUG_ENABLE_CAL_RPT;
37363da42859SDinh Nguyen 	/*
37373da42859SDinh Nguyen 	 * Only sweep all groups (regardless of fail state) by default
37383da42859SDinh Nguyen 	 * Set enabled read test by default.
37393da42859SDinh Nguyen 	 */
37403da42859SDinh Nguyen #if DISABLE_GUARANTEED_READ
37413da42859SDinh Nguyen 	gbl->phy_debug_mode_flags |= PHY_DEBUG_DISABLE_GUARANTEED_READ;
37423da42859SDinh Nguyen #endif
37433da42859SDinh Nguyen 	/* Initialize the register file */
37443da42859SDinh Nguyen 	initialize_reg_file();
37453da42859SDinh Nguyen 
37463da42859SDinh Nguyen 	/* Initialize any PHY CSR */
37473da42859SDinh Nguyen 	initialize_hps_phy();
37483da42859SDinh Nguyen 
37493da42859SDinh Nguyen 	scc_mgr_initialize();
37503da42859SDinh Nguyen 
37513da42859SDinh Nguyen 	initialize_tracking();
37523da42859SDinh Nguyen 
37533da42859SDinh Nguyen 	/* USER Enable all ranks, groups */
37543da42859SDinh Nguyen 	for (i = 0; i < RW_MGR_MEM_NUMBER_OF_RANKS; i++)
37553da42859SDinh Nguyen 		param->skip_ranks[i] = 0;
37563da42859SDinh Nguyen 	for (i = 0; i < NUM_SHADOW_REGS; ++i)
37573da42859SDinh Nguyen 		param->skip_shadow_regs[i] = 0;
37583da42859SDinh Nguyen 	param->skip_groups = 0;
37593da42859SDinh Nguyen 
37603da42859SDinh Nguyen 	printf("%s: Preparing to start memory calibration\n", __FILE__);
37613da42859SDinh Nguyen 
37623da42859SDinh Nguyen 	debug("%s:%d\n", __func__, __LINE__);
376323f62b36SMarek Vasut 	debug_cond(DLEVEL == 1,
376423f62b36SMarek Vasut 		   "DDR3 FULL_RATE ranks=%u cs/dimm=%u dq/dqs=%u,%u vg/dqs=%u,%u ",
376523f62b36SMarek Vasut 		   RW_MGR_MEM_NUMBER_OF_RANKS, RW_MGR_MEM_NUMBER_OF_CS_PER_DIMM,
376623f62b36SMarek Vasut 		   RW_MGR_MEM_DQ_PER_READ_DQS, RW_MGR_MEM_DQ_PER_WRITE_DQS,
376723f62b36SMarek Vasut 		   RW_MGR_MEM_VIRTUAL_GROUPS_PER_READ_DQS,
376823f62b36SMarek Vasut 		   RW_MGR_MEM_VIRTUAL_GROUPS_PER_WRITE_DQS);
376923f62b36SMarek Vasut 	debug_cond(DLEVEL == 1,
377023f62b36SMarek Vasut 		   "dqs=%u,%u dq=%u dm=%u ptap_delay=%u dtap_delay=%u ",
377123f62b36SMarek Vasut 		   RW_MGR_MEM_IF_READ_DQS_WIDTH, RW_MGR_MEM_IF_WRITE_DQS_WIDTH,
377223f62b36SMarek Vasut 		   RW_MGR_MEM_DATA_WIDTH, RW_MGR_MEM_DATA_MASK_WIDTH,
377323f62b36SMarek Vasut 		   IO_DELAY_PER_OPA_TAP, IO_DELAY_PER_DCHAIN_TAP);
377423f62b36SMarek Vasut 	debug_cond(DLEVEL == 1, "dtap_dqsen_delay=%u, dll=%u",
377523f62b36SMarek Vasut 		   IO_DELAY_PER_DQS_EN_DCHAIN_TAP, IO_DLL_CHAIN_LENGTH);
377623f62b36SMarek Vasut 	debug_cond(DLEVEL == 1, "max values: en_p=%u dqdqs_p=%u en_d=%u dqs_in_d=%u ",
377723f62b36SMarek Vasut 		   IO_DQS_EN_PHASE_MAX, IO_DQDQS_OUT_PHASE_MAX,
377823f62b36SMarek Vasut 		   IO_DQS_EN_DELAY_MAX, IO_DQS_IN_DELAY_MAX);
377923f62b36SMarek Vasut 	debug_cond(DLEVEL == 1, "io_in_d=%u io_out1_d=%u io_out2_d=%u ",
378023f62b36SMarek Vasut 		   IO_IO_IN_DELAY_MAX, IO_IO_OUT1_DELAY_MAX,
378123f62b36SMarek Vasut 		   IO_IO_OUT2_DELAY_MAX);
378223f62b36SMarek Vasut 	debug_cond(DLEVEL == 1, "dqs_in_reserve=%u dqs_out_reserve=%u\n",
378323f62b36SMarek Vasut 		   IO_DQS_IN_RESERVE, IO_DQS_OUT_RESERVE);
37843da42859SDinh Nguyen 
37853da42859SDinh Nguyen 	hc_initialize_rom_data();
37863da42859SDinh Nguyen 
37873da42859SDinh Nguyen 	/* update info for sims */
37883da42859SDinh Nguyen 	reg_file_set_stage(CAL_STAGE_NIL);
37893da42859SDinh Nguyen 	reg_file_set_group(0);
37903da42859SDinh Nguyen 
37913da42859SDinh Nguyen 	/*
37923da42859SDinh Nguyen 	 * Load global needed for those actions that require
37933da42859SDinh Nguyen 	 * some dynamic calibration support.
37943da42859SDinh Nguyen 	 */
37953da42859SDinh Nguyen 	dyn_calib_steps = STATIC_CALIB_STEPS;
37963da42859SDinh Nguyen 	/*
37973da42859SDinh Nguyen 	 * Load global to allow dynamic selection of delay loop settings
37983da42859SDinh Nguyen 	 * based on calibration mode.
37993da42859SDinh Nguyen 	 */
38003da42859SDinh Nguyen 	if (!(dyn_calib_steps & CALIB_SKIP_DELAY_LOOPS))
38013da42859SDinh Nguyen 		skip_delay_mask = 0xff;
38023da42859SDinh Nguyen 	else
38033da42859SDinh Nguyen 		skip_delay_mask = 0x0;
38043da42859SDinh Nguyen 
38053da42859SDinh Nguyen 	pass = run_mem_calibrate();
38063da42859SDinh Nguyen 
38073da42859SDinh Nguyen 	printf("%s: Calibration complete\n", __FILE__);
38083da42859SDinh Nguyen 	return pass;
38093da42859SDinh Nguyen }
3810