xref: /rk3399_rockchip-uboot/drivers/ddr/altera/sequencer.c (revision db3a606158f01ff20adbc42e8d682cdfff29165a)
13da42859SDinh Nguyen /*
23da42859SDinh Nguyen  * Copyright Altera Corporation (C) 2012-2015
33da42859SDinh Nguyen  *
43da42859SDinh Nguyen  * SPDX-License-Identifier:    BSD-3-Clause
53da42859SDinh Nguyen  */
63da42859SDinh Nguyen 
73da42859SDinh Nguyen #include <common.h>
83da42859SDinh Nguyen #include <asm/io.h>
93da42859SDinh Nguyen #include <asm/arch/sdram.h>
1004372fb8SMarek Vasut #include <errno.h>
113da42859SDinh Nguyen #include "sequencer.h"
123da42859SDinh Nguyen #include "sequencer_auto.h"
133da42859SDinh Nguyen #include "sequencer_auto_ac_init.h"
143da42859SDinh Nguyen #include "sequencer_auto_inst_init.h"
153da42859SDinh Nguyen #include "sequencer_defines.h"
163da42859SDinh Nguyen 
173da42859SDinh Nguyen static struct socfpga_sdr_rw_load_manager *sdr_rw_load_mgr_regs =
186afb4fe2SMarek Vasut 	(struct socfpga_sdr_rw_load_manager *)(SDR_PHYGRP_RWMGRGRP_ADDRESS | 0x800);
193da42859SDinh Nguyen 
203da42859SDinh Nguyen static struct socfpga_sdr_rw_load_jump_manager *sdr_rw_load_jump_mgr_regs =
216afb4fe2SMarek Vasut 	(struct socfpga_sdr_rw_load_jump_manager *)(SDR_PHYGRP_RWMGRGRP_ADDRESS | 0xC00);
223da42859SDinh Nguyen 
233da42859SDinh Nguyen static struct socfpga_sdr_reg_file *sdr_reg_file =
24a1c654a8SMarek Vasut 	(struct socfpga_sdr_reg_file *)SDR_PHYGRP_REGFILEGRP_ADDRESS;
253da42859SDinh Nguyen 
263da42859SDinh Nguyen static struct socfpga_sdr_scc_mgr *sdr_scc_mgr =
27e79025a7SMarek Vasut 	(struct socfpga_sdr_scc_mgr *)(SDR_PHYGRP_SCCGRP_ADDRESS | 0xe00);
283da42859SDinh Nguyen 
293da42859SDinh Nguyen static struct socfpga_phy_mgr_cmd *phy_mgr_cmd =
301bc6f14aSMarek Vasut 	(struct socfpga_phy_mgr_cmd *)SDR_PHYGRP_PHYMGRGRP_ADDRESS;
313da42859SDinh Nguyen 
323da42859SDinh Nguyen static struct socfpga_phy_mgr_cfg *phy_mgr_cfg =
331bc6f14aSMarek Vasut 	(struct socfpga_phy_mgr_cfg *)(SDR_PHYGRP_PHYMGRGRP_ADDRESS | 0x40);
343da42859SDinh Nguyen 
353da42859SDinh Nguyen static struct socfpga_data_mgr *data_mgr =
36c4815f76SMarek Vasut 	(struct socfpga_data_mgr *)SDR_PHYGRP_DATAMGRGRP_ADDRESS;
373da42859SDinh Nguyen 
386cb9f167SMarek Vasut static struct socfpga_sdr_ctrl *sdr_ctrl =
396cb9f167SMarek Vasut 	(struct socfpga_sdr_ctrl *)SDR_CTRLGRP_ADDRESS;
406cb9f167SMarek Vasut 
413da42859SDinh Nguyen #define DELTA_D		1
423da42859SDinh Nguyen 
433da42859SDinh Nguyen /*
443da42859SDinh Nguyen  * In order to reduce ROM size, most of the selectable calibration steps are
453da42859SDinh Nguyen  * decided at compile time based on the user's calibration mode selection,
463da42859SDinh Nguyen  * as captured by the STATIC_CALIB_STEPS selection below.
473da42859SDinh Nguyen  *
483da42859SDinh Nguyen  * However, to support simulation-time selection of fast simulation mode, where
493da42859SDinh Nguyen  * we skip everything except the bare minimum, we need a few of the steps to
503da42859SDinh Nguyen  * be dynamic.  In those cases, we either use the DYNAMIC_CALIB_STEPS for the
513da42859SDinh Nguyen  * check, which is based on the rtl-supplied value, or we dynamically compute
523da42859SDinh Nguyen  * the value to use based on the dynamically-chosen calibration mode
533da42859SDinh Nguyen  */
543da42859SDinh Nguyen 
553da42859SDinh Nguyen #define DLEVEL 0
563da42859SDinh Nguyen #define STATIC_IN_RTL_SIM 0
573da42859SDinh Nguyen #define STATIC_SKIP_DELAY_LOOPS 0
583da42859SDinh Nguyen 
593da42859SDinh Nguyen #define STATIC_CALIB_STEPS (STATIC_IN_RTL_SIM | CALIB_SKIP_FULL_TEST | \
603da42859SDinh Nguyen 	STATIC_SKIP_DELAY_LOOPS)
613da42859SDinh Nguyen 
623da42859SDinh Nguyen /* calibration steps requested by the rtl */
633da42859SDinh Nguyen uint16_t dyn_calib_steps;
643da42859SDinh Nguyen 
653da42859SDinh Nguyen /*
663da42859SDinh Nguyen  * To make CALIB_SKIP_DELAY_LOOPS a dynamic conditional option
673da42859SDinh Nguyen  * instead of static, we use boolean logic to select between
683da42859SDinh Nguyen  * non-skip and skip values
693da42859SDinh Nguyen  *
703da42859SDinh Nguyen  * The mask is set to include all bits when not-skipping, but is
713da42859SDinh Nguyen  * zero when skipping
723da42859SDinh Nguyen  */
733da42859SDinh Nguyen 
743da42859SDinh Nguyen uint16_t skip_delay_mask;	/* mask off bits when skipping/not-skipping */
753da42859SDinh Nguyen 
763da42859SDinh Nguyen #define SKIP_DELAY_LOOP_VALUE_OR_ZERO(non_skip_value) \
773da42859SDinh Nguyen 	((non_skip_value) & skip_delay_mask)
783da42859SDinh Nguyen 
793da42859SDinh Nguyen struct gbl_type *gbl;
803da42859SDinh Nguyen struct param_type *param;
813da42859SDinh Nguyen uint32_t curr_shadow_reg;
823da42859SDinh Nguyen 
833da42859SDinh Nguyen static uint32_t rw_mgr_mem_calibrate_write_test(uint32_t rank_bgn,
843da42859SDinh Nguyen 	uint32_t write_group, uint32_t use_dm,
853da42859SDinh Nguyen 	uint32_t all_correct, uint32_t *bit_chk, uint32_t all_ranks);
863da42859SDinh Nguyen 
873da42859SDinh Nguyen static void set_failing_group_stage(uint32_t group, uint32_t stage,
883da42859SDinh Nguyen 	uint32_t substage)
893da42859SDinh Nguyen {
903da42859SDinh Nguyen 	/*
913da42859SDinh Nguyen 	 * Only set the global stage if there was not been any other
923da42859SDinh Nguyen 	 * failing group
933da42859SDinh Nguyen 	 */
943da42859SDinh Nguyen 	if (gbl->error_stage == CAL_STAGE_NIL)	{
953da42859SDinh Nguyen 		gbl->error_substage = substage;
963da42859SDinh Nguyen 		gbl->error_stage = stage;
973da42859SDinh Nguyen 		gbl->error_group = group;
983da42859SDinh Nguyen 	}
993da42859SDinh Nguyen }
1003da42859SDinh Nguyen 
1012c0d2d9cSMarek Vasut static void reg_file_set_group(u16 set_group)
1023da42859SDinh Nguyen {
1032c0d2d9cSMarek Vasut 	clrsetbits_le32(&sdr_reg_file->cur_stage, 0xffff0000, set_group << 16);
1043da42859SDinh Nguyen }
1053da42859SDinh Nguyen 
1062c0d2d9cSMarek Vasut static void reg_file_set_stage(u8 set_stage)
1073da42859SDinh Nguyen {
1082c0d2d9cSMarek Vasut 	clrsetbits_le32(&sdr_reg_file->cur_stage, 0xffff, set_stage & 0xff);
1093da42859SDinh Nguyen }
1103da42859SDinh Nguyen 
1112c0d2d9cSMarek Vasut static void reg_file_set_sub_stage(u8 set_sub_stage)
1123da42859SDinh Nguyen {
1132c0d2d9cSMarek Vasut 	set_sub_stage &= 0xff;
1142c0d2d9cSMarek Vasut 	clrsetbits_le32(&sdr_reg_file->cur_stage, 0xff00, set_sub_stage << 8);
1153da42859SDinh Nguyen }
1163da42859SDinh Nguyen 
1177c89c2d9SMarek Vasut /**
1187c89c2d9SMarek Vasut  * phy_mgr_initialize() - Initialize PHY Manager
1197c89c2d9SMarek Vasut  *
1207c89c2d9SMarek Vasut  * Initialize PHY Manager.
1217c89c2d9SMarek Vasut  */
1229fa9c90eSMarek Vasut static void phy_mgr_initialize(void)
1233da42859SDinh Nguyen {
1247c89c2d9SMarek Vasut 	u32 ratio;
1257c89c2d9SMarek Vasut 
1263da42859SDinh Nguyen 	debug("%s:%d\n", __func__, __LINE__);
1277c89c2d9SMarek Vasut 	/* Calibration has control over path to memory */
1283da42859SDinh Nguyen 	/*
1293da42859SDinh Nguyen 	 * In Hard PHY this is a 2-bit control:
1303da42859SDinh Nguyen 	 * 0: AFI Mux Select
1313da42859SDinh Nguyen 	 * 1: DDIO Mux Select
1323da42859SDinh Nguyen 	 */
1331273dd9eSMarek Vasut 	writel(0x3, &phy_mgr_cfg->mux_sel);
1343da42859SDinh Nguyen 
1353da42859SDinh Nguyen 	/* USER memory clock is not stable we begin initialization  */
1361273dd9eSMarek Vasut 	writel(0, &phy_mgr_cfg->reset_mem_stbl);
1373da42859SDinh Nguyen 
1383da42859SDinh Nguyen 	/* USER calibration status all set to zero */
1391273dd9eSMarek Vasut 	writel(0, &phy_mgr_cfg->cal_status);
1403da42859SDinh Nguyen 
1411273dd9eSMarek Vasut 	writel(0, &phy_mgr_cfg->cal_debug_info);
1423da42859SDinh Nguyen 
1437c89c2d9SMarek Vasut 	/* Init params only if we do NOT skip calibration. */
1447c89c2d9SMarek Vasut 	if ((dyn_calib_steps & CALIB_SKIP_ALL) == CALIB_SKIP_ALL)
1457c89c2d9SMarek Vasut 		return;
1467c89c2d9SMarek Vasut 
1477c89c2d9SMarek Vasut 	ratio = RW_MGR_MEM_DQ_PER_READ_DQS /
1487c89c2d9SMarek Vasut 		RW_MGR_MEM_VIRTUAL_GROUPS_PER_READ_DQS;
1497c89c2d9SMarek Vasut 	param->read_correct_mask_vg = (1 << ratio) - 1;
1507c89c2d9SMarek Vasut 	param->write_correct_mask_vg = (1 << ratio) - 1;
1517c89c2d9SMarek Vasut 	param->read_correct_mask = (1 << RW_MGR_MEM_DQ_PER_READ_DQS) - 1;
1527c89c2d9SMarek Vasut 	param->write_correct_mask = (1 << RW_MGR_MEM_DQ_PER_WRITE_DQS) - 1;
1537c89c2d9SMarek Vasut 	ratio = RW_MGR_MEM_DATA_WIDTH /
1547c89c2d9SMarek Vasut 		RW_MGR_MEM_DATA_MASK_WIDTH;
1557c89c2d9SMarek Vasut 	param->dm_correct_mask = (1 << ratio) - 1;
1563da42859SDinh Nguyen }
1573da42859SDinh Nguyen 
158080bf64eSMarek Vasut /**
159080bf64eSMarek Vasut  * set_rank_and_odt_mask() - Set Rank and ODT mask
160080bf64eSMarek Vasut  * @rank:	Rank mask
161080bf64eSMarek Vasut  * @odt_mode:	ODT mode, OFF or READ_WRITE
162080bf64eSMarek Vasut  *
163080bf64eSMarek Vasut  * Set Rank and ODT mask (On-Die Termination).
164080bf64eSMarek Vasut  */
165b2dfd100SMarek Vasut static void set_rank_and_odt_mask(const u32 rank, const u32 odt_mode)
1663da42859SDinh Nguyen {
167b2dfd100SMarek Vasut 	u32 odt_mask_0 = 0;
168b2dfd100SMarek Vasut 	u32 odt_mask_1 = 0;
169b2dfd100SMarek Vasut 	u32 cs_and_odt_mask;
1703da42859SDinh Nguyen 
171b2dfd100SMarek Vasut 	if (odt_mode == RW_MGR_ODT_MODE_OFF) {
172b2dfd100SMarek Vasut 		odt_mask_0 = 0x0;
173b2dfd100SMarek Vasut 		odt_mask_1 = 0x0;
174b2dfd100SMarek Vasut 	} else {	/* RW_MGR_ODT_MODE_READ_WRITE */
175287cdf6bSMarek Vasut 		switch (RW_MGR_MEM_NUMBER_OF_RANKS) {
176287cdf6bSMarek Vasut 		case 1:	/* 1 Rank */
177287cdf6bSMarek Vasut 			/* Read: ODT = 0 ; Write: ODT = 1 */
1783da42859SDinh Nguyen 			odt_mask_0 = 0x0;
1793da42859SDinh Nguyen 			odt_mask_1 = 0x1;
180287cdf6bSMarek Vasut 			break;
181287cdf6bSMarek Vasut 		case 2:	/* 2 Ranks */
1823da42859SDinh Nguyen 			if (RW_MGR_MEM_NUMBER_OF_CS_PER_DIMM == 1) {
183080bf64eSMarek Vasut 				/*
184080bf64eSMarek Vasut 				 * - Dual-Slot , Single-Rank (1 CS per DIMM)
1853da42859SDinh Nguyen 				 *   OR
186080bf64eSMarek Vasut 				 * - RDIMM, 4 total CS (2 CS per DIMM, 2 DIMM)
187080bf64eSMarek Vasut 				 *
188080bf64eSMarek Vasut 				 * Since MEM_NUMBER_OF_RANKS is 2, they
189080bf64eSMarek Vasut 				 * are both single rank with 2 CS each
190080bf64eSMarek Vasut 				 * (special for RDIMM).
191080bf64eSMarek Vasut 				 *
1923da42859SDinh Nguyen 				 * Read: Turn on ODT on the opposite rank
1933da42859SDinh Nguyen 				 * Write: Turn on ODT on all ranks
1943da42859SDinh Nguyen 				 */
1953da42859SDinh Nguyen 				odt_mask_0 = 0x3 & ~(1 << rank);
1963da42859SDinh Nguyen 				odt_mask_1 = 0x3;
1973da42859SDinh Nguyen 			} else {
1983da42859SDinh Nguyen 				/*
199080bf64eSMarek Vasut 				 * - Single-Slot , Dual-Rank (2 CS per DIMM)
200080bf64eSMarek Vasut 				 *
201080bf64eSMarek Vasut 				 * Read: Turn on ODT off on all ranks
202080bf64eSMarek Vasut 				 * Write: Turn on ODT on active rank
2033da42859SDinh Nguyen 				 */
2043da42859SDinh Nguyen 				odt_mask_0 = 0x0;
2053da42859SDinh Nguyen 				odt_mask_1 = 0x3 & (1 << rank);
2063da42859SDinh Nguyen 			}
207287cdf6bSMarek Vasut 			break;
208287cdf6bSMarek Vasut 		case 4:	/* 4 Ranks */
209287cdf6bSMarek Vasut 			/* Read:
2103da42859SDinh Nguyen 			 * ----------+-----------------------+
2113da42859SDinh Nguyen 			 *           |         ODT           |
2123da42859SDinh Nguyen 			 * Read From +-----------------------+
2133da42859SDinh Nguyen 			 *   Rank    |  3  |  2  |  1  |  0  |
2143da42859SDinh Nguyen 			 * ----------+-----+-----+-----+-----+
2153da42859SDinh Nguyen 			 *     0     |  0  |  1  |  0  |  0  |
2163da42859SDinh Nguyen 			 *     1     |  1  |  0  |  0  |  0  |
2173da42859SDinh Nguyen 			 *     2     |  0  |  0  |  0  |  1  |
2183da42859SDinh Nguyen 			 *     3     |  0  |  0  |  1  |  0  |
2193da42859SDinh Nguyen 			 * ----------+-----+-----+-----+-----+
2203da42859SDinh Nguyen 			 *
2213da42859SDinh Nguyen 			 * Write:
2223da42859SDinh Nguyen 			 * ----------+-----------------------+
2233da42859SDinh Nguyen 			 *           |         ODT           |
2243da42859SDinh Nguyen 			 * Write To  +-----------------------+
2253da42859SDinh Nguyen 			 *   Rank    |  3  |  2  |  1  |  0  |
2263da42859SDinh Nguyen 			 * ----------+-----+-----+-----+-----+
2273da42859SDinh Nguyen 			 *     0     |  0  |  1  |  0  |  1  |
2283da42859SDinh Nguyen 			 *     1     |  1  |  0  |  1  |  0  |
2293da42859SDinh Nguyen 			 *     2     |  0  |  1  |  0  |  1  |
2303da42859SDinh Nguyen 			 *     3     |  1  |  0  |  1  |  0  |
2313da42859SDinh Nguyen 			 * ----------+-----+-----+-----+-----+
2323da42859SDinh Nguyen 			 */
2333da42859SDinh Nguyen 			switch (rank) {
2343da42859SDinh Nguyen 			case 0:
2353da42859SDinh Nguyen 				odt_mask_0 = 0x4;
2363da42859SDinh Nguyen 				odt_mask_1 = 0x5;
2373da42859SDinh Nguyen 				break;
2383da42859SDinh Nguyen 			case 1:
2393da42859SDinh Nguyen 				odt_mask_0 = 0x8;
2403da42859SDinh Nguyen 				odt_mask_1 = 0xA;
2413da42859SDinh Nguyen 				break;
2423da42859SDinh Nguyen 			case 2:
2433da42859SDinh Nguyen 				odt_mask_0 = 0x1;
2443da42859SDinh Nguyen 				odt_mask_1 = 0x5;
2453da42859SDinh Nguyen 				break;
2463da42859SDinh Nguyen 			case 3:
2473da42859SDinh Nguyen 				odt_mask_0 = 0x2;
2483da42859SDinh Nguyen 				odt_mask_1 = 0xA;
2493da42859SDinh Nguyen 				break;
2503da42859SDinh Nguyen 			}
251287cdf6bSMarek Vasut 			break;
2523da42859SDinh Nguyen 		}
2533da42859SDinh Nguyen 	}
2543da42859SDinh Nguyen 
255b2dfd100SMarek Vasut 	cs_and_odt_mask = (0xFF & ~(1 << rank)) |
2563da42859SDinh Nguyen 			  ((0xFF & odt_mask_0) << 8) |
2573da42859SDinh Nguyen 			  ((0xFF & odt_mask_1) << 16);
2581273dd9eSMarek Vasut 	writel(cs_and_odt_mask, SDR_PHYGRP_RWMGRGRP_ADDRESS |
2591273dd9eSMarek Vasut 				RW_MGR_SET_CS_AND_ODT_MASK_OFFSET);
2603da42859SDinh Nguyen }
2613da42859SDinh Nguyen 
262c76976d9SMarek Vasut /**
263c76976d9SMarek Vasut  * scc_mgr_set() - Set SCC Manager register
264c76976d9SMarek Vasut  * @off:	Base offset in SCC Manager space
265c76976d9SMarek Vasut  * @grp:	Read/Write group
266c76976d9SMarek Vasut  * @val:	Value to be set
267c76976d9SMarek Vasut  *
268c76976d9SMarek Vasut  * This function sets the SCC Manager (Scan Chain Control Manager) register.
269c76976d9SMarek Vasut  */
270c76976d9SMarek Vasut static void scc_mgr_set(u32 off, u32 grp, u32 val)
271c76976d9SMarek Vasut {
272c76976d9SMarek Vasut 	writel(val, SDR_PHYGRP_SCCGRP_ADDRESS | off | (grp << 2));
273c76976d9SMarek Vasut }
274c76976d9SMarek Vasut 
275e893f4dcSMarek Vasut /**
276e893f4dcSMarek Vasut  * scc_mgr_initialize() - Initialize SCC Manager registers
277e893f4dcSMarek Vasut  *
278e893f4dcSMarek Vasut  * Initialize SCC Manager registers.
279e893f4dcSMarek Vasut  */
2803da42859SDinh Nguyen static void scc_mgr_initialize(void)
2813da42859SDinh Nguyen {
2823da42859SDinh Nguyen 	/*
283e893f4dcSMarek Vasut 	 * Clear register file for HPS. 16 (2^4) is the size of the
284e893f4dcSMarek Vasut 	 * full register file in the scc mgr:
285e893f4dcSMarek Vasut 	 *	RFILE_DEPTH = 1 + log2(MEM_DQ_PER_DQS + 1 + MEM_DM_PER_DQS +
286e893f4dcSMarek Vasut 	 *                             MEM_IF_READ_DQS_WIDTH - 1);
2873da42859SDinh Nguyen 	 */
288c76976d9SMarek Vasut 	int i;
289e893f4dcSMarek Vasut 
2903da42859SDinh Nguyen 	for (i = 0; i < 16; i++) {
2917ac40d25SMarek Vasut 		debug_cond(DLEVEL == 1, "%s:%d: Clearing SCC RFILE index %u\n",
2923da42859SDinh Nguyen 			   __func__, __LINE__, i);
293c76976d9SMarek Vasut 		scc_mgr_set(SCC_MGR_HHP_RFILE_OFFSET, 0, i);
2943da42859SDinh Nguyen 	}
2953da42859SDinh Nguyen }
2963da42859SDinh Nguyen 
2975ff825b8SMarek Vasut static void scc_mgr_set_dqdqs_output_phase(uint32_t write_group, uint32_t phase)
2985ff825b8SMarek Vasut {
299c76976d9SMarek Vasut 	scc_mgr_set(SCC_MGR_DQDQS_OUT_PHASE_OFFSET, write_group, phase);
3005ff825b8SMarek Vasut }
3015ff825b8SMarek Vasut 
3025ff825b8SMarek Vasut static void scc_mgr_set_dqs_bus_in_delay(uint32_t read_group, uint32_t delay)
3033da42859SDinh Nguyen {
304c76976d9SMarek Vasut 	scc_mgr_set(SCC_MGR_DQS_IN_DELAY_OFFSET, read_group, delay);
3053da42859SDinh Nguyen }
3063da42859SDinh Nguyen 
3073da42859SDinh Nguyen static void scc_mgr_set_dqs_en_phase(uint32_t read_group, uint32_t phase)
3083da42859SDinh Nguyen {
309c76976d9SMarek Vasut 	scc_mgr_set(SCC_MGR_DQS_EN_PHASE_OFFSET, read_group, phase);
3103da42859SDinh Nguyen }
3113da42859SDinh Nguyen 
3125ff825b8SMarek Vasut static void scc_mgr_set_dqs_en_delay(uint32_t read_group, uint32_t delay)
3135ff825b8SMarek Vasut {
314c76976d9SMarek Vasut 	scc_mgr_set(SCC_MGR_DQS_EN_DELAY_OFFSET, read_group, delay);
3155ff825b8SMarek Vasut }
3165ff825b8SMarek Vasut 
31732675249SMarek Vasut static void scc_mgr_set_dqs_io_in_delay(uint32_t delay)
3185ff825b8SMarek Vasut {
319c76976d9SMarek Vasut 	scc_mgr_set(SCC_MGR_IO_IN_DELAY_OFFSET, RW_MGR_MEM_DQ_PER_WRITE_DQS,
320c76976d9SMarek Vasut 		    delay);
3215ff825b8SMarek Vasut }
3225ff825b8SMarek Vasut 
3235ff825b8SMarek Vasut static void scc_mgr_set_dq_in_delay(uint32_t dq_in_group, uint32_t delay)
3245ff825b8SMarek Vasut {
325c76976d9SMarek Vasut 	scc_mgr_set(SCC_MGR_IO_IN_DELAY_OFFSET, dq_in_group, delay);
3265ff825b8SMarek Vasut }
3275ff825b8SMarek Vasut 
3285ff825b8SMarek Vasut static void scc_mgr_set_dq_out1_delay(uint32_t dq_in_group, uint32_t delay)
3295ff825b8SMarek Vasut {
330c76976d9SMarek Vasut 	scc_mgr_set(SCC_MGR_IO_OUT1_DELAY_OFFSET, dq_in_group, delay);
3315ff825b8SMarek Vasut }
3325ff825b8SMarek Vasut 
33332675249SMarek Vasut static void scc_mgr_set_dqs_out1_delay(uint32_t delay)
3345ff825b8SMarek Vasut {
335c76976d9SMarek Vasut 	scc_mgr_set(SCC_MGR_IO_OUT1_DELAY_OFFSET, RW_MGR_MEM_DQ_PER_WRITE_DQS,
336c76976d9SMarek Vasut 		    delay);
3375ff825b8SMarek Vasut }
3385ff825b8SMarek Vasut 
3395ff825b8SMarek Vasut static void scc_mgr_set_dm_out1_delay(uint32_t dm, uint32_t delay)
3405ff825b8SMarek Vasut {
341c76976d9SMarek Vasut 	scc_mgr_set(SCC_MGR_IO_OUT1_DELAY_OFFSET,
342c76976d9SMarek Vasut 		    RW_MGR_MEM_DQ_PER_WRITE_DQS + 1 + dm,
343c76976d9SMarek Vasut 		    delay);
3445ff825b8SMarek Vasut }
3455ff825b8SMarek Vasut 
3465ff825b8SMarek Vasut /* load up dqs config settings */
3475ff825b8SMarek Vasut static void scc_mgr_load_dqs(uint32_t dqs)
3485ff825b8SMarek Vasut {
3495ff825b8SMarek Vasut 	writel(dqs, &sdr_scc_mgr->dqs_ena);
3505ff825b8SMarek Vasut }
3515ff825b8SMarek Vasut 
3525ff825b8SMarek Vasut /* load up dqs io config settings */
3535ff825b8SMarek Vasut static void scc_mgr_load_dqs_io(void)
3545ff825b8SMarek Vasut {
3555ff825b8SMarek Vasut 	writel(0, &sdr_scc_mgr->dqs_io_ena);
3565ff825b8SMarek Vasut }
3575ff825b8SMarek Vasut 
3585ff825b8SMarek Vasut /* load up dq config settings */
3595ff825b8SMarek Vasut static void scc_mgr_load_dq(uint32_t dq_in_group)
3605ff825b8SMarek Vasut {
3615ff825b8SMarek Vasut 	writel(dq_in_group, &sdr_scc_mgr->dq_ena);
3625ff825b8SMarek Vasut }
3635ff825b8SMarek Vasut 
3645ff825b8SMarek Vasut /* load up dm config settings */
3655ff825b8SMarek Vasut static void scc_mgr_load_dm(uint32_t dm)
3665ff825b8SMarek Vasut {
3675ff825b8SMarek Vasut 	writel(dm, &sdr_scc_mgr->dm_ena);
3685ff825b8SMarek Vasut }
3695ff825b8SMarek Vasut 
3700b69b807SMarek Vasut /**
3710b69b807SMarek Vasut  * scc_mgr_set_all_ranks() - Set SCC Manager register for all ranks
3720b69b807SMarek Vasut  * @off:	Base offset in SCC Manager space
3730b69b807SMarek Vasut  * @grp:	Read/Write group
3740b69b807SMarek Vasut  * @val:	Value to be set
3750b69b807SMarek Vasut  * @update:	If non-zero, trigger SCC Manager update for all ranks
3760b69b807SMarek Vasut  *
3770b69b807SMarek Vasut  * This function sets the SCC Manager (Scan Chain Control Manager) register
3780b69b807SMarek Vasut  * and optionally triggers the SCC update for all ranks.
3790b69b807SMarek Vasut  */
3800b69b807SMarek Vasut static void scc_mgr_set_all_ranks(const u32 off, const u32 grp, const u32 val,
3810b69b807SMarek Vasut 				  const int update)
3823da42859SDinh Nguyen {
3830b69b807SMarek Vasut 	u32 r;
3843da42859SDinh Nguyen 
3853da42859SDinh Nguyen 	for (r = 0; r < RW_MGR_MEM_NUMBER_OF_RANKS;
3863da42859SDinh Nguyen 	     r += NUM_RANKS_PER_SHADOW_REG) {
3870b69b807SMarek Vasut 		scc_mgr_set(off, grp, val);
388162d60efSMarek Vasut 
3890b69b807SMarek Vasut 		if (update || (r == 0)) {
3900b69b807SMarek Vasut 			writel(grp, &sdr_scc_mgr->dqs_ena);
3910b69b807SMarek Vasut 			writel(0, &sdr_scc_mgr->update);
3920b69b807SMarek Vasut 		}
3930b69b807SMarek Vasut 	}
3940b69b807SMarek Vasut }
3950b69b807SMarek Vasut 
3960b69b807SMarek Vasut static void scc_mgr_set_dqs_en_phase_all_ranks(u32 read_group, u32 phase)
3970b69b807SMarek Vasut {
3983da42859SDinh Nguyen 	/*
3993da42859SDinh Nguyen 	 * USER although the h/w doesn't support different phases per
4003da42859SDinh Nguyen 	 * shadow register, for simplicity our scc manager modeling
4013da42859SDinh Nguyen 	 * keeps different phase settings per shadow reg, and it's
4023da42859SDinh Nguyen 	 * important for us to keep them in sync to match h/w.
4033da42859SDinh Nguyen 	 * for efficiency, the scan chain update should occur only
4043da42859SDinh Nguyen 	 * once to sr0.
4053da42859SDinh Nguyen 	 */
4060b69b807SMarek Vasut 	scc_mgr_set_all_ranks(SCC_MGR_DQS_EN_PHASE_OFFSET,
4070b69b807SMarek Vasut 			      read_group, phase, 0);
4083da42859SDinh Nguyen }
4093da42859SDinh Nguyen 
4103da42859SDinh Nguyen static void scc_mgr_set_dqdqs_output_phase_all_ranks(uint32_t write_group,
4113da42859SDinh Nguyen 						     uint32_t phase)
4123da42859SDinh Nguyen {
4133da42859SDinh Nguyen 	/*
4143da42859SDinh Nguyen 	 * USER although the h/w doesn't support different phases per
4153da42859SDinh Nguyen 	 * shadow register, for simplicity our scc manager modeling
4163da42859SDinh Nguyen 	 * keeps different phase settings per shadow reg, and it's
4173da42859SDinh Nguyen 	 * important for us to keep them in sync to match h/w.
4183da42859SDinh Nguyen 	 * for efficiency, the scan chain update should occur only
4193da42859SDinh Nguyen 	 * once to sr0.
4203da42859SDinh Nguyen 	 */
4210b69b807SMarek Vasut 	scc_mgr_set_all_ranks(SCC_MGR_DQDQS_OUT_PHASE_OFFSET,
4220b69b807SMarek Vasut 			      write_group, phase, 0);
4233da42859SDinh Nguyen }
4243da42859SDinh Nguyen 
4253da42859SDinh Nguyen static void scc_mgr_set_dqs_en_delay_all_ranks(uint32_t read_group,
4263da42859SDinh Nguyen 					       uint32_t delay)
4273da42859SDinh Nguyen {
4283da42859SDinh Nguyen 	/*
4293da42859SDinh Nguyen 	 * In shadow register mode, the T11 settings are stored in
4303da42859SDinh Nguyen 	 * registers in the core, which are updated by the DQS_ENA
4313da42859SDinh Nguyen 	 * signals. Not issuing the SCC_MGR_UPD command allows us to
4323da42859SDinh Nguyen 	 * save lots of rank switching overhead, by calling
4333da42859SDinh Nguyen 	 * select_shadow_regs_for_update with update_scan_chains
4343da42859SDinh Nguyen 	 * set to 0.
4353da42859SDinh Nguyen 	 */
4360b69b807SMarek Vasut 	scc_mgr_set_all_ranks(SCC_MGR_DQS_EN_DELAY_OFFSET,
4370b69b807SMarek Vasut 			      read_group, delay, 1);
4381273dd9eSMarek Vasut 	writel(0, &sdr_scc_mgr->update);
4393da42859SDinh Nguyen }
4403da42859SDinh Nguyen 
4415be355c1SMarek Vasut /**
4425be355c1SMarek Vasut  * scc_mgr_set_oct_out1_delay() - Set OCT output delay
4435be355c1SMarek Vasut  * @write_group:	Write group
4445be355c1SMarek Vasut  * @delay:		Delay value
4455be355c1SMarek Vasut  *
4465be355c1SMarek Vasut  * This function sets the OCT output delay in SCC manager.
4475be355c1SMarek Vasut  */
4485be355c1SMarek Vasut static void scc_mgr_set_oct_out1_delay(const u32 write_group, const u32 delay)
4493da42859SDinh Nguyen {
4505be355c1SMarek Vasut 	const int ratio = RW_MGR_MEM_IF_READ_DQS_WIDTH /
4515be355c1SMarek Vasut 			  RW_MGR_MEM_IF_WRITE_DQS_WIDTH;
4525be355c1SMarek Vasut 	const int base = write_group * ratio;
4535be355c1SMarek Vasut 	int i;
4543da42859SDinh Nguyen 	/*
4553da42859SDinh Nguyen 	 * Load the setting in the SCC manager
4563da42859SDinh Nguyen 	 * Although OCT affects only write data, the OCT delay is controlled
4573da42859SDinh Nguyen 	 * by the DQS logic block which is instantiated once per read group.
4583da42859SDinh Nguyen 	 * For protocols where a write group consists of multiple read groups,
4593da42859SDinh Nguyen 	 * the setting must be set multiple times.
4603da42859SDinh Nguyen 	 */
4615be355c1SMarek Vasut 	for (i = 0; i < ratio; i++)
4625be355c1SMarek Vasut 		scc_mgr_set(SCC_MGR_OCT_OUT1_DELAY_OFFSET, base + i, delay);
4633da42859SDinh Nguyen }
4643da42859SDinh Nguyen 
46537a37ca7SMarek Vasut /**
46637a37ca7SMarek Vasut  * scc_mgr_set_hhp_extras() - Set HHP extras.
46737a37ca7SMarek Vasut  *
46837a37ca7SMarek Vasut  * Load the fixed setting in the SCC manager HHP extras.
46937a37ca7SMarek Vasut  */
4703da42859SDinh Nguyen static void scc_mgr_set_hhp_extras(void)
4713da42859SDinh Nguyen {
4723da42859SDinh Nguyen 	/*
4733da42859SDinh Nguyen 	 * Load the fixed setting in the SCC manager
47437a37ca7SMarek Vasut 	 * bits: 0:0 = 1'b1	- DQS bypass
47537a37ca7SMarek Vasut 	 * bits: 1:1 = 1'b1	- DQ bypass
4763da42859SDinh Nguyen 	 * bits: 4:2 = 3'b001	- rfifo_mode
4773da42859SDinh Nguyen 	 * bits: 6:5 = 2'b01	- rfifo clock_select
4783da42859SDinh Nguyen 	 * bits: 7:7 = 1'b0	- separate gating from ungating setting
4793da42859SDinh Nguyen 	 * bits: 8:8 = 1'b0	- separate OE from Output delay setting
4803da42859SDinh Nguyen 	 */
48137a37ca7SMarek Vasut 	const u32 value = (0 << 8) | (0 << 7) | (1 << 5) |
48237a37ca7SMarek Vasut 			  (1 << 2) | (1 << 1) | (1 << 0);
48337a37ca7SMarek Vasut 	const u32 addr = SDR_PHYGRP_SCCGRP_ADDRESS |
48437a37ca7SMarek Vasut 			 SCC_MGR_HHP_GLOBALS_OFFSET |
48537a37ca7SMarek Vasut 			 SCC_MGR_HHP_EXTRAS_OFFSET;
4863da42859SDinh Nguyen 
48737a37ca7SMarek Vasut 	debug_cond(DLEVEL == 1, "%s:%d Setting HHP Extras\n",
48837a37ca7SMarek Vasut 		   __func__, __LINE__);
48937a37ca7SMarek Vasut 	writel(value, addr);
49037a37ca7SMarek Vasut 	debug_cond(DLEVEL == 1, "%s:%d Done Setting HHP Extras\n",
49137a37ca7SMarek Vasut 		   __func__, __LINE__);
4923da42859SDinh Nguyen }
4933da42859SDinh Nguyen 
494f42af35bSMarek Vasut /**
495f42af35bSMarek Vasut  * scc_mgr_zero_all() - Zero all DQS config
496f42af35bSMarek Vasut  *
497f42af35bSMarek Vasut  * Zero all DQS config.
4983da42859SDinh Nguyen  */
4993da42859SDinh Nguyen static void scc_mgr_zero_all(void)
5003da42859SDinh Nguyen {
501f42af35bSMarek Vasut 	int i, r;
5023da42859SDinh Nguyen 
5033da42859SDinh Nguyen 	/*
5043da42859SDinh Nguyen 	 * USER Zero all DQS config settings, across all groups and all
5053da42859SDinh Nguyen 	 * shadow registers
5063da42859SDinh Nguyen 	 */
507f42af35bSMarek Vasut 	for (r = 0; r < RW_MGR_MEM_NUMBER_OF_RANKS;
508f42af35bSMarek Vasut 	     r += NUM_RANKS_PER_SHADOW_REG) {
5093da42859SDinh Nguyen 		for (i = 0; i < RW_MGR_MEM_IF_READ_DQS_WIDTH; i++) {
5103da42859SDinh Nguyen 			/*
5113da42859SDinh Nguyen 			 * The phases actually don't exist on a per-rank basis,
5123da42859SDinh Nguyen 			 * but there's no harm updating them several times, so
5133da42859SDinh Nguyen 			 * let's keep the code simple.
5143da42859SDinh Nguyen 			 */
5153da42859SDinh Nguyen 			scc_mgr_set_dqs_bus_in_delay(i, IO_DQS_IN_RESERVE);
5163da42859SDinh Nguyen 			scc_mgr_set_dqs_en_phase(i, 0);
5173da42859SDinh Nguyen 			scc_mgr_set_dqs_en_delay(i, 0);
5183da42859SDinh Nguyen 		}
5193da42859SDinh Nguyen 
5203da42859SDinh Nguyen 		for (i = 0; i < RW_MGR_MEM_IF_WRITE_DQS_WIDTH; i++) {
5213da42859SDinh Nguyen 			scc_mgr_set_dqdqs_output_phase(i, 0);
522f42af35bSMarek Vasut 			/* Arria V/Cyclone V don't have out2. */
5233da42859SDinh Nguyen 			scc_mgr_set_oct_out1_delay(i, IO_DQS_OUT_RESERVE);
5243da42859SDinh Nguyen 		}
5253da42859SDinh Nguyen 	}
5263da42859SDinh Nguyen 
527f42af35bSMarek Vasut 	/* Multicast to all DQS group enables. */
5281273dd9eSMarek Vasut 	writel(0xff, &sdr_scc_mgr->dqs_ena);
5291273dd9eSMarek Vasut 	writel(0, &sdr_scc_mgr->update);
5303da42859SDinh Nguyen }
5313da42859SDinh Nguyen 
532c5c5f537SMarek Vasut /**
533c5c5f537SMarek Vasut  * scc_set_bypass_mode() - Set bypass mode and trigger SCC update
534c5c5f537SMarek Vasut  * @write_group:	Write group
535c5c5f537SMarek Vasut  *
536c5c5f537SMarek Vasut  * Set bypass mode and trigger SCC update.
537c5c5f537SMarek Vasut  */
538c5c5f537SMarek Vasut static void scc_set_bypass_mode(const u32 write_group)
5393da42859SDinh Nguyen {
540c5c5f537SMarek Vasut 	/* Multicast to all DQ enables. */
5411273dd9eSMarek Vasut 	writel(0xff, &sdr_scc_mgr->dq_ena);
5421273dd9eSMarek Vasut 	writel(0xff, &sdr_scc_mgr->dm_ena);
5433da42859SDinh Nguyen 
544c5c5f537SMarek Vasut 	/* Update current DQS IO enable. */
5451273dd9eSMarek Vasut 	writel(0, &sdr_scc_mgr->dqs_io_ena);
5463da42859SDinh Nguyen 
547c5c5f537SMarek Vasut 	/* Update the DQS logic. */
5481273dd9eSMarek Vasut 	writel(write_group, &sdr_scc_mgr->dqs_ena);
5493da42859SDinh Nguyen 
550c5c5f537SMarek Vasut 	/* Hit update. */
5511273dd9eSMarek Vasut 	writel(0, &sdr_scc_mgr->update);
5523da42859SDinh Nguyen }
5533da42859SDinh Nguyen 
5545e837896SMarek Vasut /**
5555e837896SMarek Vasut  * scc_mgr_load_dqs_for_write_group() - Load DQS settings for Write Group
5565e837896SMarek Vasut  * @write_group:	Write group
5575e837896SMarek Vasut  *
5585e837896SMarek Vasut  * Load DQS settings for Write Group, do not trigger SCC update.
5595e837896SMarek Vasut  */
5605e837896SMarek Vasut static void scc_mgr_load_dqs_for_write_group(const u32 write_group)
5615ff825b8SMarek Vasut {
5625e837896SMarek Vasut 	const int ratio = RW_MGR_MEM_IF_READ_DQS_WIDTH /
5635e837896SMarek Vasut 			  RW_MGR_MEM_IF_WRITE_DQS_WIDTH;
5645e837896SMarek Vasut 	const int base = write_group * ratio;
5655e837896SMarek Vasut 	int i;
5665ff825b8SMarek Vasut 	/*
5675e837896SMarek Vasut 	 * Load the setting in the SCC manager
5685ff825b8SMarek Vasut 	 * Although OCT affects only write data, the OCT delay is controlled
5695ff825b8SMarek Vasut 	 * by the DQS logic block which is instantiated once per read group.
5705ff825b8SMarek Vasut 	 * For protocols where a write group consists of multiple read groups,
5715e837896SMarek Vasut 	 * the setting must be set multiple times.
5725ff825b8SMarek Vasut 	 */
5735e837896SMarek Vasut 	for (i = 0; i < ratio; i++)
5745e837896SMarek Vasut 		writel(base + i, &sdr_scc_mgr->dqs_ena);
5755ff825b8SMarek Vasut }
5765ff825b8SMarek Vasut 
577d41ea93aSMarek Vasut /**
578d41ea93aSMarek Vasut  * scc_mgr_zero_group() - Zero all configs for a group
579d41ea93aSMarek Vasut  *
580d41ea93aSMarek Vasut  * Zero DQ, DM, DQS and OCT configs for a group.
581d41ea93aSMarek Vasut  */
582d41ea93aSMarek Vasut static void scc_mgr_zero_group(const u32 write_group, const int out_only)
5833da42859SDinh Nguyen {
584d41ea93aSMarek Vasut 	int i, r;
5853da42859SDinh Nguyen 
586d41ea93aSMarek Vasut 	for (r = 0; r < RW_MGR_MEM_NUMBER_OF_RANKS;
587d41ea93aSMarek Vasut 	     r += NUM_RANKS_PER_SHADOW_REG) {
588d41ea93aSMarek Vasut 		/* Zero all DQ config settings. */
5893da42859SDinh Nguyen 		for (i = 0; i < RW_MGR_MEM_DQ_PER_WRITE_DQS; i++) {
59007aee5bdSMarek Vasut 			scc_mgr_set_dq_out1_delay(i, 0);
5913da42859SDinh Nguyen 			if (!out_only)
59207aee5bdSMarek Vasut 				scc_mgr_set_dq_in_delay(i, 0);
5933da42859SDinh Nguyen 		}
5943da42859SDinh Nguyen 
595d41ea93aSMarek Vasut 		/* Multicast to all DQ enables. */
5961273dd9eSMarek Vasut 		writel(0xff, &sdr_scc_mgr->dq_ena);
5973da42859SDinh Nguyen 
598d41ea93aSMarek Vasut 		/* Zero all DM config settings. */
599d41ea93aSMarek Vasut 		for (i = 0; i < RW_MGR_NUM_DM_PER_WRITE_GROUP; i++)
60007aee5bdSMarek Vasut 			scc_mgr_set_dm_out1_delay(i, 0);
6013da42859SDinh Nguyen 
602d41ea93aSMarek Vasut 		/* Multicast to all DM enables. */
6031273dd9eSMarek Vasut 		writel(0xff, &sdr_scc_mgr->dm_ena);
6043da42859SDinh Nguyen 
605d41ea93aSMarek Vasut 		/* Zero all DQS IO settings. */
6063da42859SDinh Nguyen 		if (!out_only)
60732675249SMarek Vasut 			scc_mgr_set_dqs_io_in_delay(0);
608d41ea93aSMarek Vasut 
609d41ea93aSMarek Vasut 		/* Arria V/Cyclone V don't have out2. */
61032675249SMarek Vasut 		scc_mgr_set_dqs_out1_delay(IO_DQS_OUT_RESERVE);
6113da42859SDinh Nguyen 		scc_mgr_set_oct_out1_delay(write_group, IO_DQS_OUT_RESERVE);
6123da42859SDinh Nguyen 		scc_mgr_load_dqs_for_write_group(write_group);
6133da42859SDinh Nguyen 
614d41ea93aSMarek Vasut 		/* Multicast to all DQS IO enables (only 1 in total). */
6151273dd9eSMarek Vasut 		writel(0, &sdr_scc_mgr->dqs_io_ena);
6163da42859SDinh Nguyen 
617d41ea93aSMarek Vasut 		/* Hit update to zero everything. */
6181273dd9eSMarek Vasut 		writel(0, &sdr_scc_mgr->update);
6193da42859SDinh Nguyen 	}
6203da42859SDinh Nguyen }
6213da42859SDinh Nguyen 
6223da42859SDinh Nguyen /*
6233da42859SDinh Nguyen  * apply and load a particular input delay for the DQ pins in a group
6243da42859SDinh Nguyen  * group_bgn is the index of the first dq pin (in the write group)
6253da42859SDinh Nguyen  */
62632675249SMarek Vasut static void scc_mgr_apply_group_dq_in_delay(uint32_t group_bgn, uint32_t delay)
6273da42859SDinh Nguyen {
6283da42859SDinh Nguyen 	uint32_t i, p;
6293da42859SDinh Nguyen 
6303da42859SDinh Nguyen 	for (i = 0, p = group_bgn; i < RW_MGR_MEM_DQ_PER_READ_DQS; i++, p++) {
63107aee5bdSMarek Vasut 		scc_mgr_set_dq_in_delay(p, delay);
6323da42859SDinh Nguyen 		scc_mgr_load_dq(p);
6333da42859SDinh Nguyen 	}
6343da42859SDinh Nguyen }
6353da42859SDinh Nguyen 
636300c2e62SMarek Vasut /**
637300c2e62SMarek Vasut  * scc_mgr_apply_group_dq_out1_delay() - Apply and load an output delay for the DQ pins in a group
638300c2e62SMarek Vasut  * @delay:		Delay value
639300c2e62SMarek Vasut  *
640300c2e62SMarek Vasut  * Apply and load a particular output delay for the DQ pins in a group.
641300c2e62SMarek Vasut  */
642300c2e62SMarek Vasut static void scc_mgr_apply_group_dq_out1_delay(const u32 delay)
6433da42859SDinh Nguyen {
644300c2e62SMarek Vasut 	int i;
6453da42859SDinh Nguyen 
646300c2e62SMarek Vasut 	for (i = 0; i < RW_MGR_MEM_DQ_PER_WRITE_DQS; i++) {
647300c2e62SMarek Vasut 		scc_mgr_set_dq_out1_delay(i, delay);
6483da42859SDinh Nguyen 		scc_mgr_load_dq(i);
6493da42859SDinh Nguyen 	}
6503da42859SDinh Nguyen }
6513da42859SDinh Nguyen 
6523da42859SDinh Nguyen /* apply and load a particular output delay for the DM pins in a group */
65332675249SMarek Vasut static void scc_mgr_apply_group_dm_out1_delay(uint32_t delay1)
6543da42859SDinh Nguyen {
6553da42859SDinh Nguyen 	uint32_t i;
6563da42859SDinh Nguyen 
6573da42859SDinh Nguyen 	for (i = 0; i < RW_MGR_NUM_DM_PER_WRITE_GROUP; i++) {
65807aee5bdSMarek Vasut 		scc_mgr_set_dm_out1_delay(i, delay1);
6593da42859SDinh Nguyen 		scc_mgr_load_dm(i);
6603da42859SDinh Nguyen 	}
6613da42859SDinh Nguyen }
6623da42859SDinh Nguyen 
6633da42859SDinh Nguyen 
6643da42859SDinh Nguyen /* apply and load delay on both DQS and OCT out1 */
6653da42859SDinh Nguyen static void scc_mgr_apply_group_dqs_io_and_oct_out1(uint32_t write_group,
6663da42859SDinh Nguyen 						    uint32_t delay)
6673da42859SDinh Nguyen {
66832675249SMarek Vasut 	scc_mgr_set_dqs_out1_delay(delay);
6693da42859SDinh Nguyen 	scc_mgr_load_dqs_io();
6703da42859SDinh Nguyen 
6713da42859SDinh Nguyen 	scc_mgr_set_oct_out1_delay(write_group, delay);
6723da42859SDinh Nguyen 	scc_mgr_load_dqs_for_write_group(write_group);
6733da42859SDinh Nguyen }
6743da42859SDinh Nguyen 
6755cb1b508SMarek Vasut /**
6765cb1b508SMarek Vasut  * scc_mgr_apply_group_all_out_delay_add() - Apply a delay to the entire output side: DQ, DM, DQS, OCT
6775cb1b508SMarek Vasut  * @write_group:	Write group
6785cb1b508SMarek Vasut  * @delay:		Delay value
6795cb1b508SMarek Vasut  *
6805cb1b508SMarek Vasut  * Apply a delay to the entire output side: DQ, DM, DQS, OCT.
6815cb1b508SMarek Vasut  */
6828eccde3eSMarek Vasut static void scc_mgr_apply_group_all_out_delay_add(const u32 write_group,
6838eccde3eSMarek Vasut 						  const u32 delay)
6843da42859SDinh Nguyen {
6858eccde3eSMarek Vasut 	u32 i, new_delay;
6863da42859SDinh Nguyen 
6878eccde3eSMarek Vasut 	/* DQ shift */
6888eccde3eSMarek Vasut 	for (i = 0; i < RW_MGR_MEM_DQ_PER_WRITE_DQS; i++)
6893da42859SDinh Nguyen 		scc_mgr_load_dq(i);
6903da42859SDinh Nguyen 
6918eccde3eSMarek Vasut 	/* DM shift */
6928eccde3eSMarek Vasut 	for (i = 0; i < RW_MGR_NUM_DM_PER_WRITE_GROUP; i++)
6933da42859SDinh Nguyen 		scc_mgr_load_dm(i);
6943da42859SDinh Nguyen 
6955cb1b508SMarek Vasut 	/* DQS shift */
6965cb1b508SMarek Vasut 	new_delay = READ_SCC_DQS_IO_OUT2_DELAY + delay;
6973da42859SDinh Nguyen 	if (new_delay > IO_IO_OUT2_DELAY_MAX) {
6985cb1b508SMarek Vasut 		debug_cond(DLEVEL == 1,
6995cb1b508SMarek Vasut 			   "%s:%d (%u, %u) DQS: %u > %d; adding %u to OUT1\n",
7005cb1b508SMarek Vasut 			   __func__, __LINE__, write_group, delay, new_delay,
7015cb1b508SMarek Vasut 			   IO_IO_OUT2_DELAY_MAX,
7023da42859SDinh Nguyen 			   new_delay - IO_IO_OUT2_DELAY_MAX);
7035cb1b508SMarek Vasut 		new_delay -= IO_IO_OUT2_DELAY_MAX;
7045cb1b508SMarek Vasut 		scc_mgr_set_dqs_out1_delay(new_delay);
7053da42859SDinh Nguyen 	}
7063da42859SDinh Nguyen 
7073da42859SDinh Nguyen 	scc_mgr_load_dqs_io();
7083da42859SDinh Nguyen 
7095cb1b508SMarek Vasut 	/* OCT shift */
7105cb1b508SMarek Vasut 	new_delay = READ_SCC_OCT_OUT2_DELAY + delay;
7113da42859SDinh Nguyen 	if (new_delay > IO_IO_OUT2_DELAY_MAX) {
7125cb1b508SMarek Vasut 		debug_cond(DLEVEL == 1,
7135cb1b508SMarek Vasut 			   "%s:%d (%u, %u) DQS: %u > %d; adding %u to OUT1\n",
7145cb1b508SMarek Vasut 			   __func__, __LINE__, write_group, delay,
7155cb1b508SMarek Vasut 			   new_delay, IO_IO_OUT2_DELAY_MAX,
7163da42859SDinh Nguyen 			   new_delay - IO_IO_OUT2_DELAY_MAX);
7175cb1b508SMarek Vasut 		new_delay -= IO_IO_OUT2_DELAY_MAX;
7185cb1b508SMarek Vasut 		scc_mgr_set_oct_out1_delay(write_group, new_delay);
7193da42859SDinh Nguyen 	}
7203da42859SDinh Nguyen 
7213da42859SDinh Nguyen 	scc_mgr_load_dqs_for_write_group(write_group);
7223da42859SDinh Nguyen }
7233da42859SDinh Nguyen 
724f51a7d35SMarek Vasut /**
725f51a7d35SMarek Vasut  * scc_mgr_apply_group_all_out_delay_add() - Apply a delay to the entire output side to all ranks
726f51a7d35SMarek Vasut  * @write_group:	Write group
727f51a7d35SMarek Vasut  * @delay:		Delay value
728f51a7d35SMarek Vasut  *
729f51a7d35SMarek Vasut  * Apply a delay to the entire output side (DQ, DM, DQS, OCT) to all ranks.
7303da42859SDinh Nguyen  */
731f51a7d35SMarek Vasut static void
732f51a7d35SMarek Vasut scc_mgr_apply_group_all_out_delay_add_all_ranks(const u32 write_group,
733f51a7d35SMarek Vasut 						const u32 delay)
7343da42859SDinh Nguyen {
735f51a7d35SMarek Vasut 	int r;
7363da42859SDinh Nguyen 
7373da42859SDinh Nguyen 	for (r = 0; r < RW_MGR_MEM_NUMBER_OF_RANKS;
7383da42859SDinh Nguyen 	     r += NUM_RANKS_PER_SHADOW_REG) {
7395cb1b508SMarek Vasut 		scc_mgr_apply_group_all_out_delay_add(write_group, delay);
7401273dd9eSMarek Vasut 		writel(0, &sdr_scc_mgr->update);
7413da42859SDinh Nguyen 	}
7423da42859SDinh Nguyen }
7433da42859SDinh Nguyen 
744f936f94fSMarek Vasut /**
745f936f94fSMarek Vasut  * set_jump_as_return() - Return instruction optimization
746f936f94fSMarek Vasut  *
747f936f94fSMarek Vasut  * Optimization used to recover some slots in ddr3 inst_rom could be
748f936f94fSMarek Vasut  * applied to other protocols if we wanted to
749f936f94fSMarek Vasut  */
7503da42859SDinh Nguyen static void set_jump_as_return(void)
7513da42859SDinh Nguyen {
7523da42859SDinh Nguyen 	/*
753f936f94fSMarek Vasut 	 * To save space, we replace return with jump to special shared
7543da42859SDinh Nguyen 	 * RETURN instruction so we set the counter to large value so that
755f936f94fSMarek Vasut 	 * we always jump.
7563da42859SDinh Nguyen 	 */
7571273dd9eSMarek Vasut 	writel(0xff, &sdr_rw_load_mgr_regs->load_cntr0);
7581273dd9eSMarek Vasut 	writel(RW_MGR_RETURN, &sdr_rw_load_jump_mgr_regs->load_jump_add0);
7593da42859SDinh Nguyen }
7603da42859SDinh Nguyen 
7613da42859SDinh Nguyen /*
7623da42859SDinh Nguyen  * should always use constants as argument to ensure all computations are
7633da42859SDinh Nguyen  * performed at compile time
7643da42859SDinh Nguyen  */
7653da42859SDinh Nguyen static void delay_for_n_mem_clocks(const uint32_t clocks)
7663da42859SDinh Nguyen {
7673da42859SDinh Nguyen 	uint32_t afi_clocks;
7683da42859SDinh Nguyen 	uint8_t inner = 0;
7693da42859SDinh Nguyen 	uint8_t outer = 0;
7703da42859SDinh Nguyen 	uint16_t c_loop = 0;
7713da42859SDinh Nguyen 
7723da42859SDinh Nguyen 	debug("%s:%d: clocks=%u ... start\n", __func__, __LINE__, clocks);
7733da42859SDinh Nguyen 
7743da42859SDinh Nguyen 
7753da42859SDinh Nguyen 	afi_clocks = (clocks + AFI_RATE_RATIO-1) / AFI_RATE_RATIO;
7763da42859SDinh Nguyen 	/* scale (rounding up) to get afi clocks */
7773da42859SDinh Nguyen 
7783da42859SDinh Nguyen 	/*
7793da42859SDinh Nguyen 	 * Note, we don't bother accounting for being off a little bit
7803da42859SDinh Nguyen 	 * because of a few extra instructions in outer loops
7813da42859SDinh Nguyen 	 * Note, the loops have a test at the end, and do the test before
7823da42859SDinh Nguyen 	 * the decrement, and so always perform the loop
7833da42859SDinh Nguyen 	 * 1 time more than the counter value
7843da42859SDinh Nguyen 	 */
7853da42859SDinh Nguyen 	if (afi_clocks == 0) {
7863da42859SDinh Nguyen 		;
7873da42859SDinh Nguyen 	} else if (afi_clocks <= 0x100) {
7883da42859SDinh Nguyen 		inner = afi_clocks-1;
7893da42859SDinh Nguyen 		outer = 0;
7903da42859SDinh Nguyen 		c_loop = 0;
7913da42859SDinh Nguyen 	} else if (afi_clocks <= 0x10000) {
7923da42859SDinh Nguyen 		inner = 0xff;
7933da42859SDinh Nguyen 		outer = (afi_clocks-1) >> 8;
7943da42859SDinh Nguyen 		c_loop = 0;
7953da42859SDinh Nguyen 	} else {
7963da42859SDinh Nguyen 		inner = 0xff;
7973da42859SDinh Nguyen 		outer = 0xff;
7983da42859SDinh Nguyen 		c_loop = (afi_clocks-1) >> 16;
7993da42859SDinh Nguyen 	}
8003da42859SDinh Nguyen 
8013da42859SDinh Nguyen 	/*
8023da42859SDinh Nguyen 	 * rom instructions are structured as follows:
8033da42859SDinh Nguyen 	 *
8043da42859SDinh Nguyen 	 *    IDLE_LOOP2: jnz cntr0, TARGET_A
8053da42859SDinh Nguyen 	 *    IDLE_LOOP1: jnz cntr1, TARGET_B
8063da42859SDinh Nguyen 	 *                return
8073da42859SDinh Nguyen 	 *
8083da42859SDinh Nguyen 	 * so, when doing nested loops, TARGET_A is set to IDLE_LOOP2, and
8093da42859SDinh Nguyen 	 * TARGET_B is set to IDLE_LOOP2 as well
8103da42859SDinh Nguyen 	 *
8113da42859SDinh Nguyen 	 * if we have no outer loop, though, then we can use IDLE_LOOP1 only,
8123da42859SDinh Nguyen 	 * and set TARGET_B to IDLE_LOOP1 and we skip IDLE_LOOP2 entirely
8133da42859SDinh Nguyen 	 *
8143da42859SDinh Nguyen 	 * a little confusing, but it helps save precious space in the inst_rom
8153da42859SDinh Nguyen 	 * and sequencer rom and keeps the delays more accurate and reduces
8163da42859SDinh Nguyen 	 * overhead
8173da42859SDinh Nguyen 	 */
8183da42859SDinh Nguyen 	if (afi_clocks <= 0x100) {
8191273dd9eSMarek Vasut 		writel(SKIP_DELAY_LOOP_VALUE_OR_ZERO(inner),
8201273dd9eSMarek Vasut 			&sdr_rw_load_mgr_regs->load_cntr1);
8213da42859SDinh Nguyen 
8221273dd9eSMarek Vasut 		writel(RW_MGR_IDLE_LOOP1,
8231273dd9eSMarek Vasut 			&sdr_rw_load_jump_mgr_regs->load_jump_add1);
8243da42859SDinh Nguyen 
8251273dd9eSMarek Vasut 		writel(RW_MGR_IDLE_LOOP1, SDR_PHYGRP_RWMGRGRP_ADDRESS |
8261273dd9eSMarek Vasut 					  RW_MGR_RUN_SINGLE_GROUP_OFFSET);
8273da42859SDinh Nguyen 	} else {
8281273dd9eSMarek Vasut 		writel(SKIP_DELAY_LOOP_VALUE_OR_ZERO(inner),
8291273dd9eSMarek Vasut 			&sdr_rw_load_mgr_regs->load_cntr0);
8303da42859SDinh Nguyen 
8311273dd9eSMarek Vasut 		writel(SKIP_DELAY_LOOP_VALUE_OR_ZERO(outer),
8321273dd9eSMarek Vasut 			&sdr_rw_load_mgr_regs->load_cntr1);
8333da42859SDinh Nguyen 
8341273dd9eSMarek Vasut 		writel(RW_MGR_IDLE_LOOP2,
8351273dd9eSMarek Vasut 			&sdr_rw_load_jump_mgr_regs->load_jump_add0);
8363da42859SDinh Nguyen 
8371273dd9eSMarek Vasut 		writel(RW_MGR_IDLE_LOOP2,
8381273dd9eSMarek Vasut 			&sdr_rw_load_jump_mgr_regs->load_jump_add1);
8393da42859SDinh Nguyen 
8403da42859SDinh Nguyen 		/* hack to get around compiler not being smart enough */
8413da42859SDinh Nguyen 		if (afi_clocks <= 0x10000) {
8423da42859SDinh Nguyen 			/* only need to run once */
8431273dd9eSMarek Vasut 			writel(RW_MGR_IDLE_LOOP2, SDR_PHYGRP_RWMGRGRP_ADDRESS |
8441273dd9eSMarek Vasut 						  RW_MGR_RUN_SINGLE_GROUP_OFFSET);
8453da42859SDinh Nguyen 		} else {
8463da42859SDinh Nguyen 			do {
8471273dd9eSMarek Vasut 				writel(RW_MGR_IDLE_LOOP2,
8481273dd9eSMarek Vasut 					SDR_PHYGRP_RWMGRGRP_ADDRESS |
8491273dd9eSMarek Vasut 					RW_MGR_RUN_SINGLE_GROUP_OFFSET);
8503da42859SDinh Nguyen 			} while (c_loop-- != 0);
8513da42859SDinh Nguyen 		}
8523da42859SDinh Nguyen 	}
8533da42859SDinh Nguyen 	debug("%s:%d clocks=%u ... end\n", __func__, __LINE__, clocks);
8543da42859SDinh Nguyen }
8553da42859SDinh Nguyen 
856944fe719SMarek Vasut /**
857944fe719SMarek Vasut  * rw_mgr_mem_init_load_regs() - Load instruction registers
858944fe719SMarek Vasut  * @cntr0:	Counter 0 value
859944fe719SMarek Vasut  * @cntr1:	Counter 1 value
860944fe719SMarek Vasut  * @cntr2:	Counter 2 value
861944fe719SMarek Vasut  * @jump:	Jump instruction value
862944fe719SMarek Vasut  *
863944fe719SMarek Vasut  * Load instruction registers.
864944fe719SMarek Vasut  */
865944fe719SMarek Vasut static void rw_mgr_mem_init_load_regs(u32 cntr0, u32 cntr1, u32 cntr2, u32 jump)
866944fe719SMarek Vasut {
867944fe719SMarek Vasut 	uint32_t grpaddr = SDR_PHYGRP_RWMGRGRP_ADDRESS |
868944fe719SMarek Vasut 			   RW_MGR_RUN_SINGLE_GROUP_OFFSET;
869944fe719SMarek Vasut 
870944fe719SMarek Vasut 	/* Load counters */
871944fe719SMarek Vasut 	writel(SKIP_DELAY_LOOP_VALUE_OR_ZERO(cntr0),
872944fe719SMarek Vasut 	       &sdr_rw_load_mgr_regs->load_cntr0);
873944fe719SMarek Vasut 	writel(SKIP_DELAY_LOOP_VALUE_OR_ZERO(cntr1),
874944fe719SMarek Vasut 	       &sdr_rw_load_mgr_regs->load_cntr1);
875944fe719SMarek Vasut 	writel(SKIP_DELAY_LOOP_VALUE_OR_ZERO(cntr2),
876944fe719SMarek Vasut 	       &sdr_rw_load_mgr_regs->load_cntr2);
877944fe719SMarek Vasut 
878944fe719SMarek Vasut 	/* Load jump address */
879944fe719SMarek Vasut 	writel(jump, &sdr_rw_load_jump_mgr_regs->load_jump_add0);
880944fe719SMarek Vasut 	writel(jump, &sdr_rw_load_jump_mgr_regs->load_jump_add1);
881944fe719SMarek Vasut 	writel(jump, &sdr_rw_load_jump_mgr_regs->load_jump_add2);
882944fe719SMarek Vasut 
883944fe719SMarek Vasut 	/* Execute count instruction */
884944fe719SMarek Vasut 	writel(jump, grpaddr);
885944fe719SMarek Vasut }
886944fe719SMarek Vasut 
887ecd2334aSMarek Vasut /**
888ecd2334aSMarek Vasut  * rw_mgr_mem_load_user() - Load user calibration values
889ecd2334aSMarek Vasut  * @fin1:	Final instruction 1
890ecd2334aSMarek Vasut  * @fin2:	Final instruction 2
891ecd2334aSMarek Vasut  * @precharge:	If 1, precharge the banks at the end
892ecd2334aSMarek Vasut  *
893ecd2334aSMarek Vasut  * Load user calibration values and optionally precharge the banks.
894ecd2334aSMarek Vasut  */
895ecd2334aSMarek Vasut static void rw_mgr_mem_load_user(const u32 fin1, const u32 fin2,
896ecd2334aSMarek Vasut 				 const int precharge)
897ecd2334aSMarek Vasut {
898ecd2334aSMarek Vasut 	u32 grpaddr = SDR_PHYGRP_RWMGRGRP_ADDRESS |
899ecd2334aSMarek Vasut 		      RW_MGR_RUN_SINGLE_GROUP_OFFSET;
900ecd2334aSMarek Vasut 	u32 r;
901ecd2334aSMarek Vasut 
902ecd2334aSMarek Vasut 	for (r = 0; r < RW_MGR_MEM_NUMBER_OF_RANKS; r++) {
903ecd2334aSMarek Vasut 		if (param->skip_ranks[r]) {
904ecd2334aSMarek Vasut 			/* request to skip the rank */
905ecd2334aSMarek Vasut 			continue;
906ecd2334aSMarek Vasut 		}
907ecd2334aSMarek Vasut 
908ecd2334aSMarek Vasut 		/* set rank */
909ecd2334aSMarek Vasut 		set_rank_and_odt_mask(r, RW_MGR_ODT_MODE_OFF);
910ecd2334aSMarek Vasut 
911ecd2334aSMarek Vasut 		/* precharge all banks ... */
912ecd2334aSMarek Vasut 		if (precharge)
913ecd2334aSMarek Vasut 			writel(RW_MGR_PRECHARGE_ALL, grpaddr);
914ecd2334aSMarek Vasut 
915ecd2334aSMarek Vasut 		/*
916ecd2334aSMarek Vasut 		 * USER Use Mirror-ed commands for odd ranks if address
917ecd2334aSMarek Vasut 		 * mirrorring is on
918ecd2334aSMarek Vasut 		 */
919ecd2334aSMarek Vasut 		if ((RW_MGR_MEM_ADDRESS_MIRRORING >> r) & 0x1) {
920ecd2334aSMarek Vasut 			set_jump_as_return();
921ecd2334aSMarek Vasut 			writel(RW_MGR_MRS2_MIRR, grpaddr);
922ecd2334aSMarek Vasut 			delay_for_n_mem_clocks(4);
923ecd2334aSMarek Vasut 			set_jump_as_return();
924ecd2334aSMarek Vasut 			writel(RW_MGR_MRS3_MIRR, grpaddr);
925ecd2334aSMarek Vasut 			delay_for_n_mem_clocks(4);
926ecd2334aSMarek Vasut 			set_jump_as_return();
927ecd2334aSMarek Vasut 			writel(RW_MGR_MRS1_MIRR, grpaddr);
928ecd2334aSMarek Vasut 			delay_for_n_mem_clocks(4);
929ecd2334aSMarek Vasut 			set_jump_as_return();
930ecd2334aSMarek Vasut 			writel(fin1, grpaddr);
931ecd2334aSMarek Vasut 		} else {
932ecd2334aSMarek Vasut 			set_jump_as_return();
933ecd2334aSMarek Vasut 			writel(RW_MGR_MRS2, grpaddr);
934ecd2334aSMarek Vasut 			delay_for_n_mem_clocks(4);
935ecd2334aSMarek Vasut 			set_jump_as_return();
936ecd2334aSMarek Vasut 			writel(RW_MGR_MRS3, grpaddr);
937ecd2334aSMarek Vasut 			delay_for_n_mem_clocks(4);
938ecd2334aSMarek Vasut 			set_jump_as_return();
939ecd2334aSMarek Vasut 			writel(RW_MGR_MRS1, grpaddr);
940ecd2334aSMarek Vasut 			set_jump_as_return();
941ecd2334aSMarek Vasut 			writel(fin2, grpaddr);
942ecd2334aSMarek Vasut 		}
943ecd2334aSMarek Vasut 
944ecd2334aSMarek Vasut 		if (precharge)
945ecd2334aSMarek Vasut 			continue;
946ecd2334aSMarek Vasut 
947ecd2334aSMarek Vasut 		set_jump_as_return();
948ecd2334aSMarek Vasut 		writel(RW_MGR_ZQCL, grpaddr);
949ecd2334aSMarek Vasut 
950ecd2334aSMarek Vasut 		/* tZQinit = tDLLK = 512 ck cycles */
951ecd2334aSMarek Vasut 		delay_for_n_mem_clocks(512);
952ecd2334aSMarek Vasut 	}
953ecd2334aSMarek Vasut }
954ecd2334aSMarek Vasut 
9558e9d7d04SMarek Vasut /**
9568e9d7d04SMarek Vasut  * rw_mgr_mem_initialize() - Initialize RW Manager
9578e9d7d04SMarek Vasut  *
9588e9d7d04SMarek Vasut  * Initialize RW Manager.
9598e9d7d04SMarek Vasut  */
9603da42859SDinh Nguyen static void rw_mgr_mem_initialize(void)
9613da42859SDinh Nguyen {
9623da42859SDinh Nguyen 	debug("%s:%d\n", __func__, __LINE__);
9633da42859SDinh Nguyen 
9643da42859SDinh Nguyen 	/* The reset / cke part of initialization is broadcasted to all ranks */
9651273dd9eSMarek Vasut 	writel(RW_MGR_RANK_ALL, SDR_PHYGRP_RWMGRGRP_ADDRESS |
9661273dd9eSMarek Vasut 				RW_MGR_SET_CS_AND_ODT_MASK_OFFSET);
9673da42859SDinh Nguyen 
9683da42859SDinh Nguyen 	/*
9693da42859SDinh Nguyen 	 * Here's how you load register for a loop
9703da42859SDinh Nguyen 	 * Counters are located @ 0x800
9713da42859SDinh Nguyen 	 * Jump address are located @ 0xC00
9723da42859SDinh Nguyen 	 * For both, registers 0 to 3 are selected using bits 3 and 2, like
9733da42859SDinh Nguyen 	 * in 0x800, 0x804, 0x808, 0x80C and 0xC00, 0xC04, 0xC08, 0xC0C
9743da42859SDinh Nguyen 	 * I know this ain't pretty, but Avalon bus throws away the 2 least
9753da42859SDinh Nguyen 	 * significant bits
9763da42859SDinh Nguyen 	 */
9773da42859SDinh Nguyen 
9788e9d7d04SMarek Vasut 	/* Start with memory RESET activated */
9793da42859SDinh Nguyen 
9803da42859SDinh Nguyen 	/* tINIT = 200us */
9813da42859SDinh Nguyen 
9823da42859SDinh Nguyen 	/*
9833da42859SDinh Nguyen 	 * 200us @ 266MHz (3.75 ns) ~ 54000 clock cycles
9843da42859SDinh Nguyen 	 * If a and b are the number of iteration in 2 nested loops
9853da42859SDinh Nguyen 	 * it takes the following number of cycles to complete the operation:
9863da42859SDinh Nguyen 	 * number_of_cycles = ((2 + n) * a + 2) * b
9873da42859SDinh Nguyen 	 * where n is the number of instruction in the inner loop
9883da42859SDinh Nguyen 	 * One possible solution is n = 0 , a = 256 , b = 106 => a = FF,
9893da42859SDinh Nguyen 	 * b = 6A
9903da42859SDinh Nguyen 	 */
991944fe719SMarek Vasut 	rw_mgr_mem_init_load_regs(SEQ_TINIT_CNTR0_VAL, SEQ_TINIT_CNTR1_VAL,
992944fe719SMarek Vasut 				  SEQ_TINIT_CNTR2_VAL,
993944fe719SMarek Vasut 				  RW_MGR_INIT_RESET_0_CKE_0);
9943da42859SDinh Nguyen 
9958e9d7d04SMarek Vasut 	/* Indicate that memory is stable. */
9961273dd9eSMarek Vasut 	writel(1, &phy_mgr_cfg->reset_mem_stbl);
9973da42859SDinh Nguyen 
9983da42859SDinh Nguyen 	/*
9993da42859SDinh Nguyen 	 * transition the RESET to high
10003da42859SDinh Nguyen 	 * Wait for 500us
10013da42859SDinh Nguyen 	 */
10023da42859SDinh Nguyen 
10033da42859SDinh Nguyen 	/*
10043da42859SDinh Nguyen 	 * 500us @ 266MHz (3.75 ns) ~ 134000 clock cycles
10053da42859SDinh Nguyen 	 * If a and b are the number of iteration in 2 nested loops
10063da42859SDinh Nguyen 	 * it takes the following number of cycles to complete the operation
10073da42859SDinh Nguyen 	 * number_of_cycles = ((2 + n) * a + 2) * b
10083da42859SDinh Nguyen 	 * where n is the number of instruction in the inner loop
10093da42859SDinh Nguyen 	 * One possible solution is n = 2 , a = 131 , b = 256 => a = 83,
10103da42859SDinh Nguyen 	 * b = FF
10113da42859SDinh Nguyen 	 */
1012944fe719SMarek Vasut 	rw_mgr_mem_init_load_regs(SEQ_TRESET_CNTR0_VAL, SEQ_TRESET_CNTR1_VAL,
1013944fe719SMarek Vasut 				  SEQ_TRESET_CNTR2_VAL,
1014944fe719SMarek Vasut 				  RW_MGR_INIT_RESET_1_CKE_0);
10153da42859SDinh Nguyen 
10168e9d7d04SMarek Vasut 	/* Bring up clock enable. */
10173da42859SDinh Nguyen 
10183da42859SDinh Nguyen 	/* tXRP < 250 ck cycles */
10193da42859SDinh Nguyen 	delay_for_n_mem_clocks(250);
10203da42859SDinh Nguyen 
1021ecd2334aSMarek Vasut 	rw_mgr_mem_load_user(RW_MGR_MRS0_DLL_RESET_MIRR, RW_MGR_MRS0_DLL_RESET,
1022ecd2334aSMarek Vasut 			     0);
10233da42859SDinh Nguyen }
10243da42859SDinh Nguyen 
10253da42859SDinh Nguyen /*
10263da42859SDinh Nguyen  * At the end of calibration we have to program the user settings in, and
10273da42859SDinh Nguyen  * USER  hand off the memory to the user.
10283da42859SDinh Nguyen  */
10293da42859SDinh Nguyen static void rw_mgr_mem_handoff(void)
10303da42859SDinh Nguyen {
1031ecd2334aSMarek Vasut 	rw_mgr_mem_load_user(RW_MGR_MRS0_USER_MIRR, RW_MGR_MRS0_USER, 1);
10323da42859SDinh Nguyen 	/*
10333da42859SDinh Nguyen 	 * USER  need to wait tMOD (12CK or 15ns) time before issuing
10343da42859SDinh Nguyen 	 * other commands, but we will have plenty of NIOS cycles before
10353da42859SDinh Nguyen 	 * actual handoff so its okay.
10363da42859SDinh Nguyen 	 */
10373da42859SDinh Nguyen }
10383da42859SDinh Nguyen 
1039d844c7d4SMarek Vasut /**
1040d844c7d4SMarek Vasut  * rw_mgr_mem_calibrate_read_test_patterns() - Read back test patterns
1041d844c7d4SMarek Vasut  * @rank_bgn:	Rank number
1042d844c7d4SMarek Vasut  * @group:	Read/Write Group
1043d844c7d4SMarek Vasut  * @all_ranks:	Test all ranks
1044d844c7d4SMarek Vasut  *
1045d844c7d4SMarek Vasut  * Performs a guaranteed read on the patterns we are going to use during a
1046d844c7d4SMarek Vasut  * read test to ensure memory works.
10473da42859SDinh Nguyen  */
1048d844c7d4SMarek Vasut static int
1049d844c7d4SMarek Vasut rw_mgr_mem_calibrate_read_test_patterns(const u32 rank_bgn, const u32 group,
1050d844c7d4SMarek Vasut 					const u32 all_ranks)
10513da42859SDinh Nguyen {
1052d844c7d4SMarek Vasut 	const u32 addr = SDR_PHYGRP_RWMGRGRP_ADDRESS |
1053d844c7d4SMarek Vasut 			 RW_MGR_RUN_SINGLE_GROUP_OFFSET;
1054d844c7d4SMarek Vasut 	const u32 addr_offset =
1055d844c7d4SMarek Vasut 			 (group * RW_MGR_MEM_VIRTUAL_GROUPS_PER_READ_DQS) << 2;
1056d844c7d4SMarek Vasut 	const u32 rank_end = all_ranks ?
1057d844c7d4SMarek Vasut 				RW_MGR_MEM_NUMBER_OF_RANKS :
10583da42859SDinh Nguyen 				(rank_bgn + NUM_RANKS_PER_SHADOW_REG);
1059d844c7d4SMarek Vasut 	const u32 shift_ratio = RW_MGR_MEM_DQ_PER_READ_DQS /
1060d844c7d4SMarek Vasut 				RW_MGR_MEM_VIRTUAL_GROUPS_PER_READ_DQS;
1061d844c7d4SMarek Vasut 	const u32 correct_mask_vg = param->read_correct_mask_vg;
10623da42859SDinh Nguyen 
1063d844c7d4SMarek Vasut 	u32 tmp_bit_chk, base_rw_mgr, bit_chk;
1064d844c7d4SMarek Vasut 	int vg, r;
1065d844c7d4SMarek Vasut 	int ret = 0;
1066d844c7d4SMarek Vasut 
1067d844c7d4SMarek Vasut 	bit_chk = param->read_correct_mask;
10683da42859SDinh Nguyen 
10693da42859SDinh Nguyen 	for (r = rank_bgn; r < rank_end; r++) {
1070d844c7d4SMarek Vasut 		/* Request to skip the rank */
10713da42859SDinh Nguyen 		if (param->skip_ranks[r])
10723da42859SDinh Nguyen 			continue;
10733da42859SDinh Nguyen 
1074d844c7d4SMarek Vasut 		/* Set rank */
10753da42859SDinh Nguyen 		set_rank_and_odt_mask(r, RW_MGR_ODT_MODE_READ_WRITE);
10763da42859SDinh Nguyen 
10773da42859SDinh Nguyen 		/* Load up a constant bursts of read commands */
10781273dd9eSMarek Vasut 		writel(0x20, &sdr_rw_load_mgr_regs->load_cntr0);
10791273dd9eSMarek Vasut 		writel(RW_MGR_GUARANTEED_READ,
10801273dd9eSMarek Vasut 			&sdr_rw_load_jump_mgr_regs->load_jump_add0);
10813da42859SDinh Nguyen 
10821273dd9eSMarek Vasut 		writel(0x20, &sdr_rw_load_mgr_regs->load_cntr1);
10831273dd9eSMarek Vasut 		writel(RW_MGR_GUARANTEED_READ_CONT,
10841273dd9eSMarek Vasut 			&sdr_rw_load_jump_mgr_regs->load_jump_add1);
10853da42859SDinh Nguyen 
10863da42859SDinh Nguyen 		tmp_bit_chk = 0;
1087d844c7d4SMarek Vasut 		for (vg = RW_MGR_MEM_VIRTUAL_GROUPS_PER_READ_DQS - 1;
1088d844c7d4SMarek Vasut 		     vg >= 0; vg--) {
1089d844c7d4SMarek Vasut 			/* Reset the FIFOs to get pointers to known state. */
10901273dd9eSMarek Vasut 			writel(0, &phy_mgr_cmd->fifo_reset);
10911273dd9eSMarek Vasut 			writel(0, SDR_PHYGRP_RWMGRGRP_ADDRESS |
10921273dd9eSMarek Vasut 				  RW_MGR_RESET_READ_DATAPATH_OFFSET);
1093d844c7d4SMarek Vasut 			writel(RW_MGR_GUARANTEED_READ,
1094d844c7d4SMarek Vasut 			       addr + addr_offset + (vg << 2));
10953da42859SDinh Nguyen 
10961273dd9eSMarek Vasut 			base_rw_mgr = readl(SDR_PHYGRP_RWMGRGRP_ADDRESS);
1097d844c7d4SMarek Vasut 			tmp_bit_chk <<= shift_ratio;
1098d844c7d4SMarek Vasut 			tmp_bit_chk |= correct_mask_vg & ~base_rw_mgr;
10993da42859SDinh Nguyen 		}
11003da42859SDinh Nguyen 
1101d844c7d4SMarek Vasut 		bit_chk &= tmp_bit_chk;
1102d844c7d4SMarek Vasut 	}
1103d844c7d4SMarek Vasut 
110417fdc916SMarek Vasut 	writel(RW_MGR_CLEAR_DQS_ENABLE, addr + (group << 2));
11053da42859SDinh Nguyen 
11063da42859SDinh Nguyen 	set_rank_and_odt_mask(0, RW_MGR_ODT_MODE_OFF);
1107d844c7d4SMarek Vasut 
1108d844c7d4SMarek Vasut 	if (bit_chk != param->read_correct_mask)
1109d844c7d4SMarek Vasut 		ret = -EIO;
1110d844c7d4SMarek Vasut 
1111d844c7d4SMarek Vasut 	debug_cond(DLEVEL == 1,
1112d844c7d4SMarek Vasut 		   "%s:%d test_load_patterns(%u,ALL) => (%u == %u) => %i\n",
1113d844c7d4SMarek Vasut 		   __func__, __LINE__, group, bit_chk,
1114d844c7d4SMarek Vasut 		   param->read_correct_mask, ret);
1115d844c7d4SMarek Vasut 
1116d844c7d4SMarek Vasut 	return ret;
11173da42859SDinh Nguyen }
11183da42859SDinh Nguyen 
1119b6cb7f9eSMarek Vasut /**
1120b6cb7f9eSMarek Vasut  * rw_mgr_mem_calibrate_read_load_patterns() - Load up the patterns for read test
1121b6cb7f9eSMarek Vasut  * @rank_bgn:	Rank number
1122b6cb7f9eSMarek Vasut  * @all_ranks:	Test all ranks
1123b6cb7f9eSMarek Vasut  *
1124b6cb7f9eSMarek Vasut  * Load up the patterns we are going to use during a read test.
1125b6cb7f9eSMarek Vasut  */
1126b6cb7f9eSMarek Vasut static void rw_mgr_mem_calibrate_read_load_patterns(const u32 rank_bgn,
1127b6cb7f9eSMarek Vasut 						    const int all_ranks)
11283da42859SDinh Nguyen {
1129b6cb7f9eSMarek Vasut 	const u32 rank_end = all_ranks ?
1130b6cb7f9eSMarek Vasut 			RW_MGR_MEM_NUMBER_OF_RANKS :
11313da42859SDinh Nguyen 			(rank_bgn + NUM_RANKS_PER_SHADOW_REG);
1132b6cb7f9eSMarek Vasut 	u32 r;
11333da42859SDinh Nguyen 
11343da42859SDinh Nguyen 	debug("%s:%d\n", __func__, __LINE__);
1135b6cb7f9eSMarek Vasut 
11363da42859SDinh Nguyen 	for (r = rank_bgn; r < rank_end; r++) {
11373da42859SDinh Nguyen 		if (param->skip_ranks[r])
11383da42859SDinh Nguyen 			/* request to skip the rank */
11393da42859SDinh Nguyen 			continue;
11403da42859SDinh Nguyen 
11413da42859SDinh Nguyen 		/* set rank */
11423da42859SDinh Nguyen 		set_rank_and_odt_mask(r, RW_MGR_ODT_MODE_READ_WRITE);
11433da42859SDinh Nguyen 
11443da42859SDinh Nguyen 		/* Load up a constant bursts */
11451273dd9eSMarek Vasut 		writel(0x20, &sdr_rw_load_mgr_regs->load_cntr0);
11463da42859SDinh Nguyen 
11471273dd9eSMarek Vasut 		writel(RW_MGR_GUARANTEED_WRITE_WAIT0,
11481273dd9eSMarek Vasut 			&sdr_rw_load_jump_mgr_regs->load_jump_add0);
11493da42859SDinh Nguyen 
11501273dd9eSMarek Vasut 		writel(0x20, &sdr_rw_load_mgr_regs->load_cntr1);
11513da42859SDinh Nguyen 
11521273dd9eSMarek Vasut 		writel(RW_MGR_GUARANTEED_WRITE_WAIT1,
11531273dd9eSMarek Vasut 			&sdr_rw_load_jump_mgr_regs->load_jump_add1);
11543da42859SDinh Nguyen 
11551273dd9eSMarek Vasut 		writel(0x04, &sdr_rw_load_mgr_regs->load_cntr2);
11563da42859SDinh Nguyen 
11571273dd9eSMarek Vasut 		writel(RW_MGR_GUARANTEED_WRITE_WAIT2,
11581273dd9eSMarek Vasut 			&sdr_rw_load_jump_mgr_regs->load_jump_add2);
11593da42859SDinh Nguyen 
11601273dd9eSMarek Vasut 		writel(0x04, &sdr_rw_load_mgr_regs->load_cntr3);
11613da42859SDinh Nguyen 
11621273dd9eSMarek Vasut 		writel(RW_MGR_GUARANTEED_WRITE_WAIT3,
11631273dd9eSMarek Vasut 			&sdr_rw_load_jump_mgr_regs->load_jump_add3);
11643da42859SDinh Nguyen 
11651273dd9eSMarek Vasut 		writel(RW_MGR_GUARANTEED_WRITE, SDR_PHYGRP_RWMGRGRP_ADDRESS |
11661273dd9eSMarek Vasut 						RW_MGR_RUN_SINGLE_GROUP_OFFSET);
11673da42859SDinh Nguyen 	}
11683da42859SDinh Nguyen 
11693da42859SDinh Nguyen 	set_rank_and_odt_mask(0, RW_MGR_ODT_MODE_OFF);
11703da42859SDinh Nguyen }
11713da42859SDinh Nguyen 
1172783fcf59SMarek Vasut /**
1173783fcf59SMarek Vasut  * rw_mgr_mem_calibrate_read_test() - Perform READ test on single rank
1174783fcf59SMarek Vasut  * @rank_bgn:		Rank number
1175783fcf59SMarek Vasut  * @group:		Read/Write group
1176783fcf59SMarek Vasut  * @num_tries:		Number of retries of the test
1177783fcf59SMarek Vasut  * @all_correct:	All bits must be correct in the mask
1178783fcf59SMarek Vasut  * @bit_chk:		Resulting bit mask after the test
1179783fcf59SMarek Vasut  * @all_groups:		Test all R/W groups
1180783fcf59SMarek Vasut  * @all_ranks:		Test all ranks
1181783fcf59SMarek Vasut  *
1182783fcf59SMarek Vasut  * Try a read and see if it returns correct data back. Test has dummy reads
1183783fcf59SMarek Vasut  * inserted into the mix used to align DQS enable. Test has more thorough
1184783fcf59SMarek Vasut  * checks than the regular read test.
11853da42859SDinh Nguyen  */
11863cb8bf3fSMarek Vasut static int
11873cb8bf3fSMarek Vasut rw_mgr_mem_calibrate_read_test(const u32 rank_bgn, const u32 group,
11883cb8bf3fSMarek Vasut 			       const u32 num_tries, const u32 all_correct,
11893cb8bf3fSMarek Vasut 			       u32 *bit_chk,
11903cb8bf3fSMarek Vasut 			       const u32 all_groups, const u32 all_ranks)
11913da42859SDinh Nguyen {
11923cb8bf3fSMarek Vasut 	const u32 rank_end = all_ranks ? RW_MGR_MEM_NUMBER_OF_RANKS :
11933da42859SDinh Nguyen 		(rank_bgn + NUM_RANKS_PER_SHADOW_REG);
11943cb8bf3fSMarek Vasut 	const u32 quick_read_mode =
11953cb8bf3fSMarek Vasut 		((STATIC_CALIB_STEPS & CALIB_SKIP_DELAY_SWEEPS) &&
11963cb8bf3fSMarek Vasut 		 ENABLE_SUPER_QUICK_CALIBRATION);
11973cb8bf3fSMarek Vasut 	u32 correct_mask_vg = param->read_correct_mask_vg;
11983cb8bf3fSMarek Vasut 	u32 tmp_bit_chk;
11993cb8bf3fSMarek Vasut 	u32 base_rw_mgr;
12003cb8bf3fSMarek Vasut 	u32 addr;
12013cb8bf3fSMarek Vasut 
12023cb8bf3fSMarek Vasut 	int r, vg, ret;
12033da42859SDinh Nguyen 
12043da42859SDinh Nguyen 	*bit_chk = param->read_correct_mask;
12053da42859SDinh Nguyen 
12063da42859SDinh Nguyen 	for (r = rank_bgn; r < rank_end; r++) {
12073da42859SDinh Nguyen 		if (param->skip_ranks[r])
12083da42859SDinh Nguyen 			/* request to skip the rank */
12093da42859SDinh Nguyen 			continue;
12103da42859SDinh Nguyen 
12113da42859SDinh Nguyen 		/* set rank */
12123da42859SDinh Nguyen 		set_rank_and_odt_mask(r, RW_MGR_ODT_MODE_READ_WRITE);
12133da42859SDinh Nguyen 
12141273dd9eSMarek Vasut 		writel(0x10, &sdr_rw_load_mgr_regs->load_cntr1);
12153da42859SDinh Nguyen 
12161273dd9eSMarek Vasut 		writel(RW_MGR_READ_B2B_WAIT1,
12171273dd9eSMarek Vasut 			&sdr_rw_load_jump_mgr_regs->load_jump_add1);
12183da42859SDinh Nguyen 
12191273dd9eSMarek Vasut 		writel(0x10, &sdr_rw_load_mgr_regs->load_cntr2);
12201273dd9eSMarek Vasut 		writel(RW_MGR_READ_B2B_WAIT2,
12211273dd9eSMarek Vasut 			&sdr_rw_load_jump_mgr_regs->load_jump_add2);
12223da42859SDinh Nguyen 
12233da42859SDinh Nguyen 		if (quick_read_mode)
12241273dd9eSMarek Vasut 			writel(0x1, &sdr_rw_load_mgr_regs->load_cntr0);
12253da42859SDinh Nguyen 			/* need at least two (1+1) reads to capture failures */
12263da42859SDinh Nguyen 		else if (all_groups)
12271273dd9eSMarek Vasut 			writel(0x06, &sdr_rw_load_mgr_regs->load_cntr0);
12283da42859SDinh Nguyen 		else
12291273dd9eSMarek Vasut 			writel(0x32, &sdr_rw_load_mgr_regs->load_cntr0);
12303da42859SDinh Nguyen 
12311273dd9eSMarek Vasut 		writel(RW_MGR_READ_B2B,
12321273dd9eSMarek Vasut 			&sdr_rw_load_jump_mgr_regs->load_jump_add0);
12333da42859SDinh Nguyen 		if (all_groups)
12343da42859SDinh Nguyen 			writel(RW_MGR_MEM_IF_READ_DQS_WIDTH *
12353da42859SDinh Nguyen 			       RW_MGR_MEM_VIRTUAL_GROUPS_PER_READ_DQS - 1,
12361273dd9eSMarek Vasut 			       &sdr_rw_load_mgr_regs->load_cntr3);
12373da42859SDinh Nguyen 		else
12381273dd9eSMarek Vasut 			writel(0x0, &sdr_rw_load_mgr_regs->load_cntr3);
12393da42859SDinh Nguyen 
12401273dd9eSMarek Vasut 		writel(RW_MGR_READ_B2B,
12411273dd9eSMarek Vasut 			&sdr_rw_load_jump_mgr_regs->load_jump_add3);
12423da42859SDinh Nguyen 
12433da42859SDinh Nguyen 		tmp_bit_chk = 0;
12447ce23bb6SMarek Vasut 		for (vg = RW_MGR_MEM_VIRTUAL_GROUPS_PER_READ_DQS - 1; vg >= 0;
12457ce23bb6SMarek Vasut 		     vg--) {
1246ba522c76SMarek Vasut 			/* Reset the FIFOs to get pointers to known state. */
12471273dd9eSMarek Vasut 			writel(0, &phy_mgr_cmd->fifo_reset);
12481273dd9eSMarek Vasut 			writel(0, SDR_PHYGRP_RWMGRGRP_ADDRESS |
12491273dd9eSMarek Vasut 				  RW_MGR_RESET_READ_DATAPATH_OFFSET);
12503da42859SDinh Nguyen 
1251ba522c76SMarek Vasut 			if (all_groups) {
1252ba522c76SMarek Vasut 				addr = SDR_PHYGRP_RWMGRGRP_ADDRESS |
1253ba522c76SMarek Vasut 				       RW_MGR_RUN_ALL_GROUPS_OFFSET;
1254ba522c76SMarek Vasut 			} else {
1255ba522c76SMarek Vasut 				addr = SDR_PHYGRP_RWMGRGRP_ADDRESS |
1256ba522c76SMarek Vasut 				       RW_MGR_RUN_SINGLE_GROUP_OFFSET;
1257ba522c76SMarek Vasut 			}
1258c4815f76SMarek Vasut 
125917fdc916SMarek Vasut 			writel(RW_MGR_READ_B2B, addr +
12603da42859SDinh Nguyen 			       ((group * RW_MGR_MEM_VIRTUAL_GROUPS_PER_READ_DQS +
12613da42859SDinh Nguyen 			       vg) << 2));
12623da42859SDinh Nguyen 
12631273dd9eSMarek Vasut 			base_rw_mgr = readl(SDR_PHYGRP_RWMGRGRP_ADDRESS);
1264ba522c76SMarek Vasut 			tmp_bit_chk <<= RW_MGR_MEM_DQ_PER_READ_DQS /
1265ba522c76SMarek Vasut 					RW_MGR_MEM_VIRTUAL_GROUPS_PER_READ_DQS;
1266ba522c76SMarek Vasut 			tmp_bit_chk |= correct_mask_vg & ~(base_rw_mgr);
12673da42859SDinh Nguyen 		}
12687ce23bb6SMarek Vasut 
12693da42859SDinh Nguyen 		*bit_chk &= tmp_bit_chk;
12703da42859SDinh Nguyen 	}
12713da42859SDinh Nguyen 
1272c4815f76SMarek Vasut 	addr = SDR_PHYGRP_RWMGRGRP_ADDRESS | RW_MGR_RUN_SINGLE_GROUP_OFFSET;
127317fdc916SMarek Vasut 	writel(RW_MGR_CLEAR_DQS_ENABLE, addr + (group << 2));
12743da42859SDinh Nguyen 
12753853d65eSMarek Vasut 	set_rank_and_odt_mask(0, RW_MGR_ODT_MODE_OFF);
12763853d65eSMarek Vasut 
12773da42859SDinh Nguyen 	if (all_correct) {
12783853d65eSMarek Vasut 		ret = (*bit_chk == param->read_correct_mask);
12793853d65eSMarek Vasut 		debug_cond(DLEVEL == 2,
12803853d65eSMarek Vasut 			   "%s:%d read_test(%u,ALL,%u) => (%u == %u) => %i\n",
12813853d65eSMarek Vasut 			   __func__, __LINE__, group, all_groups, *bit_chk,
12823853d65eSMarek Vasut 			   param->read_correct_mask, ret);
12833da42859SDinh Nguyen 	} else	{
12843853d65eSMarek Vasut 		ret = (*bit_chk != 0x00);
12853853d65eSMarek Vasut 		debug_cond(DLEVEL == 2,
12863853d65eSMarek Vasut 			   "%s:%d read_test(%u,ONE,%u) => (%u != %u) => %i\n",
12873853d65eSMarek Vasut 			   __func__, __LINE__, group, all_groups, *bit_chk,
12883853d65eSMarek Vasut 			   0, ret);
12893da42859SDinh Nguyen 	}
12903853d65eSMarek Vasut 
12913853d65eSMarek Vasut 	return ret;
12923da42859SDinh Nguyen }
12933da42859SDinh Nguyen 
129496df6036SMarek Vasut /**
129596df6036SMarek Vasut  * rw_mgr_mem_calibrate_read_test_all_ranks() - Perform READ test on all ranks
129696df6036SMarek Vasut  * @grp:		Read/Write group
129796df6036SMarek Vasut  * @num_tries:		Number of retries of the test
129896df6036SMarek Vasut  * @all_correct:	All bits must be correct in the mask
129996df6036SMarek Vasut  * @all_groups:		Test all R/W groups
130096df6036SMarek Vasut  *
130196df6036SMarek Vasut  * Perform a READ test across all memory ranks.
130296df6036SMarek Vasut  */
130396df6036SMarek Vasut static int
130496df6036SMarek Vasut rw_mgr_mem_calibrate_read_test_all_ranks(const u32 grp, const u32 num_tries,
130596df6036SMarek Vasut 					 const u32 all_correct,
130696df6036SMarek Vasut 					 const u32 all_groups)
13073da42859SDinh Nguyen {
130896df6036SMarek Vasut 	u32 bit_chk;
130996df6036SMarek Vasut 	return rw_mgr_mem_calibrate_read_test(0, grp, num_tries, all_correct,
131096df6036SMarek Vasut 					      &bit_chk, all_groups, 1);
13113da42859SDinh Nguyen }
13123da42859SDinh Nguyen 
131360bb8a8aSMarek Vasut /**
131460bb8a8aSMarek Vasut  * rw_mgr_incr_vfifo() - Increase VFIFO value
131560bb8a8aSMarek Vasut  * @grp:	Read/Write group
131660bb8a8aSMarek Vasut  *
131760bb8a8aSMarek Vasut  * Increase VFIFO value.
131860bb8a8aSMarek Vasut  */
13198c887b6eSMarek Vasut static void rw_mgr_incr_vfifo(const u32 grp)
13203da42859SDinh Nguyen {
13211273dd9eSMarek Vasut 	writel(grp, &phy_mgr_cmd->inc_vfifo_hard_phy);
13223da42859SDinh Nguyen }
13233da42859SDinh Nguyen 
132460bb8a8aSMarek Vasut /**
132560bb8a8aSMarek Vasut  * rw_mgr_decr_vfifo() - Decrease VFIFO value
132660bb8a8aSMarek Vasut  * @grp:	Read/Write group
132760bb8a8aSMarek Vasut  *
132860bb8a8aSMarek Vasut  * Decrease VFIFO value.
132960bb8a8aSMarek Vasut  */
13308c887b6eSMarek Vasut static void rw_mgr_decr_vfifo(const u32 grp)
13313da42859SDinh Nguyen {
133260bb8a8aSMarek Vasut 	u32 i;
13333da42859SDinh Nguyen 
13343da42859SDinh Nguyen 	for (i = 0; i < VFIFO_SIZE - 1; i++)
13358c887b6eSMarek Vasut 		rw_mgr_incr_vfifo(grp);
13363da42859SDinh Nguyen }
13373da42859SDinh Nguyen 
1338d145ca9fSMarek Vasut /**
1339d145ca9fSMarek Vasut  * find_vfifo_failing_read() - Push VFIFO to get a failing read
1340d145ca9fSMarek Vasut  * @grp:	Read/Write group
1341d145ca9fSMarek Vasut  *
1342d145ca9fSMarek Vasut  * Push VFIFO until a failing read happens.
1343d145ca9fSMarek Vasut  */
1344d145ca9fSMarek Vasut static int find_vfifo_failing_read(const u32 grp)
13453da42859SDinh Nguyen {
134696df6036SMarek Vasut 	u32 v, ret, fail_cnt = 0;
13473da42859SDinh Nguyen 
13488c887b6eSMarek Vasut 	for (v = 0; v < VFIFO_SIZE; v++) {
1349d145ca9fSMarek Vasut 		debug_cond(DLEVEL == 2, "%s:%d: vfifo %u\n",
13503da42859SDinh Nguyen 			   __func__, __LINE__, v);
1351d145ca9fSMarek Vasut 		ret = rw_mgr_mem_calibrate_read_test_all_ranks(grp, 1,
135296df6036SMarek Vasut 						PASS_ONE_BIT, 0);
1353d145ca9fSMarek Vasut 		if (!ret) {
13543da42859SDinh Nguyen 			fail_cnt++;
13553da42859SDinh Nguyen 
13563da42859SDinh Nguyen 			if (fail_cnt == 2)
1357d145ca9fSMarek Vasut 				return v;
13583da42859SDinh Nguyen 		}
13593da42859SDinh Nguyen 
1360d145ca9fSMarek Vasut 		/* Fiddle with FIFO. */
13618c887b6eSMarek Vasut 		rw_mgr_incr_vfifo(grp);
13623da42859SDinh Nguyen 	}
13633da42859SDinh Nguyen 
1364d145ca9fSMarek Vasut 	/* No failing read found! Something must have gone wrong. */
1365d145ca9fSMarek Vasut 	debug_cond(DLEVEL == 2, "%s:%d: vfifo failed\n", __func__, __LINE__);
13663da42859SDinh Nguyen 	return 0;
13673da42859SDinh Nguyen }
13683da42859SDinh Nguyen 
1369192d6f9fSMarek Vasut /**
137052e8f217SMarek Vasut  * sdr_find_phase_delay() - Find DQS enable phase or delay
137152e8f217SMarek Vasut  * @working:	If 1, look for working phase/delay, if 0, look for non-working
137252e8f217SMarek Vasut  * @delay:	If 1, look for delay, if 0, look for phase
137352e8f217SMarek Vasut  * @grp:	Read/Write group
137452e8f217SMarek Vasut  * @work:	Working window position
137552e8f217SMarek Vasut  * @work_inc:	Working window increment
137652e8f217SMarek Vasut  * @pd:		DQS Phase/Delay Iterator
137752e8f217SMarek Vasut  *
137852e8f217SMarek Vasut  * Find working or non-working DQS enable phase setting.
137952e8f217SMarek Vasut  */
138052e8f217SMarek Vasut static int sdr_find_phase_delay(int working, int delay, const u32 grp,
138152e8f217SMarek Vasut 				u32 *work, const u32 work_inc, u32 *pd)
138252e8f217SMarek Vasut {
138352e8f217SMarek Vasut 	const u32 max = delay ? IO_DQS_EN_DELAY_MAX : IO_DQS_EN_PHASE_MAX;
138496df6036SMarek Vasut 	u32 ret;
138552e8f217SMarek Vasut 
138652e8f217SMarek Vasut 	for (; *pd <= max; (*pd)++) {
138752e8f217SMarek Vasut 		if (delay)
138852e8f217SMarek Vasut 			scc_mgr_set_dqs_en_delay_all_ranks(grp, *pd);
138952e8f217SMarek Vasut 		else
139052e8f217SMarek Vasut 			scc_mgr_set_dqs_en_phase_all_ranks(grp, *pd);
139152e8f217SMarek Vasut 
139252e8f217SMarek Vasut 		ret = rw_mgr_mem_calibrate_read_test_all_ranks(grp, 1,
139396df6036SMarek Vasut 					PASS_ONE_BIT, 0);
139452e8f217SMarek Vasut 		if (!working)
139552e8f217SMarek Vasut 			ret = !ret;
139652e8f217SMarek Vasut 
139752e8f217SMarek Vasut 		if (ret)
139852e8f217SMarek Vasut 			return 0;
139952e8f217SMarek Vasut 
140052e8f217SMarek Vasut 		if (work)
140152e8f217SMarek Vasut 			*work += work_inc;
140252e8f217SMarek Vasut 	}
140352e8f217SMarek Vasut 
140452e8f217SMarek Vasut 	return -EINVAL;
140552e8f217SMarek Vasut }
140652e8f217SMarek Vasut /**
1407192d6f9fSMarek Vasut  * sdr_find_phase() - Find DQS enable phase
1408192d6f9fSMarek Vasut  * @working:	If 1, look for working phase, if 0, look for non-working phase
1409192d6f9fSMarek Vasut  * @grp:	Read/Write group
1410192d6f9fSMarek Vasut  * @work:	Working window position
1411192d6f9fSMarek Vasut  * @i:		Iterator
1412192d6f9fSMarek Vasut  * @p:		DQS Phase Iterator
1413192d6f9fSMarek Vasut  *
1414192d6f9fSMarek Vasut  * Find working or non-working DQS enable phase setting.
1415192d6f9fSMarek Vasut  */
14168c887b6eSMarek Vasut static int sdr_find_phase(int working, const u32 grp, u32 *work,
141786a39dc7SMarek Vasut 			  u32 *i, u32 *p)
1418192d6f9fSMarek Vasut {
1419192d6f9fSMarek Vasut 	const u32 end = VFIFO_SIZE + (working ? 0 : 1);
142052e8f217SMarek Vasut 	int ret;
1421192d6f9fSMarek Vasut 
1422192d6f9fSMarek Vasut 	for (; *i < end; (*i)++) {
1423192d6f9fSMarek Vasut 		if (working)
1424192d6f9fSMarek Vasut 			*p = 0;
1425192d6f9fSMarek Vasut 
142652e8f217SMarek Vasut 		ret = sdr_find_phase_delay(working, 0, grp, work,
142752e8f217SMarek Vasut 					   IO_DELAY_PER_OPA_TAP, p);
142852e8f217SMarek Vasut 		if (!ret)
1429192d6f9fSMarek Vasut 			return 0;
1430192d6f9fSMarek Vasut 
1431192d6f9fSMarek Vasut 		if (*p > IO_DQS_EN_PHASE_MAX) {
1432192d6f9fSMarek Vasut 			/* Fiddle with FIFO. */
14338c887b6eSMarek Vasut 			rw_mgr_incr_vfifo(grp);
1434192d6f9fSMarek Vasut 			if (!working)
1435192d6f9fSMarek Vasut 				*p = 0;
1436192d6f9fSMarek Vasut 		}
1437192d6f9fSMarek Vasut 	}
1438192d6f9fSMarek Vasut 
1439192d6f9fSMarek Vasut 	return -EINVAL;
1440192d6f9fSMarek Vasut }
1441192d6f9fSMarek Vasut 
14424c5e584bSMarek Vasut /**
14434c5e584bSMarek Vasut  * sdr_working_phase() - Find working DQS enable phase
14444c5e584bSMarek Vasut  * @grp:	Read/Write group
14454c5e584bSMarek Vasut  * @work_bgn:	Working window start position
14464c5e584bSMarek Vasut  * @d:		dtaps output value
14474c5e584bSMarek Vasut  * @p:		DQS Phase Iterator
14484c5e584bSMarek Vasut  * @i:		Iterator
14494c5e584bSMarek Vasut  *
14504c5e584bSMarek Vasut  * Find working DQS enable phase setting.
14514c5e584bSMarek Vasut  */
14528c887b6eSMarek Vasut static int sdr_working_phase(const u32 grp, u32 *work_bgn, u32 *d,
14534c5e584bSMarek Vasut 			     u32 *p, u32 *i)
14543da42859SDinh Nguyen {
145535ee867fSMarek Vasut 	const u32 dtaps_per_ptap = IO_DELAY_PER_OPA_TAP /
145635ee867fSMarek Vasut 				   IO_DELAY_PER_DQS_EN_DCHAIN_TAP;
1457192d6f9fSMarek Vasut 	int ret;
14583da42859SDinh Nguyen 
1459192d6f9fSMarek Vasut 	*work_bgn = 0;
1460192d6f9fSMarek Vasut 
1461192d6f9fSMarek Vasut 	for (*d = 0; *d <= dtaps_per_ptap; (*d)++) {
1462192d6f9fSMarek Vasut 		*i = 0;
1463521fe39cSMarek Vasut 		scc_mgr_set_dqs_en_delay_all_ranks(grp, *d);
14648c887b6eSMarek Vasut 		ret = sdr_find_phase(1, grp, work_bgn, i, p);
1465192d6f9fSMarek Vasut 		if (!ret)
1466192d6f9fSMarek Vasut 			return 0;
1467192d6f9fSMarek Vasut 		*work_bgn += IO_DELAY_PER_DQS_EN_DCHAIN_TAP;
14683da42859SDinh Nguyen 	}
14693da42859SDinh Nguyen 
147038ed6922SMarek Vasut 	/* Cannot find working solution */
1471192d6f9fSMarek Vasut 	debug_cond(DLEVEL == 2, "%s:%d find_dqs_en_phase: no vfifo/ptap/dtap\n",
1472192d6f9fSMarek Vasut 		   __func__, __LINE__);
1473192d6f9fSMarek Vasut 	return -EINVAL;
14743da42859SDinh Nguyen }
14753da42859SDinh Nguyen 
14764c5e584bSMarek Vasut /**
14774c5e584bSMarek Vasut  * sdr_backup_phase() - Find DQS enable backup phase
14784c5e584bSMarek Vasut  * @grp:	Read/Write group
14794c5e584bSMarek Vasut  * @work_bgn:	Working window start position
14804c5e584bSMarek Vasut  * @p:		DQS Phase Iterator
14814c5e584bSMarek Vasut  *
14824c5e584bSMarek Vasut  * Find DQS enable backup phase setting.
14834c5e584bSMarek Vasut  */
14848c887b6eSMarek Vasut static void sdr_backup_phase(const u32 grp, u32 *work_bgn, u32 *p)
14853da42859SDinh Nguyen {
148696df6036SMarek Vasut 	u32 tmp_delay, d;
14874c5e584bSMarek Vasut 	int ret;
14883da42859SDinh Nguyen 
14893da42859SDinh Nguyen 	/* Special case code for backing up a phase */
14903da42859SDinh Nguyen 	if (*p == 0) {
14913da42859SDinh Nguyen 		*p = IO_DQS_EN_PHASE_MAX;
14928c887b6eSMarek Vasut 		rw_mgr_decr_vfifo(grp);
14933da42859SDinh Nguyen 	} else {
14943da42859SDinh Nguyen 		(*p)--;
14953da42859SDinh Nguyen 	}
14963da42859SDinh Nguyen 	tmp_delay = *work_bgn - IO_DELAY_PER_OPA_TAP;
1497521fe39cSMarek Vasut 	scc_mgr_set_dqs_en_phase_all_ranks(grp, *p);
14983da42859SDinh Nguyen 
149949891df6SMarek Vasut 	for (d = 0; d <= IO_DQS_EN_DELAY_MAX && tmp_delay < *work_bgn; d++) {
150049891df6SMarek Vasut 		scc_mgr_set_dqs_en_delay_all_ranks(grp, d);
15013da42859SDinh Nguyen 
15024c5e584bSMarek Vasut 		ret = rw_mgr_mem_calibrate_read_test_all_ranks(grp, 1,
150396df6036SMarek Vasut 					PASS_ONE_BIT, 0);
15044c5e584bSMarek Vasut 		if (ret) {
15053da42859SDinh Nguyen 			*work_bgn = tmp_delay;
15063da42859SDinh Nguyen 			break;
15073da42859SDinh Nguyen 		}
150849891df6SMarek Vasut 
150949891df6SMarek Vasut 		tmp_delay += IO_DELAY_PER_DQS_EN_DCHAIN_TAP;
15103da42859SDinh Nguyen 	}
15113da42859SDinh Nguyen 
15124c5e584bSMarek Vasut 	/* Restore VFIFO to old state before we decremented it (if needed). */
15133da42859SDinh Nguyen 	(*p)++;
15143da42859SDinh Nguyen 	if (*p > IO_DQS_EN_PHASE_MAX) {
15153da42859SDinh Nguyen 		*p = 0;
15168c887b6eSMarek Vasut 		rw_mgr_incr_vfifo(grp);
15173da42859SDinh Nguyen 	}
15183da42859SDinh Nguyen 
1519521fe39cSMarek Vasut 	scc_mgr_set_dqs_en_delay_all_ranks(grp, 0);
15203da42859SDinh Nguyen }
15213da42859SDinh Nguyen 
15224c5e584bSMarek Vasut /**
15234c5e584bSMarek Vasut  * sdr_nonworking_phase() - Find non-working DQS enable phase
15244c5e584bSMarek Vasut  * @grp:	Read/Write group
15254c5e584bSMarek Vasut  * @work_end:	Working window end position
15264c5e584bSMarek Vasut  * @p:		DQS Phase Iterator
15274c5e584bSMarek Vasut  * @i:		Iterator
15284c5e584bSMarek Vasut  *
15294c5e584bSMarek Vasut  * Find non-working DQS enable phase setting.
15304c5e584bSMarek Vasut  */
15318c887b6eSMarek Vasut static int sdr_nonworking_phase(const u32 grp, u32 *work_end, u32 *p, u32 *i)
15323da42859SDinh Nguyen {
1533192d6f9fSMarek Vasut 	int ret;
15343da42859SDinh Nguyen 
15353da42859SDinh Nguyen 	(*p)++;
15363da42859SDinh Nguyen 	*work_end += IO_DELAY_PER_OPA_TAP;
15373da42859SDinh Nguyen 	if (*p > IO_DQS_EN_PHASE_MAX) {
1538192d6f9fSMarek Vasut 		/* Fiddle with FIFO. */
15393da42859SDinh Nguyen 		*p = 0;
15408c887b6eSMarek Vasut 		rw_mgr_incr_vfifo(grp);
15413da42859SDinh Nguyen 	}
15423da42859SDinh Nguyen 
15438c887b6eSMarek Vasut 	ret = sdr_find_phase(0, grp, work_end, i, p);
1544192d6f9fSMarek Vasut 	if (ret) {
154538ed6922SMarek Vasut 		/* Cannot see edge of failing read. */
1546192d6f9fSMarek Vasut 		debug_cond(DLEVEL == 2, "%s:%d: end: failed\n",
1547192d6f9fSMarek Vasut 			   __func__, __LINE__);
1548192d6f9fSMarek Vasut 	}
1549192d6f9fSMarek Vasut 
1550192d6f9fSMarek Vasut 	return ret;
15513da42859SDinh Nguyen }
15523da42859SDinh Nguyen 
15530a13a0fbSMarek Vasut /**
15540a13a0fbSMarek Vasut  * sdr_find_window_center() - Find center of the working DQS window.
15550a13a0fbSMarek Vasut  * @grp:	Read/Write group
15560a13a0fbSMarek Vasut  * @work_bgn:	First working settings
15570a13a0fbSMarek Vasut  * @work_end:	Last working settings
15580a13a0fbSMarek Vasut  *
15590a13a0fbSMarek Vasut  * Find center of the working DQS enable window.
15600a13a0fbSMarek Vasut  */
15610a13a0fbSMarek Vasut static int sdr_find_window_center(const u32 grp, const u32 work_bgn,
15628c887b6eSMarek Vasut 				  const u32 work_end)
15633da42859SDinh Nguyen {
156496df6036SMarek Vasut 	u32 work_mid;
15653da42859SDinh Nguyen 	int tmp_delay = 0;
156628fd242aSMarek Vasut 	int i, p, d;
15673da42859SDinh Nguyen 
156828fd242aSMarek Vasut 	work_mid = (work_bgn + work_end) / 2;
15693da42859SDinh Nguyen 
15703da42859SDinh Nguyen 	debug_cond(DLEVEL == 2, "work_bgn=%d work_end=%d work_mid=%d\n",
157128fd242aSMarek Vasut 		   work_bgn, work_end, work_mid);
15723da42859SDinh Nguyen 	/* Get the middle delay to be less than a VFIFO delay */
1573cbb0b7e0SMarek Vasut 	tmp_delay = (IO_DQS_EN_PHASE_MAX + 1) * IO_DELAY_PER_OPA_TAP;
157428fd242aSMarek Vasut 
15753da42859SDinh Nguyen 	debug_cond(DLEVEL == 2, "vfifo ptap delay %d\n", tmp_delay);
1576cbb0b7e0SMarek Vasut 	work_mid %= tmp_delay;
157728fd242aSMarek Vasut 	debug_cond(DLEVEL == 2, "new work_mid %d\n", work_mid);
15783da42859SDinh Nguyen 
1579cbb0b7e0SMarek Vasut 	tmp_delay = rounddown(work_mid, IO_DELAY_PER_OPA_TAP);
1580cbb0b7e0SMarek Vasut 	if (tmp_delay > IO_DQS_EN_PHASE_MAX * IO_DELAY_PER_OPA_TAP)
1581cbb0b7e0SMarek Vasut 		tmp_delay = IO_DQS_EN_PHASE_MAX * IO_DELAY_PER_OPA_TAP;
1582cbb0b7e0SMarek Vasut 	p = tmp_delay / IO_DELAY_PER_OPA_TAP;
15833da42859SDinh Nguyen 
1584cbb0b7e0SMarek Vasut 	debug_cond(DLEVEL == 2, "new p %d, tmp_delay=%d\n", p, tmp_delay);
1585cbb0b7e0SMarek Vasut 
1586cbb0b7e0SMarek Vasut 	d = DIV_ROUND_UP(work_mid - tmp_delay, IO_DELAY_PER_DQS_EN_DCHAIN_TAP);
1587cbb0b7e0SMarek Vasut 	if (d > IO_DQS_EN_DELAY_MAX)
1588cbb0b7e0SMarek Vasut 		d = IO_DQS_EN_DELAY_MAX;
1589cbb0b7e0SMarek Vasut 	tmp_delay += d * IO_DELAY_PER_DQS_EN_DCHAIN_TAP;
1590cbb0b7e0SMarek Vasut 
159128fd242aSMarek Vasut 	debug_cond(DLEVEL == 2, "new d %d, tmp_delay=%d\n", d, tmp_delay);
159228fd242aSMarek Vasut 
1593cbb0b7e0SMarek Vasut 	scc_mgr_set_dqs_en_phase_all_ranks(grp, p);
159428fd242aSMarek Vasut 	scc_mgr_set_dqs_en_delay_all_ranks(grp, d);
15953da42859SDinh Nguyen 
15963da42859SDinh Nguyen 	/*
15973da42859SDinh Nguyen 	 * push vfifo until we can successfully calibrate. We can do this
15983da42859SDinh Nguyen 	 * because the largest possible margin in 1 VFIFO cycle.
15993da42859SDinh Nguyen 	 */
16003da42859SDinh Nguyen 	for (i = 0; i < VFIFO_SIZE; i++) {
16018c887b6eSMarek Vasut 		debug_cond(DLEVEL == 2, "find_dqs_en_phase: center\n");
160228fd242aSMarek Vasut 		if (rw_mgr_mem_calibrate_read_test_all_ranks(grp, 1,
16033da42859SDinh Nguyen 							     PASS_ONE_BIT,
160496df6036SMarek Vasut 							     0)) {
160528fd242aSMarek Vasut 			debug_cond(DLEVEL == 2,
16068c887b6eSMarek Vasut 				   "%s:%d center: found: ptap=%u dtap=%u\n",
16078c887b6eSMarek Vasut 				   __func__, __LINE__, p, d);
16080a13a0fbSMarek Vasut 			return 0;
16093da42859SDinh Nguyen 		}
16100a13a0fbSMarek Vasut 
16110a13a0fbSMarek Vasut 		/* Fiddle with FIFO. */
16128c887b6eSMarek Vasut 		rw_mgr_incr_vfifo(grp);
16130a13a0fbSMarek Vasut 	}
16140a13a0fbSMarek Vasut 
16150a13a0fbSMarek Vasut 	debug_cond(DLEVEL == 2, "%s:%d center: failed.\n",
16160a13a0fbSMarek Vasut 		   __func__, __LINE__);
16170a13a0fbSMarek Vasut 	return -EINVAL;
16183da42859SDinh Nguyen }
16193da42859SDinh Nguyen 
162033756893SMarek Vasut /**
162133756893SMarek Vasut  * rw_mgr_mem_calibrate_vfifo_find_dqs_en_phase() - Find a good DQS enable to use
162233756893SMarek Vasut  * @grp:	Read/Write Group
162333756893SMarek Vasut  *
162433756893SMarek Vasut  * Find a good DQS enable to use.
162533756893SMarek Vasut  */
1626914546e7SMarek Vasut static int rw_mgr_mem_calibrate_vfifo_find_dqs_en_phase(const u32 grp)
16273da42859SDinh Nguyen {
16285735540fSMarek Vasut 	u32 d, p, i;
16295735540fSMarek Vasut 	u32 dtaps_per_ptap;
16305735540fSMarek Vasut 	u32 work_bgn, work_end;
16315735540fSMarek Vasut 	u32 found_passing_read, found_failing_read, initial_failing_dtap;
16325735540fSMarek Vasut 	int ret;
16333da42859SDinh Nguyen 
16343da42859SDinh Nguyen 	debug("%s:%d %u\n", __func__, __LINE__, grp);
16353da42859SDinh Nguyen 
16363da42859SDinh Nguyen 	reg_file_set_sub_stage(CAL_SUBSTAGE_VFIFO_CENTER);
16373da42859SDinh Nguyen 
16383da42859SDinh Nguyen 	scc_mgr_set_dqs_en_delay_all_ranks(grp, 0);
16393da42859SDinh Nguyen 	scc_mgr_set_dqs_en_phase_all_ranks(grp, 0);
16403da42859SDinh Nguyen 
16412f3589caSMarek Vasut 	/* Step 0: Determine number of delay taps for each phase tap. */
16423da42859SDinh Nguyen 	dtaps_per_ptap = IO_DELAY_PER_OPA_TAP / IO_DELAY_PER_DQS_EN_DCHAIN_TAP;
16433da42859SDinh Nguyen 
16442f3589caSMarek Vasut 	/* Step 1: First push vfifo until we get a failing read. */
1645d145ca9fSMarek Vasut 	find_vfifo_failing_read(grp);
16463da42859SDinh Nguyen 
16472f3589caSMarek Vasut 	/* Step 2: Find first working phase, increment in ptaps. */
16483da42859SDinh Nguyen 	work_bgn = 0;
1649914546e7SMarek Vasut 	ret = sdr_working_phase(grp, &work_bgn, &d, &p, &i);
1650914546e7SMarek Vasut 	if (ret)
1651914546e7SMarek Vasut 		return ret;
16523da42859SDinh Nguyen 
16533da42859SDinh Nguyen 	work_end = work_bgn;
16543da42859SDinh Nguyen 
16553da42859SDinh Nguyen 	/*
16562f3589caSMarek Vasut 	 * If d is 0 then the working window covers a phase tap and we can
16572f3589caSMarek Vasut 	 * follow the old procedure. Otherwise, we've found the beginning
16583da42859SDinh Nguyen 	 * and we need to increment the dtaps until we find the end.
16593da42859SDinh Nguyen 	 */
16603da42859SDinh Nguyen 	if (d == 0) {
16612f3589caSMarek Vasut 		/*
16622f3589caSMarek Vasut 		 * Step 3a: If we have room, back off by one and
16632f3589caSMarek Vasut 		 *          increment in dtaps.
16642f3589caSMarek Vasut 		 */
16658c887b6eSMarek Vasut 		sdr_backup_phase(grp, &work_bgn, &p);
16663da42859SDinh Nguyen 
16672f3589caSMarek Vasut 		/*
16682f3589caSMarek Vasut 		 * Step 4a: go forward from working phase to non working
16692f3589caSMarek Vasut 		 * phase, increment in ptaps.
16702f3589caSMarek Vasut 		 */
1671914546e7SMarek Vasut 		ret = sdr_nonworking_phase(grp, &work_end, &p, &i);
1672914546e7SMarek Vasut 		if (ret)
1673914546e7SMarek Vasut 			return ret;
16743da42859SDinh Nguyen 
16752f3589caSMarek Vasut 		/* Step 5a: Back off one from last, increment in dtaps. */
16763da42859SDinh Nguyen 
16773da42859SDinh Nguyen 		/* Special case code for backing up a phase */
16783da42859SDinh Nguyen 		if (p == 0) {
16793da42859SDinh Nguyen 			p = IO_DQS_EN_PHASE_MAX;
16808c887b6eSMarek Vasut 			rw_mgr_decr_vfifo(grp);
16813da42859SDinh Nguyen 		} else {
16823da42859SDinh Nguyen 			p = p - 1;
16833da42859SDinh Nguyen 		}
16843da42859SDinh Nguyen 
16853da42859SDinh Nguyen 		work_end -= IO_DELAY_PER_OPA_TAP;
16863da42859SDinh Nguyen 		scc_mgr_set_dqs_en_phase_all_ranks(grp, p);
16873da42859SDinh Nguyen 
16883da42859SDinh Nguyen 		d = 0;
16893da42859SDinh Nguyen 
16902f3589caSMarek Vasut 		debug_cond(DLEVEL == 2, "%s:%d p: ptap=%u\n",
16912f3589caSMarek Vasut 			   __func__, __LINE__, p);
16923da42859SDinh Nguyen 	}
16933da42859SDinh Nguyen 
16942f3589caSMarek Vasut 	/* The dtap increment to find the failing edge is done here. */
169552e8f217SMarek Vasut 	sdr_find_phase_delay(0, 1, grp, &work_end,
169652e8f217SMarek Vasut 			     IO_DELAY_PER_DQS_EN_DCHAIN_TAP, &d);
16973da42859SDinh Nguyen 
16983da42859SDinh Nguyen 	/* Go back to working dtap */
16993da42859SDinh Nguyen 	if (d != 0)
17003da42859SDinh Nguyen 		work_end -= IO_DELAY_PER_DQS_EN_DCHAIN_TAP;
17013da42859SDinh Nguyen 
17022f3589caSMarek Vasut 	debug_cond(DLEVEL == 2,
17032f3589caSMarek Vasut 		   "%s:%d p/d: ptap=%u dtap=%u end=%u\n",
17042f3589caSMarek Vasut 		   __func__, __LINE__, p, d - 1, work_end);
17053da42859SDinh Nguyen 
17063da42859SDinh Nguyen 	if (work_end < work_bgn) {
17073da42859SDinh Nguyen 		/* nil range */
17082f3589caSMarek Vasut 		debug_cond(DLEVEL == 2, "%s:%d end-2: failed\n",
17092f3589caSMarek Vasut 			   __func__, __LINE__);
1710914546e7SMarek Vasut 		return -EINVAL;
17113da42859SDinh Nguyen 	}
17123da42859SDinh Nguyen 
17132f3589caSMarek Vasut 	debug_cond(DLEVEL == 2, "%s:%d found range [%u,%u]\n",
17143da42859SDinh Nguyen 		   __func__, __LINE__, work_bgn, work_end);
17153da42859SDinh Nguyen 
17163da42859SDinh Nguyen 	/*
17172f3589caSMarek Vasut 	 * We need to calculate the number of dtaps that equal a ptap.
17182f3589caSMarek Vasut 	 * To do that we'll back up a ptap and re-find the edge of the
17192f3589caSMarek Vasut 	 * window using dtaps
17203da42859SDinh Nguyen 	 */
17212f3589caSMarek Vasut 	debug_cond(DLEVEL == 2, "%s:%d calculate dtaps_per_ptap for tracking\n",
17222f3589caSMarek Vasut 		   __func__, __LINE__);
17233da42859SDinh Nguyen 
17243da42859SDinh Nguyen 	/* Special case code for backing up a phase */
17253da42859SDinh Nguyen 	if (p == 0) {
17263da42859SDinh Nguyen 		p = IO_DQS_EN_PHASE_MAX;
17278c887b6eSMarek Vasut 		rw_mgr_decr_vfifo(grp);
17282f3589caSMarek Vasut 		debug_cond(DLEVEL == 2, "%s:%d backedup cycle/phase: p=%u\n",
17292f3589caSMarek Vasut 			   __func__, __LINE__, p);
17303da42859SDinh Nguyen 	} else {
17313da42859SDinh Nguyen 		p = p - 1;
17322f3589caSMarek Vasut 		debug_cond(DLEVEL == 2, "%s:%d backedup phase only: p=%u",
17332f3589caSMarek Vasut 			   __func__, __LINE__, p);
17343da42859SDinh Nguyen 	}
17353da42859SDinh Nguyen 
17363da42859SDinh Nguyen 	scc_mgr_set_dqs_en_phase_all_ranks(grp, p);
17373da42859SDinh Nguyen 
17383da42859SDinh Nguyen 	/*
17393da42859SDinh Nguyen 	 * Increase dtap until we first see a passing read (in case the
17402f3589caSMarek Vasut 	 * window is smaller than a ptap), and then a failing read to
17412f3589caSMarek Vasut 	 * mark the edge of the window again.
17423da42859SDinh Nguyen 	 */
17433da42859SDinh Nguyen 
17442f3589caSMarek Vasut 	/* Find a passing read. */
17452f3589caSMarek Vasut 	debug_cond(DLEVEL == 2, "%s:%d find passing read\n",
17463da42859SDinh Nguyen 		   __func__, __LINE__);
174752e8f217SMarek Vasut 
17483da42859SDinh Nguyen 	initial_failing_dtap = d;
17493da42859SDinh Nguyen 
175052e8f217SMarek Vasut 	found_passing_read = !sdr_find_phase_delay(1, 1, grp, NULL, 0, &d);
17513da42859SDinh Nguyen 	if (found_passing_read) {
17522f3589caSMarek Vasut 		/* Find a failing read. */
17532f3589caSMarek Vasut 		debug_cond(DLEVEL == 2, "%s:%d find failing read\n",
17542f3589caSMarek Vasut 			   __func__, __LINE__);
175552e8f217SMarek Vasut 		d++;
175652e8f217SMarek Vasut 		found_failing_read = !sdr_find_phase_delay(0, 1, grp, NULL, 0,
175752e8f217SMarek Vasut 							   &d);
17583da42859SDinh Nguyen 	} else {
17592f3589caSMarek Vasut 		debug_cond(DLEVEL == 1,
17602f3589caSMarek Vasut 			   "%s:%d failed to calculate dtaps per ptap. Fall back on static value\n",
17612f3589caSMarek Vasut 			   __func__, __LINE__);
17623da42859SDinh Nguyen 	}
17633da42859SDinh Nguyen 
17643da42859SDinh Nguyen 	/*
17653da42859SDinh Nguyen 	 * The dynamically calculated dtaps_per_ptap is only valid if we
17663da42859SDinh Nguyen 	 * found a passing/failing read. If we didn't, it means d hit the max
17673da42859SDinh Nguyen 	 * (IO_DQS_EN_DELAY_MAX). Otherwise, dtaps_per_ptap retains its
17683da42859SDinh Nguyen 	 * statically calculated value.
17693da42859SDinh Nguyen 	 */
17703da42859SDinh Nguyen 	if (found_passing_read && found_failing_read)
17713da42859SDinh Nguyen 		dtaps_per_ptap = d - initial_failing_dtap;
17723da42859SDinh Nguyen 
17731273dd9eSMarek Vasut 	writel(dtaps_per_ptap, &sdr_reg_file->dtaps_per_ptap);
17742f3589caSMarek Vasut 	debug_cond(DLEVEL == 2, "%s:%d dtaps_per_ptap=%u - %u = %u",
17752f3589caSMarek Vasut 		   __func__, __LINE__, d, initial_failing_dtap, dtaps_per_ptap);
17763da42859SDinh Nguyen 
17772f3589caSMarek Vasut 	/* Step 6: Find the centre of the window. */
1778914546e7SMarek Vasut 	ret = sdr_find_window_center(grp, work_bgn, work_end);
17793da42859SDinh Nguyen 
1780914546e7SMarek Vasut 	return ret;
17813da42859SDinh Nguyen }
17823da42859SDinh Nguyen 
17833da42859SDinh Nguyen /* per-bit deskew DQ and center */
17843da42859SDinh Nguyen static uint32_t rw_mgr_mem_calibrate_vfifo_center(uint32_t rank_bgn,
17853da42859SDinh Nguyen 	uint32_t write_group, uint32_t read_group, uint32_t test_bgn,
17863da42859SDinh Nguyen 	uint32_t use_read_test, uint32_t update_fom)
17873da42859SDinh Nguyen {
17883da42859SDinh Nguyen 	uint32_t i, p, d, min_index;
17893da42859SDinh Nguyen 	/*
17903da42859SDinh Nguyen 	 * Store these as signed since there are comparisons with
17913da42859SDinh Nguyen 	 * signed numbers.
17923da42859SDinh Nguyen 	 */
17933da42859SDinh Nguyen 	uint32_t bit_chk;
17943da42859SDinh Nguyen 	uint32_t sticky_bit_chk;
17953da42859SDinh Nguyen 	int32_t left_edge[RW_MGR_MEM_DQ_PER_READ_DQS];
17963da42859SDinh Nguyen 	int32_t right_edge[RW_MGR_MEM_DQ_PER_READ_DQS];
17973da42859SDinh Nguyen 	int32_t final_dq[RW_MGR_MEM_DQ_PER_READ_DQS];
17983da42859SDinh Nguyen 	int32_t mid;
17993da42859SDinh Nguyen 	int32_t orig_mid_min, mid_min;
18003da42859SDinh Nguyen 	int32_t new_dqs, start_dqs, start_dqs_en, shift_dq, final_dqs,
18013da42859SDinh Nguyen 		final_dqs_en;
18023da42859SDinh Nguyen 	int32_t dq_margin, dqs_margin;
18033da42859SDinh Nguyen 	uint32_t stop;
18043da42859SDinh Nguyen 	uint32_t temp_dq_in_delay1, temp_dq_in_delay2;
18053da42859SDinh Nguyen 	uint32_t addr;
18063da42859SDinh Nguyen 
18073da42859SDinh Nguyen 	debug("%s:%d: %u %u", __func__, __LINE__, read_group, test_bgn);
18083da42859SDinh Nguyen 
1809c4815f76SMarek Vasut 	addr = SDR_PHYGRP_SCCGRP_ADDRESS | SCC_MGR_DQS_IN_DELAY_OFFSET;
181017fdc916SMarek Vasut 	start_dqs = readl(addr + (read_group << 2));
18113da42859SDinh Nguyen 	if (IO_SHIFT_DQS_EN_WHEN_SHIFT_DQS)
181217fdc916SMarek Vasut 		start_dqs_en = readl(addr + ((read_group << 2)
18133da42859SDinh Nguyen 				     - IO_DQS_EN_DELAY_OFFSET));
18143da42859SDinh Nguyen 
18153da42859SDinh Nguyen 	/* set the left and right edge of each bit to an illegal value */
18163da42859SDinh Nguyen 	/* use (IO_IO_IN_DELAY_MAX + 1) as an illegal value */
18173da42859SDinh Nguyen 	sticky_bit_chk = 0;
18183da42859SDinh Nguyen 	for (i = 0; i < RW_MGR_MEM_DQ_PER_READ_DQS; i++) {
18193da42859SDinh Nguyen 		left_edge[i]  = IO_IO_IN_DELAY_MAX + 1;
18203da42859SDinh Nguyen 		right_edge[i] = IO_IO_IN_DELAY_MAX + 1;
18213da42859SDinh Nguyen 	}
18223da42859SDinh Nguyen 
18233da42859SDinh Nguyen 	/* Search for the left edge of the window for each bit */
18243da42859SDinh Nguyen 	for (d = 0; d <= IO_IO_IN_DELAY_MAX; d++) {
18253da42859SDinh Nguyen 		scc_mgr_apply_group_dq_in_delay(write_group, test_bgn, d);
18263da42859SDinh Nguyen 
18271273dd9eSMarek Vasut 		writel(0, &sdr_scc_mgr->update);
18283da42859SDinh Nguyen 
18293da42859SDinh Nguyen 		/*
18303da42859SDinh Nguyen 		 * Stop searching when the read test doesn't pass AND when
18313da42859SDinh Nguyen 		 * we've seen a passing read on every bit.
18323da42859SDinh Nguyen 		 */
18333da42859SDinh Nguyen 		if (use_read_test) {
18343da42859SDinh Nguyen 			stop = !rw_mgr_mem_calibrate_read_test(rank_bgn,
18353da42859SDinh Nguyen 				read_group, NUM_READ_PB_TESTS, PASS_ONE_BIT,
18363da42859SDinh Nguyen 				&bit_chk, 0, 0);
18373da42859SDinh Nguyen 		} else {
18383da42859SDinh Nguyen 			rw_mgr_mem_calibrate_write_test(rank_bgn, write_group,
18393da42859SDinh Nguyen 							0, PASS_ONE_BIT,
18403da42859SDinh Nguyen 							&bit_chk, 0);
18413da42859SDinh Nguyen 			bit_chk = bit_chk >> (RW_MGR_MEM_DQ_PER_READ_DQS *
18423da42859SDinh Nguyen 				(read_group - (write_group *
18433da42859SDinh Nguyen 					RW_MGR_MEM_IF_READ_DQS_WIDTH /
18443da42859SDinh Nguyen 					RW_MGR_MEM_IF_WRITE_DQS_WIDTH)));
18453da42859SDinh Nguyen 			stop = (bit_chk == 0);
18463da42859SDinh Nguyen 		}
18473da42859SDinh Nguyen 		sticky_bit_chk = sticky_bit_chk | bit_chk;
18483da42859SDinh Nguyen 		stop = stop && (sticky_bit_chk == param->read_correct_mask);
18493da42859SDinh Nguyen 		debug_cond(DLEVEL == 2, "%s:%d vfifo_center(left): dtap=%u => %u == %u \
18503da42859SDinh Nguyen 			   && %u", __func__, __LINE__, d,
18513da42859SDinh Nguyen 			   sticky_bit_chk,
18523da42859SDinh Nguyen 			param->read_correct_mask, stop);
18533da42859SDinh Nguyen 
18543da42859SDinh Nguyen 		if (stop == 1) {
18553da42859SDinh Nguyen 			break;
18563da42859SDinh Nguyen 		} else {
18573da42859SDinh Nguyen 			for (i = 0; i < RW_MGR_MEM_DQ_PER_READ_DQS; i++) {
18583da42859SDinh Nguyen 				if (bit_chk & 1) {
18593da42859SDinh Nguyen 					/* Remember a passing test as the
18603da42859SDinh Nguyen 					left_edge */
18613da42859SDinh Nguyen 					left_edge[i] = d;
18623da42859SDinh Nguyen 				} else {
18633da42859SDinh Nguyen 					/* If a left edge has not been seen yet,
18643da42859SDinh Nguyen 					then a future passing test will mark
18653da42859SDinh Nguyen 					this edge as the right edge */
18663da42859SDinh Nguyen 					if (left_edge[i] ==
18673da42859SDinh Nguyen 						IO_IO_IN_DELAY_MAX + 1) {
18683da42859SDinh Nguyen 						right_edge[i] = -(d + 1);
18693da42859SDinh Nguyen 					}
18703da42859SDinh Nguyen 				}
18713da42859SDinh Nguyen 				bit_chk = bit_chk >> 1;
18723da42859SDinh Nguyen 			}
18733da42859SDinh Nguyen 		}
18743da42859SDinh Nguyen 	}
18753da42859SDinh Nguyen 
18763da42859SDinh Nguyen 	/* Reset DQ delay chains to 0 */
187732675249SMarek Vasut 	scc_mgr_apply_group_dq_in_delay(test_bgn, 0);
18783da42859SDinh Nguyen 	sticky_bit_chk = 0;
18793da42859SDinh Nguyen 	for (i = RW_MGR_MEM_DQ_PER_READ_DQS - 1;; i--) {
18803da42859SDinh Nguyen 		debug_cond(DLEVEL == 2, "%s:%d vfifo_center: left_edge[%u]: \
18813da42859SDinh Nguyen 			   %d right_edge[%u]: %d\n", __func__, __LINE__,
18823da42859SDinh Nguyen 			   i, left_edge[i], i, right_edge[i]);
18833da42859SDinh Nguyen 
18843da42859SDinh Nguyen 		/*
18853da42859SDinh Nguyen 		 * Check for cases where we haven't found the left edge,
18863da42859SDinh Nguyen 		 * which makes our assignment of the the right edge invalid.
18873da42859SDinh Nguyen 		 * Reset it to the illegal value.
18883da42859SDinh Nguyen 		 */
18893da42859SDinh Nguyen 		if ((left_edge[i] == IO_IO_IN_DELAY_MAX + 1) && (
18903da42859SDinh Nguyen 			right_edge[i] != IO_IO_IN_DELAY_MAX + 1)) {
18913da42859SDinh Nguyen 			right_edge[i] = IO_IO_IN_DELAY_MAX + 1;
18923da42859SDinh Nguyen 			debug_cond(DLEVEL == 2, "%s:%d vfifo_center: reset \
18933da42859SDinh Nguyen 				   right_edge[%u]: %d\n", __func__, __LINE__,
18943da42859SDinh Nguyen 				   i, right_edge[i]);
18953da42859SDinh Nguyen 		}
18963da42859SDinh Nguyen 
18973da42859SDinh Nguyen 		/*
18983da42859SDinh Nguyen 		 * Reset sticky bit (except for bits where we have seen
18993da42859SDinh Nguyen 		 * both the left and right edge).
19003da42859SDinh Nguyen 		 */
19013da42859SDinh Nguyen 		sticky_bit_chk = sticky_bit_chk << 1;
19023da42859SDinh Nguyen 		if ((left_edge[i] != IO_IO_IN_DELAY_MAX + 1) &&
19033da42859SDinh Nguyen 		    (right_edge[i] != IO_IO_IN_DELAY_MAX + 1)) {
19043da42859SDinh Nguyen 			sticky_bit_chk = sticky_bit_chk | 1;
19053da42859SDinh Nguyen 		}
19063da42859SDinh Nguyen 
19073da42859SDinh Nguyen 		if (i == 0)
19083da42859SDinh Nguyen 			break;
19093da42859SDinh Nguyen 	}
19103da42859SDinh Nguyen 
19113da42859SDinh Nguyen 	/* Search for the right edge of the window for each bit */
19123da42859SDinh Nguyen 	for (d = 0; d <= IO_DQS_IN_DELAY_MAX - start_dqs; d++) {
19133da42859SDinh Nguyen 		scc_mgr_set_dqs_bus_in_delay(read_group, d + start_dqs);
19143da42859SDinh Nguyen 		if (IO_SHIFT_DQS_EN_WHEN_SHIFT_DQS) {
19153da42859SDinh Nguyen 			uint32_t delay = d + start_dqs_en;
19163da42859SDinh Nguyen 			if (delay > IO_DQS_EN_DELAY_MAX)
19173da42859SDinh Nguyen 				delay = IO_DQS_EN_DELAY_MAX;
19183da42859SDinh Nguyen 			scc_mgr_set_dqs_en_delay(read_group, delay);
19193da42859SDinh Nguyen 		}
19203da42859SDinh Nguyen 		scc_mgr_load_dqs(read_group);
19213da42859SDinh Nguyen 
19221273dd9eSMarek Vasut 		writel(0, &sdr_scc_mgr->update);
19233da42859SDinh Nguyen 
19243da42859SDinh Nguyen 		/*
19253da42859SDinh Nguyen 		 * Stop searching when the read test doesn't pass AND when
19263da42859SDinh Nguyen 		 * we've seen a passing read on every bit.
19273da42859SDinh Nguyen 		 */
19283da42859SDinh Nguyen 		if (use_read_test) {
19293da42859SDinh Nguyen 			stop = !rw_mgr_mem_calibrate_read_test(rank_bgn,
19303da42859SDinh Nguyen 				read_group, NUM_READ_PB_TESTS, PASS_ONE_BIT,
19313da42859SDinh Nguyen 				&bit_chk, 0, 0);
19323da42859SDinh Nguyen 		} else {
19333da42859SDinh Nguyen 			rw_mgr_mem_calibrate_write_test(rank_bgn, write_group,
19343da42859SDinh Nguyen 							0, PASS_ONE_BIT,
19353da42859SDinh Nguyen 							&bit_chk, 0);
19363da42859SDinh Nguyen 			bit_chk = bit_chk >> (RW_MGR_MEM_DQ_PER_READ_DQS *
19373da42859SDinh Nguyen 				(read_group - (write_group *
19383da42859SDinh Nguyen 					RW_MGR_MEM_IF_READ_DQS_WIDTH /
19393da42859SDinh Nguyen 					RW_MGR_MEM_IF_WRITE_DQS_WIDTH)));
19403da42859SDinh Nguyen 			stop = (bit_chk == 0);
19413da42859SDinh Nguyen 		}
19423da42859SDinh Nguyen 		sticky_bit_chk = sticky_bit_chk | bit_chk;
19433da42859SDinh Nguyen 		stop = stop && (sticky_bit_chk == param->read_correct_mask);
19443da42859SDinh Nguyen 
19453da42859SDinh Nguyen 		debug_cond(DLEVEL == 2, "%s:%d vfifo_center(right): dtap=%u => %u == \
19463da42859SDinh Nguyen 			   %u && %u", __func__, __LINE__, d,
19473da42859SDinh Nguyen 			   sticky_bit_chk, param->read_correct_mask, stop);
19483da42859SDinh Nguyen 
19493da42859SDinh Nguyen 		if (stop == 1) {
19503da42859SDinh Nguyen 			break;
19513da42859SDinh Nguyen 		} else {
19523da42859SDinh Nguyen 			for (i = 0; i < RW_MGR_MEM_DQ_PER_READ_DQS; i++) {
19533da42859SDinh Nguyen 				if (bit_chk & 1) {
19543da42859SDinh Nguyen 					/* Remember a passing test as
19553da42859SDinh Nguyen 					the right_edge */
19563da42859SDinh Nguyen 					right_edge[i] = d;
19573da42859SDinh Nguyen 				} else {
19583da42859SDinh Nguyen 					if (d != 0) {
19593da42859SDinh Nguyen 						/* If a right edge has not been
19603da42859SDinh Nguyen 						seen yet, then a future passing
19613da42859SDinh Nguyen 						test will mark this edge as the
19623da42859SDinh Nguyen 						left edge */
19633da42859SDinh Nguyen 						if (right_edge[i] ==
19643da42859SDinh Nguyen 						IO_IO_IN_DELAY_MAX + 1) {
19653da42859SDinh Nguyen 							left_edge[i] = -(d + 1);
19663da42859SDinh Nguyen 						}
19673da42859SDinh Nguyen 					} else {
19683da42859SDinh Nguyen 						/* d = 0 failed, but it passed
19693da42859SDinh Nguyen 						when testing the left edge,
19703da42859SDinh Nguyen 						so it must be marginal,
19713da42859SDinh Nguyen 						set it to -1 */
19723da42859SDinh Nguyen 						if (right_edge[i] ==
19733da42859SDinh Nguyen 							IO_IO_IN_DELAY_MAX + 1 &&
19743da42859SDinh Nguyen 							left_edge[i] !=
19753da42859SDinh Nguyen 							IO_IO_IN_DELAY_MAX
19763da42859SDinh Nguyen 							+ 1) {
19773da42859SDinh Nguyen 							right_edge[i] = -1;
19783da42859SDinh Nguyen 						}
19793da42859SDinh Nguyen 						/* If a right edge has not been
19803da42859SDinh Nguyen 						seen yet, then a future passing
19813da42859SDinh Nguyen 						test will mark this edge as the
19823da42859SDinh Nguyen 						left edge */
19833da42859SDinh Nguyen 						else if (right_edge[i] ==
19843da42859SDinh Nguyen 							IO_IO_IN_DELAY_MAX +
19853da42859SDinh Nguyen 							1) {
19863da42859SDinh Nguyen 							left_edge[i] = -(d + 1);
19873da42859SDinh Nguyen 						}
19883da42859SDinh Nguyen 					}
19893da42859SDinh Nguyen 				}
19903da42859SDinh Nguyen 
19913da42859SDinh Nguyen 				debug_cond(DLEVEL == 2, "%s:%d vfifo_center[r,\
19923da42859SDinh Nguyen 					   d=%u]: ", __func__, __LINE__, d);
19933da42859SDinh Nguyen 				debug_cond(DLEVEL == 2, "bit_chk_test=%d left_edge[%u]: %d ",
19943da42859SDinh Nguyen 					   (int)(bit_chk & 1), i, left_edge[i]);
19953da42859SDinh Nguyen 				debug_cond(DLEVEL == 2, "right_edge[%u]: %d\n", i,
19963da42859SDinh Nguyen 					   right_edge[i]);
19973da42859SDinh Nguyen 				bit_chk = bit_chk >> 1;
19983da42859SDinh Nguyen 			}
19993da42859SDinh Nguyen 		}
20003da42859SDinh Nguyen 	}
20013da42859SDinh Nguyen 
20023da42859SDinh Nguyen 	/* Check that all bits have a window */
20033da42859SDinh Nguyen 	for (i = 0; i < RW_MGR_MEM_DQ_PER_READ_DQS; i++) {
20043da42859SDinh Nguyen 		debug_cond(DLEVEL == 2, "%s:%d vfifo_center: left_edge[%u]: \
20053da42859SDinh Nguyen 			   %d right_edge[%u]: %d", __func__, __LINE__,
20063da42859SDinh Nguyen 			   i, left_edge[i], i, right_edge[i]);
20073da42859SDinh Nguyen 		if ((left_edge[i] == IO_IO_IN_DELAY_MAX + 1) || (right_edge[i]
20083da42859SDinh Nguyen 			== IO_IO_IN_DELAY_MAX + 1)) {
20093da42859SDinh Nguyen 			/*
20103da42859SDinh Nguyen 			 * Restore delay chain settings before letting the loop
20113da42859SDinh Nguyen 			 * in rw_mgr_mem_calibrate_vfifo to retry different
20123da42859SDinh Nguyen 			 * dqs/ck relationships.
20133da42859SDinh Nguyen 			 */
20143da42859SDinh Nguyen 			scc_mgr_set_dqs_bus_in_delay(read_group, start_dqs);
20153da42859SDinh Nguyen 			if (IO_SHIFT_DQS_EN_WHEN_SHIFT_DQS) {
20163da42859SDinh Nguyen 				scc_mgr_set_dqs_en_delay(read_group,
20173da42859SDinh Nguyen 							 start_dqs_en);
20183da42859SDinh Nguyen 			}
20193da42859SDinh Nguyen 			scc_mgr_load_dqs(read_group);
20201273dd9eSMarek Vasut 			writel(0, &sdr_scc_mgr->update);
20213da42859SDinh Nguyen 
20223da42859SDinh Nguyen 			debug_cond(DLEVEL == 1, "%s:%d vfifo_center: failed to \
20233da42859SDinh Nguyen 				   find edge [%u]: %d %d", __func__, __LINE__,
20243da42859SDinh Nguyen 				   i, left_edge[i], right_edge[i]);
20253da42859SDinh Nguyen 			if (use_read_test) {
20263da42859SDinh Nguyen 				set_failing_group_stage(read_group *
20273da42859SDinh Nguyen 					RW_MGR_MEM_DQ_PER_READ_DQS + i,
20283da42859SDinh Nguyen 					CAL_STAGE_VFIFO,
20293da42859SDinh Nguyen 					CAL_SUBSTAGE_VFIFO_CENTER);
20303da42859SDinh Nguyen 			} else {
20313da42859SDinh Nguyen 				set_failing_group_stage(read_group *
20323da42859SDinh Nguyen 					RW_MGR_MEM_DQ_PER_READ_DQS + i,
20333da42859SDinh Nguyen 					CAL_STAGE_VFIFO_AFTER_WRITES,
20343da42859SDinh Nguyen 					CAL_SUBSTAGE_VFIFO_CENTER);
20353da42859SDinh Nguyen 			}
20363da42859SDinh Nguyen 			return 0;
20373da42859SDinh Nguyen 		}
20383da42859SDinh Nguyen 	}
20393da42859SDinh Nguyen 
20403da42859SDinh Nguyen 	/* Find middle of window for each DQ bit */
20413da42859SDinh Nguyen 	mid_min = left_edge[0] - right_edge[0];
20423da42859SDinh Nguyen 	min_index = 0;
20433da42859SDinh Nguyen 	for (i = 1; i < RW_MGR_MEM_DQ_PER_READ_DQS; i++) {
20443da42859SDinh Nguyen 		mid = left_edge[i] - right_edge[i];
20453da42859SDinh Nguyen 		if (mid < mid_min) {
20463da42859SDinh Nguyen 			mid_min = mid;
20473da42859SDinh Nguyen 			min_index = i;
20483da42859SDinh Nguyen 		}
20493da42859SDinh Nguyen 	}
20503da42859SDinh Nguyen 
20513da42859SDinh Nguyen 	/*
20523da42859SDinh Nguyen 	 * -mid_min/2 represents the amount that we need to move DQS.
20533da42859SDinh Nguyen 	 * If mid_min is odd and positive we'll need to add one to
20543da42859SDinh Nguyen 	 * make sure the rounding in further calculations is correct
20553da42859SDinh Nguyen 	 * (always bias to the right), so just add 1 for all positive values.
20563da42859SDinh Nguyen 	 */
20573da42859SDinh Nguyen 	if (mid_min > 0)
20583da42859SDinh Nguyen 		mid_min++;
20593da42859SDinh Nguyen 
20603da42859SDinh Nguyen 	mid_min = mid_min / 2;
20613da42859SDinh Nguyen 
20623da42859SDinh Nguyen 	debug_cond(DLEVEL == 1, "%s:%d vfifo_center: mid_min=%d (index=%u)\n",
20633da42859SDinh Nguyen 		   __func__, __LINE__, mid_min, min_index);
20643da42859SDinh Nguyen 
20653da42859SDinh Nguyen 	/* Determine the amount we can change DQS (which is -mid_min) */
20663da42859SDinh Nguyen 	orig_mid_min = mid_min;
20673da42859SDinh Nguyen 	new_dqs = start_dqs - mid_min;
20683da42859SDinh Nguyen 	if (new_dqs > IO_DQS_IN_DELAY_MAX)
20693da42859SDinh Nguyen 		new_dqs = IO_DQS_IN_DELAY_MAX;
20703da42859SDinh Nguyen 	else if (new_dqs < 0)
20713da42859SDinh Nguyen 		new_dqs = 0;
20723da42859SDinh Nguyen 
20733da42859SDinh Nguyen 	mid_min = start_dqs - new_dqs;
20743da42859SDinh Nguyen 	debug_cond(DLEVEL == 1, "vfifo_center: new mid_min=%d new_dqs=%d\n",
20753da42859SDinh Nguyen 		   mid_min, new_dqs);
20763da42859SDinh Nguyen 
20773da42859SDinh Nguyen 	if (IO_SHIFT_DQS_EN_WHEN_SHIFT_DQS) {
20783da42859SDinh Nguyen 		if (start_dqs_en - mid_min > IO_DQS_EN_DELAY_MAX)
20793da42859SDinh Nguyen 			mid_min += start_dqs_en - mid_min - IO_DQS_EN_DELAY_MAX;
20803da42859SDinh Nguyen 		else if (start_dqs_en - mid_min < 0)
20813da42859SDinh Nguyen 			mid_min += start_dqs_en - mid_min;
20823da42859SDinh Nguyen 	}
20833da42859SDinh Nguyen 	new_dqs = start_dqs - mid_min;
20843da42859SDinh Nguyen 
20853da42859SDinh Nguyen 	debug_cond(DLEVEL == 1, "vfifo_center: start_dqs=%d start_dqs_en=%d \
20863da42859SDinh Nguyen 		   new_dqs=%d mid_min=%d\n", start_dqs,
20873da42859SDinh Nguyen 		   IO_SHIFT_DQS_EN_WHEN_SHIFT_DQS ? start_dqs_en : -1,
20883da42859SDinh Nguyen 		   new_dqs, mid_min);
20893da42859SDinh Nguyen 
20903da42859SDinh Nguyen 	/* Initialize data for export structures */
20913da42859SDinh Nguyen 	dqs_margin = IO_IO_IN_DELAY_MAX + 1;
20923da42859SDinh Nguyen 	dq_margin  = IO_IO_IN_DELAY_MAX + 1;
20933da42859SDinh Nguyen 
20943da42859SDinh Nguyen 	/* add delay to bring centre of all DQ windows to the same "level" */
20953da42859SDinh Nguyen 	for (i = 0, p = test_bgn; i < RW_MGR_MEM_DQ_PER_READ_DQS; i++, p++) {
20963da42859SDinh Nguyen 		/* Use values before divide by 2 to reduce round off error */
20973da42859SDinh Nguyen 		shift_dq = (left_edge[i] - right_edge[i] -
20983da42859SDinh Nguyen 			(left_edge[min_index] - right_edge[min_index]))/2  +
20993da42859SDinh Nguyen 			(orig_mid_min - mid_min);
21003da42859SDinh Nguyen 
21013da42859SDinh Nguyen 		debug_cond(DLEVEL == 2, "vfifo_center: before: \
21023da42859SDinh Nguyen 			   shift_dq[%u]=%d\n", i, shift_dq);
21033da42859SDinh Nguyen 
21041273dd9eSMarek Vasut 		addr = SDR_PHYGRP_SCCGRP_ADDRESS | SCC_MGR_IO_IN_DELAY_OFFSET;
210517fdc916SMarek Vasut 		temp_dq_in_delay1 = readl(addr + (p << 2));
210617fdc916SMarek Vasut 		temp_dq_in_delay2 = readl(addr + (i << 2));
21073da42859SDinh Nguyen 
21083da42859SDinh Nguyen 		if (shift_dq + (int32_t)temp_dq_in_delay1 >
21093da42859SDinh Nguyen 			(int32_t)IO_IO_IN_DELAY_MAX) {
21103da42859SDinh Nguyen 			shift_dq = (int32_t)IO_IO_IN_DELAY_MAX - temp_dq_in_delay2;
21113da42859SDinh Nguyen 		} else if (shift_dq + (int32_t)temp_dq_in_delay1 < 0) {
21123da42859SDinh Nguyen 			shift_dq = -(int32_t)temp_dq_in_delay1;
21133da42859SDinh Nguyen 		}
21143da42859SDinh Nguyen 		debug_cond(DLEVEL == 2, "vfifo_center: after: \
21153da42859SDinh Nguyen 			   shift_dq[%u]=%d\n", i, shift_dq);
21163da42859SDinh Nguyen 		final_dq[i] = temp_dq_in_delay1 + shift_dq;
211707aee5bdSMarek Vasut 		scc_mgr_set_dq_in_delay(p, final_dq[i]);
21183da42859SDinh Nguyen 		scc_mgr_load_dq(p);
21193da42859SDinh Nguyen 
21203da42859SDinh Nguyen 		debug_cond(DLEVEL == 2, "vfifo_center: margin[%u]=[%d,%d]\n", i,
21213da42859SDinh Nguyen 			   left_edge[i] - shift_dq + (-mid_min),
21223da42859SDinh Nguyen 			   right_edge[i] + shift_dq - (-mid_min));
21233da42859SDinh Nguyen 		/* To determine values for export structures */
21243da42859SDinh Nguyen 		if (left_edge[i] - shift_dq + (-mid_min) < dq_margin)
21253da42859SDinh Nguyen 			dq_margin = left_edge[i] - shift_dq + (-mid_min);
21263da42859SDinh Nguyen 
21273da42859SDinh Nguyen 		if (right_edge[i] + shift_dq - (-mid_min) < dqs_margin)
21283da42859SDinh Nguyen 			dqs_margin = right_edge[i] + shift_dq - (-mid_min);
21293da42859SDinh Nguyen 	}
21303da42859SDinh Nguyen 
21313da42859SDinh Nguyen 	final_dqs = new_dqs;
21323da42859SDinh Nguyen 	if (IO_SHIFT_DQS_EN_WHEN_SHIFT_DQS)
21333da42859SDinh Nguyen 		final_dqs_en = start_dqs_en - mid_min;
21343da42859SDinh Nguyen 
21353da42859SDinh Nguyen 	/* Move DQS-en */
21363da42859SDinh Nguyen 	if (IO_SHIFT_DQS_EN_WHEN_SHIFT_DQS) {
21373da42859SDinh Nguyen 		scc_mgr_set_dqs_en_delay(read_group, final_dqs_en);
21383da42859SDinh Nguyen 		scc_mgr_load_dqs(read_group);
21393da42859SDinh Nguyen 	}
21403da42859SDinh Nguyen 
21413da42859SDinh Nguyen 	/* Move DQS */
21423da42859SDinh Nguyen 	scc_mgr_set_dqs_bus_in_delay(read_group, final_dqs);
21433da42859SDinh Nguyen 	scc_mgr_load_dqs(read_group);
21443da42859SDinh Nguyen 	debug_cond(DLEVEL == 2, "%s:%d vfifo_center: dq_margin=%d \
21453da42859SDinh Nguyen 		   dqs_margin=%d", __func__, __LINE__,
21463da42859SDinh Nguyen 		   dq_margin, dqs_margin);
21473da42859SDinh Nguyen 
21483da42859SDinh Nguyen 	/*
21493da42859SDinh Nguyen 	 * Do not remove this line as it makes sure all of our decisions
21503da42859SDinh Nguyen 	 * have been applied. Apply the update bit.
21513da42859SDinh Nguyen 	 */
21521273dd9eSMarek Vasut 	writel(0, &sdr_scc_mgr->update);
21533da42859SDinh Nguyen 
21543da42859SDinh Nguyen 	return (dq_margin >= 0) && (dqs_margin >= 0);
21553da42859SDinh Nguyen }
21563da42859SDinh Nguyen 
2157bce24efaSMarek Vasut /**
215804372fb8SMarek Vasut  * rw_mgr_mem_calibrate_guaranteed_write() - Perform guaranteed write into the device
215904372fb8SMarek Vasut  * @rw_group:	Read/Write Group
216004372fb8SMarek Vasut  * @phase:	DQ/DQS phase
216104372fb8SMarek Vasut  *
216204372fb8SMarek Vasut  * Because initially no communication ca be reliably performed with the memory
216304372fb8SMarek Vasut  * device, the sequencer uses a guaranteed write mechanism to write data into
216404372fb8SMarek Vasut  * the memory device.
216504372fb8SMarek Vasut  */
216604372fb8SMarek Vasut static int rw_mgr_mem_calibrate_guaranteed_write(const u32 rw_group,
216704372fb8SMarek Vasut 						 const u32 phase)
216804372fb8SMarek Vasut {
216904372fb8SMarek Vasut 	int ret;
217004372fb8SMarek Vasut 
217104372fb8SMarek Vasut 	/* Set a particular DQ/DQS phase. */
217204372fb8SMarek Vasut 	scc_mgr_set_dqdqs_output_phase_all_ranks(rw_group, phase);
217304372fb8SMarek Vasut 
217404372fb8SMarek Vasut 	debug_cond(DLEVEL == 1, "%s:%d guaranteed write: g=%u p=%u\n",
217504372fb8SMarek Vasut 		   __func__, __LINE__, rw_group, phase);
217604372fb8SMarek Vasut 
217704372fb8SMarek Vasut 	/*
217804372fb8SMarek Vasut 	 * Altera EMI_RM 2015.05.04 :: Figure 1-25
217904372fb8SMarek Vasut 	 * Load up the patterns used by read calibration using the
218004372fb8SMarek Vasut 	 * current DQDQS phase.
218104372fb8SMarek Vasut 	 */
218204372fb8SMarek Vasut 	rw_mgr_mem_calibrate_read_load_patterns(0, 1);
218304372fb8SMarek Vasut 
218404372fb8SMarek Vasut 	if (gbl->phy_debug_mode_flags & PHY_DEBUG_DISABLE_GUARANTEED_READ)
218504372fb8SMarek Vasut 		return 0;
218604372fb8SMarek Vasut 
218704372fb8SMarek Vasut 	/*
218804372fb8SMarek Vasut 	 * Altera EMI_RM 2015.05.04 :: Figure 1-26
218904372fb8SMarek Vasut 	 * Back-to-Back reads of the patterns used for calibration.
219004372fb8SMarek Vasut 	 */
2191d844c7d4SMarek Vasut 	ret = rw_mgr_mem_calibrate_read_test_patterns(0, rw_group, 1);
2192d844c7d4SMarek Vasut 	if (ret)
219304372fb8SMarek Vasut 		debug_cond(DLEVEL == 1,
219404372fb8SMarek Vasut 			   "%s:%d Guaranteed read test failed: g=%u p=%u\n",
219504372fb8SMarek Vasut 			   __func__, __LINE__, rw_group, phase);
2196d844c7d4SMarek Vasut 	return ret;
219704372fb8SMarek Vasut }
219804372fb8SMarek Vasut 
219904372fb8SMarek Vasut /**
2200f09da11eSMarek Vasut  * rw_mgr_mem_calibrate_dqs_enable_calibration() - DQS Enable Calibration
2201f09da11eSMarek Vasut  * @rw_group:	Read/Write Group
2202f09da11eSMarek Vasut  * @test_bgn:	Rank at which the test begins
2203f09da11eSMarek Vasut  *
2204f09da11eSMarek Vasut  * DQS enable calibration ensures reliable capture of the DQ signal without
2205f09da11eSMarek Vasut  * glitches on the DQS line.
2206f09da11eSMarek Vasut  */
2207f09da11eSMarek Vasut static int rw_mgr_mem_calibrate_dqs_enable_calibration(const u32 rw_group,
2208f09da11eSMarek Vasut 						       const u32 test_bgn)
2209f09da11eSMarek Vasut {
2210f09da11eSMarek Vasut 	/*
2211f09da11eSMarek Vasut 	 * Altera EMI_RM 2015.05.04 :: Figure 1-27
2212f09da11eSMarek Vasut 	 * DQS and DQS Eanble Signal Relationships.
2213f09da11eSMarek Vasut 	 */
221428ea827dSMarek Vasut 
221528ea827dSMarek Vasut 	/* We start at zero, so have one less dq to devide among */
221628ea827dSMarek Vasut 	const u32 delay_step = IO_IO_IN_DELAY_MAX /
221728ea827dSMarek Vasut 			       (RW_MGR_MEM_DQ_PER_READ_DQS - 1);
2218914546e7SMarek Vasut 	int ret;
221928ea827dSMarek Vasut 	u32 i, p, d, r;
222028ea827dSMarek Vasut 
222128ea827dSMarek Vasut 	debug("%s:%d (%u,%u)\n", __func__, __LINE__, rw_group, test_bgn);
222228ea827dSMarek Vasut 
222328ea827dSMarek Vasut 	/* Try different dq_in_delays since the DQ path is shorter than DQS. */
222428ea827dSMarek Vasut 	for (r = 0; r < RW_MGR_MEM_NUMBER_OF_RANKS;
222528ea827dSMarek Vasut 	     r += NUM_RANKS_PER_SHADOW_REG) {
222628ea827dSMarek Vasut 		for (i = 0, p = test_bgn, d = 0;
222728ea827dSMarek Vasut 		     i < RW_MGR_MEM_DQ_PER_READ_DQS;
222828ea827dSMarek Vasut 		     i++, p++, d += delay_step) {
222928ea827dSMarek Vasut 			debug_cond(DLEVEL == 1,
223028ea827dSMarek Vasut 				   "%s:%d: g=%u r=%u i=%u p=%u d=%u\n",
223128ea827dSMarek Vasut 				   __func__, __LINE__, rw_group, r, i, p, d);
223228ea827dSMarek Vasut 
223328ea827dSMarek Vasut 			scc_mgr_set_dq_in_delay(p, d);
223428ea827dSMarek Vasut 			scc_mgr_load_dq(p);
223528ea827dSMarek Vasut 		}
223628ea827dSMarek Vasut 
223728ea827dSMarek Vasut 		writel(0, &sdr_scc_mgr->update);
223828ea827dSMarek Vasut 	}
223928ea827dSMarek Vasut 
224028ea827dSMarek Vasut 	/*
224128ea827dSMarek Vasut 	 * Try rw_mgr_mem_calibrate_vfifo_find_dqs_en_phase across different
224228ea827dSMarek Vasut 	 * dq_in_delay values
224328ea827dSMarek Vasut 	 */
2244914546e7SMarek Vasut 	ret = rw_mgr_mem_calibrate_vfifo_find_dqs_en_phase(rw_group);
224528ea827dSMarek Vasut 
224628ea827dSMarek Vasut 	debug_cond(DLEVEL == 1,
224728ea827dSMarek Vasut 		   "%s:%d: g=%u found=%u; Reseting delay chain to zero\n",
2248914546e7SMarek Vasut 		   __func__, __LINE__, rw_group, !ret);
224928ea827dSMarek Vasut 
225028ea827dSMarek Vasut 	for (r = 0; r < RW_MGR_MEM_NUMBER_OF_RANKS;
225128ea827dSMarek Vasut 	     r += NUM_RANKS_PER_SHADOW_REG) {
225228ea827dSMarek Vasut 		scc_mgr_apply_group_dq_in_delay(test_bgn, 0);
225328ea827dSMarek Vasut 		writel(0, &sdr_scc_mgr->update);
225428ea827dSMarek Vasut 	}
225528ea827dSMarek Vasut 
2256914546e7SMarek Vasut 	return ret;
2257f09da11eSMarek Vasut }
2258f09da11eSMarek Vasut 
2259f09da11eSMarek Vasut /**
226016cfc4b9SMarek Vasut  * rw_mgr_mem_calibrate_dq_dqs_centering() - Centering DQ/DQS
226116cfc4b9SMarek Vasut  * @rw_group:		Read/Write Group
226216cfc4b9SMarek Vasut  * @test_bgn:		Rank at which the test begins
226316cfc4b9SMarek Vasut  * @use_read_test:	Perform a read test
226416cfc4b9SMarek Vasut  * @update_fom:		Update FOM
226516cfc4b9SMarek Vasut  *
226616cfc4b9SMarek Vasut  * The centerin DQ/DQS stage attempts to align DQ and DQS signals on reads
226716cfc4b9SMarek Vasut  * within a group.
226816cfc4b9SMarek Vasut  */
226916cfc4b9SMarek Vasut static int
227016cfc4b9SMarek Vasut rw_mgr_mem_calibrate_dq_dqs_centering(const u32 rw_group, const u32 test_bgn,
227116cfc4b9SMarek Vasut 				      const int use_read_test,
227216cfc4b9SMarek Vasut 				      const int update_fom)
227316cfc4b9SMarek Vasut 
227416cfc4b9SMarek Vasut {
227516cfc4b9SMarek Vasut 	int ret, grp_calibrated;
227616cfc4b9SMarek Vasut 	u32 rank_bgn, sr;
227716cfc4b9SMarek Vasut 
227816cfc4b9SMarek Vasut 	/*
227916cfc4b9SMarek Vasut 	 * Altera EMI_RM 2015.05.04 :: Figure 1-28
228016cfc4b9SMarek Vasut 	 * Read per-bit deskew can be done on a per shadow register basis.
228116cfc4b9SMarek Vasut 	 */
228216cfc4b9SMarek Vasut 	grp_calibrated = 1;
228316cfc4b9SMarek Vasut 	for (rank_bgn = 0, sr = 0;
228416cfc4b9SMarek Vasut 	     rank_bgn < RW_MGR_MEM_NUMBER_OF_RANKS;
228516cfc4b9SMarek Vasut 	     rank_bgn += NUM_RANKS_PER_SHADOW_REG, sr++) {
228616cfc4b9SMarek Vasut 		/* Check if this set of ranks should be skipped entirely. */
228716cfc4b9SMarek Vasut 		if (param->skip_shadow_regs[sr])
228816cfc4b9SMarek Vasut 			continue;
228916cfc4b9SMarek Vasut 
229016cfc4b9SMarek Vasut 		ret = rw_mgr_mem_calibrate_vfifo_center(rank_bgn, rw_group,
229116cfc4b9SMarek Vasut 							rw_group, test_bgn,
229216cfc4b9SMarek Vasut 							use_read_test,
229316cfc4b9SMarek Vasut 							update_fom);
229416cfc4b9SMarek Vasut 		if (ret)
229516cfc4b9SMarek Vasut 			continue;
229616cfc4b9SMarek Vasut 
229716cfc4b9SMarek Vasut 		grp_calibrated = 0;
229816cfc4b9SMarek Vasut 	}
229916cfc4b9SMarek Vasut 
230016cfc4b9SMarek Vasut 	if (!grp_calibrated)
230116cfc4b9SMarek Vasut 		return -EIO;
230216cfc4b9SMarek Vasut 
230316cfc4b9SMarek Vasut 	return 0;
230416cfc4b9SMarek Vasut }
230516cfc4b9SMarek Vasut 
230616cfc4b9SMarek Vasut /**
2307bce24efaSMarek Vasut  * rw_mgr_mem_calibrate_vfifo() - Calibrate the read valid prediction FIFO
2308bce24efaSMarek Vasut  * @rw_group:		Read/Write Group
2309bce24efaSMarek Vasut  * @test_bgn:		Rank at which the test begins
23103da42859SDinh Nguyen  *
2311bce24efaSMarek Vasut  * Stage 1: Calibrate the read valid prediction FIFO.
2312bce24efaSMarek Vasut  *
2313bce24efaSMarek Vasut  * This function implements UniPHY calibration Stage 1, as explained in
2314bce24efaSMarek Vasut  * detail in Altera EMI_RM 2015.05.04 , "UniPHY Calibration Stages".
2315bce24efaSMarek Vasut  *
2316bce24efaSMarek Vasut  * - read valid prediction will consist of finding:
2317bce24efaSMarek Vasut  *   - DQS enable phase and DQS enable delay (DQS Enable Calibration)
2318bce24efaSMarek Vasut  *   - DQS input phase  and DQS input delay (DQ/DQS Centering)
23193da42859SDinh Nguyen  *  - we also do a per-bit deskew on the DQ lines.
23203da42859SDinh Nguyen  */
2321c336ca3eSMarek Vasut static int rw_mgr_mem_calibrate_vfifo(const u32 rw_group, const u32 test_bgn)
23223da42859SDinh Nguyen {
232316cfc4b9SMarek Vasut 	uint32_t p, d;
23243da42859SDinh Nguyen 	uint32_t dtaps_per_ptap;
23253da42859SDinh Nguyen 	uint32_t failed_substage;
23263da42859SDinh Nguyen 
232704372fb8SMarek Vasut 	int ret;
232804372fb8SMarek Vasut 
2329c336ca3eSMarek Vasut 	debug("%s:%d: %u %u\n", __func__, __LINE__, rw_group, test_bgn);
23303da42859SDinh Nguyen 
23317c0a9df3SMarek Vasut 	/* Update info for sims */
23327c0a9df3SMarek Vasut 	reg_file_set_group(rw_group);
23333da42859SDinh Nguyen 	reg_file_set_stage(CAL_STAGE_VFIFO);
23347c0a9df3SMarek Vasut 	reg_file_set_sub_stage(CAL_SUBSTAGE_GUARANTEED_READ);
23353da42859SDinh Nguyen 
23367c0a9df3SMarek Vasut 	failed_substage = CAL_SUBSTAGE_GUARANTEED_READ;
23377c0a9df3SMarek Vasut 
23387c0a9df3SMarek Vasut 	/* USER Determine number of delay taps for each phase tap. */
2339d32badbdSMarek Vasut 	dtaps_per_ptap = DIV_ROUND_UP(IO_DELAY_PER_OPA_TAP,
2340d32badbdSMarek Vasut 				      IO_DELAY_PER_DQS_EN_DCHAIN_TAP) - 1;
23413da42859SDinh Nguyen 
2342fe2d0a2dSMarek Vasut 	for (d = 0; d <= dtaps_per_ptap; d += 2) {
23433da42859SDinh Nguyen 		/*
23443da42859SDinh Nguyen 		 * In RLDRAMX we may be messing the delay of pins in
2345c336ca3eSMarek Vasut 		 * the same write rw_group but outside of the current read
2346c336ca3eSMarek Vasut 		 * the rw_group, but that's ok because we haven't calibrated
2347ac70d2f3SMarek Vasut 		 * output side yet.
23483da42859SDinh Nguyen 		 */
23493da42859SDinh Nguyen 		if (d > 0) {
2350f51a7d35SMarek Vasut 			scc_mgr_apply_group_all_out_delay_add_all_ranks(
2351c336ca3eSMarek Vasut 								rw_group, d);
23523da42859SDinh Nguyen 		}
23533da42859SDinh Nguyen 
2354fe2d0a2dSMarek Vasut 		for (p = 0; p <= IO_DQDQS_OUT_PHASE_MAX; p++) {
235504372fb8SMarek Vasut 			/* 1) Guaranteed Write */
235604372fb8SMarek Vasut 			ret = rw_mgr_mem_calibrate_guaranteed_write(rw_group, p);
235704372fb8SMarek Vasut 			if (ret)
23583da42859SDinh Nguyen 				break;
23593da42859SDinh Nguyen 
2360f09da11eSMarek Vasut 			/* 2) DQS Enable Calibration */
2361f09da11eSMarek Vasut 			ret = rw_mgr_mem_calibrate_dqs_enable_calibration(rw_group,
2362f09da11eSMarek Vasut 									  test_bgn);
2363f09da11eSMarek Vasut 			if (ret) {
2364fe2d0a2dSMarek Vasut 				failed_substage = CAL_SUBSTAGE_DQS_EN_PHASE;
2365fe2d0a2dSMarek Vasut 				continue;
2366fe2d0a2dSMarek Vasut 			}
2367fe2d0a2dSMarek Vasut 
236816cfc4b9SMarek Vasut 			/* 3) Centering DQ/DQS */
23693da42859SDinh Nguyen 			/*
237016cfc4b9SMarek Vasut 			 * If doing read after write calibration, do not update
237116cfc4b9SMarek Vasut 			 * FOM now. Do it then.
23723da42859SDinh Nguyen 			 */
237316cfc4b9SMarek Vasut 			ret = rw_mgr_mem_calibrate_dq_dqs_centering(rw_group,
237416cfc4b9SMarek Vasut 								test_bgn, 1, 0);
237516cfc4b9SMarek Vasut 			if (ret) {
2376d2ea4950SMarek Vasut 				failed_substage = CAL_SUBSTAGE_VFIFO_CENTER;
237716cfc4b9SMarek Vasut 				continue;
23783da42859SDinh Nguyen 			}
2379fe2d0a2dSMarek Vasut 
238016cfc4b9SMarek Vasut 			/* All done. */
2381fe2d0a2dSMarek Vasut 			goto cal_done_ok;
23823da42859SDinh Nguyen 		}
23833da42859SDinh Nguyen 	}
23843da42859SDinh Nguyen 
2385fe2d0a2dSMarek Vasut 	/* Calibration Stage 1 failed. */
2386c336ca3eSMarek Vasut 	set_failing_group_stage(rw_group, CAL_STAGE_VFIFO, failed_substage);
23873da42859SDinh Nguyen 	return 0;
23883da42859SDinh Nguyen 
2389fe2d0a2dSMarek Vasut 	/* Calibration Stage 1 completed OK. */
2390fe2d0a2dSMarek Vasut cal_done_ok:
23913da42859SDinh Nguyen 	/*
23923da42859SDinh Nguyen 	 * Reset the delay chains back to zero if they have moved > 1
23933da42859SDinh Nguyen 	 * (check for > 1 because loop will increase d even when pass in
23943da42859SDinh Nguyen 	 * first case).
23953da42859SDinh Nguyen 	 */
23963da42859SDinh Nguyen 	if (d > 2)
2397c336ca3eSMarek Vasut 		scc_mgr_zero_group(rw_group, 1);
23983da42859SDinh Nguyen 
23993da42859SDinh Nguyen 	return 1;
24003da42859SDinh Nguyen }
24013da42859SDinh Nguyen 
24023da42859SDinh Nguyen /* VFIFO Calibration -- Read Deskew Calibration after write deskew */
24033da42859SDinh Nguyen static uint32_t rw_mgr_mem_calibrate_vfifo_end(uint32_t read_group,
24043da42859SDinh Nguyen 					       uint32_t test_bgn)
24053da42859SDinh Nguyen {
24063da42859SDinh Nguyen 	uint32_t rank_bgn, sr;
24073da42859SDinh Nguyen 	uint32_t grp_calibrated;
24083da42859SDinh Nguyen 	uint32_t write_group;
24093da42859SDinh Nguyen 
24103da42859SDinh Nguyen 	debug("%s:%d %u %u", __func__, __LINE__, read_group, test_bgn);
24113da42859SDinh Nguyen 
24123da42859SDinh Nguyen 	/* update info for sims */
24133da42859SDinh Nguyen 
24143da42859SDinh Nguyen 	reg_file_set_stage(CAL_STAGE_VFIFO_AFTER_WRITES);
24153da42859SDinh Nguyen 	reg_file_set_sub_stage(CAL_SUBSTAGE_VFIFO_CENTER);
24163da42859SDinh Nguyen 
24173da42859SDinh Nguyen 	write_group = read_group;
24183da42859SDinh Nguyen 
24193da42859SDinh Nguyen 	/* update info for sims */
24203da42859SDinh Nguyen 	reg_file_set_group(read_group);
24213da42859SDinh Nguyen 
24223da42859SDinh Nguyen 	grp_calibrated = 1;
24233da42859SDinh Nguyen 	/* Read per-bit deskew can be done on a per shadow register basis */
24243da42859SDinh Nguyen 	for (rank_bgn = 0, sr = 0; rank_bgn < RW_MGR_MEM_NUMBER_OF_RANKS;
24253da42859SDinh Nguyen 		rank_bgn += NUM_RANKS_PER_SHADOW_REG, ++sr) {
24263da42859SDinh Nguyen 		/* Determine if this set of ranks should be skipped entirely */
24273da42859SDinh Nguyen 		if (!param->skip_shadow_regs[sr]) {
24283da42859SDinh Nguyen 		/* This is the last calibration round, update FOM here */
24293da42859SDinh Nguyen 			if (!rw_mgr_mem_calibrate_vfifo_center(rank_bgn,
24303da42859SDinh Nguyen 								write_group,
24313da42859SDinh Nguyen 								read_group,
24323da42859SDinh Nguyen 								test_bgn, 0,
24333da42859SDinh Nguyen 								1)) {
24343da42859SDinh Nguyen 				grp_calibrated = 0;
24353da42859SDinh Nguyen 			}
24363da42859SDinh Nguyen 		}
24373da42859SDinh Nguyen 	}
24383da42859SDinh Nguyen 
24393da42859SDinh Nguyen 
24403da42859SDinh Nguyen 	if (grp_calibrated == 0) {
24413da42859SDinh Nguyen 		set_failing_group_stage(write_group,
24423da42859SDinh Nguyen 					CAL_STAGE_VFIFO_AFTER_WRITES,
24433da42859SDinh Nguyen 					CAL_SUBSTAGE_VFIFO_CENTER);
24443da42859SDinh Nguyen 		return 0;
24453da42859SDinh Nguyen 	}
24463da42859SDinh Nguyen 
24473da42859SDinh Nguyen 	return 1;
24483da42859SDinh Nguyen }
24493da42859SDinh Nguyen 
24503da42859SDinh Nguyen /* Calibrate LFIFO to find smallest read latency */
24513da42859SDinh Nguyen static uint32_t rw_mgr_mem_calibrate_lfifo(void)
24523da42859SDinh Nguyen {
24533da42859SDinh Nguyen 	uint32_t found_one;
24543da42859SDinh Nguyen 
24553da42859SDinh Nguyen 	debug("%s:%d\n", __func__, __LINE__);
24563da42859SDinh Nguyen 
24573da42859SDinh Nguyen 	/* update info for sims */
24583da42859SDinh Nguyen 	reg_file_set_stage(CAL_STAGE_LFIFO);
24593da42859SDinh Nguyen 	reg_file_set_sub_stage(CAL_SUBSTAGE_READ_LATENCY);
24603da42859SDinh Nguyen 
24613da42859SDinh Nguyen 	/* Load up the patterns used by read calibration for all ranks */
24623da42859SDinh Nguyen 	rw_mgr_mem_calibrate_read_load_patterns(0, 1);
24633da42859SDinh Nguyen 	found_one = 0;
24643da42859SDinh Nguyen 
24653da42859SDinh Nguyen 	do {
24661273dd9eSMarek Vasut 		writel(gbl->curr_read_lat, &phy_mgr_cfg->phy_rlat);
24673da42859SDinh Nguyen 		debug_cond(DLEVEL == 2, "%s:%d lfifo: read_lat=%u",
24683da42859SDinh Nguyen 			   __func__, __LINE__, gbl->curr_read_lat);
24693da42859SDinh Nguyen 
24703da42859SDinh Nguyen 		if (!rw_mgr_mem_calibrate_read_test_all_ranks(0,
24713da42859SDinh Nguyen 							      NUM_READ_TESTS,
24723da42859SDinh Nguyen 							      PASS_ALL_BITS,
247396df6036SMarek Vasut 							      1)) {
24743da42859SDinh Nguyen 			break;
24753da42859SDinh Nguyen 		}
24763da42859SDinh Nguyen 
24773da42859SDinh Nguyen 		found_one = 1;
24783da42859SDinh Nguyen 		/* reduce read latency and see if things are working */
24793da42859SDinh Nguyen 		/* correctly */
24803da42859SDinh Nguyen 		gbl->curr_read_lat--;
24813da42859SDinh Nguyen 	} while (gbl->curr_read_lat > 0);
24823da42859SDinh Nguyen 
24833da42859SDinh Nguyen 	/* reset the fifos to get pointers to known state */
24843da42859SDinh Nguyen 
24851273dd9eSMarek Vasut 	writel(0, &phy_mgr_cmd->fifo_reset);
24863da42859SDinh Nguyen 
24873da42859SDinh Nguyen 	if (found_one) {
24883da42859SDinh Nguyen 		/* add a fudge factor to the read latency that was determined */
24893da42859SDinh Nguyen 		gbl->curr_read_lat += 2;
24901273dd9eSMarek Vasut 		writel(gbl->curr_read_lat, &phy_mgr_cfg->phy_rlat);
24913da42859SDinh Nguyen 		debug_cond(DLEVEL == 2, "%s:%d lfifo: success: using \
24923da42859SDinh Nguyen 			   read_lat=%u\n", __func__, __LINE__,
24933da42859SDinh Nguyen 			   gbl->curr_read_lat);
24943da42859SDinh Nguyen 		return 1;
24953da42859SDinh Nguyen 	} else {
24963da42859SDinh Nguyen 		set_failing_group_stage(0xff, CAL_STAGE_LFIFO,
24973da42859SDinh Nguyen 					CAL_SUBSTAGE_READ_LATENCY);
24983da42859SDinh Nguyen 
24993da42859SDinh Nguyen 		debug_cond(DLEVEL == 2, "%s:%d lfifo: failed at initial \
25003da42859SDinh Nguyen 			   read_lat=%u\n", __func__, __LINE__,
25013da42859SDinh Nguyen 			   gbl->curr_read_lat);
25023da42859SDinh Nguyen 		return 0;
25033da42859SDinh Nguyen 	}
25043da42859SDinh Nguyen }
25053da42859SDinh Nguyen 
25063da42859SDinh Nguyen /*
25073da42859SDinh Nguyen  * issue write test command.
25083da42859SDinh Nguyen  * two variants are provided. one that just tests a write pattern and
25093da42859SDinh Nguyen  * another that tests datamask functionality.
25103da42859SDinh Nguyen  */
25113da42859SDinh Nguyen static void rw_mgr_mem_calibrate_write_test_issue(uint32_t group,
25123da42859SDinh Nguyen 						  uint32_t test_dm)
25133da42859SDinh Nguyen {
25143da42859SDinh Nguyen 	uint32_t mcc_instruction;
25153da42859SDinh Nguyen 	uint32_t quick_write_mode = (((STATIC_CALIB_STEPS) & CALIB_SKIP_WRITES) &&
25163da42859SDinh Nguyen 		ENABLE_SUPER_QUICK_CALIBRATION);
25173da42859SDinh Nguyen 	uint32_t rw_wl_nop_cycles;
25183da42859SDinh Nguyen 	uint32_t addr;
25193da42859SDinh Nguyen 
25203da42859SDinh Nguyen 	/*
25213da42859SDinh Nguyen 	 * Set counter and jump addresses for the right
25223da42859SDinh Nguyen 	 * number of NOP cycles.
25233da42859SDinh Nguyen 	 * The number of supported NOP cycles can range from -1 to infinity
25243da42859SDinh Nguyen 	 * Three different cases are handled:
25253da42859SDinh Nguyen 	 *
25263da42859SDinh Nguyen 	 * 1. For a number of NOP cycles greater than 0, the RW Mgr looping
25273da42859SDinh Nguyen 	 *    mechanism will be used to insert the right number of NOPs
25283da42859SDinh Nguyen 	 *
25293da42859SDinh Nguyen 	 * 2. For a number of NOP cycles equals to 0, the micro-instruction
25303da42859SDinh Nguyen 	 *    issuing the write command will jump straight to the
25313da42859SDinh Nguyen 	 *    micro-instruction that turns on DQS (for DDRx), or outputs write
25323da42859SDinh Nguyen 	 *    data (for RLD), skipping
25333da42859SDinh Nguyen 	 *    the NOP micro-instruction all together
25343da42859SDinh Nguyen 	 *
25353da42859SDinh Nguyen 	 * 3. A number of NOP cycles equal to -1 indicates that DQS must be
25363da42859SDinh Nguyen 	 *    turned on in the same micro-instruction that issues the write
25373da42859SDinh Nguyen 	 *    command. Then we need
25383da42859SDinh Nguyen 	 *    to directly jump to the micro-instruction that sends out the data
25393da42859SDinh Nguyen 	 *
25403da42859SDinh Nguyen 	 * NOTE: Implementing this mechanism uses 2 RW Mgr jump-counters
25413da42859SDinh Nguyen 	 *       (2 and 3). One jump-counter (0) is used to perform multiple
25423da42859SDinh Nguyen 	 *       write-read operations.
25433da42859SDinh Nguyen 	 *       one counter left to issue this command in "multiple-group" mode
25443da42859SDinh Nguyen 	 */
25453da42859SDinh Nguyen 
25463da42859SDinh Nguyen 	rw_wl_nop_cycles = gbl->rw_wl_nop_cycles;
25473da42859SDinh Nguyen 
25483da42859SDinh Nguyen 	if (rw_wl_nop_cycles == -1) {
25493da42859SDinh Nguyen 		/*
25503da42859SDinh Nguyen 		 * CNTR 2 - We want to execute the special write operation that
25513da42859SDinh Nguyen 		 * turns on DQS right away and then skip directly to the
25523da42859SDinh Nguyen 		 * instruction that sends out the data. We set the counter to a
25533da42859SDinh Nguyen 		 * large number so that the jump is always taken.
25543da42859SDinh Nguyen 		 */
25551273dd9eSMarek Vasut 		writel(0xFF, &sdr_rw_load_mgr_regs->load_cntr2);
25563da42859SDinh Nguyen 
25573da42859SDinh Nguyen 		/* CNTR 3 - Not used */
25583da42859SDinh Nguyen 		if (test_dm) {
25593da42859SDinh Nguyen 			mcc_instruction = RW_MGR_LFSR_WR_RD_DM_BANK_0_WL_1;
25603da42859SDinh Nguyen 			writel(RW_MGR_LFSR_WR_RD_DM_BANK_0_DATA,
25611273dd9eSMarek Vasut 			       &sdr_rw_load_jump_mgr_regs->load_jump_add2);
25623da42859SDinh Nguyen 			writel(RW_MGR_LFSR_WR_RD_DM_BANK_0_NOP,
25631273dd9eSMarek Vasut 			       &sdr_rw_load_jump_mgr_regs->load_jump_add3);
25643da42859SDinh Nguyen 		} else {
25653da42859SDinh Nguyen 			mcc_instruction = RW_MGR_LFSR_WR_RD_BANK_0_WL_1;
25661273dd9eSMarek Vasut 			writel(RW_MGR_LFSR_WR_RD_BANK_0_DATA,
25671273dd9eSMarek Vasut 				&sdr_rw_load_jump_mgr_regs->load_jump_add2);
25681273dd9eSMarek Vasut 			writel(RW_MGR_LFSR_WR_RD_BANK_0_NOP,
25691273dd9eSMarek Vasut 				&sdr_rw_load_jump_mgr_regs->load_jump_add3);
25703da42859SDinh Nguyen 		}
25713da42859SDinh Nguyen 	} else if (rw_wl_nop_cycles == 0) {
25723da42859SDinh Nguyen 		/*
25733da42859SDinh Nguyen 		 * CNTR 2 - We want to skip the NOP operation and go straight
25743da42859SDinh Nguyen 		 * to the DQS enable instruction. We set the counter to a large
25753da42859SDinh Nguyen 		 * number so that the jump is always taken.
25763da42859SDinh Nguyen 		 */
25771273dd9eSMarek Vasut 		writel(0xFF, &sdr_rw_load_mgr_regs->load_cntr2);
25783da42859SDinh Nguyen 
25793da42859SDinh Nguyen 		/* CNTR 3 - Not used */
25803da42859SDinh Nguyen 		if (test_dm) {
25813da42859SDinh Nguyen 			mcc_instruction = RW_MGR_LFSR_WR_RD_DM_BANK_0;
25823da42859SDinh Nguyen 			writel(RW_MGR_LFSR_WR_RD_DM_BANK_0_DQS,
25831273dd9eSMarek Vasut 			       &sdr_rw_load_jump_mgr_regs->load_jump_add2);
25843da42859SDinh Nguyen 		} else {
25853da42859SDinh Nguyen 			mcc_instruction = RW_MGR_LFSR_WR_RD_BANK_0;
25861273dd9eSMarek Vasut 			writel(RW_MGR_LFSR_WR_RD_BANK_0_DQS,
25871273dd9eSMarek Vasut 				&sdr_rw_load_jump_mgr_regs->load_jump_add2);
25883da42859SDinh Nguyen 		}
25893da42859SDinh Nguyen 	} else {
25903da42859SDinh Nguyen 		/*
25913da42859SDinh Nguyen 		 * CNTR 2 - In this case we want to execute the next instruction
25923da42859SDinh Nguyen 		 * and NOT take the jump. So we set the counter to 0. The jump
25933da42859SDinh Nguyen 		 * address doesn't count.
25943da42859SDinh Nguyen 		 */
25951273dd9eSMarek Vasut 		writel(0x0, &sdr_rw_load_mgr_regs->load_cntr2);
25961273dd9eSMarek Vasut 		writel(0x0, &sdr_rw_load_jump_mgr_regs->load_jump_add2);
25973da42859SDinh Nguyen 
25983da42859SDinh Nguyen 		/*
25993da42859SDinh Nguyen 		 * CNTR 3 - Set the nop counter to the number of cycles we
26003da42859SDinh Nguyen 		 * need to loop for, minus 1.
26013da42859SDinh Nguyen 		 */
26021273dd9eSMarek Vasut 		writel(rw_wl_nop_cycles - 1, &sdr_rw_load_mgr_regs->load_cntr3);
26033da42859SDinh Nguyen 		if (test_dm) {
26043da42859SDinh Nguyen 			mcc_instruction = RW_MGR_LFSR_WR_RD_DM_BANK_0;
26051273dd9eSMarek Vasut 			writel(RW_MGR_LFSR_WR_RD_DM_BANK_0_NOP,
26061273dd9eSMarek Vasut 				&sdr_rw_load_jump_mgr_regs->load_jump_add3);
26073da42859SDinh Nguyen 		} else {
26083da42859SDinh Nguyen 			mcc_instruction = RW_MGR_LFSR_WR_RD_BANK_0;
26091273dd9eSMarek Vasut 			writel(RW_MGR_LFSR_WR_RD_BANK_0_NOP,
26101273dd9eSMarek Vasut 				&sdr_rw_load_jump_mgr_regs->load_jump_add3);
26113da42859SDinh Nguyen 		}
26123da42859SDinh Nguyen 	}
26133da42859SDinh Nguyen 
26141273dd9eSMarek Vasut 	writel(0, SDR_PHYGRP_RWMGRGRP_ADDRESS |
26151273dd9eSMarek Vasut 		  RW_MGR_RESET_READ_DATAPATH_OFFSET);
26163da42859SDinh Nguyen 
26173da42859SDinh Nguyen 	if (quick_write_mode)
26181273dd9eSMarek Vasut 		writel(0x08, &sdr_rw_load_mgr_regs->load_cntr0);
26193da42859SDinh Nguyen 	else
26201273dd9eSMarek Vasut 		writel(0x40, &sdr_rw_load_mgr_regs->load_cntr0);
26213da42859SDinh Nguyen 
26221273dd9eSMarek Vasut 	writel(mcc_instruction, &sdr_rw_load_jump_mgr_regs->load_jump_add0);
26233da42859SDinh Nguyen 
26243da42859SDinh Nguyen 	/*
26253da42859SDinh Nguyen 	 * CNTR 1 - This is used to ensure enough time elapses
26263da42859SDinh Nguyen 	 * for read data to come back.
26273da42859SDinh Nguyen 	 */
26281273dd9eSMarek Vasut 	writel(0x30, &sdr_rw_load_mgr_regs->load_cntr1);
26293da42859SDinh Nguyen 
26303da42859SDinh Nguyen 	if (test_dm) {
26311273dd9eSMarek Vasut 		writel(RW_MGR_LFSR_WR_RD_DM_BANK_0_WAIT,
26321273dd9eSMarek Vasut 			&sdr_rw_load_jump_mgr_regs->load_jump_add1);
26333da42859SDinh Nguyen 	} else {
26341273dd9eSMarek Vasut 		writel(RW_MGR_LFSR_WR_RD_BANK_0_WAIT,
26351273dd9eSMarek Vasut 			&sdr_rw_load_jump_mgr_regs->load_jump_add1);
26363da42859SDinh Nguyen 	}
26373da42859SDinh Nguyen 
2638c4815f76SMarek Vasut 	addr = SDR_PHYGRP_RWMGRGRP_ADDRESS | RW_MGR_RUN_SINGLE_GROUP_OFFSET;
263917fdc916SMarek Vasut 	writel(mcc_instruction, addr + (group << 2));
26403da42859SDinh Nguyen }
26413da42859SDinh Nguyen 
26423da42859SDinh Nguyen /* Test writes, can check for a single bit pass or multiple bit pass */
26433da42859SDinh Nguyen static uint32_t rw_mgr_mem_calibrate_write_test(uint32_t rank_bgn,
26443da42859SDinh Nguyen 	uint32_t write_group, uint32_t use_dm, uint32_t all_correct,
26453da42859SDinh Nguyen 	uint32_t *bit_chk, uint32_t all_ranks)
26463da42859SDinh Nguyen {
26473da42859SDinh Nguyen 	uint32_t r;
26483da42859SDinh Nguyen 	uint32_t correct_mask_vg;
26493da42859SDinh Nguyen 	uint32_t tmp_bit_chk;
26503da42859SDinh Nguyen 	uint32_t vg;
26513da42859SDinh Nguyen 	uint32_t rank_end = all_ranks ? RW_MGR_MEM_NUMBER_OF_RANKS :
26523da42859SDinh Nguyen 		(rank_bgn + NUM_RANKS_PER_SHADOW_REG);
26533da42859SDinh Nguyen 	uint32_t addr_rw_mgr;
26543da42859SDinh Nguyen 	uint32_t base_rw_mgr;
26553da42859SDinh Nguyen 
26563da42859SDinh Nguyen 	*bit_chk = param->write_correct_mask;
26573da42859SDinh Nguyen 	correct_mask_vg = param->write_correct_mask_vg;
26583da42859SDinh Nguyen 
26593da42859SDinh Nguyen 	for (r = rank_bgn; r < rank_end; r++) {
26603da42859SDinh Nguyen 		if (param->skip_ranks[r]) {
26613da42859SDinh Nguyen 			/* request to skip the rank */
26623da42859SDinh Nguyen 			continue;
26633da42859SDinh Nguyen 		}
26643da42859SDinh Nguyen 
26653da42859SDinh Nguyen 		/* set rank */
26663da42859SDinh Nguyen 		set_rank_and_odt_mask(r, RW_MGR_ODT_MODE_READ_WRITE);
26673da42859SDinh Nguyen 
26683da42859SDinh Nguyen 		tmp_bit_chk = 0;
2669a4bfa463SMarek Vasut 		addr_rw_mgr = SDR_PHYGRP_RWMGRGRP_ADDRESS;
26703da42859SDinh Nguyen 		for (vg = RW_MGR_MEM_VIRTUAL_GROUPS_PER_WRITE_DQS-1; ; vg--) {
26713da42859SDinh Nguyen 			/* reset the fifos to get pointers to known state */
26721273dd9eSMarek Vasut 			writel(0, &phy_mgr_cmd->fifo_reset);
26733da42859SDinh Nguyen 
26743da42859SDinh Nguyen 			tmp_bit_chk = tmp_bit_chk <<
26753da42859SDinh Nguyen 				(RW_MGR_MEM_DQ_PER_WRITE_DQS /
26763da42859SDinh Nguyen 				RW_MGR_MEM_VIRTUAL_GROUPS_PER_WRITE_DQS);
26773da42859SDinh Nguyen 			rw_mgr_mem_calibrate_write_test_issue(write_group *
26783da42859SDinh Nguyen 				RW_MGR_MEM_VIRTUAL_GROUPS_PER_WRITE_DQS+vg,
26793da42859SDinh Nguyen 				use_dm);
26803da42859SDinh Nguyen 
268117fdc916SMarek Vasut 			base_rw_mgr = readl(addr_rw_mgr);
26823da42859SDinh Nguyen 			tmp_bit_chk = tmp_bit_chk | (correct_mask_vg & ~(base_rw_mgr));
26833da42859SDinh Nguyen 			if (vg == 0)
26843da42859SDinh Nguyen 				break;
26853da42859SDinh Nguyen 		}
26863da42859SDinh Nguyen 		*bit_chk &= tmp_bit_chk;
26873da42859SDinh Nguyen 	}
26883da42859SDinh Nguyen 
26893da42859SDinh Nguyen 	if (all_correct) {
26903da42859SDinh Nguyen 		set_rank_and_odt_mask(0, RW_MGR_ODT_MODE_OFF);
26913da42859SDinh Nguyen 		debug_cond(DLEVEL == 2, "write_test(%u,%u,ALL) : %u == \
26923da42859SDinh Nguyen 			   %u => %lu", write_group, use_dm,
26933da42859SDinh Nguyen 			   *bit_chk, param->write_correct_mask,
26943da42859SDinh Nguyen 			   (long unsigned int)(*bit_chk ==
26953da42859SDinh Nguyen 			   param->write_correct_mask));
26963da42859SDinh Nguyen 		return *bit_chk == param->write_correct_mask;
26973da42859SDinh Nguyen 	} else {
26983da42859SDinh Nguyen 		set_rank_and_odt_mask(0, RW_MGR_ODT_MODE_OFF);
26993da42859SDinh Nguyen 		debug_cond(DLEVEL == 2, "write_test(%u,%u,ONE) : %u != ",
27003da42859SDinh Nguyen 		       write_group, use_dm, *bit_chk);
27013da42859SDinh Nguyen 		debug_cond(DLEVEL == 2, "%lu" " => %lu", (long unsigned int)0,
27023da42859SDinh Nguyen 			(long unsigned int)(*bit_chk != 0));
27033da42859SDinh Nguyen 		return *bit_chk != 0x00;
27043da42859SDinh Nguyen 	}
27053da42859SDinh Nguyen }
27063da42859SDinh Nguyen 
27073da42859SDinh Nguyen /*
27083da42859SDinh Nguyen  * center all windows. do per-bit-deskew to possibly increase size of
27093da42859SDinh Nguyen  * certain windows.
27103da42859SDinh Nguyen  */
27113da42859SDinh Nguyen static uint32_t rw_mgr_mem_calibrate_writes_center(uint32_t rank_bgn,
27123da42859SDinh Nguyen 	uint32_t write_group, uint32_t test_bgn)
27133da42859SDinh Nguyen {
27143da42859SDinh Nguyen 	uint32_t i, p, min_index;
27153da42859SDinh Nguyen 	int32_t d;
27163da42859SDinh Nguyen 	/*
27173da42859SDinh Nguyen 	 * Store these as signed since there are comparisons with
27183da42859SDinh Nguyen 	 * signed numbers.
27193da42859SDinh Nguyen 	 */
27203da42859SDinh Nguyen 	uint32_t bit_chk;
27213da42859SDinh Nguyen 	uint32_t sticky_bit_chk;
27223da42859SDinh Nguyen 	int32_t left_edge[RW_MGR_MEM_DQ_PER_WRITE_DQS];
27233da42859SDinh Nguyen 	int32_t right_edge[RW_MGR_MEM_DQ_PER_WRITE_DQS];
27243da42859SDinh Nguyen 	int32_t mid;
27253da42859SDinh Nguyen 	int32_t mid_min, orig_mid_min;
27263da42859SDinh Nguyen 	int32_t new_dqs, start_dqs, shift_dq;
27273da42859SDinh Nguyen 	int32_t dq_margin, dqs_margin, dm_margin;
27283da42859SDinh Nguyen 	uint32_t stop;
27293da42859SDinh Nguyen 	uint32_t temp_dq_out1_delay;
27303da42859SDinh Nguyen 	uint32_t addr;
27313da42859SDinh Nguyen 
27323da42859SDinh Nguyen 	debug("%s:%d %u %u", __func__, __LINE__, write_group, test_bgn);
27333da42859SDinh Nguyen 
27343da42859SDinh Nguyen 	dm_margin = 0;
27353da42859SDinh Nguyen 
2736c4815f76SMarek Vasut 	addr = SDR_PHYGRP_SCCGRP_ADDRESS | SCC_MGR_IO_OUT1_DELAY_OFFSET;
273717fdc916SMarek Vasut 	start_dqs = readl(addr +
27383da42859SDinh Nguyen 			  (RW_MGR_MEM_DQ_PER_WRITE_DQS << 2));
27393da42859SDinh Nguyen 
27403da42859SDinh Nguyen 	/* per-bit deskew */
27413da42859SDinh Nguyen 
27423da42859SDinh Nguyen 	/*
27433da42859SDinh Nguyen 	 * set the left and right edge of each bit to an illegal value
27443da42859SDinh Nguyen 	 * use (IO_IO_OUT1_DELAY_MAX + 1) as an illegal value.
27453da42859SDinh Nguyen 	 */
27463da42859SDinh Nguyen 	sticky_bit_chk = 0;
27473da42859SDinh Nguyen 	for (i = 0; i < RW_MGR_MEM_DQ_PER_WRITE_DQS; i++) {
27483da42859SDinh Nguyen 		left_edge[i]  = IO_IO_OUT1_DELAY_MAX + 1;
27493da42859SDinh Nguyen 		right_edge[i] = IO_IO_OUT1_DELAY_MAX + 1;
27503da42859SDinh Nguyen 	}
27513da42859SDinh Nguyen 
27523da42859SDinh Nguyen 	/* Search for the left edge of the window for each bit */
27533da42859SDinh Nguyen 	for (d = 0; d <= IO_IO_OUT1_DELAY_MAX; d++) {
2754300c2e62SMarek Vasut 		scc_mgr_apply_group_dq_out1_delay(write_group, d);
27553da42859SDinh Nguyen 
27561273dd9eSMarek Vasut 		writel(0, &sdr_scc_mgr->update);
27573da42859SDinh Nguyen 
27583da42859SDinh Nguyen 		/*
27593da42859SDinh Nguyen 		 * Stop searching when the read test doesn't pass AND when
27603da42859SDinh Nguyen 		 * we've seen a passing read on every bit.
27613da42859SDinh Nguyen 		 */
27623da42859SDinh Nguyen 		stop = !rw_mgr_mem_calibrate_write_test(rank_bgn, write_group,
27633da42859SDinh Nguyen 			0, PASS_ONE_BIT, &bit_chk, 0);
27643da42859SDinh Nguyen 		sticky_bit_chk = sticky_bit_chk | bit_chk;
27653da42859SDinh Nguyen 		stop = stop && (sticky_bit_chk == param->write_correct_mask);
27663da42859SDinh Nguyen 		debug_cond(DLEVEL == 2, "write_center(left): dtap=%d => %u \
27673da42859SDinh Nguyen 			   == %u && %u [bit_chk= %u ]\n",
27683da42859SDinh Nguyen 			d, sticky_bit_chk, param->write_correct_mask,
27693da42859SDinh Nguyen 			stop, bit_chk);
27703da42859SDinh Nguyen 
27713da42859SDinh Nguyen 		if (stop == 1) {
27723da42859SDinh Nguyen 			break;
27733da42859SDinh Nguyen 		} else {
27743da42859SDinh Nguyen 			for (i = 0; i < RW_MGR_MEM_DQ_PER_WRITE_DQS; i++) {
27753da42859SDinh Nguyen 				if (bit_chk & 1) {
27763da42859SDinh Nguyen 					/*
27773da42859SDinh Nguyen 					 * Remember a passing test as the
27783da42859SDinh Nguyen 					 * left_edge.
27793da42859SDinh Nguyen 					 */
27803da42859SDinh Nguyen 					left_edge[i] = d;
27813da42859SDinh Nguyen 				} else {
27823da42859SDinh Nguyen 					/*
27833da42859SDinh Nguyen 					 * If a left edge has not been seen
27843da42859SDinh Nguyen 					 * yet, then a future passing test will
27853da42859SDinh Nguyen 					 * mark this edge as the right edge.
27863da42859SDinh Nguyen 					 */
27873da42859SDinh Nguyen 					if (left_edge[i] ==
27883da42859SDinh Nguyen 						IO_IO_OUT1_DELAY_MAX + 1) {
27893da42859SDinh Nguyen 						right_edge[i] = -(d + 1);
27903da42859SDinh Nguyen 					}
27913da42859SDinh Nguyen 				}
27923da42859SDinh Nguyen 				debug_cond(DLEVEL == 2, "write_center[l,d=%d):", d);
27933da42859SDinh Nguyen 				debug_cond(DLEVEL == 2, "bit_chk_test=%d left_edge[%u]: %d",
27943da42859SDinh Nguyen 					   (int)(bit_chk & 1), i, left_edge[i]);
27953da42859SDinh Nguyen 				debug_cond(DLEVEL == 2, "right_edge[%u]: %d\n", i,
27963da42859SDinh Nguyen 				       right_edge[i]);
27973da42859SDinh Nguyen 				bit_chk = bit_chk >> 1;
27983da42859SDinh Nguyen 			}
27993da42859SDinh Nguyen 		}
28003da42859SDinh Nguyen 	}
28013da42859SDinh Nguyen 
28023da42859SDinh Nguyen 	/* Reset DQ delay chains to 0 */
280332675249SMarek Vasut 	scc_mgr_apply_group_dq_out1_delay(0);
28043da42859SDinh Nguyen 	sticky_bit_chk = 0;
28053da42859SDinh Nguyen 	for (i = RW_MGR_MEM_DQ_PER_WRITE_DQS - 1;; i--) {
28063da42859SDinh Nguyen 		debug_cond(DLEVEL == 2, "%s:%d write_center: left_edge[%u]: \
28073da42859SDinh Nguyen 			   %d right_edge[%u]: %d\n", __func__, __LINE__,
28083da42859SDinh Nguyen 			   i, left_edge[i], i, right_edge[i]);
28093da42859SDinh Nguyen 
28103da42859SDinh Nguyen 		/*
28113da42859SDinh Nguyen 		 * Check for cases where we haven't found the left edge,
28123da42859SDinh Nguyen 		 * which makes our assignment of the the right edge invalid.
28133da42859SDinh Nguyen 		 * Reset it to the illegal value.
28143da42859SDinh Nguyen 		 */
28153da42859SDinh Nguyen 		if ((left_edge[i] == IO_IO_OUT1_DELAY_MAX + 1) &&
28163da42859SDinh Nguyen 		    (right_edge[i] != IO_IO_OUT1_DELAY_MAX + 1)) {
28173da42859SDinh Nguyen 			right_edge[i] = IO_IO_OUT1_DELAY_MAX + 1;
28183da42859SDinh Nguyen 			debug_cond(DLEVEL == 2, "%s:%d write_center: reset \
28193da42859SDinh Nguyen 				   right_edge[%u]: %d\n", __func__, __LINE__,
28203da42859SDinh Nguyen 				   i, right_edge[i]);
28213da42859SDinh Nguyen 		}
28223da42859SDinh Nguyen 
28233da42859SDinh Nguyen 		/*
28243da42859SDinh Nguyen 		 * Reset sticky bit (except for bits where we have
28253da42859SDinh Nguyen 		 * seen the left edge).
28263da42859SDinh Nguyen 		 */
28273da42859SDinh Nguyen 		sticky_bit_chk = sticky_bit_chk << 1;
28283da42859SDinh Nguyen 		if ((left_edge[i] != IO_IO_OUT1_DELAY_MAX + 1))
28293da42859SDinh Nguyen 			sticky_bit_chk = sticky_bit_chk | 1;
28303da42859SDinh Nguyen 
28313da42859SDinh Nguyen 		if (i == 0)
28323da42859SDinh Nguyen 			break;
28333da42859SDinh Nguyen 	}
28343da42859SDinh Nguyen 
28353da42859SDinh Nguyen 	/* Search for the right edge of the window for each bit */
28363da42859SDinh Nguyen 	for (d = 0; d <= IO_IO_OUT1_DELAY_MAX - start_dqs; d++) {
28373da42859SDinh Nguyen 		scc_mgr_apply_group_dqs_io_and_oct_out1(write_group,
28383da42859SDinh Nguyen 							d + start_dqs);
28393da42859SDinh Nguyen 
28401273dd9eSMarek Vasut 		writel(0, &sdr_scc_mgr->update);
28413da42859SDinh Nguyen 
28423da42859SDinh Nguyen 		/*
28433da42859SDinh Nguyen 		 * Stop searching when the read test doesn't pass AND when
28443da42859SDinh Nguyen 		 * we've seen a passing read on every bit.
28453da42859SDinh Nguyen 		 */
28463da42859SDinh Nguyen 		stop = !rw_mgr_mem_calibrate_write_test(rank_bgn, write_group,
28473da42859SDinh Nguyen 			0, PASS_ONE_BIT, &bit_chk, 0);
28483da42859SDinh Nguyen 
28493da42859SDinh Nguyen 		sticky_bit_chk = sticky_bit_chk | bit_chk;
28503da42859SDinh Nguyen 		stop = stop && (sticky_bit_chk == param->write_correct_mask);
28513da42859SDinh Nguyen 
28523da42859SDinh Nguyen 		debug_cond(DLEVEL == 2, "write_center (right): dtap=%u => %u == \
28533da42859SDinh Nguyen 			   %u && %u\n", d, sticky_bit_chk,
28543da42859SDinh Nguyen 			   param->write_correct_mask, stop);
28553da42859SDinh Nguyen 
28563da42859SDinh Nguyen 		if (stop == 1) {
28573da42859SDinh Nguyen 			if (d == 0) {
28583da42859SDinh Nguyen 				for (i = 0; i < RW_MGR_MEM_DQ_PER_WRITE_DQS;
28593da42859SDinh Nguyen 					i++) {
28603da42859SDinh Nguyen 					/* d = 0 failed, but it passed when
28613da42859SDinh Nguyen 					testing the left edge, so it must be
28623da42859SDinh Nguyen 					marginal, set it to -1 */
28633da42859SDinh Nguyen 					if (right_edge[i] ==
28643da42859SDinh Nguyen 						IO_IO_OUT1_DELAY_MAX + 1 &&
28653da42859SDinh Nguyen 						left_edge[i] !=
28663da42859SDinh Nguyen 						IO_IO_OUT1_DELAY_MAX + 1) {
28673da42859SDinh Nguyen 						right_edge[i] = -1;
28683da42859SDinh Nguyen 					}
28693da42859SDinh Nguyen 				}
28703da42859SDinh Nguyen 			}
28713da42859SDinh Nguyen 			break;
28723da42859SDinh Nguyen 		} else {
28733da42859SDinh Nguyen 			for (i = 0; i < RW_MGR_MEM_DQ_PER_WRITE_DQS; i++) {
28743da42859SDinh Nguyen 				if (bit_chk & 1) {
28753da42859SDinh Nguyen 					/*
28763da42859SDinh Nguyen 					 * Remember a passing test as
28773da42859SDinh Nguyen 					 * the right_edge.
28783da42859SDinh Nguyen 					 */
28793da42859SDinh Nguyen 					right_edge[i] = d;
28803da42859SDinh Nguyen 				} else {
28813da42859SDinh Nguyen 					if (d != 0) {
28823da42859SDinh Nguyen 						/*
28833da42859SDinh Nguyen 						 * If a right edge has not
28843da42859SDinh Nguyen 						 * been seen yet, then a future
28853da42859SDinh Nguyen 						 * passing test will mark this
28863da42859SDinh Nguyen 						 * edge as the left edge.
28873da42859SDinh Nguyen 						 */
28883da42859SDinh Nguyen 						if (right_edge[i] ==
28893da42859SDinh Nguyen 						    IO_IO_OUT1_DELAY_MAX + 1)
28903da42859SDinh Nguyen 							left_edge[i] = -(d + 1);
28913da42859SDinh Nguyen 					} else {
28923da42859SDinh Nguyen 						/*
28933da42859SDinh Nguyen 						 * d = 0 failed, but it passed
28943da42859SDinh Nguyen 						 * when testing the left edge,
28953da42859SDinh Nguyen 						 * so it must be marginal, set
28963da42859SDinh Nguyen 						 * it to -1.
28973da42859SDinh Nguyen 						 */
28983da42859SDinh Nguyen 						if (right_edge[i] ==
28993da42859SDinh Nguyen 						    IO_IO_OUT1_DELAY_MAX + 1 &&
29003da42859SDinh Nguyen 						    left_edge[i] !=
29013da42859SDinh Nguyen 						    IO_IO_OUT1_DELAY_MAX + 1)
29023da42859SDinh Nguyen 							right_edge[i] = -1;
29033da42859SDinh Nguyen 						/*
29043da42859SDinh Nguyen 						 * If a right edge has not been
29053da42859SDinh Nguyen 						 * seen yet, then a future
29063da42859SDinh Nguyen 						 * passing test will mark this
29073da42859SDinh Nguyen 						 * edge as the left edge.
29083da42859SDinh Nguyen 						 */
29093da42859SDinh Nguyen 						else if (right_edge[i] ==
29103da42859SDinh Nguyen 							IO_IO_OUT1_DELAY_MAX +
29113da42859SDinh Nguyen 							1)
29123da42859SDinh Nguyen 							left_edge[i] = -(d + 1);
29133da42859SDinh Nguyen 					}
29143da42859SDinh Nguyen 				}
29153da42859SDinh Nguyen 				debug_cond(DLEVEL == 2, "write_center[r,d=%d):", d);
29163da42859SDinh Nguyen 				debug_cond(DLEVEL == 2, "bit_chk_test=%d left_edge[%u]: %d",
29173da42859SDinh Nguyen 					   (int)(bit_chk & 1), i, left_edge[i]);
29183da42859SDinh Nguyen 				debug_cond(DLEVEL == 2, "right_edge[%u]: %d\n", i,
29193da42859SDinh Nguyen 					   right_edge[i]);
29203da42859SDinh Nguyen 				bit_chk = bit_chk >> 1;
29213da42859SDinh Nguyen 			}
29223da42859SDinh Nguyen 		}
29233da42859SDinh Nguyen 	}
29243da42859SDinh Nguyen 
29253da42859SDinh Nguyen 	/* Check that all bits have a window */
29263da42859SDinh Nguyen 	for (i = 0; i < RW_MGR_MEM_DQ_PER_WRITE_DQS; i++) {
29273da42859SDinh Nguyen 		debug_cond(DLEVEL == 2, "%s:%d write_center: left_edge[%u]: \
29283da42859SDinh Nguyen 			   %d right_edge[%u]: %d", __func__, __LINE__,
29293da42859SDinh Nguyen 			   i, left_edge[i], i, right_edge[i]);
29303da42859SDinh Nguyen 		if ((left_edge[i] == IO_IO_OUT1_DELAY_MAX + 1) ||
29313da42859SDinh Nguyen 		    (right_edge[i] == IO_IO_OUT1_DELAY_MAX + 1)) {
29323da42859SDinh Nguyen 			set_failing_group_stage(test_bgn + i,
29333da42859SDinh Nguyen 						CAL_STAGE_WRITES,
29343da42859SDinh Nguyen 						CAL_SUBSTAGE_WRITES_CENTER);
29353da42859SDinh Nguyen 			return 0;
29363da42859SDinh Nguyen 		}
29373da42859SDinh Nguyen 	}
29383da42859SDinh Nguyen 
29393da42859SDinh Nguyen 	/* Find middle of window for each DQ bit */
29403da42859SDinh Nguyen 	mid_min = left_edge[0] - right_edge[0];
29413da42859SDinh Nguyen 	min_index = 0;
29423da42859SDinh Nguyen 	for (i = 1; i < RW_MGR_MEM_DQ_PER_WRITE_DQS; i++) {
29433da42859SDinh Nguyen 		mid = left_edge[i] - right_edge[i];
29443da42859SDinh Nguyen 		if (mid < mid_min) {
29453da42859SDinh Nguyen 			mid_min = mid;
29463da42859SDinh Nguyen 			min_index = i;
29473da42859SDinh Nguyen 		}
29483da42859SDinh Nguyen 	}
29493da42859SDinh Nguyen 
29503da42859SDinh Nguyen 	/*
29513da42859SDinh Nguyen 	 * -mid_min/2 represents the amount that we need to move DQS.
29523da42859SDinh Nguyen 	 * If mid_min is odd and positive we'll need to add one to
29533da42859SDinh Nguyen 	 * make sure the rounding in further calculations is correct
29543da42859SDinh Nguyen 	 * (always bias to the right), so just add 1 for all positive values.
29553da42859SDinh Nguyen 	 */
29563da42859SDinh Nguyen 	if (mid_min > 0)
29573da42859SDinh Nguyen 		mid_min++;
29583da42859SDinh Nguyen 	mid_min = mid_min / 2;
29593da42859SDinh Nguyen 	debug_cond(DLEVEL == 1, "%s:%d write_center: mid_min=%d\n", __func__,
29603da42859SDinh Nguyen 		   __LINE__, mid_min);
29613da42859SDinh Nguyen 
29623da42859SDinh Nguyen 	/* Determine the amount we can change DQS (which is -mid_min) */
29633da42859SDinh Nguyen 	orig_mid_min = mid_min;
29643da42859SDinh Nguyen 	new_dqs = start_dqs;
29653da42859SDinh Nguyen 	mid_min = 0;
29663da42859SDinh Nguyen 	debug_cond(DLEVEL == 1, "%s:%d write_center: start_dqs=%d new_dqs=%d \
29673da42859SDinh Nguyen 		   mid_min=%d\n", __func__, __LINE__, start_dqs, new_dqs, mid_min);
29683da42859SDinh Nguyen 	/* Initialize data for export structures */
29693da42859SDinh Nguyen 	dqs_margin = IO_IO_OUT1_DELAY_MAX + 1;
29703da42859SDinh Nguyen 	dq_margin  = IO_IO_OUT1_DELAY_MAX + 1;
29713da42859SDinh Nguyen 
29723da42859SDinh Nguyen 	/* add delay to bring centre of all DQ windows to the same "level" */
29733da42859SDinh Nguyen 	for (i = 0, p = test_bgn; i < RW_MGR_MEM_DQ_PER_WRITE_DQS; i++, p++) {
29743da42859SDinh Nguyen 		/* Use values before divide by 2 to reduce round off error */
29753da42859SDinh Nguyen 		shift_dq = (left_edge[i] - right_edge[i] -
29763da42859SDinh Nguyen 			(left_edge[min_index] - right_edge[min_index]))/2  +
29773da42859SDinh Nguyen 		(orig_mid_min - mid_min);
29783da42859SDinh Nguyen 
29793da42859SDinh Nguyen 		debug_cond(DLEVEL == 2, "%s:%d write_center: before: shift_dq \
29803da42859SDinh Nguyen 			   [%u]=%d\n", __func__, __LINE__, i, shift_dq);
29813da42859SDinh Nguyen 
29821273dd9eSMarek Vasut 		addr = SDR_PHYGRP_SCCGRP_ADDRESS | SCC_MGR_IO_OUT1_DELAY_OFFSET;
298317fdc916SMarek Vasut 		temp_dq_out1_delay = readl(addr + (i << 2));
29843da42859SDinh Nguyen 		if (shift_dq + (int32_t)temp_dq_out1_delay >
29853da42859SDinh Nguyen 			(int32_t)IO_IO_OUT1_DELAY_MAX) {
29863da42859SDinh Nguyen 			shift_dq = (int32_t)IO_IO_OUT1_DELAY_MAX - temp_dq_out1_delay;
29873da42859SDinh Nguyen 		} else if (shift_dq + (int32_t)temp_dq_out1_delay < 0) {
29883da42859SDinh Nguyen 			shift_dq = -(int32_t)temp_dq_out1_delay;
29893da42859SDinh Nguyen 		}
29903da42859SDinh Nguyen 		debug_cond(DLEVEL == 2, "write_center: after: shift_dq[%u]=%d\n",
29913da42859SDinh Nguyen 			   i, shift_dq);
299207aee5bdSMarek Vasut 		scc_mgr_set_dq_out1_delay(i, temp_dq_out1_delay + shift_dq);
29933da42859SDinh Nguyen 		scc_mgr_load_dq(i);
29943da42859SDinh Nguyen 
29953da42859SDinh Nguyen 		debug_cond(DLEVEL == 2, "write_center: margin[%u]=[%d,%d]\n", i,
29963da42859SDinh Nguyen 			   left_edge[i] - shift_dq + (-mid_min),
29973da42859SDinh Nguyen 			   right_edge[i] + shift_dq - (-mid_min));
29983da42859SDinh Nguyen 		/* To determine values for export structures */
29993da42859SDinh Nguyen 		if (left_edge[i] - shift_dq + (-mid_min) < dq_margin)
30003da42859SDinh Nguyen 			dq_margin = left_edge[i] - shift_dq + (-mid_min);
30013da42859SDinh Nguyen 
30023da42859SDinh Nguyen 		if (right_edge[i] + shift_dq - (-mid_min) < dqs_margin)
30033da42859SDinh Nguyen 			dqs_margin = right_edge[i] + shift_dq - (-mid_min);
30043da42859SDinh Nguyen 	}
30053da42859SDinh Nguyen 
30063da42859SDinh Nguyen 	/* Move DQS */
30073da42859SDinh Nguyen 	scc_mgr_apply_group_dqs_io_and_oct_out1(write_group, new_dqs);
30081273dd9eSMarek Vasut 	writel(0, &sdr_scc_mgr->update);
30093da42859SDinh Nguyen 
30103da42859SDinh Nguyen 	/* Centre DM */
30113da42859SDinh Nguyen 	debug_cond(DLEVEL == 2, "%s:%d write_center: DM\n", __func__, __LINE__);
30123da42859SDinh Nguyen 
30133da42859SDinh Nguyen 	/*
30143da42859SDinh Nguyen 	 * set the left and right edge of each bit to an illegal value,
30153da42859SDinh Nguyen 	 * use (IO_IO_OUT1_DELAY_MAX + 1) as an illegal value,
30163da42859SDinh Nguyen 	 */
30173da42859SDinh Nguyen 	left_edge[0]  = IO_IO_OUT1_DELAY_MAX + 1;
30183da42859SDinh Nguyen 	right_edge[0] = IO_IO_OUT1_DELAY_MAX + 1;
30193da42859SDinh Nguyen 	int32_t bgn_curr = IO_IO_OUT1_DELAY_MAX + 1;
30203da42859SDinh Nguyen 	int32_t end_curr = IO_IO_OUT1_DELAY_MAX + 1;
30213da42859SDinh Nguyen 	int32_t bgn_best = IO_IO_OUT1_DELAY_MAX + 1;
30223da42859SDinh Nguyen 	int32_t end_best = IO_IO_OUT1_DELAY_MAX + 1;
30233da42859SDinh Nguyen 	int32_t win_best = 0;
30243da42859SDinh Nguyen 
30253da42859SDinh Nguyen 	/* Search for the/part of the window with DM shift */
30263da42859SDinh Nguyen 	for (d = IO_IO_OUT1_DELAY_MAX; d >= 0; d -= DELTA_D) {
302732675249SMarek Vasut 		scc_mgr_apply_group_dm_out1_delay(d);
30281273dd9eSMarek Vasut 		writel(0, &sdr_scc_mgr->update);
30293da42859SDinh Nguyen 
30303da42859SDinh Nguyen 		if (rw_mgr_mem_calibrate_write_test(rank_bgn, write_group, 1,
30313da42859SDinh Nguyen 						    PASS_ALL_BITS, &bit_chk,
30323da42859SDinh Nguyen 						    0)) {
30333da42859SDinh Nguyen 			/* USE Set current end of the window */
30343da42859SDinh Nguyen 			end_curr = -d;
30353da42859SDinh Nguyen 			/*
30363da42859SDinh Nguyen 			 * If a starting edge of our window has not been seen
30373da42859SDinh Nguyen 			 * this is our current start of the DM window.
30383da42859SDinh Nguyen 			 */
30393da42859SDinh Nguyen 			if (bgn_curr == IO_IO_OUT1_DELAY_MAX + 1)
30403da42859SDinh Nguyen 				bgn_curr = -d;
30413da42859SDinh Nguyen 
30423da42859SDinh Nguyen 			/*
30433da42859SDinh Nguyen 			 * If current window is bigger than best seen.
30443da42859SDinh Nguyen 			 * Set best seen to be current window.
30453da42859SDinh Nguyen 			 */
30463da42859SDinh Nguyen 			if ((end_curr-bgn_curr+1) > win_best) {
30473da42859SDinh Nguyen 				win_best = end_curr-bgn_curr+1;
30483da42859SDinh Nguyen 				bgn_best = bgn_curr;
30493da42859SDinh Nguyen 				end_best = end_curr;
30503da42859SDinh Nguyen 			}
30513da42859SDinh Nguyen 		} else {
30523da42859SDinh Nguyen 			/* We just saw a failing test. Reset temp edge */
30533da42859SDinh Nguyen 			bgn_curr = IO_IO_OUT1_DELAY_MAX + 1;
30543da42859SDinh Nguyen 			end_curr = IO_IO_OUT1_DELAY_MAX + 1;
30553da42859SDinh Nguyen 			}
30563da42859SDinh Nguyen 		}
30573da42859SDinh Nguyen 
30583da42859SDinh Nguyen 
30593da42859SDinh Nguyen 	/* Reset DM delay chains to 0 */
306032675249SMarek Vasut 	scc_mgr_apply_group_dm_out1_delay(0);
30613da42859SDinh Nguyen 
30623da42859SDinh Nguyen 	/*
30633da42859SDinh Nguyen 	 * Check to see if the current window nudges up aganist 0 delay.
30643da42859SDinh Nguyen 	 * If so we need to continue the search by shifting DQS otherwise DQS
30653da42859SDinh Nguyen 	 * search begins as a new search. */
30663da42859SDinh Nguyen 	if (end_curr != 0) {
30673da42859SDinh Nguyen 		bgn_curr = IO_IO_OUT1_DELAY_MAX + 1;
30683da42859SDinh Nguyen 		end_curr = IO_IO_OUT1_DELAY_MAX + 1;
30693da42859SDinh Nguyen 	}
30703da42859SDinh Nguyen 
30713da42859SDinh Nguyen 	/* Search for the/part of the window with DQS shifts */
30723da42859SDinh Nguyen 	for (d = 0; d <= IO_IO_OUT1_DELAY_MAX - new_dqs; d += DELTA_D) {
30733da42859SDinh Nguyen 		/*
30743da42859SDinh Nguyen 		 * Note: This only shifts DQS, so are we limiting ourselve to
30753da42859SDinh Nguyen 		 * width of DQ unnecessarily.
30763da42859SDinh Nguyen 		 */
30773da42859SDinh Nguyen 		scc_mgr_apply_group_dqs_io_and_oct_out1(write_group,
30783da42859SDinh Nguyen 							d + new_dqs);
30793da42859SDinh Nguyen 
30801273dd9eSMarek Vasut 		writel(0, &sdr_scc_mgr->update);
30813da42859SDinh Nguyen 		if (rw_mgr_mem_calibrate_write_test(rank_bgn, write_group, 1,
30823da42859SDinh Nguyen 						    PASS_ALL_BITS, &bit_chk,
30833da42859SDinh Nguyen 						    0)) {
30843da42859SDinh Nguyen 			/* USE Set current end of the window */
30853da42859SDinh Nguyen 			end_curr = d;
30863da42859SDinh Nguyen 			/*
30873da42859SDinh Nguyen 			 * If a beginning edge of our window has not been seen
30883da42859SDinh Nguyen 			 * this is our current begin of the DM window.
30893da42859SDinh Nguyen 			 */
30903da42859SDinh Nguyen 			if (bgn_curr == IO_IO_OUT1_DELAY_MAX + 1)
30913da42859SDinh Nguyen 				bgn_curr = d;
30923da42859SDinh Nguyen 
30933da42859SDinh Nguyen 			/*
30943da42859SDinh Nguyen 			 * If current window is bigger than best seen. Set best
30953da42859SDinh Nguyen 			 * seen to be current window.
30963da42859SDinh Nguyen 			 */
30973da42859SDinh Nguyen 			if ((end_curr-bgn_curr+1) > win_best) {
30983da42859SDinh Nguyen 				win_best = end_curr-bgn_curr+1;
30993da42859SDinh Nguyen 				bgn_best = bgn_curr;
31003da42859SDinh Nguyen 				end_best = end_curr;
31013da42859SDinh Nguyen 			}
31023da42859SDinh Nguyen 		} else {
31033da42859SDinh Nguyen 			/* We just saw a failing test. Reset temp edge */
31043da42859SDinh Nguyen 			bgn_curr = IO_IO_OUT1_DELAY_MAX + 1;
31053da42859SDinh Nguyen 			end_curr = IO_IO_OUT1_DELAY_MAX + 1;
31063da42859SDinh Nguyen 
31073da42859SDinh Nguyen 			/* Early exit optimization: if ther remaining delay
31083da42859SDinh Nguyen 			chain space is less than already seen largest window
31093da42859SDinh Nguyen 			we can exit */
31103da42859SDinh Nguyen 			if ((win_best-1) >
31113da42859SDinh Nguyen 				(IO_IO_OUT1_DELAY_MAX - new_dqs - d)) {
31123da42859SDinh Nguyen 					break;
31133da42859SDinh Nguyen 				}
31143da42859SDinh Nguyen 			}
31153da42859SDinh Nguyen 		}
31163da42859SDinh Nguyen 
31173da42859SDinh Nguyen 	/* assign left and right edge for cal and reporting; */
31183da42859SDinh Nguyen 	left_edge[0] = -1*bgn_best;
31193da42859SDinh Nguyen 	right_edge[0] = end_best;
31203da42859SDinh Nguyen 
31213da42859SDinh Nguyen 	debug_cond(DLEVEL == 2, "%s:%d dm_calib: left=%d right=%d\n", __func__,
31223da42859SDinh Nguyen 		   __LINE__, left_edge[0], right_edge[0]);
31233da42859SDinh Nguyen 
31243da42859SDinh Nguyen 	/* Move DQS (back to orig) */
31253da42859SDinh Nguyen 	scc_mgr_apply_group_dqs_io_and_oct_out1(write_group, new_dqs);
31263da42859SDinh Nguyen 
31273da42859SDinh Nguyen 	/* Move DM */
31283da42859SDinh Nguyen 
31293da42859SDinh Nguyen 	/* Find middle of window for the DM bit */
31303da42859SDinh Nguyen 	mid = (left_edge[0] - right_edge[0]) / 2;
31313da42859SDinh Nguyen 
31323da42859SDinh Nguyen 	/* only move right, since we are not moving DQS/DQ */
31333da42859SDinh Nguyen 	if (mid < 0)
31343da42859SDinh Nguyen 		mid = 0;
31353da42859SDinh Nguyen 
31363da42859SDinh Nguyen 	/* dm_marign should fail if we never find a window */
31373da42859SDinh Nguyen 	if (win_best == 0)
31383da42859SDinh Nguyen 		dm_margin = -1;
31393da42859SDinh Nguyen 	else
31403da42859SDinh Nguyen 		dm_margin = left_edge[0] - mid;
31413da42859SDinh Nguyen 
314232675249SMarek Vasut 	scc_mgr_apply_group_dm_out1_delay(mid);
31431273dd9eSMarek Vasut 	writel(0, &sdr_scc_mgr->update);
31443da42859SDinh Nguyen 
31453da42859SDinh Nguyen 	debug_cond(DLEVEL == 2, "%s:%d dm_calib: left=%d right=%d mid=%d \
31463da42859SDinh Nguyen 		   dm_margin=%d\n", __func__, __LINE__, left_edge[0],
31473da42859SDinh Nguyen 		   right_edge[0], mid, dm_margin);
31483da42859SDinh Nguyen 	/* Export values */
31493da42859SDinh Nguyen 	gbl->fom_out += dq_margin + dqs_margin;
31503da42859SDinh Nguyen 
31513da42859SDinh Nguyen 	debug_cond(DLEVEL == 2, "%s:%d write_center: dq_margin=%d \
31523da42859SDinh Nguyen 		   dqs_margin=%d dm_margin=%d\n", __func__, __LINE__,
31533da42859SDinh Nguyen 		   dq_margin, dqs_margin, dm_margin);
31543da42859SDinh Nguyen 
31553da42859SDinh Nguyen 	/*
31563da42859SDinh Nguyen 	 * Do not remove this line as it makes sure all of our
31573da42859SDinh Nguyen 	 * decisions have been applied.
31583da42859SDinh Nguyen 	 */
31591273dd9eSMarek Vasut 	writel(0, &sdr_scc_mgr->update);
31603da42859SDinh Nguyen 	return (dq_margin >= 0) && (dqs_margin >= 0) && (dm_margin >= 0);
31613da42859SDinh Nguyen }
31623da42859SDinh Nguyen 
3163*db3a6061SMarek Vasut /**
3164*db3a6061SMarek Vasut  * rw_mgr_mem_calibrate_writes() - Write Calibration Part One
3165*db3a6061SMarek Vasut  * @rank_bgn:		Rank number
3166*db3a6061SMarek Vasut  * @group:		Read/Write Group
3167*db3a6061SMarek Vasut  * @test_bgn:		Rank at which the test begins
3168*db3a6061SMarek Vasut  *
3169*db3a6061SMarek Vasut  * Stage 2: Write Calibration Part One.
3170*db3a6061SMarek Vasut  *
3171*db3a6061SMarek Vasut  * This function implements UniPHY calibration Stage 2, as explained in
3172*db3a6061SMarek Vasut  * detail in Altera EMI_RM 2015.05.04 , "UniPHY Calibration Stages".
3173*db3a6061SMarek Vasut  */
3174*db3a6061SMarek Vasut static int rw_mgr_mem_calibrate_writes(const u32 rank_bgn, const u32 group,
3175*db3a6061SMarek Vasut 				       const u32 test_bgn)
31763da42859SDinh Nguyen {
3177*db3a6061SMarek Vasut 	int ret;
31783da42859SDinh Nguyen 
3179*db3a6061SMarek Vasut 	/* Update info for sims */
3180*db3a6061SMarek Vasut 	debug("%s:%d %u %u\n", __func__, __LINE__, group, test_bgn);
3181*db3a6061SMarek Vasut 
3182*db3a6061SMarek Vasut 	reg_file_set_group(group);
31833da42859SDinh Nguyen 	reg_file_set_stage(CAL_STAGE_WRITES);
31843da42859SDinh Nguyen 	reg_file_set_sub_stage(CAL_SUBSTAGE_WRITES_CENTER);
31853da42859SDinh Nguyen 
3186*db3a6061SMarek Vasut 	ret = rw_mgr_mem_calibrate_writes_center(rank_bgn, group, test_bgn);
3187*db3a6061SMarek Vasut 	if (!ret) {
3188*db3a6061SMarek Vasut 		set_failing_group_stage(group, CAL_STAGE_WRITES,
31893da42859SDinh Nguyen 					CAL_SUBSTAGE_WRITES_CENTER);
3190*db3a6061SMarek Vasut 		return -EIO;
31913da42859SDinh Nguyen 	}
31923da42859SDinh Nguyen 
3193*db3a6061SMarek Vasut 	return 0;
31943da42859SDinh Nguyen }
31953da42859SDinh Nguyen 
31964b0ac26aSMarek Vasut /**
31974b0ac26aSMarek Vasut  * mem_precharge_and_activate() - Precharge all banks and activate
31984b0ac26aSMarek Vasut  *
31994b0ac26aSMarek Vasut  * Precharge all banks and activate row 0 in bank "000..." and bank "111...".
32004b0ac26aSMarek Vasut  */
32013da42859SDinh Nguyen static void mem_precharge_and_activate(void)
32023da42859SDinh Nguyen {
32034b0ac26aSMarek Vasut 	int r;
32043da42859SDinh Nguyen 
32053da42859SDinh Nguyen 	for (r = 0; r < RW_MGR_MEM_NUMBER_OF_RANKS; r++) {
32064b0ac26aSMarek Vasut 		/* Test if the rank should be skipped. */
32074b0ac26aSMarek Vasut 		if (param->skip_ranks[r])
32083da42859SDinh Nguyen 			continue;
32093da42859SDinh Nguyen 
32104b0ac26aSMarek Vasut 		/* Set rank. */
32113da42859SDinh Nguyen 		set_rank_and_odt_mask(r, RW_MGR_ODT_MODE_OFF);
32123da42859SDinh Nguyen 
32134b0ac26aSMarek Vasut 		/* Precharge all banks. */
32141273dd9eSMarek Vasut 		writel(RW_MGR_PRECHARGE_ALL, SDR_PHYGRP_RWMGRGRP_ADDRESS |
32151273dd9eSMarek Vasut 					     RW_MGR_RUN_SINGLE_GROUP_OFFSET);
32163da42859SDinh Nguyen 
32171273dd9eSMarek Vasut 		writel(0x0F, &sdr_rw_load_mgr_regs->load_cntr0);
32181273dd9eSMarek Vasut 		writel(RW_MGR_ACTIVATE_0_AND_1_WAIT1,
32191273dd9eSMarek Vasut 			&sdr_rw_load_jump_mgr_regs->load_jump_add0);
32203da42859SDinh Nguyen 
32211273dd9eSMarek Vasut 		writel(0x0F, &sdr_rw_load_mgr_regs->load_cntr1);
32221273dd9eSMarek Vasut 		writel(RW_MGR_ACTIVATE_0_AND_1_WAIT2,
32231273dd9eSMarek Vasut 			&sdr_rw_load_jump_mgr_regs->load_jump_add1);
32243da42859SDinh Nguyen 
32254b0ac26aSMarek Vasut 		/* Activate rows. */
32261273dd9eSMarek Vasut 		writel(RW_MGR_ACTIVATE_0_AND_1, SDR_PHYGRP_RWMGRGRP_ADDRESS |
32271273dd9eSMarek Vasut 						RW_MGR_RUN_SINGLE_GROUP_OFFSET);
32283da42859SDinh Nguyen 	}
32293da42859SDinh Nguyen }
32303da42859SDinh Nguyen 
323116502a0bSMarek Vasut /**
323216502a0bSMarek Vasut  * mem_init_latency() - Configure memory RLAT and WLAT settings
323316502a0bSMarek Vasut  *
323416502a0bSMarek Vasut  * Configure memory RLAT and WLAT parameters.
323516502a0bSMarek Vasut  */
323616502a0bSMarek Vasut static void mem_init_latency(void)
32373da42859SDinh Nguyen {
323816502a0bSMarek Vasut 	/*
323916502a0bSMarek Vasut 	 * For AV/CV, LFIFO is hardened and always runs at full rate
324016502a0bSMarek Vasut 	 * so max latency in AFI clocks, used here, is correspondingly
324116502a0bSMarek Vasut 	 * smaller.
324216502a0bSMarek Vasut 	 */
324316502a0bSMarek Vasut 	const u32 max_latency = (1 << MAX_LATENCY_COUNT_WIDTH) - 1;
324416502a0bSMarek Vasut 	u32 rlat, wlat;
32453da42859SDinh Nguyen 
32463da42859SDinh Nguyen 	debug("%s:%d\n", __func__, __LINE__);
324716502a0bSMarek Vasut 
324816502a0bSMarek Vasut 	/*
324916502a0bSMarek Vasut 	 * Read in write latency.
325016502a0bSMarek Vasut 	 * WL for Hard PHY does not include additive latency.
325116502a0bSMarek Vasut 	 */
32521273dd9eSMarek Vasut 	wlat = readl(&data_mgr->t_wl_add);
32531273dd9eSMarek Vasut 	wlat += readl(&data_mgr->mem_t_add);
32543da42859SDinh Nguyen 
325516502a0bSMarek Vasut 	gbl->rw_wl_nop_cycles = wlat - 1;
32563da42859SDinh Nguyen 
325716502a0bSMarek Vasut 	/* Read in readl latency. */
32581273dd9eSMarek Vasut 	rlat = readl(&data_mgr->t_rl_add);
32593da42859SDinh Nguyen 
326016502a0bSMarek Vasut 	/* Set a pretty high read latency initially. */
32613da42859SDinh Nguyen 	gbl->curr_read_lat = rlat + 16;
32623da42859SDinh Nguyen 	if (gbl->curr_read_lat > max_latency)
32633da42859SDinh Nguyen 		gbl->curr_read_lat = max_latency;
32643da42859SDinh Nguyen 
32651273dd9eSMarek Vasut 	writel(gbl->curr_read_lat, &phy_mgr_cfg->phy_rlat);
32663da42859SDinh Nguyen 
326716502a0bSMarek Vasut 	/* Advertise write latency. */
326816502a0bSMarek Vasut 	writel(wlat, &phy_mgr_cfg->afi_wlat);
32693da42859SDinh Nguyen }
32703da42859SDinh Nguyen 
327151cea0b6SMarek Vasut /**
327251cea0b6SMarek Vasut  * @mem_skip_calibrate() - Set VFIFO and LFIFO to instant-on settings
327351cea0b6SMarek Vasut  *
327451cea0b6SMarek Vasut  * Set VFIFO and LFIFO to instant-on settings in skip calibration mode.
327551cea0b6SMarek Vasut  */
32763da42859SDinh Nguyen static void mem_skip_calibrate(void)
32773da42859SDinh Nguyen {
32783da42859SDinh Nguyen 	uint32_t vfifo_offset;
32793da42859SDinh Nguyen 	uint32_t i, j, r;
32803da42859SDinh Nguyen 
32813da42859SDinh Nguyen 	debug("%s:%d\n", __func__, __LINE__);
32823da42859SDinh Nguyen 	/* Need to update every shadow register set used by the interface */
32833da42859SDinh Nguyen 	for (r = 0; r < RW_MGR_MEM_NUMBER_OF_RANKS;
32843da42859SDinh Nguyen 	     r += NUM_RANKS_PER_SHADOW_REG) {
32853da42859SDinh Nguyen 		/*
32863da42859SDinh Nguyen 		 * Set output phase alignment settings appropriate for
32873da42859SDinh Nguyen 		 * skip calibration.
32883da42859SDinh Nguyen 		 */
32893da42859SDinh Nguyen 		for (i = 0; i < RW_MGR_MEM_IF_READ_DQS_WIDTH; i++) {
32903da42859SDinh Nguyen 			scc_mgr_set_dqs_en_phase(i, 0);
32913da42859SDinh Nguyen #if IO_DLL_CHAIN_LENGTH == 6
32923da42859SDinh Nguyen 			scc_mgr_set_dqdqs_output_phase(i, 6);
32933da42859SDinh Nguyen #else
32943da42859SDinh Nguyen 			scc_mgr_set_dqdqs_output_phase(i, 7);
32953da42859SDinh Nguyen #endif
32963da42859SDinh Nguyen 			/*
32973da42859SDinh Nguyen 			 * Case:33398
32983da42859SDinh Nguyen 			 *
32993da42859SDinh Nguyen 			 * Write data arrives to the I/O two cycles before write
33003da42859SDinh Nguyen 			 * latency is reached (720 deg).
33013da42859SDinh Nguyen 			 *   -> due to bit-slip in a/c bus
33023da42859SDinh Nguyen 			 *   -> to allow board skew where dqs is longer than ck
33033da42859SDinh Nguyen 			 *      -> how often can this happen!?
33043da42859SDinh Nguyen 			 *      -> can claim back some ptaps for high freq
33053da42859SDinh Nguyen 			 *       support if we can relax this, but i digress...
33063da42859SDinh Nguyen 			 *
33073da42859SDinh Nguyen 			 * The write_clk leads mem_ck by 90 deg
33083da42859SDinh Nguyen 			 * The minimum ptap of the OPA is 180 deg
33093da42859SDinh Nguyen 			 * Each ptap has (360 / IO_DLL_CHAIN_LENGH) deg of delay
33103da42859SDinh Nguyen 			 * The write_clk is always delayed by 2 ptaps
33113da42859SDinh Nguyen 			 *
33123da42859SDinh Nguyen 			 * Hence, to make DQS aligned to CK, we need to delay
33133da42859SDinh Nguyen 			 * DQS by:
33143da42859SDinh Nguyen 			 *    (720 - 90 - 180 - 2 * (360 / IO_DLL_CHAIN_LENGTH))
33153da42859SDinh Nguyen 			 *
33163da42859SDinh Nguyen 			 * Dividing the above by (360 / IO_DLL_CHAIN_LENGTH)
33173da42859SDinh Nguyen 			 * gives us the number of ptaps, which simplies to:
33183da42859SDinh Nguyen 			 *
33193da42859SDinh Nguyen 			 *    (1.25 * IO_DLL_CHAIN_LENGTH - 2)
33203da42859SDinh Nguyen 			 */
332151cea0b6SMarek Vasut 			scc_mgr_set_dqdqs_output_phase(i,
332251cea0b6SMarek Vasut 					1.25 * IO_DLL_CHAIN_LENGTH - 2);
33233da42859SDinh Nguyen 		}
33241273dd9eSMarek Vasut 		writel(0xff, &sdr_scc_mgr->dqs_ena);
33251273dd9eSMarek Vasut 		writel(0xff, &sdr_scc_mgr->dqs_io_ena);
33263da42859SDinh Nguyen 
33273da42859SDinh Nguyen 		for (i = 0; i < RW_MGR_MEM_IF_WRITE_DQS_WIDTH; i++) {
33281273dd9eSMarek Vasut 			writel(i, SDR_PHYGRP_SCCGRP_ADDRESS |
33291273dd9eSMarek Vasut 				  SCC_MGR_GROUP_COUNTER_OFFSET);
33303da42859SDinh Nguyen 		}
33311273dd9eSMarek Vasut 		writel(0xff, &sdr_scc_mgr->dq_ena);
33321273dd9eSMarek Vasut 		writel(0xff, &sdr_scc_mgr->dm_ena);
33331273dd9eSMarek Vasut 		writel(0, &sdr_scc_mgr->update);
33343da42859SDinh Nguyen 	}
33353da42859SDinh Nguyen 
33363da42859SDinh Nguyen 	/* Compensate for simulation model behaviour */
33373da42859SDinh Nguyen 	for (i = 0; i < RW_MGR_MEM_IF_READ_DQS_WIDTH; i++) {
33383da42859SDinh Nguyen 		scc_mgr_set_dqs_bus_in_delay(i, 10);
33393da42859SDinh Nguyen 		scc_mgr_load_dqs(i);
33403da42859SDinh Nguyen 	}
33411273dd9eSMarek Vasut 	writel(0, &sdr_scc_mgr->update);
33423da42859SDinh Nguyen 
33433da42859SDinh Nguyen 	/*
33443da42859SDinh Nguyen 	 * ArriaV has hard FIFOs that can only be initialized by incrementing
33453da42859SDinh Nguyen 	 * in sequencer.
33463da42859SDinh Nguyen 	 */
33473da42859SDinh Nguyen 	vfifo_offset = CALIB_VFIFO_OFFSET;
334851cea0b6SMarek Vasut 	for (j = 0; j < vfifo_offset; j++)
33491273dd9eSMarek Vasut 		writel(0xff, &phy_mgr_cmd->inc_vfifo_hard_phy);
33501273dd9eSMarek Vasut 	writel(0, &phy_mgr_cmd->fifo_reset);
33513da42859SDinh Nguyen 
33523da42859SDinh Nguyen 	/*
335351cea0b6SMarek Vasut 	 * For Arria V and Cyclone V with hard LFIFO, we get the skip-cal
335451cea0b6SMarek Vasut 	 * setting from generation-time constant.
33553da42859SDinh Nguyen 	 */
33563da42859SDinh Nguyen 	gbl->curr_read_lat = CALIB_LFIFO_OFFSET;
33571273dd9eSMarek Vasut 	writel(gbl->curr_read_lat, &phy_mgr_cfg->phy_rlat);
33583da42859SDinh Nguyen }
33593da42859SDinh Nguyen 
33603589fbfbSMarek Vasut /**
33613589fbfbSMarek Vasut  * mem_calibrate() - Memory calibration entry point.
33623589fbfbSMarek Vasut  *
33633589fbfbSMarek Vasut  * Perform memory calibration.
33643589fbfbSMarek Vasut  */
33653da42859SDinh Nguyen static uint32_t mem_calibrate(void)
33663da42859SDinh Nguyen {
33673da42859SDinh Nguyen 	uint32_t i;
33683da42859SDinh Nguyen 	uint32_t rank_bgn, sr;
33693da42859SDinh Nguyen 	uint32_t write_group, write_test_bgn;
33703da42859SDinh Nguyen 	uint32_t read_group, read_test_bgn;
33713da42859SDinh Nguyen 	uint32_t run_groups, current_run;
33723da42859SDinh Nguyen 	uint32_t failing_groups = 0;
33733da42859SDinh Nguyen 	uint32_t group_failed = 0;
33743da42859SDinh Nguyen 
337533c42bb8SMarek Vasut 	const u32 rwdqs_ratio = RW_MGR_MEM_IF_READ_DQS_WIDTH /
337633c42bb8SMarek Vasut 				RW_MGR_MEM_IF_WRITE_DQS_WIDTH;
337733c42bb8SMarek Vasut 
33783da42859SDinh Nguyen 	debug("%s:%d\n", __func__, __LINE__);
33793da42859SDinh Nguyen 
338016502a0bSMarek Vasut 	/* Initialize the data settings */
33813da42859SDinh Nguyen 	gbl->error_substage = CAL_SUBSTAGE_NIL;
33823da42859SDinh Nguyen 	gbl->error_stage = CAL_STAGE_NIL;
33833da42859SDinh Nguyen 	gbl->error_group = 0xff;
33843da42859SDinh Nguyen 	gbl->fom_in = 0;
33853da42859SDinh Nguyen 	gbl->fom_out = 0;
33863da42859SDinh Nguyen 
338716502a0bSMarek Vasut 	/* Initialize WLAT and RLAT. */
338816502a0bSMarek Vasut 	mem_init_latency();
338916502a0bSMarek Vasut 
339016502a0bSMarek Vasut 	/* Initialize bit slips. */
339116502a0bSMarek Vasut 	mem_precharge_and_activate();
33923da42859SDinh Nguyen 
33933da42859SDinh Nguyen 	for (i = 0; i < RW_MGR_MEM_IF_READ_DQS_WIDTH; i++) {
33941273dd9eSMarek Vasut 		writel(i, SDR_PHYGRP_SCCGRP_ADDRESS |
33951273dd9eSMarek Vasut 			  SCC_MGR_GROUP_COUNTER_OFFSET);
3396fa5d821bSMarek Vasut 		/* Only needed once to set all groups, pins, DQ, DQS, DM. */
3397fa5d821bSMarek Vasut 		if (i == 0)
3398fa5d821bSMarek Vasut 			scc_mgr_set_hhp_extras();
3399fa5d821bSMarek Vasut 
3400c5c5f537SMarek Vasut 		scc_set_bypass_mode(i);
34013da42859SDinh Nguyen 	}
34023da42859SDinh Nguyen 
3403722c9685SMarek Vasut 	/* Calibration is skipped. */
34043da42859SDinh Nguyen 	if ((dyn_calib_steps & CALIB_SKIP_ALL) == CALIB_SKIP_ALL) {
34053da42859SDinh Nguyen 		/*
34063da42859SDinh Nguyen 		 * Set VFIFO and LFIFO to instant-on settings in skip
34073da42859SDinh Nguyen 		 * calibration mode.
34083da42859SDinh Nguyen 		 */
34093da42859SDinh Nguyen 		mem_skip_calibrate();
3410722c9685SMarek Vasut 
3411722c9685SMarek Vasut 		/*
3412722c9685SMarek Vasut 		 * Do not remove this line as it makes sure all of our
3413722c9685SMarek Vasut 		 * decisions have been applied.
3414722c9685SMarek Vasut 		 */
3415722c9685SMarek Vasut 		writel(0, &sdr_scc_mgr->update);
3416722c9685SMarek Vasut 		return 1;
3417722c9685SMarek Vasut 	}
3418722c9685SMarek Vasut 
3419722c9685SMarek Vasut 	/* Calibration is not skipped. */
34203da42859SDinh Nguyen 	for (i = 0; i < NUM_CALIB_REPEAT; i++) {
34213da42859SDinh Nguyen 		/*
34223da42859SDinh Nguyen 		 * Zero all delay chain/phase settings for all
34233da42859SDinh Nguyen 		 * groups and all shadow register sets.
34243da42859SDinh Nguyen 		 */
34253da42859SDinh Nguyen 		scc_mgr_zero_all();
34263da42859SDinh Nguyen 
34273da42859SDinh Nguyen 		run_groups = ~param->skip_groups;
34283da42859SDinh Nguyen 
34293da42859SDinh Nguyen 		for (write_group = 0, write_test_bgn = 0; write_group
34303da42859SDinh Nguyen 			< RW_MGR_MEM_IF_WRITE_DQS_WIDTH; write_group++,
34313da42859SDinh Nguyen 			write_test_bgn += RW_MGR_MEM_DQ_PER_WRITE_DQS) {
3432c452dcd0SMarek Vasut 
3433c452dcd0SMarek Vasut 			/* Initialize the group failure */
34343da42859SDinh Nguyen 			group_failed = 0;
34353da42859SDinh Nguyen 
34363da42859SDinh Nguyen 			current_run = run_groups & ((1 <<
34373da42859SDinh Nguyen 				RW_MGR_NUM_DQS_PER_WRITE_GROUP) - 1);
34383da42859SDinh Nguyen 			run_groups = run_groups >>
34393da42859SDinh Nguyen 				RW_MGR_NUM_DQS_PER_WRITE_GROUP;
34403da42859SDinh Nguyen 
34413da42859SDinh Nguyen 			if (current_run == 0)
34423da42859SDinh Nguyen 				continue;
34433da42859SDinh Nguyen 
34441273dd9eSMarek Vasut 			writel(write_group, SDR_PHYGRP_SCCGRP_ADDRESS |
34451273dd9eSMarek Vasut 					    SCC_MGR_GROUP_COUNTER_OFFSET);
3446d41ea93aSMarek Vasut 			scc_mgr_zero_group(write_group, 0);
34473da42859SDinh Nguyen 
344833c42bb8SMarek Vasut 			for (read_group = write_group * rwdqs_ratio,
34493da42859SDinh Nguyen 			     read_test_bgn = 0;
3450c452dcd0SMarek Vasut 			     read_group < (write_group + 1) * rwdqs_ratio;
345133c42bb8SMarek Vasut 			     read_group++,
345233c42bb8SMarek Vasut 			     read_test_bgn += RW_MGR_MEM_DQ_PER_READ_DQS) {
345333c42bb8SMarek Vasut 				if (STATIC_CALIB_STEPS & CALIB_SKIP_VFIFO)
345433c42bb8SMarek Vasut 					continue;
34553da42859SDinh Nguyen 
345633c42bb8SMarek Vasut 				/* Calibrate the VFIFO */
345733c42bb8SMarek Vasut 				if (rw_mgr_mem_calibrate_vfifo(read_group,
345833c42bb8SMarek Vasut 							       read_test_bgn))
345933c42bb8SMarek Vasut 					continue;
346033c42bb8SMarek Vasut 
346133c42bb8SMarek Vasut 				if (!(gbl->phy_debug_mode_flags & PHY_DEBUG_SWEEP_ALL_GROUPS))
34623da42859SDinh Nguyen 					return 0;
3463c452dcd0SMarek Vasut 
3464c452dcd0SMarek Vasut 				/* The group failed, we're done. */
3465c452dcd0SMarek Vasut 				goto grp_failed;
34663da42859SDinh Nguyen 			}
34673da42859SDinh Nguyen 
34683da42859SDinh Nguyen 			/* Calibrate the output side */
34694ac21610SMarek Vasut 			for (rank_bgn = 0, sr = 0;
34704ac21610SMarek Vasut 			     rank_bgn < RW_MGR_MEM_NUMBER_OF_RANKS;
34714ac21610SMarek Vasut 			     rank_bgn += NUM_RANKS_PER_SHADOW_REG, sr++) {
34724ac21610SMarek Vasut 				if (STATIC_CALIB_STEPS & CALIB_SKIP_WRITES)
34734ac21610SMarek Vasut 					continue;
34744ac21610SMarek Vasut 
34754ac21610SMarek Vasut 				/* Not needed in quick mode! */
34764ac21610SMarek Vasut 				if (STATIC_CALIB_STEPS & CALIB_SKIP_DELAY_SWEEPS)
34774ac21610SMarek Vasut 					continue;
34784ac21610SMarek Vasut 
34793da42859SDinh Nguyen 				/*
34804ac21610SMarek Vasut 				 * Determine if this set of ranks
34814ac21610SMarek Vasut 				 * should be skipped entirely.
34823da42859SDinh Nguyen 				 */
34834ac21610SMarek Vasut 				if (param->skip_shadow_regs[sr])
34844ac21610SMarek Vasut 					continue;
34854ac21610SMarek Vasut 
34864ac21610SMarek Vasut 				/* Calibrate WRITEs */
3487*db3a6061SMarek Vasut 				if (!rw_mgr_mem_calibrate_writes(rank_bgn,
34884ac21610SMarek Vasut 						write_group, write_test_bgn))
34894ac21610SMarek Vasut 					continue;
34904ac21610SMarek Vasut 
34913da42859SDinh Nguyen 				group_failed = 1;
34924ac21610SMarek Vasut 				if (!(gbl->phy_debug_mode_flags & PHY_DEBUG_SWEEP_ALL_GROUPS))
34934ac21610SMarek Vasut 					return 0;
34943da42859SDinh Nguyen 			}
34953da42859SDinh Nguyen 
3496c452dcd0SMarek Vasut 			/* Some group failed, we're done. */
3497c452dcd0SMarek Vasut 			if (group_failed)
3498c452dcd0SMarek Vasut 				goto grp_failed;
3499c452dcd0SMarek Vasut 
35008213609eSMarek Vasut 			for (read_group = write_group * rwdqs_ratio,
35013da42859SDinh Nguyen 			     read_test_bgn = 0;
3502c452dcd0SMarek Vasut 			     read_group < (write_group + 1) * rwdqs_ratio;
35038213609eSMarek Vasut 			     read_group++,
35048213609eSMarek Vasut 			     read_test_bgn += RW_MGR_MEM_DQ_PER_READ_DQS) {
35058213609eSMarek Vasut 				if (STATIC_CALIB_STEPS & CALIB_SKIP_WRITES)
35068213609eSMarek Vasut 					continue;
35073da42859SDinh Nguyen 
35088213609eSMarek Vasut 				if (rw_mgr_mem_calibrate_vfifo_end(read_group,
35098213609eSMarek Vasut 								read_test_bgn))
35108213609eSMarek Vasut 					continue;
35118213609eSMarek Vasut 
35128213609eSMarek Vasut 				if (!(gbl->phy_debug_mode_flags & PHY_DEBUG_SWEEP_ALL_GROUPS))
35133da42859SDinh Nguyen 					return 0;
3514c452dcd0SMarek Vasut 
3515c452dcd0SMarek Vasut 				/* The group failed, we're done. */
3516c452dcd0SMarek Vasut 				goto grp_failed;
35173da42859SDinh Nguyen 			}
35183da42859SDinh Nguyen 
3519c452dcd0SMarek Vasut 			/* No group failed, continue as usual. */
3520c452dcd0SMarek Vasut 			continue;
3521c452dcd0SMarek Vasut 
3522c452dcd0SMarek Vasut grp_failed:		/* A group failed, increment the counter. */
35233da42859SDinh Nguyen 			failing_groups++;
35243da42859SDinh Nguyen 		}
35253da42859SDinh Nguyen 
35263da42859SDinh Nguyen 		/*
35273da42859SDinh Nguyen 		 * USER If there are any failing groups then report
35283da42859SDinh Nguyen 		 * the failure.
35293da42859SDinh Nguyen 		 */
35303da42859SDinh Nguyen 		if (failing_groups != 0)
35313da42859SDinh Nguyen 			return 0;
35323da42859SDinh Nguyen 
3533c50ae303SMarek Vasut 		if (STATIC_CALIB_STEPS & CALIB_SKIP_LFIFO)
3534c50ae303SMarek Vasut 			continue;
3535c50ae303SMarek Vasut 
35363da42859SDinh Nguyen 		/*
35373da42859SDinh Nguyen 		 * If we're skipping groups as part of debug,
35383da42859SDinh Nguyen 		 * don't calibrate LFIFO.
35393da42859SDinh Nguyen 		 */
3540c50ae303SMarek Vasut 		if (param->skip_groups != 0)
3541c50ae303SMarek Vasut 			continue;
3542c50ae303SMarek Vasut 
3543c50ae303SMarek Vasut 		/* Calibrate the LFIFO */
35443da42859SDinh Nguyen 		if (!rw_mgr_mem_calibrate_lfifo())
35453da42859SDinh Nguyen 			return 0;
35463da42859SDinh Nguyen 	}
35473da42859SDinh Nguyen 
35483da42859SDinh Nguyen 	/*
35493da42859SDinh Nguyen 	 * Do not remove this line as it makes sure all of our decisions
35503da42859SDinh Nguyen 	 * have been applied.
35513da42859SDinh Nguyen 	 */
35521273dd9eSMarek Vasut 	writel(0, &sdr_scc_mgr->update);
35533da42859SDinh Nguyen 	return 1;
35543da42859SDinh Nguyen }
35553da42859SDinh Nguyen 
355623a040c0SMarek Vasut /**
355723a040c0SMarek Vasut  * run_mem_calibrate() - Perform memory calibration
355823a040c0SMarek Vasut  *
355923a040c0SMarek Vasut  * This function triggers the entire memory calibration procedure.
356023a040c0SMarek Vasut  */
356123a040c0SMarek Vasut static int run_mem_calibrate(void)
35623da42859SDinh Nguyen {
356323a040c0SMarek Vasut 	int pass;
35643da42859SDinh Nguyen 
35653da42859SDinh Nguyen 	debug("%s:%d\n", __func__, __LINE__);
35663da42859SDinh Nguyen 
35673da42859SDinh Nguyen 	/* Reset pass/fail status shown on afi_cal_success/fail */
35681273dd9eSMarek Vasut 	writel(PHY_MGR_CAL_RESET, &phy_mgr_cfg->cal_status);
35693da42859SDinh Nguyen 
357023a040c0SMarek Vasut 	/* Stop tracking manager. */
357123a040c0SMarek Vasut 	clrbits_le32(&sdr_ctrl->ctrl_cfg, 1 << 22);
35723da42859SDinh Nguyen 
35739fa9c90eSMarek Vasut 	phy_mgr_initialize();
35743da42859SDinh Nguyen 	rw_mgr_mem_initialize();
35753da42859SDinh Nguyen 
357623a040c0SMarek Vasut 	/* Perform the actual memory calibration. */
35773da42859SDinh Nguyen 	pass = mem_calibrate();
35783da42859SDinh Nguyen 
35793da42859SDinh Nguyen 	mem_precharge_and_activate();
35801273dd9eSMarek Vasut 	writel(0, &phy_mgr_cmd->fifo_reset);
35813da42859SDinh Nguyen 
358223a040c0SMarek Vasut 	/* Handoff. */
35833da42859SDinh Nguyen 	rw_mgr_mem_handoff();
35843da42859SDinh Nguyen 	/*
35853da42859SDinh Nguyen 	 * In Hard PHY this is a 2-bit control:
35863da42859SDinh Nguyen 	 * 0: AFI Mux Select
35873da42859SDinh Nguyen 	 * 1: DDIO Mux Select
35883da42859SDinh Nguyen 	 */
35891273dd9eSMarek Vasut 	writel(0x2, &phy_mgr_cfg->mux_sel);
359023a040c0SMarek Vasut 
359123a040c0SMarek Vasut 	/* Start tracking manager. */
359223a040c0SMarek Vasut 	setbits_le32(&sdr_ctrl->ctrl_cfg, 1 << 22);
359323a040c0SMarek Vasut 
359423a040c0SMarek Vasut 	return pass;
35953da42859SDinh Nguyen }
35963da42859SDinh Nguyen 
359723a040c0SMarek Vasut /**
359823a040c0SMarek Vasut  * debug_mem_calibrate() - Report result of memory calibration
359923a040c0SMarek Vasut  * @pass:	Value indicating whether calibration passed or failed
360023a040c0SMarek Vasut  *
360123a040c0SMarek Vasut  * This function reports the results of the memory calibration
360223a040c0SMarek Vasut  * and writes debug information into the register file.
360323a040c0SMarek Vasut  */
360423a040c0SMarek Vasut static void debug_mem_calibrate(int pass)
360523a040c0SMarek Vasut {
360623a040c0SMarek Vasut 	uint32_t debug_info;
36073da42859SDinh Nguyen 
36083da42859SDinh Nguyen 	if (pass) {
36093da42859SDinh Nguyen 		printf("%s: CALIBRATION PASSED\n", __FILE__);
36103da42859SDinh Nguyen 
36113da42859SDinh Nguyen 		gbl->fom_in /= 2;
36123da42859SDinh Nguyen 		gbl->fom_out /= 2;
36133da42859SDinh Nguyen 
36143da42859SDinh Nguyen 		if (gbl->fom_in > 0xff)
36153da42859SDinh Nguyen 			gbl->fom_in = 0xff;
36163da42859SDinh Nguyen 
36173da42859SDinh Nguyen 		if (gbl->fom_out > 0xff)
36183da42859SDinh Nguyen 			gbl->fom_out = 0xff;
36193da42859SDinh Nguyen 
36203da42859SDinh Nguyen 		/* Update the FOM in the register file */
36213da42859SDinh Nguyen 		debug_info = gbl->fom_in;
36223da42859SDinh Nguyen 		debug_info |= gbl->fom_out << 8;
36231273dd9eSMarek Vasut 		writel(debug_info, &sdr_reg_file->fom);
36243da42859SDinh Nguyen 
36251273dd9eSMarek Vasut 		writel(debug_info, &phy_mgr_cfg->cal_debug_info);
36261273dd9eSMarek Vasut 		writel(PHY_MGR_CAL_SUCCESS, &phy_mgr_cfg->cal_status);
36273da42859SDinh Nguyen 	} else {
36283da42859SDinh Nguyen 		printf("%s: CALIBRATION FAILED\n", __FILE__);
36293da42859SDinh Nguyen 
36303da42859SDinh Nguyen 		debug_info = gbl->error_stage;
36313da42859SDinh Nguyen 		debug_info |= gbl->error_substage << 8;
36323da42859SDinh Nguyen 		debug_info |= gbl->error_group << 16;
36333da42859SDinh Nguyen 
36341273dd9eSMarek Vasut 		writel(debug_info, &sdr_reg_file->failing_stage);
36351273dd9eSMarek Vasut 		writel(debug_info, &phy_mgr_cfg->cal_debug_info);
36361273dd9eSMarek Vasut 		writel(PHY_MGR_CAL_FAIL, &phy_mgr_cfg->cal_status);
36373da42859SDinh Nguyen 
36383da42859SDinh Nguyen 		/* Update the failing group/stage in the register file */
36393da42859SDinh Nguyen 		debug_info = gbl->error_stage;
36403da42859SDinh Nguyen 		debug_info |= gbl->error_substage << 8;
36413da42859SDinh Nguyen 		debug_info |= gbl->error_group << 16;
36421273dd9eSMarek Vasut 		writel(debug_info, &sdr_reg_file->failing_stage);
36433da42859SDinh Nguyen 	}
36443da42859SDinh Nguyen 
364523a040c0SMarek Vasut 	printf("%s: Calibration complete\n", __FILE__);
36463da42859SDinh Nguyen }
36473da42859SDinh Nguyen 
3648bb06434bSMarek Vasut /**
3649bb06434bSMarek Vasut  * hc_initialize_rom_data() - Initialize ROM data
3650bb06434bSMarek Vasut  *
3651bb06434bSMarek Vasut  * Initialize ROM data.
3652bb06434bSMarek Vasut  */
36533da42859SDinh Nguyen static void hc_initialize_rom_data(void)
36543da42859SDinh Nguyen {
3655bb06434bSMarek Vasut 	u32 i, addr;
36563da42859SDinh Nguyen 
3657c4815f76SMarek Vasut 	addr = SDR_PHYGRP_RWMGRGRP_ADDRESS | RW_MGR_INST_ROM_WRITE_OFFSET;
3658bb06434bSMarek Vasut 	for (i = 0; i < ARRAY_SIZE(inst_rom_init); i++)
3659bb06434bSMarek Vasut 		writel(inst_rom_init[i], addr + (i << 2));
36603da42859SDinh Nguyen 
3661c4815f76SMarek Vasut 	addr = SDR_PHYGRP_RWMGRGRP_ADDRESS | RW_MGR_AC_ROM_WRITE_OFFSET;
3662bb06434bSMarek Vasut 	for (i = 0; i < ARRAY_SIZE(ac_rom_init); i++)
3663bb06434bSMarek Vasut 		writel(ac_rom_init[i], addr + (i << 2));
36643da42859SDinh Nguyen }
36653da42859SDinh Nguyen 
36669c1ab2caSMarek Vasut /**
36679c1ab2caSMarek Vasut  * initialize_reg_file() - Initialize SDR register file
36689c1ab2caSMarek Vasut  *
36699c1ab2caSMarek Vasut  * Initialize SDR register file.
36709c1ab2caSMarek Vasut  */
36713da42859SDinh Nguyen static void initialize_reg_file(void)
36723da42859SDinh Nguyen {
36733da42859SDinh Nguyen 	/* Initialize the register file with the correct data */
36741273dd9eSMarek Vasut 	writel(REG_FILE_INIT_SEQ_SIGNATURE, &sdr_reg_file->signature);
36751273dd9eSMarek Vasut 	writel(0, &sdr_reg_file->debug_data_addr);
36761273dd9eSMarek Vasut 	writel(0, &sdr_reg_file->cur_stage);
36771273dd9eSMarek Vasut 	writel(0, &sdr_reg_file->fom);
36781273dd9eSMarek Vasut 	writel(0, &sdr_reg_file->failing_stage);
36791273dd9eSMarek Vasut 	writel(0, &sdr_reg_file->debug1);
36801273dd9eSMarek Vasut 	writel(0, &sdr_reg_file->debug2);
36813da42859SDinh Nguyen }
36823da42859SDinh Nguyen 
36832ca151f8SMarek Vasut /**
36842ca151f8SMarek Vasut  * initialize_hps_phy() - Initialize HPS PHY
36852ca151f8SMarek Vasut  *
36862ca151f8SMarek Vasut  * Initialize HPS PHY.
36872ca151f8SMarek Vasut  */
36883da42859SDinh Nguyen static void initialize_hps_phy(void)
36893da42859SDinh Nguyen {
36903da42859SDinh Nguyen 	uint32_t reg;
36913da42859SDinh Nguyen 	/*
36923da42859SDinh Nguyen 	 * Tracking also gets configured here because it's in the
36933da42859SDinh Nguyen 	 * same register.
36943da42859SDinh Nguyen 	 */
36953da42859SDinh Nguyen 	uint32_t trk_sample_count = 7500;
36963da42859SDinh Nguyen 	uint32_t trk_long_idle_sample_count = (10 << 16) | 100;
36973da42859SDinh Nguyen 	/*
36983da42859SDinh Nguyen 	 * Format is number of outer loops in the 16 MSB, sample
36993da42859SDinh Nguyen 	 * count in 16 LSB.
37003da42859SDinh Nguyen 	 */
37013da42859SDinh Nguyen 
37023da42859SDinh Nguyen 	reg = 0;
37033da42859SDinh Nguyen 	reg |= SDR_CTRLGRP_PHYCTRL_PHYCTRL_0_ACDELAYEN_SET(2);
37043da42859SDinh Nguyen 	reg |= SDR_CTRLGRP_PHYCTRL_PHYCTRL_0_DQDELAYEN_SET(1);
37053da42859SDinh Nguyen 	reg |= SDR_CTRLGRP_PHYCTRL_PHYCTRL_0_DQSDELAYEN_SET(1);
37063da42859SDinh Nguyen 	reg |= SDR_CTRLGRP_PHYCTRL_PHYCTRL_0_DQSLOGICDELAYEN_SET(1);
37073da42859SDinh Nguyen 	reg |= SDR_CTRLGRP_PHYCTRL_PHYCTRL_0_RESETDELAYEN_SET(0);
37083da42859SDinh Nguyen 	reg |= SDR_CTRLGRP_PHYCTRL_PHYCTRL_0_LPDDRDIS_SET(1);
37093da42859SDinh Nguyen 	/*
37103da42859SDinh Nguyen 	 * This field selects the intrinsic latency to RDATA_EN/FULL path.
37113da42859SDinh Nguyen 	 * 00-bypass, 01- add 5 cycles, 10- add 10 cycles, 11- add 15 cycles.
37123da42859SDinh Nguyen 	 */
37133da42859SDinh Nguyen 	reg |= SDR_CTRLGRP_PHYCTRL_PHYCTRL_0_ADDLATSEL_SET(0);
37143da42859SDinh Nguyen 	reg |= SDR_CTRLGRP_PHYCTRL_PHYCTRL_0_SAMPLECOUNT_19_0_SET(
37153da42859SDinh Nguyen 		trk_sample_count);
37166cb9f167SMarek Vasut 	writel(reg, &sdr_ctrl->phy_ctrl0);
37173da42859SDinh Nguyen 
37183da42859SDinh Nguyen 	reg = 0;
37193da42859SDinh Nguyen 	reg |= SDR_CTRLGRP_PHYCTRL_PHYCTRL_1_SAMPLECOUNT_31_20_SET(
37203da42859SDinh Nguyen 		trk_sample_count >>
37213da42859SDinh Nguyen 		SDR_CTRLGRP_PHYCTRL_PHYCTRL_0_SAMPLECOUNT_19_0_WIDTH);
37223da42859SDinh Nguyen 	reg |= SDR_CTRLGRP_PHYCTRL_PHYCTRL_1_LONGIDLESAMPLECOUNT_19_0_SET(
37233da42859SDinh Nguyen 		trk_long_idle_sample_count);
37246cb9f167SMarek Vasut 	writel(reg, &sdr_ctrl->phy_ctrl1);
37253da42859SDinh Nguyen 
37263da42859SDinh Nguyen 	reg = 0;
37273da42859SDinh Nguyen 	reg |= SDR_CTRLGRP_PHYCTRL_PHYCTRL_2_LONGIDLESAMPLECOUNT_31_20_SET(
37283da42859SDinh Nguyen 		trk_long_idle_sample_count >>
37293da42859SDinh Nguyen 		SDR_CTRLGRP_PHYCTRL_PHYCTRL_1_LONGIDLESAMPLECOUNT_19_0_WIDTH);
37306cb9f167SMarek Vasut 	writel(reg, &sdr_ctrl->phy_ctrl2);
37313da42859SDinh Nguyen }
37323da42859SDinh Nguyen 
3733880e46f2SMarek Vasut /**
3734880e46f2SMarek Vasut  * initialize_tracking() - Initialize tracking
3735880e46f2SMarek Vasut  *
3736880e46f2SMarek Vasut  * Initialize the register file with usable initial data.
3737880e46f2SMarek Vasut  */
37383da42859SDinh Nguyen static void initialize_tracking(void)
37393da42859SDinh Nguyen {
3740880e46f2SMarek Vasut 	/*
3741880e46f2SMarek Vasut 	 * Initialize the register file with the correct data.
3742880e46f2SMarek Vasut 	 * Compute usable version of value in case we skip full
3743880e46f2SMarek Vasut 	 * computation later.
3744880e46f2SMarek Vasut 	 */
3745880e46f2SMarek Vasut 	writel(DIV_ROUND_UP(IO_DELAY_PER_OPA_TAP, IO_DELAY_PER_DCHAIN_TAP) - 1,
3746880e46f2SMarek Vasut 	       &sdr_reg_file->dtaps_per_ptap);
3747880e46f2SMarek Vasut 
3748880e46f2SMarek Vasut 	/* trk_sample_count */
3749880e46f2SMarek Vasut 	writel(7500, &sdr_reg_file->trk_sample_count);
3750880e46f2SMarek Vasut 
3751880e46f2SMarek Vasut 	/* longidle outer loop [15:0] */
3752880e46f2SMarek Vasut 	writel((10 << 16) | (100 << 0), &sdr_reg_file->trk_longidle);
37533da42859SDinh Nguyen 
37543da42859SDinh Nguyen 	/*
3755880e46f2SMarek Vasut 	 * longidle sample count [31:24]
3756880e46f2SMarek Vasut 	 * trfc, worst case of 933Mhz 4Gb [23:16]
3757880e46f2SMarek Vasut 	 * trcd, worst case [15:8]
3758880e46f2SMarek Vasut 	 * vfifo wait [7:0]
37593da42859SDinh Nguyen 	 */
3760880e46f2SMarek Vasut 	writel((243 << 24) | (14 << 16) | (10 << 8) | (4 << 0),
3761880e46f2SMarek Vasut 	       &sdr_reg_file->delays);
37623da42859SDinh Nguyen 
37633da42859SDinh Nguyen 	/* mux delay */
3764880e46f2SMarek Vasut 	writel((RW_MGR_IDLE << 24) | (RW_MGR_ACTIVATE_1 << 16) |
3765880e46f2SMarek Vasut 	       (RW_MGR_SGLE_READ << 8) | (RW_MGR_PRECHARGE_ALL << 0),
3766880e46f2SMarek Vasut 	       &sdr_reg_file->trk_rw_mgr_addr);
37673da42859SDinh Nguyen 
3768880e46f2SMarek Vasut 	writel(RW_MGR_MEM_IF_READ_DQS_WIDTH,
3769880e46f2SMarek Vasut 	       &sdr_reg_file->trk_read_dqs_width);
37703da42859SDinh Nguyen 
3771880e46f2SMarek Vasut 	/* trefi [7:0] */
3772880e46f2SMarek Vasut 	writel((RW_MGR_REFRESH_ALL << 24) | (1000 << 0),
3773880e46f2SMarek Vasut 	       &sdr_reg_file->trk_rfsh);
37743da42859SDinh Nguyen }
37753da42859SDinh Nguyen 
37763da42859SDinh Nguyen int sdram_calibration_full(void)
37773da42859SDinh Nguyen {
37783da42859SDinh Nguyen 	struct param_type my_param;
37793da42859SDinh Nguyen 	struct gbl_type my_gbl;
37803da42859SDinh Nguyen 	uint32_t pass;
378184e0b0cfSMarek Vasut 
378284e0b0cfSMarek Vasut 	memset(&my_param, 0, sizeof(my_param));
378384e0b0cfSMarek Vasut 	memset(&my_gbl, 0, sizeof(my_gbl));
37843da42859SDinh Nguyen 
37853da42859SDinh Nguyen 	param = &my_param;
37863da42859SDinh Nguyen 	gbl = &my_gbl;
37873da42859SDinh Nguyen 
37883da42859SDinh Nguyen 	/* Set the calibration enabled by default */
37893da42859SDinh Nguyen 	gbl->phy_debug_mode_flags |= PHY_DEBUG_ENABLE_CAL_RPT;
37903da42859SDinh Nguyen 	/*
37913da42859SDinh Nguyen 	 * Only sweep all groups (regardless of fail state) by default
37923da42859SDinh Nguyen 	 * Set enabled read test by default.
37933da42859SDinh Nguyen 	 */
37943da42859SDinh Nguyen #if DISABLE_GUARANTEED_READ
37953da42859SDinh Nguyen 	gbl->phy_debug_mode_flags |= PHY_DEBUG_DISABLE_GUARANTEED_READ;
37963da42859SDinh Nguyen #endif
37973da42859SDinh Nguyen 	/* Initialize the register file */
37983da42859SDinh Nguyen 	initialize_reg_file();
37993da42859SDinh Nguyen 
38003da42859SDinh Nguyen 	/* Initialize any PHY CSR */
38013da42859SDinh Nguyen 	initialize_hps_phy();
38023da42859SDinh Nguyen 
38033da42859SDinh Nguyen 	scc_mgr_initialize();
38043da42859SDinh Nguyen 
38053da42859SDinh Nguyen 	initialize_tracking();
38063da42859SDinh Nguyen 
38073da42859SDinh Nguyen 	printf("%s: Preparing to start memory calibration\n", __FILE__);
38083da42859SDinh Nguyen 
38093da42859SDinh Nguyen 	debug("%s:%d\n", __func__, __LINE__);
381023f62b36SMarek Vasut 	debug_cond(DLEVEL == 1,
381123f62b36SMarek Vasut 		   "DDR3 FULL_RATE ranks=%u cs/dimm=%u dq/dqs=%u,%u vg/dqs=%u,%u ",
381223f62b36SMarek Vasut 		   RW_MGR_MEM_NUMBER_OF_RANKS, RW_MGR_MEM_NUMBER_OF_CS_PER_DIMM,
381323f62b36SMarek Vasut 		   RW_MGR_MEM_DQ_PER_READ_DQS, RW_MGR_MEM_DQ_PER_WRITE_DQS,
381423f62b36SMarek Vasut 		   RW_MGR_MEM_VIRTUAL_GROUPS_PER_READ_DQS,
381523f62b36SMarek Vasut 		   RW_MGR_MEM_VIRTUAL_GROUPS_PER_WRITE_DQS);
381623f62b36SMarek Vasut 	debug_cond(DLEVEL == 1,
381723f62b36SMarek Vasut 		   "dqs=%u,%u dq=%u dm=%u ptap_delay=%u dtap_delay=%u ",
381823f62b36SMarek Vasut 		   RW_MGR_MEM_IF_READ_DQS_WIDTH, RW_MGR_MEM_IF_WRITE_DQS_WIDTH,
381923f62b36SMarek Vasut 		   RW_MGR_MEM_DATA_WIDTH, RW_MGR_MEM_DATA_MASK_WIDTH,
382023f62b36SMarek Vasut 		   IO_DELAY_PER_OPA_TAP, IO_DELAY_PER_DCHAIN_TAP);
382123f62b36SMarek Vasut 	debug_cond(DLEVEL == 1, "dtap_dqsen_delay=%u, dll=%u",
382223f62b36SMarek Vasut 		   IO_DELAY_PER_DQS_EN_DCHAIN_TAP, IO_DLL_CHAIN_LENGTH);
382323f62b36SMarek Vasut 	debug_cond(DLEVEL == 1, "max values: en_p=%u dqdqs_p=%u en_d=%u dqs_in_d=%u ",
382423f62b36SMarek Vasut 		   IO_DQS_EN_PHASE_MAX, IO_DQDQS_OUT_PHASE_MAX,
382523f62b36SMarek Vasut 		   IO_DQS_EN_DELAY_MAX, IO_DQS_IN_DELAY_MAX);
382623f62b36SMarek Vasut 	debug_cond(DLEVEL == 1, "io_in_d=%u io_out1_d=%u io_out2_d=%u ",
382723f62b36SMarek Vasut 		   IO_IO_IN_DELAY_MAX, IO_IO_OUT1_DELAY_MAX,
382823f62b36SMarek Vasut 		   IO_IO_OUT2_DELAY_MAX);
382923f62b36SMarek Vasut 	debug_cond(DLEVEL == 1, "dqs_in_reserve=%u dqs_out_reserve=%u\n",
383023f62b36SMarek Vasut 		   IO_DQS_IN_RESERVE, IO_DQS_OUT_RESERVE);
38313da42859SDinh Nguyen 
38323da42859SDinh Nguyen 	hc_initialize_rom_data();
38333da42859SDinh Nguyen 
38343da42859SDinh Nguyen 	/* update info for sims */
38353da42859SDinh Nguyen 	reg_file_set_stage(CAL_STAGE_NIL);
38363da42859SDinh Nguyen 	reg_file_set_group(0);
38373da42859SDinh Nguyen 
38383da42859SDinh Nguyen 	/*
38393da42859SDinh Nguyen 	 * Load global needed for those actions that require
38403da42859SDinh Nguyen 	 * some dynamic calibration support.
38413da42859SDinh Nguyen 	 */
38423da42859SDinh Nguyen 	dyn_calib_steps = STATIC_CALIB_STEPS;
38433da42859SDinh Nguyen 	/*
38443da42859SDinh Nguyen 	 * Load global to allow dynamic selection of delay loop settings
38453da42859SDinh Nguyen 	 * based on calibration mode.
38463da42859SDinh Nguyen 	 */
38473da42859SDinh Nguyen 	if (!(dyn_calib_steps & CALIB_SKIP_DELAY_LOOPS))
38483da42859SDinh Nguyen 		skip_delay_mask = 0xff;
38493da42859SDinh Nguyen 	else
38503da42859SDinh Nguyen 		skip_delay_mask = 0x0;
38513da42859SDinh Nguyen 
38523da42859SDinh Nguyen 	pass = run_mem_calibrate();
385323a040c0SMarek Vasut 	debug_mem_calibrate(pass);
38543da42859SDinh Nguyen 	return pass;
38553da42859SDinh Nguyen }
3856