13da42859SDinh Nguyen /* 23da42859SDinh Nguyen * Copyright Altera Corporation (C) 2012-2015 33da42859SDinh Nguyen * 43da42859SDinh Nguyen * SPDX-License-Identifier: BSD-3-Clause 53da42859SDinh Nguyen */ 63da42859SDinh Nguyen 73da42859SDinh Nguyen #include <common.h> 83da42859SDinh Nguyen #include <asm/io.h> 93da42859SDinh Nguyen #include <asm/arch/sdram.h> 103da42859SDinh Nguyen #include "sequencer.h" 113da42859SDinh Nguyen #include "sequencer_auto.h" 123da42859SDinh Nguyen #include "sequencer_auto_ac_init.h" 133da42859SDinh Nguyen #include "sequencer_auto_inst_init.h" 143da42859SDinh Nguyen #include "sequencer_defines.h" 153da42859SDinh Nguyen 163da42859SDinh Nguyen static struct socfpga_sdr_rw_load_manager *sdr_rw_load_mgr_regs = 176afb4fe2SMarek Vasut (struct socfpga_sdr_rw_load_manager *)(SDR_PHYGRP_RWMGRGRP_ADDRESS | 0x800); 183da42859SDinh Nguyen 193da42859SDinh Nguyen static struct socfpga_sdr_rw_load_jump_manager *sdr_rw_load_jump_mgr_regs = 206afb4fe2SMarek Vasut (struct socfpga_sdr_rw_load_jump_manager *)(SDR_PHYGRP_RWMGRGRP_ADDRESS | 0xC00); 213da42859SDinh Nguyen 223da42859SDinh Nguyen static struct socfpga_sdr_reg_file *sdr_reg_file = 23a1c654a8SMarek Vasut (struct socfpga_sdr_reg_file *)SDR_PHYGRP_REGFILEGRP_ADDRESS; 243da42859SDinh Nguyen 253da42859SDinh Nguyen static struct socfpga_sdr_scc_mgr *sdr_scc_mgr = 26e79025a7SMarek Vasut (struct socfpga_sdr_scc_mgr *)(SDR_PHYGRP_SCCGRP_ADDRESS | 0xe00); 273da42859SDinh Nguyen 283da42859SDinh Nguyen static struct socfpga_phy_mgr_cmd *phy_mgr_cmd = 291bc6f14aSMarek Vasut (struct socfpga_phy_mgr_cmd *)SDR_PHYGRP_PHYMGRGRP_ADDRESS; 303da42859SDinh Nguyen 313da42859SDinh Nguyen static struct socfpga_phy_mgr_cfg *phy_mgr_cfg = 321bc6f14aSMarek Vasut (struct socfpga_phy_mgr_cfg *)(SDR_PHYGRP_PHYMGRGRP_ADDRESS | 0x40); 333da42859SDinh Nguyen 343da42859SDinh Nguyen static struct socfpga_data_mgr *data_mgr = 35c4815f76SMarek Vasut (struct socfpga_data_mgr *)SDR_PHYGRP_DATAMGRGRP_ADDRESS; 363da42859SDinh Nguyen 376cb9f167SMarek Vasut static struct socfpga_sdr_ctrl *sdr_ctrl = 386cb9f167SMarek Vasut (struct socfpga_sdr_ctrl *)SDR_CTRLGRP_ADDRESS; 396cb9f167SMarek Vasut 403da42859SDinh Nguyen #define DELTA_D 1 413da42859SDinh Nguyen 423da42859SDinh Nguyen /* 433da42859SDinh Nguyen * In order to reduce ROM size, most of the selectable calibration steps are 443da42859SDinh Nguyen * decided at compile time based on the user's calibration mode selection, 453da42859SDinh Nguyen * as captured by the STATIC_CALIB_STEPS selection below. 463da42859SDinh Nguyen * 473da42859SDinh Nguyen * However, to support simulation-time selection of fast simulation mode, where 483da42859SDinh Nguyen * we skip everything except the bare minimum, we need a few of the steps to 493da42859SDinh Nguyen * be dynamic. In those cases, we either use the DYNAMIC_CALIB_STEPS for the 503da42859SDinh Nguyen * check, which is based on the rtl-supplied value, or we dynamically compute 513da42859SDinh Nguyen * the value to use based on the dynamically-chosen calibration mode 523da42859SDinh Nguyen */ 533da42859SDinh Nguyen 543da42859SDinh Nguyen #define DLEVEL 0 553da42859SDinh Nguyen #define STATIC_IN_RTL_SIM 0 563da42859SDinh Nguyen #define STATIC_SKIP_DELAY_LOOPS 0 573da42859SDinh Nguyen 583da42859SDinh Nguyen #define STATIC_CALIB_STEPS (STATIC_IN_RTL_SIM | CALIB_SKIP_FULL_TEST | \ 593da42859SDinh Nguyen STATIC_SKIP_DELAY_LOOPS) 603da42859SDinh Nguyen 613da42859SDinh Nguyen /* calibration steps requested by the rtl */ 623da42859SDinh Nguyen uint16_t dyn_calib_steps; 633da42859SDinh Nguyen 643da42859SDinh Nguyen /* 653da42859SDinh Nguyen * To make CALIB_SKIP_DELAY_LOOPS a dynamic conditional option 663da42859SDinh Nguyen * instead of static, we use boolean logic to select between 673da42859SDinh Nguyen * non-skip and skip values 683da42859SDinh Nguyen * 693da42859SDinh Nguyen * The mask is set to include all bits when not-skipping, but is 703da42859SDinh Nguyen * zero when skipping 713da42859SDinh Nguyen */ 723da42859SDinh Nguyen 733da42859SDinh Nguyen uint16_t skip_delay_mask; /* mask off bits when skipping/not-skipping */ 743da42859SDinh Nguyen 753da42859SDinh Nguyen #define SKIP_DELAY_LOOP_VALUE_OR_ZERO(non_skip_value) \ 763da42859SDinh Nguyen ((non_skip_value) & skip_delay_mask) 773da42859SDinh Nguyen 783da42859SDinh Nguyen struct gbl_type *gbl; 793da42859SDinh Nguyen struct param_type *param; 803da42859SDinh Nguyen uint32_t curr_shadow_reg; 813da42859SDinh Nguyen 823da42859SDinh Nguyen static uint32_t rw_mgr_mem_calibrate_write_test(uint32_t rank_bgn, 833da42859SDinh Nguyen uint32_t write_group, uint32_t use_dm, 843da42859SDinh Nguyen uint32_t all_correct, uint32_t *bit_chk, uint32_t all_ranks); 853da42859SDinh Nguyen 863da42859SDinh Nguyen static void set_failing_group_stage(uint32_t group, uint32_t stage, 873da42859SDinh Nguyen uint32_t substage) 883da42859SDinh Nguyen { 893da42859SDinh Nguyen /* 903da42859SDinh Nguyen * Only set the global stage if there was not been any other 913da42859SDinh Nguyen * failing group 923da42859SDinh Nguyen */ 933da42859SDinh Nguyen if (gbl->error_stage == CAL_STAGE_NIL) { 943da42859SDinh Nguyen gbl->error_substage = substage; 953da42859SDinh Nguyen gbl->error_stage = stage; 963da42859SDinh Nguyen gbl->error_group = group; 973da42859SDinh Nguyen } 983da42859SDinh Nguyen } 993da42859SDinh Nguyen 1002c0d2d9cSMarek Vasut static void reg_file_set_group(u16 set_group) 1013da42859SDinh Nguyen { 1022c0d2d9cSMarek Vasut clrsetbits_le32(&sdr_reg_file->cur_stage, 0xffff0000, set_group << 16); 1033da42859SDinh Nguyen } 1043da42859SDinh Nguyen 1052c0d2d9cSMarek Vasut static void reg_file_set_stage(u8 set_stage) 1063da42859SDinh Nguyen { 1072c0d2d9cSMarek Vasut clrsetbits_le32(&sdr_reg_file->cur_stage, 0xffff, set_stage & 0xff); 1083da42859SDinh Nguyen } 1093da42859SDinh Nguyen 1102c0d2d9cSMarek Vasut static void reg_file_set_sub_stage(u8 set_sub_stage) 1113da42859SDinh Nguyen { 1122c0d2d9cSMarek Vasut set_sub_stage &= 0xff; 1132c0d2d9cSMarek Vasut clrsetbits_le32(&sdr_reg_file->cur_stage, 0xff00, set_sub_stage << 8); 1143da42859SDinh Nguyen } 1153da42859SDinh Nguyen 116*7c89c2d9SMarek Vasut /** 117*7c89c2d9SMarek Vasut * phy_mgr_initialize() - Initialize PHY Manager 118*7c89c2d9SMarek Vasut * 119*7c89c2d9SMarek Vasut * Initialize PHY Manager. 120*7c89c2d9SMarek Vasut */ 1219fa9c90eSMarek Vasut static void phy_mgr_initialize(void) 1223da42859SDinh Nguyen { 123*7c89c2d9SMarek Vasut u32 ratio; 124*7c89c2d9SMarek Vasut 1253da42859SDinh Nguyen debug("%s:%d\n", __func__, __LINE__); 126*7c89c2d9SMarek Vasut /* Calibration has control over path to memory */ 1273da42859SDinh Nguyen /* 1283da42859SDinh Nguyen * In Hard PHY this is a 2-bit control: 1293da42859SDinh Nguyen * 0: AFI Mux Select 1303da42859SDinh Nguyen * 1: DDIO Mux Select 1313da42859SDinh Nguyen */ 1321273dd9eSMarek Vasut writel(0x3, &phy_mgr_cfg->mux_sel); 1333da42859SDinh Nguyen 1343da42859SDinh Nguyen /* USER memory clock is not stable we begin initialization */ 1351273dd9eSMarek Vasut writel(0, &phy_mgr_cfg->reset_mem_stbl); 1363da42859SDinh Nguyen 1373da42859SDinh Nguyen /* USER calibration status all set to zero */ 1381273dd9eSMarek Vasut writel(0, &phy_mgr_cfg->cal_status); 1393da42859SDinh Nguyen 1401273dd9eSMarek Vasut writel(0, &phy_mgr_cfg->cal_debug_info); 1413da42859SDinh Nguyen 142*7c89c2d9SMarek Vasut /* Init params only if we do NOT skip calibration. */ 143*7c89c2d9SMarek Vasut if ((dyn_calib_steps & CALIB_SKIP_ALL) == CALIB_SKIP_ALL) 144*7c89c2d9SMarek Vasut return; 145*7c89c2d9SMarek Vasut 146*7c89c2d9SMarek Vasut ratio = RW_MGR_MEM_DQ_PER_READ_DQS / 147*7c89c2d9SMarek Vasut RW_MGR_MEM_VIRTUAL_GROUPS_PER_READ_DQS; 148*7c89c2d9SMarek Vasut param->read_correct_mask_vg = (1 << ratio) - 1; 149*7c89c2d9SMarek Vasut param->write_correct_mask_vg = (1 << ratio) - 1; 150*7c89c2d9SMarek Vasut param->read_correct_mask = (1 << RW_MGR_MEM_DQ_PER_READ_DQS) - 1; 151*7c89c2d9SMarek Vasut param->write_correct_mask = (1 << RW_MGR_MEM_DQ_PER_WRITE_DQS) - 1; 152*7c89c2d9SMarek Vasut ratio = RW_MGR_MEM_DATA_WIDTH / 153*7c89c2d9SMarek Vasut RW_MGR_MEM_DATA_MASK_WIDTH; 154*7c89c2d9SMarek Vasut param->dm_correct_mask = (1 << ratio) - 1; 1553da42859SDinh Nguyen } 1563da42859SDinh Nguyen 1573da42859SDinh Nguyen static void set_rank_and_odt_mask(uint32_t rank, uint32_t odt_mode) 1583da42859SDinh Nguyen { 1593da42859SDinh Nguyen uint32_t odt_mask_0 = 0; 1603da42859SDinh Nguyen uint32_t odt_mask_1 = 0; 1613da42859SDinh Nguyen uint32_t cs_and_odt_mask; 1623da42859SDinh Nguyen 1633da42859SDinh Nguyen if (odt_mode == RW_MGR_ODT_MODE_READ_WRITE) { 1643da42859SDinh Nguyen if (RW_MGR_MEM_NUMBER_OF_RANKS == 1) { 1653da42859SDinh Nguyen /* 1663da42859SDinh Nguyen * 1 Rank 1673da42859SDinh Nguyen * Read: ODT = 0 1683da42859SDinh Nguyen * Write: ODT = 1 1693da42859SDinh Nguyen */ 1703da42859SDinh Nguyen odt_mask_0 = 0x0; 1713da42859SDinh Nguyen odt_mask_1 = 0x1; 1723da42859SDinh Nguyen } else if (RW_MGR_MEM_NUMBER_OF_RANKS == 2) { 1733da42859SDinh Nguyen /* 2 Ranks */ 1743da42859SDinh Nguyen if (RW_MGR_MEM_NUMBER_OF_CS_PER_DIMM == 1) { 1753da42859SDinh Nguyen /* - Dual-Slot , Single-Rank 1763da42859SDinh Nguyen * (1 chip-select per DIMM) 1773da42859SDinh Nguyen * OR 1783da42859SDinh Nguyen * - RDIMM, 4 total CS (2 CS per DIMM) 1793da42859SDinh Nguyen * means 2 DIMM 1803da42859SDinh Nguyen * Since MEM_NUMBER_OF_RANKS is 2 they are 1813da42859SDinh Nguyen * both single rank 1823da42859SDinh Nguyen * with 2 CS each (special for RDIMM) 1833da42859SDinh Nguyen * Read: Turn on ODT on the opposite rank 1843da42859SDinh Nguyen * Write: Turn on ODT on all ranks 1853da42859SDinh Nguyen */ 1863da42859SDinh Nguyen odt_mask_0 = 0x3 & ~(1 << rank); 1873da42859SDinh Nguyen odt_mask_1 = 0x3; 1883da42859SDinh Nguyen } else { 1893da42859SDinh Nguyen /* 1903da42859SDinh Nguyen * USER - Single-Slot , Dual-rank DIMMs 1913da42859SDinh Nguyen * (2 chip-selects per DIMM) 1923da42859SDinh Nguyen * USER Read: Turn on ODT off on all ranks 1933da42859SDinh Nguyen * USER Write: Turn on ODT on active rank 1943da42859SDinh Nguyen */ 1953da42859SDinh Nguyen odt_mask_0 = 0x0; 1963da42859SDinh Nguyen odt_mask_1 = 0x3 & (1 << rank); 1973da42859SDinh Nguyen } 1983da42859SDinh Nguyen } else { 1993da42859SDinh Nguyen /* 4 Ranks 2003da42859SDinh Nguyen * Read: 2013da42859SDinh Nguyen * ----------+-----------------------+ 2023da42859SDinh Nguyen * | | 2033da42859SDinh Nguyen * | ODT | 2043da42859SDinh Nguyen * Read From +-----------------------+ 2053da42859SDinh Nguyen * Rank | 3 | 2 | 1 | 0 | 2063da42859SDinh Nguyen * ----------+-----+-----+-----+-----+ 2073da42859SDinh Nguyen * 0 | 0 | 1 | 0 | 0 | 2083da42859SDinh Nguyen * 1 | 1 | 0 | 0 | 0 | 2093da42859SDinh Nguyen * 2 | 0 | 0 | 0 | 1 | 2103da42859SDinh Nguyen * 3 | 0 | 0 | 1 | 0 | 2113da42859SDinh Nguyen * ----------+-----+-----+-----+-----+ 2123da42859SDinh Nguyen * 2133da42859SDinh Nguyen * Write: 2143da42859SDinh Nguyen * ----------+-----------------------+ 2153da42859SDinh Nguyen * | | 2163da42859SDinh Nguyen * | ODT | 2173da42859SDinh Nguyen * Write To +-----------------------+ 2183da42859SDinh Nguyen * Rank | 3 | 2 | 1 | 0 | 2193da42859SDinh Nguyen * ----------+-----+-----+-----+-----+ 2203da42859SDinh Nguyen * 0 | 0 | 1 | 0 | 1 | 2213da42859SDinh Nguyen * 1 | 1 | 0 | 1 | 0 | 2223da42859SDinh Nguyen * 2 | 0 | 1 | 0 | 1 | 2233da42859SDinh Nguyen * 3 | 1 | 0 | 1 | 0 | 2243da42859SDinh Nguyen * ----------+-----+-----+-----+-----+ 2253da42859SDinh Nguyen */ 2263da42859SDinh Nguyen switch (rank) { 2273da42859SDinh Nguyen case 0: 2283da42859SDinh Nguyen odt_mask_0 = 0x4; 2293da42859SDinh Nguyen odt_mask_1 = 0x5; 2303da42859SDinh Nguyen break; 2313da42859SDinh Nguyen case 1: 2323da42859SDinh Nguyen odt_mask_0 = 0x8; 2333da42859SDinh Nguyen odt_mask_1 = 0xA; 2343da42859SDinh Nguyen break; 2353da42859SDinh Nguyen case 2: 2363da42859SDinh Nguyen odt_mask_0 = 0x1; 2373da42859SDinh Nguyen odt_mask_1 = 0x5; 2383da42859SDinh Nguyen break; 2393da42859SDinh Nguyen case 3: 2403da42859SDinh Nguyen odt_mask_0 = 0x2; 2413da42859SDinh Nguyen odt_mask_1 = 0xA; 2423da42859SDinh Nguyen break; 2433da42859SDinh Nguyen } 2443da42859SDinh Nguyen } 2453da42859SDinh Nguyen } else { 2463da42859SDinh Nguyen odt_mask_0 = 0x0; 2473da42859SDinh Nguyen odt_mask_1 = 0x0; 2483da42859SDinh Nguyen } 2493da42859SDinh Nguyen 2503da42859SDinh Nguyen cs_and_odt_mask = 2513da42859SDinh Nguyen (0xFF & ~(1 << rank)) | 2523da42859SDinh Nguyen ((0xFF & odt_mask_0) << 8) | 2533da42859SDinh Nguyen ((0xFF & odt_mask_1) << 16); 2541273dd9eSMarek Vasut writel(cs_and_odt_mask, SDR_PHYGRP_RWMGRGRP_ADDRESS | 2551273dd9eSMarek Vasut RW_MGR_SET_CS_AND_ODT_MASK_OFFSET); 2563da42859SDinh Nguyen } 2573da42859SDinh Nguyen 258c76976d9SMarek Vasut /** 259c76976d9SMarek Vasut * scc_mgr_set() - Set SCC Manager register 260c76976d9SMarek Vasut * @off: Base offset in SCC Manager space 261c76976d9SMarek Vasut * @grp: Read/Write group 262c76976d9SMarek Vasut * @val: Value to be set 263c76976d9SMarek Vasut * 264c76976d9SMarek Vasut * This function sets the SCC Manager (Scan Chain Control Manager) register. 265c76976d9SMarek Vasut */ 266c76976d9SMarek Vasut static void scc_mgr_set(u32 off, u32 grp, u32 val) 267c76976d9SMarek Vasut { 268c76976d9SMarek Vasut writel(val, SDR_PHYGRP_SCCGRP_ADDRESS | off | (grp << 2)); 269c76976d9SMarek Vasut } 270c76976d9SMarek Vasut 271e893f4dcSMarek Vasut /** 272e893f4dcSMarek Vasut * scc_mgr_initialize() - Initialize SCC Manager registers 273e893f4dcSMarek Vasut * 274e893f4dcSMarek Vasut * Initialize SCC Manager registers. 275e893f4dcSMarek Vasut */ 2763da42859SDinh Nguyen static void scc_mgr_initialize(void) 2773da42859SDinh Nguyen { 2783da42859SDinh Nguyen /* 279e893f4dcSMarek Vasut * Clear register file for HPS. 16 (2^4) is the size of the 280e893f4dcSMarek Vasut * full register file in the scc mgr: 281e893f4dcSMarek Vasut * RFILE_DEPTH = 1 + log2(MEM_DQ_PER_DQS + 1 + MEM_DM_PER_DQS + 282e893f4dcSMarek Vasut * MEM_IF_READ_DQS_WIDTH - 1); 2833da42859SDinh Nguyen */ 284c76976d9SMarek Vasut int i; 285e893f4dcSMarek Vasut 2863da42859SDinh Nguyen for (i = 0; i < 16; i++) { 2877ac40d25SMarek Vasut debug_cond(DLEVEL == 1, "%s:%d: Clearing SCC RFILE index %u\n", 2883da42859SDinh Nguyen __func__, __LINE__, i); 289c76976d9SMarek Vasut scc_mgr_set(SCC_MGR_HHP_RFILE_OFFSET, 0, i); 2903da42859SDinh Nguyen } 2913da42859SDinh Nguyen } 2923da42859SDinh Nguyen 2935ff825b8SMarek Vasut static void scc_mgr_set_dqdqs_output_phase(uint32_t write_group, uint32_t phase) 2945ff825b8SMarek Vasut { 295c76976d9SMarek Vasut scc_mgr_set(SCC_MGR_DQDQS_OUT_PHASE_OFFSET, write_group, phase); 2965ff825b8SMarek Vasut } 2975ff825b8SMarek Vasut 2985ff825b8SMarek Vasut static void scc_mgr_set_dqs_bus_in_delay(uint32_t read_group, uint32_t delay) 2993da42859SDinh Nguyen { 300c76976d9SMarek Vasut scc_mgr_set(SCC_MGR_DQS_IN_DELAY_OFFSET, read_group, delay); 3013da42859SDinh Nguyen } 3023da42859SDinh Nguyen 3033da42859SDinh Nguyen static void scc_mgr_set_dqs_en_phase(uint32_t read_group, uint32_t phase) 3043da42859SDinh Nguyen { 305c76976d9SMarek Vasut scc_mgr_set(SCC_MGR_DQS_EN_PHASE_OFFSET, read_group, phase); 3063da42859SDinh Nguyen } 3073da42859SDinh Nguyen 3085ff825b8SMarek Vasut static void scc_mgr_set_dqs_en_delay(uint32_t read_group, uint32_t delay) 3095ff825b8SMarek Vasut { 310c76976d9SMarek Vasut scc_mgr_set(SCC_MGR_DQS_EN_DELAY_OFFSET, read_group, delay); 3115ff825b8SMarek Vasut } 3125ff825b8SMarek Vasut 31332675249SMarek Vasut static void scc_mgr_set_dqs_io_in_delay(uint32_t delay) 3145ff825b8SMarek Vasut { 315c76976d9SMarek Vasut scc_mgr_set(SCC_MGR_IO_IN_DELAY_OFFSET, RW_MGR_MEM_DQ_PER_WRITE_DQS, 316c76976d9SMarek Vasut delay); 3175ff825b8SMarek Vasut } 3185ff825b8SMarek Vasut 3195ff825b8SMarek Vasut static void scc_mgr_set_dq_in_delay(uint32_t dq_in_group, uint32_t delay) 3205ff825b8SMarek Vasut { 321c76976d9SMarek Vasut scc_mgr_set(SCC_MGR_IO_IN_DELAY_OFFSET, dq_in_group, delay); 3225ff825b8SMarek Vasut } 3235ff825b8SMarek Vasut 3245ff825b8SMarek Vasut static void scc_mgr_set_dq_out1_delay(uint32_t dq_in_group, uint32_t delay) 3255ff825b8SMarek Vasut { 326c76976d9SMarek Vasut scc_mgr_set(SCC_MGR_IO_OUT1_DELAY_OFFSET, dq_in_group, delay); 3275ff825b8SMarek Vasut } 3285ff825b8SMarek Vasut 32932675249SMarek Vasut static void scc_mgr_set_dqs_out1_delay(uint32_t delay) 3305ff825b8SMarek Vasut { 331c76976d9SMarek Vasut scc_mgr_set(SCC_MGR_IO_OUT1_DELAY_OFFSET, RW_MGR_MEM_DQ_PER_WRITE_DQS, 332c76976d9SMarek Vasut delay); 3335ff825b8SMarek Vasut } 3345ff825b8SMarek Vasut 3355ff825b8SMarek Vasut static void scc_mgr_set_dm_out1_delay(uint32_t dm, uint32_t delay) 3365ff825b8SMarek Vasut { 337c76976d9SMarek Vasut scc_mgr_set(SCC_MGR_IO_OUT1_DELAY_OFFSET, 338c76976d9SMarek Vasut RW_MGR_MEM_DQ_PER_WRITE_DQS + 1 + dm, 339c76976d9SMarek Vasut delay); 3405ff825b8SMarek Vasut } 3415ff825b8SMarek Vasut 3425ff825b8SMarek Vasut /* load up dqs config settings */ 3435ff825b8SMarek Vasut static void scc_mgr_load_dqs(uint32_t dqs) 3445ff825b8SMarek Vasut { 3455ff825b8SMarek Vasut writel(dqs, &sdr_scc_mgr->dqs_ena); 3465ff825b8SMarek Vasut } 3475ff825b8SMarek Vasut 3485ff825b8SMarek Vasut /* load up dqs io config settings */ 3495ff825b8SMarek Vasut static void scc_mgr_load_dqs_io(void) 3505ff825b8SMarek Vasut { 3515ff825b8SMarek Vasut writel(0, &sdr_scc_mgr->dqs_io_ena); 3525ff825b8SMarek Vasut } 3535ff825b8SMarek Vasut 3545ff825b8SMarek Vasut /* load up dq config settings */ 3555ff825b8SMarek Vasut static void scc_mgr_load_dq(uint32_t dq_in_group) 3565ff825b8SMarek Vasut { 3575ff825b8SMarek Vasut writel(dq_in_group, &sdr_scc_mgr->dq_ena); 3585ff825b8SMarek Vasut } 3595ff825b8SMarek Vasut 3605ff825b8SMarek Vasut /* load up dm config settings */ 3615ff825b8SMarek Vasut static void scc_mgr_load_dm(uint32_t dm) 3625ff825b8SMarek Vasut { 3635ff825b8SMarek Vasut writel(dm, &sdr_scc_mgr->dm_ena); 3645ff825b8SMarek Vasut } 3655ff825b8SMarek Vasut 3660b69b807SMarek Vasut /** 3670b69b807SMarek Vasut * scc_mgr_set_all_ranks() - Set SCC Manager register for all ranks 3680b69b807SMarek Vasut * @off: Base offset in SCC Manager space 3690b69b807SMarek Vasut * @grp: Read/Write group 3700b69b807SMarek Vasut * @val: Value to be set 3710b69b807SMarek Vasut * @update: If non-zero, trigger SCC Manager update for all ranks 3720b69b807SMarek Vasut * 3730b69b807SMarek Vasut * This function sets the SCC Manager (Scan Chain Control Manager) register 3740b69b807SMarek Vasut * and optionally triggers the SCC update for all ranks. 3750b69b807SMarek Vasut */ 3760b69b807SMarek Vasut static void scc_mgr_set_all_ranks(const u32 off, const u32 grp, const u32 val, 3770b69b807SMarek Vasut const int update) 3783da42859SDinh Nguyen { 3790b69b807SMarek Vasut u32 r; 3803da42859SDinh Nguyen 3813da42859SDinh Nguyen for (r = 0; r < RW_MGR_MEM_NUMBER_OF_RANKS; 3823da42859SDinh Nguyen r += NUM_RANKS_PER_SHADOW_REG) { 3830b69b807SMarek Vasut scc_mgr_set(off, grp, val); 384162d60efSMarek Vasut 3850b69b807SMarek Vasut if (update || (r == 0)) { 3860b69b807SMarek Vasut writel(grp, &sdr_scc_mgr->dqs_ena); 3870b69b807SMarek Vasut writel(0, &sdr_scc_mgr->update); 3880b69b807SMarek Vasut } 3890b69b807SMarek Vasut } 3900b69b807SMarek Vasut } 3910b69b807SMarek Vasut 3920b69b807SMarek Vasut static void scc_mgr_set_dqs_en_phase_all_ranks(u32 read_group, u32 phase) 3930b69b807SMarek Vasut { 3943da42859SDinh Nguyen /* 3953da42859SDinh Nguyen * USER although the h/w doesn't support different phases per 3963da42859SDinh Nguyen * shadow register, for simplicity our scc manager modeling 3973da42859SDinh Nguyen * keeps different phase settings per shadow reg, and it's 3983da42859SDinh Nguyen * important for us to keep them in sync to match h/w. 3993da42859SDinh Nguyen * for efficiency, the scan chain update should occur only 4003da42859SDinh Nguyen * once to sr0. 4013da42859SDinh Nguyen */ 4020b69b807SMarek Vasut scc_mgr_set_all_ranks(SCC_MGR_DQS_EN_PHASE_OFFSET, 4030b69b807SMarek Vasut read_group, phase, 0); 4043da42859SDinh Nguyen } 4053da42859SDinh Nguyen 4063da42859SDinh Nguyen static void scc_mgr_set_dqdqs_output_phase_all_ranks(uint32_t write_group, 4073da42859SDinh Nguyen uint32_t phase) 4083da42859SDinh Nguyen { 4093da42859SDinh Nguyen /* 4103da42859SDinh Nguyen * USER although the h/w doesn't support different phases per 4113da42859SDinh Nguyen * shadow register, for simplicity our scc manager modeling 4123da42859SDinh Nguyen * keeps different phase settings per shadow reg, and it's 4133da42859SDinh Nguyen * important for us to keep them in sync to match h/w. 4143da42859SDinh Nguyen * for efficiency, the scan chain update should occur only 4153da42859SDinh Nguyen * once to sr0. 4163da42859SDinh Nguyen */ 4170b69b807SMarek Vasut scc_mgr_set_all_ranks(SCC_MGR_DQDQS_OUT_PHASE_OFFSET, 4180b69b807SMarek Vasut write_group, phase, 0); 4193da42859SDinh Nguyen } 4203da42859SDinh Nguyen 4213da42859SDinh Nguyen static void scc_mgr_set_dqs_en_delay_all_ranks(uint32_t read_group, 4223da42859SDinh Nguyen uint32_t delay) 4233da42859SDinh Nguyen { 4243da42859SDinh Nguyen /* 4253da42859SDinh Nguyen * In shadow register mode, the T11 settings are stored in 4263da42859SDinh Nguyen * registers in the core, which are updated by the DQS_ENA 4273da42859SDinh Nguyen * signals. Not issuing the SCC_MGR_UPD command allows us to 4283da42859SDinh Nguyen * save lots of rank switching overhead, by calling 4293da42859SDinh Nguyen * select_shadow_regs_for_update with update_scan_chains 4303da42859SDinh Nguyen * set to 0. 4313da42859SDinh Nguyen */ 4320b69b807SMarek Vasut scc_mgr_set_all_ranks(SCC_MGR_DQS_EN_DELAY_OFFSET, 4330b69b807SMarek Vasut read_group, delay, 1); 4341273dd9eSMarek Vasut writel(0, &sdr_scc_mgr->update); 4353da42859SDinh Nguyen } 4363da42859SDinh Nguyen 4375be355c1SMarek Vasut /** 4385be355c1SMarek Vasut * scc_mgr_set_oct_out1_delay() - Set OCT output delay 4395be355c1SMarek Vasut * @write_group: Write group 4405be355c1SMarek Vasut * @delay: Delay value 4415be355c1SMarek Vasut * 4425be355c1SMarek Vasut * This function sets the OCT output delay in SCC manager. 4435be355c1SMarek Vasut */ 4445be355c1SMarek Vasut static void scc_mgr_set_oct_out1_delay(const u32 write_group, const u32 delay) 4453da42859SDinh Nguyen { 4465be355c1SMarek Vasut const int ratio = RW_MGR_MEM_IF_READ_DQS_WIDTH / 4475be355c1SMarek Vasut RW_MGR_MEM_IF_WRITE_DQS_WIDTH; 4485be355c1SMarek Vasut const int base = write_group * ratio; 4495be355c1SMarek Vasut int i; 4503da42859SDinh Nguyen /* 4513da42859SDinh Nguyen * Load the setting in the SCC manager 4523da42859SDinh Nguyen * Although OCT affects only write data, the OCT delay is controlled 4533da42859SDinh Nguyen * by the DQS logic block which is instantiated once per read group. 4543da42859SDinh Nguyen * For protocols where a write group consists of multiple read groups, 4553da42859SDinh Nguyen * the setting must be set multiple times. 4563da42859SDinh Nguyen */ 4575be355c1SMarek Vasut for (i = 0; i < ratio; i++) 4585be355c1SMarek Vasut scc_mgr_set(SCC_MGR_OCT_OUT1_DELAY_OFFSET, base + i, delay); 4593da42859SDinh Nguyen } 4603da42859SDinh Nguyen 46137a37ca7SMarek Vasut /** 46237a37ca7SMarek Vasut * scc_mgr_set_hhp_extras() - Set HHP extras. 46337a37ca7SMarek Vasut * 46437a37ca7SMarek Vasut * Load the fixed setting in the SCC manager HHP extras. 46537a37ca7SMarek Vasut */ 4663da42859SDinh Nguyen static void scc_mgr_set_hhp_extras(void) 4673da42859SDinh Nguyen { 4683da42859SDinh Nguyen /* 4693da42859SDinh Nguyen * Load the fixed setting in the SCC manager 47037a37ca7SMarek Vasut * bits: 0:0 = 1'b1 - DQS bypass 47137a37ca7SMarek Vasut * bits: 1:1 = 1'b1 - DQ bypass 4723da42859SDinh Nguyen * bits: 4:2 = 3'b001 - rfifo_mode 4733da42859SDinh Nguyen * bits: 6:5 = 2'b01 - rfifo clock_select 4743da42859SDinh Nguyen * bits: 7:7 = 1'b0 - separate gating from ungating setting 4753da42859SDinh Nguyen * bits: 8:8 = 1'b0 - separate OE from Output delay setting 4763da42859SDinh Nguyen */ 47737a37ca7SMarek Vasut const u32 value = (0 << 8) | (0 << 7) | (1 << 5) | 47837a37ca7SMarek Vasut (1 << 2) | (1 << 1) | (1 << 0); 47937a37ca7SMarek Vasut const u32 addr = SDR_PHYGRP_SCCGRP_ADDRESS | 48037a37ca7SMarek Vasut SCC_MGR_HHP_GLOBALS_OFFSET | 48137a37ca7SMarek Vasut SCC_MGR_HHP_EXTRAS_OFFSET; 4823da42859SDinh Nguyen 48337a37ca7SMarek Vasut debug_cond(DLEVEL == 1, "%s:%d Setting HHP Extras\n", 48437a37ca7SMarek Vasut __func__, __LINE__); 48537a37ca7SMarek Vasut writel(value, addr); 48637a37ca7SMarek Vasut debug_cond(DLEVEL == 1, "%s:%d Done Setting HHP Extras\n", 48737a37ca7SMarek Vasut __func__, __LINE__); 4883da42859SDinh Nguyen } 4893da42859SDinh Nguyen 490f42af35bSMarek Vasut /** 491f42af35bSMarek Vasut * scc_mgr_zero_all() - Zero all DQS config 492f42af35bSMarek Vasut * 493f42af35bSMarek Vasut * Zero all DQS config. 4943da42859SDinh Nguyen */ 4953da42859SDinh Nguyen static void scc_mgr_zero_all(void) 4963da42859SDinh Nguyen { 497f42af35bSMarek Vasut int i, r; 4983da42859SDinh Nguyen 4993da42859SDinh Nguyen /* 5003da42859SDinh Nguyen * USER Zero all DQS config settings, across all groups and all 5013da42859SDinh Nguyen * shadow registers 5023da42859SDinh Nguyen */ 503f42af35bSMarek Vasut for (r = 0; r < RW_MGR_MEM_NUMBER_OF_RANKS; 504f42af35bSMarek Vasut r += NUM_RANKS_PER_SHADOW_REG) { 5053da42859SDinh Nguyen for (i = 0; i < RW_MGR_MEM_IF_READ_DQS_WIDTH; i++) { 5063da42859SDinh Nguyen /* 5073da42859SDinh Nguyen * The phases actually don't exist on a per-rank basis, 5083da42859SDinh Nguyen * but there's no harm updating them several times, so 5093da42859SDinh Nguyen * let's keep the code simple. 5103da42859SDinh Nguyen */ 5113da42859SDinh Nguyen scc_mgr_set_dqs_bus_in_delay(i, IO_DQS_IN_RESERVE); 5123da42859SDinh Nguyen scc_mgr_set_dqs_en_phase(i, 0); 5133da42859SDinh Nguyen scc_mgr_set_dqs_en_delay(i, 0); 5143da42859SDinh Nguyen } 5153da42859SDinh Nguyen 5163da42859SDinh Nguyen for (i = 0; i < RW_MGR_MEM_IF_WRITE_DQS_WIDTH; i++) { 5173da42859SDinh Nguyen scc_mgr_set_dqdqs_output_phase(i, 0); 518f42af35bSMarek Vasut /* Arria V/Cyclone V don't have out2. */ 5193da42859SDinh Nguyen scc_mgr_set_oct_out1_delay(i, IO_DQS_OUT_RESERVE); 5203da42859SDinh Nguyen } 5213da42859SDinh Nguyen } 5223da42859SDinh Nguyen 523f42af35bSMarek Vasut /* Multicast to all DQS group enables. */ 5241273dd9eSMarek Vasut writel(0xff, &sdr_scc_mgr->dqs_ena); 5251273dd9eSMarek Vasut writel(0, &sdr_scc_mgr->update); 5263da42859SDinh Nguyen } 5273da42859SDinh Nguyen 528c5c5f537SMarek Vasut /** 529c5c5f537SMarek Vasut * scc_set_bypass_mode() - Set bypass mode and trigger SCC update 530c5c5f537SMarek Vasut * @write_group: Write group 531c5c5f537SMarek Vasut * 532c5c5f537SMarek Vasut * Set bypass mode and trigger SCC update. 533c5c5f537SMarek Vasut */ 534c5c5f537SMarek Vasut static void scc_set_bypass_mode(const u32 write_group) 5353da42859SDinh Nguyen { 536c5c5f537SMarek Vasut /* Multicast to all DQ enables. */ 5371273dd9eSMarek Vasut writel(0xff, &sdr_scc_mgr->dq_ena); 5381273dd9eSMarek Vasut writel(0xff, &sdr_scc_mgr->dm_ena); 5393da42859SDinh Nguyen 540c5c5f537SMarek Vasut /* Update current DQS IO enable. */ 5411273dd9eSMarek Vasut writel(0, &sdr_scc_mgr->dqs_io_ena); 5423da42859SDinh Nguyen 543c5c5f537SMarek Vasut /* Update the DQS logic. */ 5441273dd9eSMarek Vasut writel(write_group, &sdr_scc_mgr->dqs_ena); 5453da42859SDinh Nguyen 546c5c5f537SMarek Vasut /* Hit update. */ 5471273dd9eSMarek Vasut writel(0, &sdr_scc_mgr->update); 5483da42859SDinh Nguyen } 5493da42859SDinh Nguyen 5505e837896SMarek Vasut /** 5515e837896SMarek Vasut * scc_mgr_load_dqs_for_write_group() - Load DQS settings for Write Group 5525e837896SMarek Vasut * @write_group: Write group 5535e837896SMarek Vasut * 5545e837896SMarek Vasut * Load DQS settings for Write Group, do not trigger SCC update. 5555e837896SMarek Vasut */ 5565e837896SMarek Vasut static void scc_mgr_load_dqs_for_write_group(const u32 write_group) 5575ff825b8SMarek Vasut { 5585e837896SMarek Vasut const int ratio = RW_MGR_MEM_IF_READ_DQS_WIDTH / 5595e837896SMarek Vasut RW_MGR_MEM_IF_WRITE_DQS_WIDTH; 5605e837896SMarek Vasut const int base = write_group * ratio; 5615e837896SMarek Vasut int i; 5625ff825b8SMarek Vasut /* 5635e837896SMarek Vasut * Load the setting in the SCC manager 5645ff825b8SMarek Vasut * Although OCT affects only write data, the OCT delay is controlled 5655ff825b8SMarek Vasut * by the DQS logic block which is instantiated once per read group. 5665ff825b8SMarek Vasut * For protocols where a write group consists of multiple read groups, 5675e837896SMarek Vasut * the setting must be set multiple times. 5685ff825b8SMarek Vasut */ 5695e837896SMarek Vasut for (i = 0; i < ratio; i++) 5705e837896SMarek Vasut writel(base + i, &sdr_scc_mgr->dqs_ena); 5715ff825b8SMarek Vasut } 5725ff825b8SMarek Vasut 573d41ea93aSMarek Vasut /** 574d41ea93aSMarek Vasut * scc_mgr_zero_group() - Zero all configs for a group 575d41ea93aSMarek Vasut * 576d41ea93aSMarek Vasut * Zero DQ, DM, DQS and OCT configs for a group. 577d41ea93aSMarek Vasut */ 578d41ea93aSMarek Vasut static void scc_mgr_zero_group(const u32 write_group, const int out_only) 5793da42859SDinh Nguyen { 580d41ea93aSMarek Vasut int i, r; 5813da42859SDinh Nguyen 582d41ea93aSMarek Vasut for (r = 0; r < RW_MGR_MEM_NUMBER_OF_RANKS; 583d41ea93aSMarek Vasut r += NUM_RANKS_PER_SHADOW_REG) { 584d41ea93aSMarek Vasut /* Zero all DQ config settings. */ 5853da42859SDinh Nguyen for (i = 0; i < RW_MGR_MEM_DQ_PER_WRITE_DQS; i++) { 58607aee5bdSMarek Vasut scc_mgr_set_dq_out1_delay(i, 0); 5873da42859SDinh Nguyen if (!out_only) 58807aee5bdSMarek Vasut scc_mgr_set_dq_in_delay(i, 0); 5893da42859SDinh Nguyen } 5903da42859SDinh Nguyen 591d41ea93aSMarek Vasut /* Multicast to all DQ enables. */ 5921273dd9eSMarek Vasut writel(0xff, &sdr_scc_mgr->dq_ena); 5933da42859SDinh Nguyen 594d41ea93aSMarek Vasut /* Zero all DM config settings. */ 595d41ea93aSMarek Vasut for (i = 0; i < RW_MGR_NUM_DM_PER_WRITE_GROUP; i++) 59607aee5bdSMarek Vasut scc_mgr_set_dm_out1_delay(i, 0); 5973da42859SDinh Nguyen 598d41ea93aSMarek Vasut /* Multicast to all DM enables. */ 5991273dd9eSMarek Vasut writel(0xff, &sdr_scc_mgr->dm_ena); 6003da42859SDinh Nguyen 601d41ea93aSMarek Vasut /* Zero all DQS IO settings. */ 6023da42859SDinh Nguyen if (!out_only) 60332675249SMarek Vasut scc_mgr_set_dqs_io_in_delay(0); 604d41ea93aSMarek Vasut 605d41ea93aSMarek Vasut /* Arria V/Cyclone V don't have out2. */ 60632675249SMarek Vasut scc_mgr_set_dqs_out1_delay(IO_DQS_OUT_RESERVE); 6073da42859SDinh Nguyen scc_mgr_set_oct_out1_delay(write_group, IO_DQS_OUT_RESERVE); 6083da42859SDinh Nguyen scc_mgr_load_dqs_for_write_group(write_group); 6093da42859SDinh Nguyen 610d41ea93aSMarek Vasut /* Multicast to all DQS IO enables (only 1 in total). */ 6111273dd9eSMarek Vasut writel(0, &sdr_scc_mgr->dqs_io_ena); 6123da42859SDinh Nguyen 613d41ea93aSMarek Vasut /* Hit update to zero everything. */ 6141273dd9eSMarek Vasut writel(0, &sdr_scc_mgr->update); 6153da42859SDinh Nguyen } 6163da42859SDinh Nguyen } 6173da42859SDinh Nguyen 6183da42859SDinh Nguyen /* 6193da42859SDinh Nguyen * apply and load a particular input delay for the DQ pins in a group 6203da42859SDinh Nguyen * group_bgn is the index of the first dq pin (in the write group) 6213da42859SDinh Nguyen */ 62232675249SMarek Vasut static void scc_mgr_apply_group_dq_in_delay(uint32_t group_bgn, uint32_t delay) 6233da42859SDinh Nguyen { 6243da42859SDinh Nguyen uint32_t i, p; 6253da42859SDinh Nguyen 6263da42859SDinh Nguyen for (i = 0, p = group_bgn; i < RW_MGR_MEM_DQ_PER_READ_DQS; i++, p++) { 62707aee5bdSMarek Vasut scc_mgr_set_dq_in_delay(p, delay); 6283da42859SDinh Nguyen scc_mgr_load_dq(p); 6293da42859SDinh Nguyen } 6303da42859SDinh Nguyen } 6313da42859SDinh Nguyen 632300c2e62SMarek Vasut /** 633300c2e62SMarek Vasut * scc_mgr_apply_group_dq_out1_delay() - Apply and load an output delay for the DQ pins in a group 634300c2e62SMarek Vasut * @delay: Delay value 635300c2e62SMarek Vasut * 636300c2e62SMarek Vasut * Apply and load a particular output delay for the DQ pins in a group. 637300c2e62SMarek Vasut */ 638300c2e62SMarek Vasut static void scc_mgr_apply_group_dq_out1_delay(const u32 delay) 6393da42859SDinh Nguyen { 640300c2e62SMarek Vasut int i; 6413da42859SDinh Nguyen 642300c2e62SMarek Vasut for (i = 0; i < RW_MGR_MEM_DQ_PER_WRITE_DQS; i++) { 643300c2e62SMarek Vasut scc_mgr_set_dq_out1_delay(i, delay); 6443da42859SDinh Nguyen scc_mgr_load_dq(i); 6453da42859SDinh Nguyen } 6463da42859SDinh Nguyen } 6473da42859SDinh Nguyen 6483da42859SDinh Nguyen /* apply and load a particular output delay for the DM pins in a group */ 64932675249SMarek Vasut static void scc_mgr_apply_group_dm_out1_delay(uint32_t delay1) 6503da42859SDinh Nguyen { 6513da42859SDinh Nguyen uint32_t i; 6523da42859SDinh Nguyen 6533da42859SDinh Nguyen for (i = 0; i < RW_MGR_NUM_DM_PER_WRITE_GROUP; i++) { 65407aee5bdSMarek Vasut scc_mgr_set_dm_out1_delay(i, delay1); 6553da42859SDinh Nguyen scc_mgr_load_dm(i); 6563da42859SDinh Nguyen } 6573da42859SDinh Nguyen } 6583da42859SDinh Nguyen 6593da42859SDinh Nguyen 6603da42859SDinh Nguyen /* apply and load delay on both DQS and OCT out1 */ 6613da42859SDinh Nguyen static void scc_mgr_apply_group_dqs_io_and_oct_out1(uint32_t write_group, 6623da42859SDinh Nguyen uint32_t delay) 6633da42859SDinh Nguyen { 66432675249SMarek Vasut scc_mgr_set_dqs_out1_delay(delay); 6653da42859SDinh Nguyen scc_mgr_load_dqs_io(); 6663da42859SDinh Nguyen 6673da42859SDinh Nguyen scc_mgr_set_oct_out1_delay(write_group, delay); 6683da42859SDinh Nguyen scc_mgr_load_dqs_for_write_group(write_group); 6693da42859SDinh Nguyen } 6703da42859SDinh Nguyen 6715cb1b508SMarek Vasut /** 6725cb1b508SMarek Vasut * scc_mgr_apply_group_all_out_delay_add() - Apply a delay to the entire output side: DQ, DM, DQS, OCT 6735cb1b508SMarek Vasut * @write_group: Write group 6745cb1b508SMarek Vasut * @delay: Delay value 6755cb1b508SMarek Vasut * 6765cb1b508SMarek Vasut * Apply a delay to the entire output side: DQ, DM, DQS, OCT. 6775cb1b508SMarek Vasut */ 6788eccde3eSMarek Vasut static void scc_mgr_apply_group_all_out_delay_add(const u32 write_group, 6798eccde3eSMarek Vasut const u32 delay) 6803da42859SDinh Nguyen { 6818eccde3eSMarek Vasut u32 i, new_delay; 6823da42859SDinh Nguyen 6838eccde3eSMarek Vasut /* DQ shift */ 6848eccde3eSMarek Vasut for (i = 0; i < RW_MGR_MEM_DQ_PER_WRITE_DQS; i++) 6853da42859SDinh Nguyen scc_mgr_load_dq(i); 6863da42859SDinh Nguyen 6878eccde3eSMarek Vasut /* DM shift */ 6888eccde3eSMarek Vasut for (i = 0; i < RW_MGR_NUM_DM_PER_WRITE_GROUP; i++) 6893da42859SDinh Nguyen scc_mgr_load_dm(i); 6903da42859SDinh Nguyen 6915cb1b508SMarek Vasut /* DQS shift */ 6925cb1b508SMarek Vasut new_delay = READ_SCC_DQS_IO_OUT2_DELAY + delay; 6933da42859SDinh Nguyen if (new_delay > IO_IO_OUT2_DELAY_MAX) { 6945cb1b508SMarek Vasut debug_cond(DLEVEL == 1, 6955cb1b508SMarek Vasut "%s:%d (%u, %u) DQS: %u > %d; adding %u to OUT1\n", 6965cb1b508SMarek Vasut __func__, __LINE__, write_group, delay, new_delay, 6975cb1b508SMarek Vasut IO_IO_OUT2_DELAY_MAX, 6983da42859SDinh Nguyen new_delay - IO_IO_OUT2_DELAY_MAX); 6995cb1b508SMarek Vasut new_delay -= IO_IO_OUT2_DELAY_MAX; 7005cb1b508SMarek Vasut scc_mgr_set_dqs_out1_delay(new_delay); 7013da42859SDinh Nguyen } 7023da42859SDinh Nguyen 7033da42859SDinh Nguyen scc_mgr_load_dqs_io(); 7043da42859SDinh Nguyen 7055cb1b508SMarek Vasut /* OCT shift */ 7065cb1b508SMarek Vasut new_delay = READ_SCC_OCT_OUT2_DELAY + delay; 7073da42859SDinh Nguyen if (new_delay > IO_IO_OUT2_DELAY_MAX) { 7085cb1b508SMarek Vasut debug_cond(DLEVEL == 1, 7095cb1b508SMarek Vasut "%s:%d (%u, %u) DQS: %u > %d; adding %u to OUT1\n", 7105cb1b508SMarek Vasut __func__, __LINE__, write_group, delay, 7115cb1b508SMarek Vasut new_delay, IO_IO_OUT2_DELAY_MAX, 7123da42859SDinh Nguyen new_delay - IO_IO_OUT2_DELAY_MAX); 7135cb1b508SMarek Vasut new_delay -= IO_IO_OUT2_DELAY_MAX; 7145cb1b508SMarek Vasut scc_mgr_set_oct_out1_delay(write_group, new_delay); 7153da42859SDinh Nguyen } 7163da42859SDinh Nguyen 7173da42859SDinh Nguyen scc_mgr_load_dqs_for_write_group(write_group); 7183da42859SDinh Nguyen } 7193da42859SDinh Nguyen 720f51a7d35SMarek Vasut /** 721f51a7d35SMarek Vasut * scc_mgr_apply_group_all_out_delay_add() - Apply a delay to the entire output side to all ranks 722f51a7d35SMarek Vasut * @write_group: Write group 723f51a7d35SMarek Vasut * @delay: Delay value 724f51a7d35SMarek Vasut * 725f51a7d35SMarek Vasut * Apply a delay to the entire output side (DQ, DM, DQS, OCT) to all ranks. 7263da42859SDinh Nguyen */ 727f51a7d35SMarek Vasut static void 728f51a7d35SMarek Vasut scc_mgr_apply_group_all_out_delay_add_all_ranks(const u32 write_group, 729f51a7d35SMarek Vasut const u32 delay) 7303da42859SDinh Nguyen { 731f51a7d35SMarek Vasut int r; 7323da42859SDinh Nguyen 7333da42859SDinh Nguyen for (r = 0; r < RW_MGR_MEM_NUMBER_OF_RANKS; 7343da42859SDinh Nguyen r += NUM_RANKS_PER_SHADOW_REG) { 7355cb1b508SMarek Vasut scc_mgr_apply_group_all_out_delay_add(write_group, delay); 7361273dd9eSMarek Vasut writel(0, &sdr_scc_mgr->update); 7373da42859SDinh Nguyen } 7383da42859SDinh Nguyen } 7393da42859SDinh Nguyen 740f936f94fSMarek Vasut /** 741f936f94fSMarek Vasut * set_jump_as_return() - Return instruction optimization 742f936f94fSMarek Vasut * 743f936f94fSMarek Vasut * Optimization used to recover some slots in ddr3 inst_rom could be 744f936f94fSMarek Vasut * applied to other protocols if we wanted to 745f936f94fSMarek Vasut */ 7463da42859SDinh Nguyen static void set_jump_as_return(void) 7473da42859SDinh Nguyen { 7483da42859SDinh Nguyen /* 749f936f94fSMarek Vasut * To save space, we replace return with jump to special shared 7503da42859SDinh Nguyen * RETURN instruction so we set the counter to large value so that 751f936f94fSMarek Vasut * we always jump. 7523da42859SDinh Nguyen */ 7531273dd9eSMarek Vasut writel(0xff, &sdr_rw_load_mgr_regs->load_cntr0); 7541273dd9eSMarek Vasut writel(RW_MGR_RETURN, &sdr_rw_load_jump_mgr_regs->load_jump_add0); 7553da42859SDinh Nguyen } 7563da42859SDinh Nguyen 7573da42859SDinh Nguyen /* 7583da42859SDinh Nguyen * should always use constants as argument to ensure all computations are 7593da42859SDinh Nguyen * performed at compile time 7603da42859SDinh Nguyen */ 7613da42859SDinh Nguyen static void delay_for_n_mem_clocks(const uint32_t clocks) 7623da42859SDinh Nguyen { 7633da42859SDinh Nguyen uint32_t afi_clocks; 7643da42859SDinh Nguyen uint8_t inner = 0; 7653da42859SDinh Nguyen uint8_t outer = 0; 7663da42859SDinh Nguyen uint16_t c_loop = 0; 7673da42859SDinh Nguyen 7683da42859SDinh Nguyen debug("%s:%d: clocks=%u ... start\n", __func__, __LINE__, clocks); 7693da42859SDinh Nguyen 7703da42859SDinh Nguyen 7713da42859SDinh Nguyen afi_clocks = (clocks + AFI_RATE_RATIO-1) / AFI_RATE_RATIO; 7723da42859SDinh Nguyen /* scale (rounding up) to get afi clocks */ 7733da42859SDinh Nguyen 7743da42859SDinh Nguyen /* 7753da42859SDinh Nguyen * Note, we don't bother accounting for being off a little bit 7763da42859SDinh Nguyen * because of a few extra instructions in outer loops 7773da42859SDinh Nguyen * Note, the loops have a test at the end, and do the test before 7783da42859SDinh Nguyen * the decrement, and so always perform the loop 7793da42859SDinh Nguyen * 1 time more than the counter value 7803da42859SDinh Nguyen */ 7813da42859SDinh Nguyen if (afi_clocks == 0) { 7823da42859SDinh Nguyen ; 7833da42859SDinh Nguyen } else if (afi_clocks <= 0x100) { 7843da42859SDinh Nguyen inner = afi_clocks-1; 7853da42859SDinh Nguyen outer = 0; 7863da42859SDinh Nguyen c_loop = 0; 7873da42859SDinh Nguyen } else if (afi_clocks <= 0x10000) { 7883da42859SDinh Nguyen inner = 0xff; 7893da42859SDinh Nguyen outer = (afi_clocks-1) >> 8; 7903da42859SDinh Nguyen c_loop = 0; 7913da42859SDinh Nguyen } else { 7923da42859SDinh Nguyen inner = 0xff; 7933da42859SDinh Nguyen outer = 0xff; 7943da42859SDinh Nguyen c_loop = (afi_clocks-1) >> 16; 7953da42859SDinh Nguyen } 7963da42859SDinh Nguyen 7973da42859SDinh Nguyen /* 7983da42859SDinh Nguyen * rom instructions are structured as follows: 7993da42859SDinh Nguyen * 8003da42859SDinh Nguyen * IDLE_LOOP2: jnz cntr0, TARGET_A 8013da42859SDinh Nguyen * IDLE_LOOP1: jnz cntr1, TARGET_B 8023da42859SDinh Nguyen * return 8033da42859SDinh Nguyen * 8043da42859SDinh Nguyen * so, when doing nested loops, TARGET_A is set to IDLE_LOOP2, and 8053da42859SDinh Nguyen * TARGET_B is set to IDLE_LOOP2 as well 8063da42859SDinh Nguyen * 8073da42859SDinh Nguyen * if we have no outer loop, though, then we can use IDLE_LOOP1 only, 8083da42859SDinh Nguyen * and set TARGET_B to IDLE_LOOP1 and we skip IDLE_LOOP2 entirely 8093da42859SDinh Nguyen * 8103da42859SDinh Nguyen * a little confusing, but it helps save precious space in the inst_rom 8113da42859SDinh Nguyen * and sequencer rom and keeps the delays more accurate and reduces 8123da42859SDinh Nguyen * overhead 8133da42859SDinh Nguyen */ 8143da42859SDinh Nguyen if (afi_clocks <= 0x100) { 8151273dd9eSMarek Vasut writel(SKIP_DELAY_LOOP_VALUE_OR_ZERO(inner), 8161273dd9eSMarek Vasut &sdr_rw_load_mgr_regs->load_cntr1); 8173da42859SDinh Nguyen 8181273dd9eSMarek Vasut writel(RW_MGR_IDLE_LOOP1, 8191273dd9eSMarek Vasut &sdr_rw_load_jump_mgr_regs->load_jump_add1); 8203da42859SDinh Nguyen 8211273dd9eSMarek Vasut writel(RW_MGR_IDLE_LOOP1, SDR_PHYGRP_RWMGRGRP_ADDRESS | 8221273dd9eSMarek Vasut RW_MGR_RUN_SINGLE_GROUP_OFFSET); 8233da42859SDinh Nguyen } else { 8241273dd9eSMarek Vasut writel(SKIP_DELAY_LOOP_VALUE_OR_ZERO(inner), 8251273dd9eSMarek Vasut &sdr_rw_load_mgr_regs->load_cntr0); 8263da42859SDinh Nguyen 8271273dd9eSMarek Vasut writel(SKIP_DELAY_LOOP_VALUE_OR_ZERO(outer), 8281273dd9eSMarek Vasut &sdr_rw_load_mgr_regs->load_cntr1); 8293da42859SDinh Nguyen 8301273dd9eSMarek Vasut writel(RW_MGR_IDLE_LOOP2, 8311273dd9eSMarek Vasut &sdr_rw_load_jump_mgr_regs->load_jump_add0); 8323da42859SDinh Nguyen 8331273dd9eSMarek Vasut writel(RW_MGR_IDLE_LOOP2, 8341273dd9eSMarek Vasut &sdr_rw_load_jump_mgr_regs->load_jump_add1); 8353da42859SDinh Nguyen 8363da42859SDinh Nguyen /* hack to get around compiler not being smart enough */ 8373da42859SDinh Nguyen if (afi_clocks <= 0x10000) { 8383da42859SDinh Nguyen /* only need to run once */ 8391273dd9eSMarek Vasut writel(RW_MGR_IDLE_LOOP2, SDR_PHYGRP_RWMGRGRP_ADDRESS | 8401273dd9eSMarek Vasut RW_MGR_RUN_SINGLE_GROUP_OFFSET); 8413da42859SDinh Nguyen } else { 8423da42859SDinh Nguyen do { 8431273dd9eSMarek Vasut writel(RW_MGR_IDLE_LOOP2, 8441273dd9eSMarek Vasut SDR_PHYGRP_RWMGRGRP_ADDRESS | 8451273dd9eSMarek Vasut RW_MGR_RUN_SINGLE_GROUP_OFFSET); 8463da42859SDinh Nguyen } while (c_loop-- != 0); 8473da42859SDinh Nguyen } 8483da42859SDinh Nguyen } 8493da42859SDinh Nguyen debug("%s:%d clocks=%u ... end\n", __func__, __LINE__, clocks); 8503da42859SDinh Nguyen } 8513da42859SDinh Nguyen 852944fe719SMarek Vasut /** 853944fe719SMarek Vasut * rw_mgr_mem_init_load_regs() - Load instruction registers 854944fe719SMarek Vasut * @cntr0: Counter 0 value 855944fe719SMarek Vasut * @cntr1: Counter 1 value 856944fe719SMarek Vasut * @cntr2: Counter 2 value 857944fe719SMarek Vasut * @jump: Jump instruction value 858944fe719SMarek Vasut * 859944fe719SMarek Vasut * Load instruction registers. 860944fe719SMarek Vasut */ 861944fe719SMarek Vasut static void rw_mgr_mem_init_load_regs(u32 cntr0, u32 cntr1, u32 cntr2, u32 jump) 862944fe719SMarek Vasut { 863944fe719SMarek Vasut uint32_t grpaddr = SDR_PHYGRP_RWMGRGRP_ADDRESS | 864944fe719SMarek Vasut RW_MGR_RUN_SINGLE_GROUP_OFFSET; 865944fe719SMarek Vasut 866944fe719SMarek Vasut /* Load counters */ 867944fe719SMarek Vasut writel(SKIP_DELAY_LOOP_VALUE_OR_ZERO(cntr0), 868944fe719SMarek Vasut &sdr_rw_load_mgr_regs->load_cntr0); 869944fe719SMarek Vasut writel(SKIP_DELAY_LOOP_VALUE_OR_ZERO(cntr1), 870944fe719SMarek Vasut &sdr_rw_load_mgr_regs->load_cntr1); 871944fe719SMarek Vasut writel(SKIP_DELAY_LOOP_VALUE_OR_ZERO(cntr2), 872944fe719SMarek Vasut &sdr_rw_load_mgr_regs->load_cntr2); 873944fe719SMarek Vasut 874944fe719SMarek Vasut /* Load jump address */ 875944fe719SMarek Vasut writel(jump, &sdr_rw_load_jump_mgr_regs->load_jump_add0); 876944fe719SMarek Vasut writel(jump, &sdr_rw_load_jump_mgr_regs->load_jump_add1); 877944fe719SMarek Vasut writel(jump, &sdr_rw_load_jump_mgr_regs->load_jump_add2); 878944fe719SMarek Vasut 879944fe719SMarek Vasut /* Execute count instruction */ 880944fe719SMarek Vasut writel(jump, grpaddr); 881944fe719SMarek Vasut } 882944fe719SMarek Vasut 883ecd2334aSMarek Vasut /** 884ecd2334aSMarek Vasut * rw_mgr_mem_load_user() - Load user calibration values 885ecd2334aSMarek Vasut * @fin1: Final instruction 1 886ecd2334aSMarek Vasut * @fin2: Final instruction 2 887ecd2334aSMarek Vasut * @precharge: If 1, precharge the banks at the end 888ecd2334aSMarek Vasut * 889ecd2334aSMarek Vasut * Load user calibration values and optionally precharge the banks. 890ecd2334aSMarek Vasut */ 891ecd2334aSMarek Vasut static void rw_mgr_mem_load_user(const u32 fin1, const u32 fin2, 892ecd2334aSMarek Vasut const int precharge) 893ecd2334aSMarek Vasut { 894ecd2334aSMarek Vasut u32 grpaddr = SDR_PHYGRP_RWMGRGRP_ADDRESS | 895ecd2334aSMarek Vasut RW_MGR_RUN_SINGLE_GROUP_OFFSET; 896ecd2334aSMarek Vasut u32 r; 897ecd2334aSMarek Vasut 898ecd2334aSMarek Vasut for (r = 0; r < RW_MGR_MEM_NUMBER_OF_RANKS; r++) { 899ecd2334aSMarek Vasut if (param->skip_ranks[r]) { 900ecd2334aSMarek Vasut /* request to skip the rank */ 901ecd2334aSMarek Vasut continue; 902ecd2334aSMarek Vasut } 903ecd2334aSMarek Vasut 904ecd2334aSMarek Vasut /* set rank */ 905ecd2334aSMarek Vasut set_rank_and_odt_mask(r, RW_MGR_ODT_MODE_OFF); 906ecd2334aSMarek Vasut 907ecd2334aSMarek Vasut /* precharge all banks ... */ 908ecd2334aSMarek Vasut if (precharge) 909ecd2334aSMarek Vasut writel(RW_MGR_PRECHARGE_ALL, grpaddr); 910ecd2334aSMarek Vasut 911ecd2334aSMarek Vasut /* 912ecd2334aSMarek Vasut * USER Use Mirror-ed commands for odd ranks if address 913ecd2334aSMarek Vasut * mirrorring is on 914ecd2334aSMarek Vasut */ 915ecd2334aSMarek Vasut if ((RW_MGR_MEM_ADDRESS_MIRRORING >> r) & 0x1) { 916ecd2334aSMarek Vasut set_jump_as_return(); 917ecd2334aSMarek Vasut writel(RW_MGR_MRS2_MIRR, grpaddr); 918ecd2334aSMarek Vasut delay_for_n_mem_clocks(4); 919ecd2334aSMarek Vasut set_jump_as_return(); 920ecd2334aSMarek Vasut writel(RW_MGR_MRS3_MIRR, grpaddr); 921ecd2334aSMarek Vasut delay_for_n_mem_clocks(4); 922ecd2334aSMarek Vasut set_jump_as_return(); 923ecd2334aSMarek Vasut writel(RW_MGR_MRS1_MIRR, grpaddr); 924ecd2334aSMarek Vasut delay_for_n_mem_clocks(4); 925ecd2334aSMarek Vasut set_jump_as_return(); 926ecd2334aSMarek Vasut writel(fin1, grpaddr); 927ecd2334aSMarek Vasut } else { 928ecd2334aSMarek Vasut set_jump_as_return(); 929ecd2334aSMarek Vasut writel(RW_MGR_MRS2, grpaddr); 930ecd2334aSMarek Vasut delay_for_n_mem_clocks(4); 931ecd2334aSMarek Vasut set_jump_as_return(); 932ecd2334aSMarek Vasut writel(RW_MGR_MRS3, grpaddr); 933ecd2334aSMarek Vasut delay_for_n_mem_clocks(4); 934ecd2334aSMarek Vasut set_jump_as_return(); 935ecd2334aSMarek Vasut writel(RW_MGR_MRS1, grpaddr); 936ecd2334aSMarek Vasut set_jump_as_return(); 937ecd2334aSMarek Vasut writel(fin2, grpaddr); 938ecd2334aSMarek Vasut } 939ecd2334aSMarek Vasut 940ecd2334aSMarek Vasut if (precharge) 941ecd2334aSMarek Vasut continue; 942ecd2334aSMarek Vasut 943ecd2334aSMarek Vasut set_jump_as_return(); 944ecd2334aSMarek Vasut writel(RW_MGR_ZQCL, grpaddr); 945ecd2334aSMarek Vasut 946ecd2334aSMarek Vasut /* tZQinit = tDLLK = 512 ck cycles */ 947ecd2334aSMarek Vasut delay_for_n_mem_clocks(512); 948ecd2334aSMarek Vasut } 949ecd2334aSMarek Vasut } 950ecd2334aSMarek Vasut 9513da42859SDinh Nguyen static void rw_mgr_mem_initialize(void) 9523da42859SDinh Nguyen { 9533da42859SDinh Nguyen debug("%s:%d\n", __func__, __LINE__); 9543da42859SDinh Nguyen 9553da42859SDinh Nguyen /* The reset / cke part of initialization is broadcasted to all ranks */ 9561273dd9eSMarek Vasut writel(RW_MGR_RANK_ALL, SDR_PHYGRP_RWMGRGRP_ADDRESS | 9571273dd9eSMarek Vasut RW_MGR_SET_CS_AND_ODT_MASK_OFFSET); 9583da42859SDinh Nguyen 9593da42859SDinh Nguyen /* 9603da42859SDinh Nguyen * Here's how you load register for a loop 9613da42859SDinh Nguyen * Counters are located @ 0x800 9623da42859SDinh Nguyen * Jump address are located @ 0xC00 9633da42859SDinh Nguyen * For both, registers 0 to 3 are selected using bits 3 and 2, like 9643da42859SDinh Nguyen * in 0x800, 0x804, 0x808, 0x80C and 0xC00, 0xC04, 0xC08, 0xC0C 9653da42859SDinh Nguyen * I know this ain't pretty, but Avalon bus throws away the 2 least 9663da42859SDinh Nguyen * significant bits 9673da42859SDinh Nguyen */ 9683da42859SDinh Nguyen 9693da42859SDinh Nguyen /* start with memory RESET activated */ 9703da42859SDinh Nguyen 9713da42859SDinh Nguyen /* tINIT = 200us */ 9723da42859SDinh Nguyen 9733da42859SDinh Nguyen /* 9743da42859SDinh Nguyen * 200us @ 266MHz (3.75 ns) ~ 54000 clock cycles 9753da42859SDinh Nguyen * If a and b are the number of iteration in 2 nested loops 9763da42859SDinh Nguyen * it takes the following number of cycles to complete the operation: 9773da42859SDinh Nguyen * number_of_cycles = ((2 + n) * a + 2) * b 9783da42859SDinh Nguyen * where n is the number of instruction in the inner loop 9793da42859SDinh Nguyen * One possible solution is n = 0 , a = 256 , b = 106 => a = FF, 9803da42859SDinh Nguyen * b = 6A 9813da42859SDinh Nguyen */ 982944fe719SMarek Vasut rw_mgr_mem_init_load_regs(SEQ_TINIT_CNTR0_VAL, SEQ_TINIT_CNTR1_VAL, 983944fe719SMarek Vasut SEQ_TINIT_CNTR2_VAL, 984944fe719SMarek Vasut RW_MGR_INIT_RESET_0_CKE_0); 9853da42859SDinh Nguyen 9863da42859SDinh Nguyen /* indicate that memory is stable */ 9871273dd9eSMarek Vasut writel(1, &phy_mgr_cfg->reset_mem_stbl); 9883da42859SDinh Nguyen 9893da42859SDinh Nguyen /* 9903da42859SDinh Nguyen * transition the RESET to high 9913da42859SDinh Nguyen * Wait for 500us 9923da42859SDinh Nguyen */ 9933da42859SDinh Nguyen 9943da42859SDinh Nguyen /* 9953da42859SDinh Nguyen * 500us @ 266MHz (3.75 ns) ~ 134000 clock cycles 9963da42859SDinh Nguyen * If a and b are the number of iteration in 2 nested loops 9973da42859SDinh Nguyen * it takes the following number of cycles to complete the operation 9983da42859SDinh Nguyen * number_of_cycles = ((2 + n) * a + 2) * b 9993da42859SDinh Nguyen * where n is the number of instruction in the inner loop 10003da42859SDinh Nguyen * One possible solution is n = 2 , a = 131 , b = 256 => a = 83, 10013da42859SDinh Nguyen * b = FF 10023da42859SDinh Nguyen */ 1003944fe719SMarek Vasut rw_mgr_mem_init_load_regs(SEQ_TRESET_CNTR0_VAL, SEQ_TRESET_CNTR1_VAL, 1004944fe719SMarek Vasut SEQ_TRESET_CNTR2_VAL, 1005944fe719SMarek Vasut RW_MGR_INIT_RESET_1_CKE_0); 10063da42859SDinh Nguyen 10073da42859SDinh Nguyen /* bring up clock enable */ 10083da42859SDinh Nguyen 10093da42859SDinh Nguyen /* tXRP < 250 ck cycles */ 10103da42859SDinh Nguyen delay_for_n_mem_clocks(250); 10113da42859SDinh Nguyen 1012ecd2334aSMarek Vasut rw_mgr_mem_load_user(RW_MGR_MRS0_DLL_RESET_MIRR, RW_MGR_MRS0_DLL_RESET, 1013ecd2334aSMarek Vasut 0); 10143da42859SDinh Nguyen } 10153da42859SDinh Nguyen 10163da42859SDinh Nguyen /* 10173da42859SDinh Nguyen * At the end of calibration we have to program the user settings in, and 10183da42859SDinh Nguyen * USER hand off the memory to the user. 10193da42859SDinh Nguyen */ 10203da42859SDinh Nguyen static void rw_mgr_mem_handoff(void) 10213da42859SDinh Nguyen { 1022ecd2334aSMarek Vasut rw_mgr_mem_load_user(RW_MGR_MRS0_USER_MIRR, RW_MGR_MRS0_USER, 1); 10233da42859SDinh Nguyen /* 10243da42859SDinh Nguyen * USER need to wait tMOD (12CK or 15ns) time before issuing 10253da42859SDinh Nguyen * other commands, but we will have plenty of NIOS cycles before 10263da42859SDinh Nguyen * actual handoff so its okay. 10273da42859SDinh Nguyen */ 10283da42859SDinh Nguyen } 10293da42859SDinh Nguyen 10303da42859SDinh Nguyen /* 10313da42859SDinh Nguyen * performs a guaranteed read on the patterns we are going to use during a 10323da42859SDinh Nguyen * read test to ensure memory works 10333da42859SDinh Nguyen */ 10343da42859SDinh Nguyen static uint32_t rw_mgr_mem_calibrate_read_test_patterns(uint32_t rank_bgn, 10353da42859SDinh Nguyen uint32_t group, uint32_t num_tries, uint32_t *bit_chk, 10363da42859SDinh Nguyen uint32_t all_ranks) 10373da42859SDinh Nguyen { 10383da42859SDinh Nguyen uint32_t r, vg; 10393da42859SDinh Nguyen uint32_t correct_mask_vg; 10403da42859SDinh Nguyen uint32_t tmp_bit_chk; 10413da42859SDinh Nguyen uint32_t rank_end = all_ranks ? RW_MGR_MEM_NUMBER_OF_RANKS : 10423da42859SDinh Nguyen (rank_bgn + NUM_RANKS_PER_SHADOW_REG); 10433da42859SDinh Nguyen uint32_t addr; 10443da42859SDinh Nguyen uint32_t base_rw_mgr; 10453da42859SDinh Nguyen 10463da42859SDinh Nguyen *bit_chk = param->read_correct_mask; 10473da42859SDinh Nguyen correct_mask_vg = param->read_correct_mask_vg; 10483da42859SDinh Nguyen 10493da42859SDinh Nguyen for (r = rank_bgn; r < rank_end; r++) { 10503da42859SDinh Nguyen if (param->skip_ranks[r]) 10513da42859SDinh Nguyen /* request to skip the rank */ 10523da42859SDinh Nguyen continue; 10533da42859SDinh Nguyen 10543da42859SDinh Nguyen /* set rank */ 10553da42859SDinh Nguyen set_rank_and_odt_mask(r, RW_MGR_ODT_MODE_READ_WRITE); 10563da42859SDinh Nguyen 10573da42859SDinh Nguyen /* Load up a constant bursts of read commands */ 10581273dd9eSMarek Vasut writel(0x20, &sdr_rw_load_mgr_regs->load_cntr0); 10591273dd9eSMarek Vasut writel(RW_MGR_GUARANTEED_READ, 10601273dd9eSMarek Vasut &sdr_rw_load_jump_mgr_regs->load_jump_add0); 10613da42859SDinh Nguyen 10621273dd9eSMarek Vasut writel(0x20, &sdr_rw_load_mgr_regs->load_cntr1); 10631273dd9eSMarek Vasut writel(RW_MGR_GUARANTEED_READ_CONT, 10641273dd9eSMarek Vasut &sdr_rw_load_jump_mgr_regs->load_jump_add1); 10653da42859SDinh Nguyen 10663da42859SDinh Nguyen tmp_bit_chk = 0; 10673da42859SDinh Nguyen for (vg = RW_MGR_MEM_VIRTUAL_GROUPS_PER_READ_DQS-1; ; vg--) { 10683da42859SDinh Nguyen /* reset the fifos to get pointers to known state */ 10693da42859SDinh Nguyen 10701273dd9eSMarek Vasut writel(0, &phy_mgr_cmd->fifo_reset); 10711273dd9eSMarek Vasut writel(0, SDR_PHYGRP_RWMGRGRP_ADDRESS | 10721273dd9eSMarek Vasut RW_MGR_RESET_READ_DATAPATH_OFFSET); 10733da42859SDinh Nguyen 10743da42859SDinh Nguyen tmp_bit_chk = tmp_bit_chk << (RW_MGR_MEM_DQ_PER_READ_DQS 10753da42859SDinh Nguyen / RW_MGR_MEM_VIRTUAL_GROUPS_PER_READ_DQS); 10763da42859SDinh Nguyen 1077c4815f76SMarek Vasut addr = SDR_PHYGRP_RWMGRGRP_ADDRESS | RW_MGR_RUN_SINGLE_GROUP_OFFSET; 107817fdc916SMarek Vasut writel(RW_MGR_GUARANTEED_READ, addr + 10793da42859SDinh Nguyen ((group * RW_MGR_MEM_VIRTUAL_GROUPS_PER_READ_DQS + 10803da42859SDinh Nguyen vg) << 2)); 10813da42859SDinh Nguyen 10821273dd9eSMarek Vasut base_rw_mgr = readl(SDR_PHYGRP_RWMGRGRP_ADDRESS); 10833da42859SDinh Nguyen tmp_bit_chk = tmp_bit_chk | (correct_mask_vg & (~base_rw_mgr)); 10843da42859SDinh Nguyen 10853da42859SDinh Nguyen if (vg == 0) 10863da42859SDinh Nguyen break; 10873da42859SDinh Nguyen } 10883da42859SDinh Nguyen *bit_chk &= tmp_bit_chk; 10893da42859SDinh Nguyen } 10903da42859SDinh Nguyen 1091c4815f76SMarek Vasut addr = SDR_PHYGRP_RWMGRGRP_ADDRESS | RW_MGR_RUN_SINGLE_GROUP_OFFSET; 109217fdc916SMarek Vasut writel(RW_MGR_CLEAR_DQS_ENABLE, addr + (group << 2)); 10933da42859SDinh Nguyen 10943da42859SDinh Nguyen set_rank_and_odt_mask(0, RW_MGR_ODT_MODE_OFF); 10953da42859SDinh Nguyen debug_cond(DLEVEL == 1, "%s:%d test_load_patterns(%u,ALL) => (%u == %u) =>\ 10963da42859SDinh Nguyen %lu\n", __func__, __LINE__, group, *bit_chk, param->read_correct_mask, 10973da42859SDinh Nguyen (long unsigned int)(*bit_chk == param->read_correct_mask)); 10983da42859SDinh Nguyen return *bit_chk == param->read_correct_mask; 10993da42859SDinh Nguyen } 11003da42859SDinh Nguyen 11013da42859SDinh Nguyen static uint32_t rw_mgr_mem_calibrate_read_test_patterns_all_ranks 11023da42859SDinh Nguyen (uint32_t group, uint32_t num_tries, uint32_t *bit_chk) 11033da42859SDinh Nguyen { 11043da42859SDinh Nguyen return rw_mgr_mem_calibrate_read_test_patterns(0, group, 11053da42859SDinh Nguyen num_tries, bit_chk, 1); 11063da42859SDinh Nguyen } 11073da42859SDinh Nguyen 11083da42859SDinh Nguyen /* load up the patterns we are going to use during a read test */ 11093da42859SDinh Nguyen static void rw_mgr_mem_calibrate_read_load_patterns(uint32_t rank_bgn, 11103da42859SDinh Nguyen uint32_t all_ranks) 11113da42859SDinh Nguyen { 11123da42859SDinh Nguyen uint32_t r; 11133da42859SDinh Nguyen uint32_t rank_end = all_ranks ? RW_MGR_MEM_NUMBER_OF_RANKS : 11143da42859SDinh Nguyen (rank_bgn + NUM_RANKS_PER_SHADOW_REG); 11153da42859SDinh Nguyen 11163da42859SDinh Nguyen debug("%s:%d\n", __func__, __LINE__); 11173da42859SDinh Nguyen for (r = rank_bgn; r < rank_end; r++) { 11183da42859SDinh Nguyen if (param->skip_ranks[r]) 11193da42859SDinh Nguyen /* request to skip the rank */ 11203da42859SDinh Nguyen continue; 11213da42859SDinh Nguyen 11223da42859SDinh Nguyen /* set rank */ 11233da42859SDinh Nguyen set_rank_and_odt_mask(r, RW_MGR_ODT_MODE_READ_WRITE); 11243da42859SDinh Nguyen 11253da42859SDinh Nguyen /* Load up a constant bursts */ 11261273dd9eSMarek Vasut writel(0x20, &sdr_rw_load_mgr_regs->load_cntr0); 11273da42859SDinh Nguyen 11281273dd9eSMarek Vasut writel(RW_MGR_GUARANTEED_WRITE_WAIT0, 11291273dd9eSMarek Vasut &sdr_rw_load_jump_mgr_regs->load_jump_add0); 11303da42859SDinh Nguyen 11311273dd9eSMarek Vasut writel(0x20, &sdr_rw_load_mgr_regs->load_cntr1); 11323da42859SDinh Nguyen 11331273dd9eSMarek Vasut writel(RW_MGR_GUARANTEED_WRITE_WAIT1, 11341273dd9eSMarek Vasut &sdr_rw_load_jump_mgr_regs->load_jump_add1); 11353da42859SDinh Nguyen 11361273dd9eSMarek Vasut writel(0x04, &sdr_rw_load_mgr_regs->load_cntr2); 11373da42859SDinh Nguyen 11381273dd9eSMarek Vasut writel(RW_MGR_GUARANTEED_WRITE_WAIT2, 11391273dd9eSMarek Vasut &sdr_rw_load_jump_mgr_regs->load_jump_add2); 11403da42859SDinh Nguyen 11411273dd9eSMarek Vasut writel(0x04, &sdr_rw_load_mgr_regs->load_cntr3); 11423da42859SDinh Nguyen 11431273dd9eSMarek Vasut writel(RW_MGR_GUARANTEED_WRITE_WAIT3, 11441273dd9eSMarek Vasut &sdr_rw_load_jump_mgr_regs->load_jump_add3); 11453da42859SDinh Nguyen 11461273dd9eSMarek Vasut writel(RW_MGR_GUARANTEED_WRITE, SDR_PHYGRP_RWMGRGRP_ADDRESS | 11471273dd9eSMarek Vasut RW_MGR_RUN_SINGLE_GROUP_OFFSET); 11483da42859SDinh Nguyen } 11493da42859SDinh Nguyen 11503da42859SDinh Nguyen set_rank_and_odt_mask(0, RW_MGR_ODT_MODE_OFF); 11513da42859SDinh Nguyen } 11523da42859SDinh Nguyen 11533da42859SDinh Nguyen /* 11543da42859SDinh Nguyen * try a read and see if it returns correct data back. has dummy reads 11553da42859SDinh Nguyen * inserted into the mix used to align dqs enable. has more thorough checks 11563da42859SDinh Nguyen * than the regular read test. 11573da42859SDinh Nguyen */ 11583da42859SDinh Nguyen static uint32_t rw_mgr_mem_calibrate_read_test(uint32_t rank_bgn, uint32_t group, 11593da42859SDinh Nguyen uint32_t num_tries, uint32_t all_correct, uint32_t *bit_chk, 11603da42859SDinh Nguyen uint32_t all_groups, uint32_t all_ranks) 11613da42859SDinh Nguyen { 11623da42859SDinh Nguyen uint32_t r, vg; 11633da42859SDinh Nguyen uint32_t correct_mask_vg; 11643da42859SDinh Nguyen uint32_t tmp_bit_chk; 11653da42859SDinh Nguyen uint32_t rank_end = all_ranks ? RW_MGR_MEM_NUMBER_OF_RANKS : 11663da42859SDinh Nguyen (rank_bgn + NUM_RANKS_PER_SHADOW_REG); 11673da42859SDinh Nguyen uint32_t addr; 11683da42859SDinh Nguyen uint32_t base_rw_mgr; 11693da42859SDinh Nguyen 11703da42859SDinh Nguyen *bit_chk = param->read_correct_mask; 11713da42859SDinh Nguyen correct_mask_vg = param->read_correct_mask_vg; 11723da42859SDinh Nguyen 11733da42859SDinh Nguyen uint32_t quick_read_mode = (((STATIC_CALIB_STEPS) & 11743da42859SDinh Nguyen CALIB_SKIP_DELAY_SWEEPS) && ENABLE_SUPER_QUICK_CALIBRATION); 11753da42859SDinh Nguyen 11763da42859SDinh Nguyen for (r = rank_bgn; r < rank_end; r++) { 11773da42859SDinh Nguyen if (param->skip_ranks[r]) 11783da42859SDinh Nguyen /* request to skip the rank */ 11793da42859SDinh Nguyen continue; 11803da42859SDinh Nguyen 11813da42859SDinh Nguyen /* set rank */ 11823da42859SDinh Nguyen set_rank_and_odt_mask(r, RW_MGR_ODT_MODE_READ_WRITE); 11833da42859SDinh Nguyen 11841273dd9eSMarek Vasut writel(0x10, &sdr_rw_load_mgr_regs->load_cntr1); 11853da42859SDinh Nguyen 11861273dd9eSMarek Vasut writel(RW_MGR_READ_B2B_WAIT1, 11871273dd9eSMarek Vasut &sdr_rw_load_jump_mgr_regs->load_jump_add1); 11883da42859SDinh Nguyen 11891273dd9eSMarek Vasut writel(0x10, &sdr_rw_load_mgr_regs->load_cntr2); 11901273dd9eSMarek Vasut writel(RW_MGR_READ_B2B_WAIT2, 11911273dd9eSMarek Vasut &sdr_rw_load_jump_mgr_regs->load_jump_add2); 11923da42859SDinh Nguyen 11933da42859SDinh Nguyen if (quick_read_mode) 11941273dd9eSMarek Vasut writel(0x1, &sdr_rw_load_mgr_regs->load_cntr0); 11953da42859SDinh Nguyen /* need at least two (1+1) reads to capture failures */ 11963da42859SDinh Nguyen else if (all_groups) 11971273dd9eSMarek Vasut writel(0x06, &sdr_rw_load_mgr_regs->load_cntr0); 11983da42859SDinh Nguyen else 11991273dd9eSMarek Vasut writel(0x32, &sdr_rw_load_mgr_regs->load_cntr0); 12003da42859SDinh Nguyen 12011273dd9eSMarek Vasut writel(RW_MGR_READ_B2B, 12021273dd9eSMarek Vasut &sdr_rw_load_jump_mgr_regs->load_jump_add0); 12033da42859SDinh Nguyen if (all_groups) 12043da42859SDinh Nguyen writel(RW_MGR_MEM_IF_READ_DQS_WIDTH * 12053da42859SDinh Nguyen RW_MGR_MEM_VIRTUAL_GROUPS_PER_READ_DQS - 1, 12061273dd9eSMarek Vasut &sdr_rw_load_mgr_regs->load_cntr3); 12073da42859SDinh Nguyen else 12081273dd9eSMarek Vasut writel(0x0, &sdr_rw_load_mgr_regs->load_cntr3); 12093da42859SDinh Nguyen 12101273dd9eSMarek Vasut writel(RW_MGR_READ_B2B, 12111273dd9eSMarek Vasut &sdr_rw_load_jump_mgr_regs->load_jump_add3); 12123da42859SDinh Nguyen 12133da42859SDinh Nguyen tmp_bit_chk = 0; 12143da42859SDinh Nguyen for (vg = RW_MGR_MEM_VIRTUAL_GROUPS_PER_READ_DQS-1; ; vg--) { 12153da42859SDinh Nguyen /* reset the fifos to get pointers to known state */ 12161273dd9eSMarek Vasut writel(0, &phy_mgr_cmd->fifo_reset); 12171273dd9eSMarek Vasut writel(0, SDR_PHYGRP_RWMGRGRP_ADDRESS | 12181273dd9eSMarek Vasut RW_MGR_RESET_READ_DATAPATH_OFFSET); 12193da42859SDinh Nguyen 12203da42859SDinh Nguyen tmp_bit_chk = tmp_bit_chk << (RW_MGR_MEM_DQ_PER_READ_DQS 12213da42859SDinh Nguyen / RW_MGR_MEM_VIRTUAL_GROUPS_PER_READ_DQS); 12223da42859SDinh Nguyen 1223c4815f76SMarek Vasut if (all_groups) 1224c4815f76SMarek Vasut addr = SDR_PHYGRP_RWMGRGRP_ADDRESS | RW_MGR_RUN_ALL_GROUPS_OFFSET; 1225c4815f76SMarek Vasut else 1226c4815f76SMarek Vasut addr = SDR_PHYGRP_RWMGRGRP_ADDRESS | RW_MGR_RUN_SINGLE_GROUP_OFFSET; 1227c4815f76SMarek Vasut 122817fdc916SMarek Vasut writel(RW_MGR_READ_B2B, addr + 12293da42859SDinh Nguyen ((group * RW_MGR_MEM_VIRTUAL_GROUPS_PER_READ_DQS + 12303da42859SDinh Nguyen vg) << 2)); 12313da42859SDinh Nguyen 12321273dd9eSMarek Vasut base_rw_mgr = readl(SDR_PHYGRP_RWMGRGRP_ADDRESS); 12333da42859SDinh Nguyen tmp_bit_chk = tmp_bit_chk | (correct_mask_vg & ~(base_rw_mgr)); 12343da42859SDinh Nguyen 12353da42859SDinh Nguyen if (vg == 0) 12363da42859SDinh Nguyen break; 12373da42859SDinh Nguyen } 12383da42859SDinh Nguyen *bit_chk &= tmp_bit_chk; 12393da42859SDinh Nguyen } 12403da42859SDinh Nguyen 1241c4815f76SMarek Vasut addr = SDR_PHYGRP_RWMGRGRP_ADDRESS | RW_MGR_RUN_SINGLE_GROUP_OFFSET; 124217fdc916SMarek Vasut writel(RW_MGR_CLEAR_DQS_ENABLE, addr + (group << 2)); 12433da42859SDinh Nguyen 12443da42859SDinh Nguyen if (all_correct) { 12453da42859SDinh Nguyen set_rank_and_odt_mask(0, RW_MGR_ODT_MODE_OFF); 12463da42859SDinh Nguyen debug_cond(DLEVEL == 2, "%s:%d read_test(%u,ALL,%u) =>\ 12473da42859SDinh Nguyen (%u == %u) => %lu", __func__, __LINE__, group, 12483da42859SDinh Nguyen all_groups, *bit_chk, param->read_correct_mask, 12493da42859SDinh Nguyen (long unsigned int)(*bit_chk == 12503da42859SDinh Nguyen param->read_correct_mask)); 12513da42859SDinh Nguyen return *bit_chk == param->read_correct_mask; 12523da42859SDinh Nguyen } else { 12533da42859SDinh Nguyen set_rank_and_odt_mask(0, RW_MGR_ODT_MODE_OFF); 12543da42859SDinh Nguyen debug_cond(DLEVEL == 2, "%s:%d read_test(%u,ONE,%u) =>\ 12553da42859SDinh Nguyen (%u != %lu) => %lu\n", __func__, __LINE__, 12563da42859SDinh Nguyen group, all_groups, *bit_chk, (long unsigned int)0, 12573da42859SDinh Nguyen (long unsigned int)(*bit_chk != 0x00)); 12583da42859SDinh Nguyen return *bit_chk != 0x00; 12593da42859SDinh Nguyen } 12603da42859SDinh Nguyen } 12613da42859SDinh Nguyen 12623da42859SDinh Nguyen static uint32_t rw_mgr_mem_calibrate_read_test_all_ranks(uint32_t group, 12633da42859SDinh Nguyen uint32_t num_tries, uint32_t all_correct, uint32_t *bit_chk, 12643da42859SDinh Nguyen uint32_t all_groups) 12653da42859SDinh Nguyen { 12663da42859SDinh Nguyen return rw_mgr_mem_calibrate_read_test(0, group, num_tries, all_correct, 12673da42859SDinh Nguyen bit_chk, all_groups, 1); 12683da42859SDinh Nguyen } 12693da42859SDinh Nguyen 12703da42859SDinh Nguyen static void rw_mgr_incr_vfifo(uint32_t grp, uint32_t *v) 12713da42859SDinh Nguyen { 12721273dd9eSMarek Vasut writel(grp, &phy_mgr_cmd->inc_vfifo_hard_phy); 12733da42859SDinh Nguyen (*v)++; 12743da42859SDinh Nguyen } 12753da42859SDinh Nguyen 12763da42859SDinh Nguyen static void rw_mgr_decr_vfifo(uint32_t grp, uint32_t *v) 12773da42859SDinh Nguyen { 12783da42859SDinh Nguyen uint32_t i; 12793da42859SDinh Nguyen 12803da42859SDinh Nguyen for (i = 0; i < VFIFO_SIZE-1; i++) 12813da42859SDinh Nguyen rw_mgr_incr_vfifo(grp, v); 12823da42859SDinh Nguyen } 12833da42859SDinh Nguyen 12843da42859SDinh Nguyen static int find_vfifo_read(uint32_t grp, uint32_t *bit_chk) 12853da42859SDinh Nguyen { 12863da42859SDinh Nguyen uint32_t v; 12873da42859SDinh Nguyen uint32_t fail_cnt = 0; 12883da42859SDinh Nguyen uint32_t test_status; 12893da42859SDinh Nguyen 12903da42859SDinh Nguyen for (v = 0; v < VFIFO_SIZE; ) { 12913da42859SDinh Nguyen debug_cond(DLEVEL == 2, "%s:%d find_dqs_en_phase: vfifo %u\n", 12923da42859SDinh Nguyen __func__, __LINE__, v); 12933da42859SDinh Nguyen test_status = rw_mgr_mem_calibrate_read_test_all_ranks 12943da42859SDinh Nguyen (grp, 1, PASS_ONE_BIT, bit_chk, 0); 12953da42859SDinh Nguyen if (!test_status) { 12963da42859SDinh Nguyen fail_cnt++; 12973da42859SDinh Nguyen 12983da42859SDinh Nguyen if (fail_cnt == 2) 12993da42859SDinh Nguyen break; 13003da42859SDinh Nguyen } 13013da42859SDinh Nguyen 13023da42859SDinh Nguyen /* fiddle with FIFO */ 13033da42859SDinh Nguyen rw_mgr_incr_vfifo(grp, &v); 13043da42859SDinh Nguyen } 13053da42859SDinh Nguyen 13063da42859SDinh Nguyen if (v >= VFIFO_SIZE) { 13073da42859SDinh Nguyen /* no failing read found!! Something must have gone wrong */ 13083da42859SDinh Nguyen debug_cond(DLEVEL == 2, "%s:%d find_dqs_en_phase: vfifo failed\n", 13093da42859SDinh Nguyen __func__, __LINE__); 13103da42859SDinh Nguyen return 0; 13113da42859SDinh Nguyen } else { 13123da42859SDinh Nguyen return v; 13133da42859SDinh Nguyen } 13143da42859SDinh Nguyen } 13153da42859SDinh Nguyen 13163da42859SDinh Nguyen static int find_working_phase(uint32_t *grp, uint32_t *bit_chk, 13173da42859SDinh Nguyen uint32_t dtaps_per_ptap, uint32_t *work_bgn, 13183da42859SDinh Nguyen uint32_t *v, uint32_t *d, uint32_t *p, 13193da42859SDinh Nguyen uint32_t *i, uint32_t *max_working_cnt) 13203da42859SDinh Nguyen { 13213da42859SDinh Nguyen uint32_t found_begin = 0; 13223da42859SDinh Nguyen uint32_t tmp_delay = 0; 13233da42859SDinh Nguyen uint32_t test_status; 13243da42859SDinh Nguyen 13253da42859SDinh Nguyen for (*d = 0; *d <= dtaps_per_ptap; (*d)++, tmp_delay += 13263da42859SDinh Nguyen IO_DELAY_PER_DQS_EN_DCHAIN_TAP) { 13273da42859SDinh Nguyen *work_bgn = tmp_delay; 13283da42859SDinh Nguyen scc_mgr_set_dqs_en_delay_all_ranks(*grp, *d); 13293da42859SDinh Nguyen 13303da42859SDinh Nguyen for (*i = 0; *i < VFIFO_SIZE; (*i)++) { 13313da42859SDinh Nguyen for (*p = 0; *p <= IO_DQS_EN_PHASE_MAX; (*p)++, *work_bgn += 13323da42859SDinh Nguyen IO_DELAY_PER_OPA_TAP) { 13333da42859SDinh Nguyen scc_mgr_set_dqs_en_phase_all_ranks(*grp, *p); 13343da42859SDinh Nguyen 13353da42859SDinh Nguyen test_status = 13363da42859SDinh Nguyen rw_mgr_mem_calibrate_read_test_all_ranks 13373da42859SDinh Nguyen (*grp, 1, PASS_ONE_BIT, bit_chk, 0); 13383da42859SDinh Nguyen 13393da42859SDinh Nguyen if (test_status) { 13403da42859SDinh Nguyen *max_working_cnt = 1; 13413da42859SDinh Nguyen found_begin = 1; 13423da42859SDinh Nguyen break; 13433da42859SDinh Nguyen } 13443da42859SDinh Nguyen } 13453da42859SDinh Nguyen 13463da42859SDinh Nguyen if (found_begin) 13473da42859SDinh Nguyen break; 13483da42859SDinh Nguyen 13493da42859SDinh Nguyen if (*p > IO_DQS_EN_PHASE_MAX) 13503da42859SDinh Nguyen /* fiddle with FIFO */ 13513da42859SDinh Nguyen rw_mgr_incr_vfifo(*grp, v); 13523da42859SDinh Nguyen } 13533da42859SDinh Nguyen 13543da42859SDinh Nguyen if (found_begin) 13553da42859SDinh Nguyen break; 13563da42859SDinh Nguyen } 13573da42859SDinh Nguyen 13583da42859SDinh Nguyen if (*i >= VFIFO_SIZE) { 13593da42859SDinh Nguyen /* cannot find working solution */ 13603da42859SDinh Nguyen debug_cond(DLEVEL == 2, "%s:%d find_dqs_en_phase: no vfifo/\ 13613da42859SDinh Nguyen ptap/dtap\n", __func__, __LINE__); 13623da42859SDinh Nguyen return 0; 13633da42859SDinh Nguyen } else { 13643da42859SDinh Nguyen return 1; 13653da42859SDinh Nguyen } 13663da42859SDinh Nguyen } 13673da42859SDinh Nguyen 13683da42859SDinh Nguyen static void sdr_backup_phase(uint32_t *grp, uint32_t *bit_chk, 13693da42859SDinh Nguyen uint32_t *work_bgn, uint32_t *v, uint32_t *d, 13703da42859SDinh Nguyen uint32_t *p, uint32_t *max_working_cnt) 13713da42859SDinh Nguyen { 13723da42859SDinh Nguyen uint32_t found_begin = 0; 13733da42859SDinh Nguyen uint32_t tmp_delay; 13743da42859SDinh Nguyen 13753da42859SDinh Nguyen /* Special case code for backing up a phase */ 13763da42859SDinh Nguyen if (*p == 0) { 13773da42859SDinh Nguyen *p = IO_DQS_EN_PHASE_MAX; 13783da42859SDinh Nguyen rw_mgr_decr_vfifo(*grp, v); 13793da42859SDinh Nguyen } else { 13803da42859SDinh Nguyen (*p)--; 13813da42859SDinh Nguyen } 13823da42859SDinh Nguyen tmp_delay = *work_bgn - IO_DELAY_PER_OPA_TAP; 13833da42859SDinh Nguyen scc_mgr_set_dqs_en_phase_all_ranks(*grp, *p); 13843da42859SDinh Nguyen 13853da42859SDinh Nguyen for (*d = 0; *d <= IO_DQS_EN_DELAY_MAX && tmp_delay < *work_bgn; 13863da42859SDinh Nguyen (*d)++, tmp_delay += IO_DELAY_PER_DQS_EN_DCHAIN_TAP) { 13873da42859SDinh Nguyen scc_mgr_set_dqs_en_delay_all_ranks(*grp, *d); 13883da42859SDinh Nguyen 13893da42859SDinh Nguyen if (rw_mgr_mem_calibrate_read_test_all_ranks(*grp, 1, 13903da42859SDinh Nguyen PASS_ONE_BIT, 13913da42859SDinh Nguyen bit_chk, 0)) { 13923da42859SDinh Nguyen found_begin = 1; 13933da42859SDinh Nguyen *work_bgn = tmp_delay; 13943da42859SDinh Nguyen break; 13953da42859SDinh Nguyen } 13963da42859SDinh Nguyen } 13973da42859SDinh Nguyen 13983da42859SDinh Nguyen /* We have found a working dtap before the ptap found above */ 13993da42859SDinh Nguyen if (found_begin == 1) 14003da42859SDinh Nguyen (*max_working_cnt)++; 14013da42859SDinh Nguyen 14023da42859SDinh Nguyen /* 14033da42859SDinh Nguyen * Restore VFIFO to old state before we decremented it 14043da42859SDinh Nguyen * (if needed). 14053da42859SDinh Nguyen */ 14063da42859SDinh Nguyen (*p)++; 14073da42859SDinh Nguyen if (*p > IO_DQS_EN_PHASE_MAX) { 14083da42859SDinh Nguyen *p = 0; 14093da42859SDinh Nguyen rw_mgr_incr_vfifo(*grp, v); 14103da42859SDinh Nguyen } 14113da42859SDinh Nguyen 14123da42859SDinh Nguyen scc_mgr_set_dqs_en_delay_all_ranks(*grp, 0); 14133da42859SDinh Nguyen } 14143da42859SDinh Nguyen 14153da42859SDinh Nguyen static int sdr_nonworking_phase(uint32_t *grp, uint32_t *bit_chk, 14163da42859SDinh Nguyen uint32_t *work_bgn, uint32_t *v, uint32_t *d, 14173da42859SDinh Nguyen uint32_t *p, uint32_t *i, uint32_t *max_working_cnt, 14183da42859SDinh Nguyen uint32_t *work_end) 14193da42859SDinh Nguyen { 14203da42859SDinh Nguyen uint32_t found_end = 0; 14213da42859SDinh Nguyen 14223da42859SDinh Nguyen (*p)++; 14233da42859SDinh Nguyen *work_end += IO_DELAY_PER_OPA_TAP; 14243da42859SDinh Nguyen if (*p > IO_DQS_EN_PHASE_MAX) { 14253da42859SDinh Nguyen /* fiddle with FIFO */ 14263da42859SDinh Nguyen *p = 0; 14273da42859SDinh Nguyen rw_mgr_incr_vfifo(*grp, v); 14283da42859SDinh Nguyen } 14293da42859SDinh Nguyen 14303da42859SDinh Nguyen for (; *i < VFIFO_SIZE + 1; (*i)++) { 14313da42859SDinh Nguyen for (; *p <= IO_DQS_EN_PHASE_MAX; (*p)++, *work_end 14323da42859SDinh Nguyen += IO_DELAY_PER_OPA_TAP) { 14333da42859SDinh Nguyen scc_mgr_set_dqs_en_phase_all_ranks(*grp, *p); 14343da42859SDinh Nguyen 14353da42859SDinh Nguyen if (!rw_mgr_mem_calibrate_read_test_all_ranks 14363da42859SDinh Nguyen (*grp, 1, PASS_ONE_BIT, bit_chk, 0)) { 14373da42859SDinh Nguyen found_end = 1; 14383da42859SDinh Nguyen break; 14393da42859SDinh Nguyen } else { 14403da42859SDinh Nguyen (*max_working_cnt)++; 14413da42859SDinh Nguyen } 14423da42859SDinh Nguyen } 14433da42859SDinh Nguyen 14443da42859SDinh Nguyen if (found_end) 14453da42859SDinh Nguyen break; 14463da42859SDinh Nguyen 14473da42859SDinh Nguyen if (*p > IO_DQS_EN_PHASE_MAX) { 14483da42859SDinh Nguyen /* fiddle with FIFO */ 14493da42859SDinh Nguyen rw_mgr_incr_vfifo(*grp, v); 14503da42859SDinh Nguyen *p = 0; 14513da42859SDinh Nguyen } 14523da42859SDinh Nguyen } 14533da42859SDinh Nguyen 14543da42859SDinh Nguyen if (*i >= VFIFO_SIZE + 1) { 14553da42859SDinh Nguyen /* cannot see edge of failing read */ 14563da42859SDinh Nguyen debug_cond(DLEVEL == 2, "%s:%d sdr_nonworking_phase: end:\ 14573da42859SDinh Nguyen failed\n", __func__, __LINE__); 14583da42859SDinh Nguyen return 0; 14593da42859SDinh Nguyen } else { 14603da42859SDinh Nguyen return 1; 14613da42859SDinh Nguyen } 14623da42859SDinh Nguyen } 14633da42859SDinh Nguyen 14643da42859SDinh Nguyen static int sdr_find_window_centre(uint32_t *grp, uint32_t *bit_chk, 14653da42859SDinh Nguyen uint32_t *work_bgn, uint32_t *v, uint32_t *d, 14663da42859SDinh Nguyen uint32_t *p, uint32_t *work_mid, 14673da42859SDinh Nguyen uint32_t *work_end) 14683da42859SDinh Nguyen { 14693da42859SDinh Nguyen int i; 14703da42859SDinh Nguyen int tmp_delay = 0; 14713da42859SDinh Nguyen 14723da42859SDinh Nguyen *work_mid = (*work_bgn + *work_end) / 2; 14733da42859SDinh Nguyen 14743da42859SDinh Nguyen debug_cond(DLEVEL == 2, "work_bgn=%d work_end=%d work_mid=%d\n", 14753da42859SDinh Nguyen *work_bgn, *work_end, *work_mid); 14763da42859SDinh Nguyen /* Get the middle delay to be less than a VFIFO delay */ 14773da42859SDinh Nguyen for (*p = 0; *p <= IO_DQS_EN_PHASE_MAX; 14783da42859SDinh Nguyen (*p)++, tmp_delay += IO_DELAY_PER_OPA_TAP) 14793da42859SDinh Nguyen ; 14803da42859SDinh Nguyen debug_cond(DLEVEL == 2, "vfifo ptap delay %d\n", tmp_delay); 14813da42859SDinh Nguyen while (*work_mid > tmp_delay) 14823da42859SDinh Nguyen *work_mid -= tmp_delay; 14833da42859SDinh Nguyen debug_cond(DLEVEL == 2, "new work_mid %d\n", *work_mid); 14843da42859SDinh Nguyen 14853da42859SDinh Nguyen tmp_delay = 0; 14863da42859SDinh Nguyen for (*p = 0; *p <= IO_DQS_EN_PHASE_MAX && tmp_delay < *work_mid; 14873da42859SDinh Nguyen (*p)++, tmp_delay += IO_DELAY_PER_OPA_TAP) 14883da42859SDinh Nguyen ; 14893da42859SDinh Nguyen tmp_delay -= IO_DELAY_PER_OPA_TAP; 14903da42859SDinh Nguyen debug_cond(DLEVEL == 2, "new p %d, tmp_delay=%d\n", (*p) - 1, tmp_delay); 14913da42859SDinh Nguyen for (*d = 0; *d <= IO_DQS_EN_DELAY_MAX && tmp_delay < *work_mid; (*d)++, 14923da42859SDinh Nguyen tmp_delay += IO_DELAY_PER_DQS_EN_DCHAIN_TAP) 14933da42859SDinh Nguyen ; 14943da42859SDinh Nguyen debug_cond(DLEVEL == 2, "new d %d, tmp_delay=%d\n", *d, tmp_delay); 14953da42859SDinh Nguyen 14963da42859SDinh Nguyen scc_mgr_set_dqs_en_phase_all_ranks(*grp, (*p) - 1); 14973da42859SDinh Nguyen scc_mgr_set_dqs_en_delay_all_ranks(*grp, *d); 14983da42859SDinh Nguyen 14993da42859SDinh Nguyen /* 15003da42859SDinh Nguyen * push vfifo until we can successfully calibrate. We can do this 15013da42859SDinh Nguyen * because the largest possible margin in 1 VFIFO cycle. 15023da42859SDinh Nguyen */ 15033da42859SDinh Nguyen for (i = 0; i < VFIFO_SIZE; i++) { 15043da42859SDinh Nguyen debug_cond(DLEVEL == 2, "find_dqs_en_phase: center: vfifo=%u\n", 15053da42859SDinh Nguyen *v); 15063da42859SDinh Nguyen if (rw_mgr_mem_calibrate_read_test_all_ranks(*grp, 1, 15073da42859SDinh Nguyen PASS_ONE_BIT, 15083da42859SDinh Nguyen bit_chk, 0)) { 15093da42859SDinh Nguyen break; 15103da42859SDinh Nguyen } 15113da42859SDinh Nguyen 15123da42859SDinh Nguyen /* fiddle with FIFO */ 15133da42859SDinh Nguyen rw_mgr_incr_vfifo(*grp, v); 15143da42859SDinh Nguyen } 15153da42859SDinh Nguyen 15163da42859SDinh Nguyen if (i >= VFIFO_SIZE) { 15173da42859SDinh Nguyen debug_cond(DLEVEL == 2, "%s:%d find_dqs_en_phase: center: \ 15183da42859SDinh Nguyen failed\n", __func__, __LINE__); 15193da42859SDinh Nguyen return 0; 15203da42859SDinh Nguyen } else { 15213da42859SDinh Nguyen return 1; 15223da42859SDinh Nguyen } 15233da42859SDinh Nguyen } 15243da42859SDinh Nguyen 15253da42859SDinh Nguyen /* find a good dqs enable to use */ 15263da42859SDinh Nguyen static uint32_t rw_mgr_mem_calibrate_vfifo_find_dqs_en_phase(uint32_t grp) 15273da42859SDinh Nguyen { 15283da42859SDinh Nguyen uint32_t v, d, p, i; 15293da42859SDinh Nguyen uint32_t max_working_cnt; 15303da42859SDinh Nguyen uint32_t bit_chk; 15313da42859SDinh Nguyen uint32_t dtaps_per_ptap; 15323da42859SDinh Nguyen uint32_t work_bgn, work_mid, work_end; 15333da42859SDinh Nguyen uint32_t found_passing_read, found_failing_read, initial_failing_dtap; 15343da42859SDinh Nguyen 15353da42859SDinh Nguyen debug("%s:%d %u\n", __func__, __LINE__, grp); 15363da42859SDinh Nguyen 15373da42859SDinh Nguyen reg_file_set_sub_stage(CAL_SUBSTAGE_VFIFO_CENTER); 15383da42859SDinh Nguyen 15393da42859SDinh Nguyen scc_mgr_set_dqs_en_delay_all_ranks(grp, 0); 15403da42859SDinh Nguyen scc_mgr_set_dqs_en_phase_all_ranks(grp, 0); 15413da42859SDinh Nguyen 15423da42859SDinh Nguyen /* ************************************************************** */ 15433da42859SDinh Nguyen /* * Step 0 : Determine number of delay taps for each phase tap * */ 15443da42859SDinh Nguyen dtaps_per_ptap = IO_DELAY_PER_OPA_TAP/IO_DELAY_PER_DQS_EN_DCHAIN_TAP; 15453da42859SDinh Nguyen 15463da42859SDinh Nguyen /* ********************************************************* */ 15473da42859SDinh Nguyen /* * Step 1 : First push vfifo until we get a failing read * */ 15483da42859SDinh Nguyen v = find_vfifo_read(grp, &bit_chk); 15493da42859SDinh Nguyen 15503da42859SDinh Nguyen max_working_cnt = 0; 15513da42859SDinh Nguyen 15523da42859SDinh Nguyen /* ******************************************************** */ 15533da42859SDinh Nguyen /* * step 2: find first working phase, increment in ptaps * */ 15543da42859SDinh Nguyen work_bgn = 0; 15553da42859SDinh Nguyen if (find_working_phase(&grp, &bit_chk, dtaps_per_ptap, &work_bgn, &v, &d, 15563da42859SDinh Nguyen &p, &i, &max_working_cnt) == 0) 15573da42859SDinh Nguyen return 0; 15583da42859SDinh Nguyen 15593da42859SDinh Nguyen work_end = work_bgn; 15603da42859SDinh Nguyen 15613da42859SDinh Nguyen /* 15623da42859SDinh Nguyen * If d is 0 then the working window covers a phase tap and 15633da42859SDinh Nguyen * we can follow the old procedure otherwise, we've found the beginning, 15643da42859SDinh Nguyen * and we need to increment the dtaps until we find the end. 15653da42859SDinh Nguyen */ 15663da42859SDinh Nguyen if (d == 0) { 15673da42859SDinh Nguyen /* ********************************************************* */ 15683da42859SDinh Nguyen /* * step 3a: if we have room, back off by one and 15693da42859SDinh Nguyen increment in dtaps * */ 15703da42859SDinh Nguyen 15713da42859SDinh Nguyen sdr_backup_phase(&grp, &bit_chk, &work_bgn, &v, &d, &p, 15723da42859SDinh Nguyen &max_working_cnt); 15733da42859SDinh Nguyen 15743da42859SDinh Nguyen /* ********************************************************* */ 15753da42859SDinh Nguyen /* * step 4a: go forward from working phase to non working 15763da42859SDinh Nguyen phase, increment in ptaps * */ 15773da42859SDinh Nguyen if (sdr_nonworking_phase(&grp, &bit_chk, &work_bgn, &v, &d, &p, 15783da42859SDinh Nguyen &i, &max_working_cnt, &work_end) == 0) 15793da42859SDinh Nguyen return 0; 15803da42859SDinh Nguyen 15813da42859SDinh Nguyen /* ********************************************************* */ 15823da42859SDinh Nguyen /* * step 5a: back off one from last, increment in dtaps * */ 15833da42859SDinh Nguyen 15843da42859SDinh Nguyen /* Special case code for backing up a phase */ 15853da42859SDinh Nguyen if (p == 0) { 15863da42859SDinh Nguyen p = IO_DQS_EN_PHASE_MAX; 15873da42859SDinh Nguyen rw_mgr_decr_vfifo(grp, &v); 15883da42859SDinh Nguyen } else { 15893da42859SDinh Nguyen p = p - 1; 15903da42859SDinh Nguyen } 15913da42859SDinh Nguyen 15923da42859SDinh Nguyen work_end -= IO_DELAY_PER_OPA_TAP; 15933da42859SDinh Nguyen scc_mgr_set_dqs_en_phase_all_ranks(grp, p); 15943da42859SDinh Nguyen 15953da42859SDinh Nguyen /* * The actual increment of dtaps is done outside of 15963da42859SDinh Nguyen the if/else loop to share code */ 15973da42859SDinh Nguyen d = 0; 15983da42859SDinh Nguyen 15993da42859SDinh Nguyen debug_cond(DLEVEL == 2, "%s:%d find_dqs_en_phase: v/p: \ 16003da42859SDinh Nguyen vfifo=%u ptap=%u\n", __func__, __LINE__, 16013da42859SDinh Nguyen v, p); 16023da42859SDinh Nguyen } else { 16033da42859SDinh Nguyen /* ******************************************************* */ 16043da42859SDinh Nguyen /* * step 3-5b: Find the right edge of the window using 16053da42859SDinh Nguyen delay taps * */ 16063da42859SDinh Nguyen debug_cond(DLEVEL == 2, "%s:%d find_dqs_en_phase:vfifo=%u \ 16073da42859SDinh Nguyen ptap=%u dtap=%u bgn=%u\n", __func__, __LINE__, 16083da42859SDinh Nguyen v, p, d, work_bgn); 16093da42859SDinh Nguyen 16103da42859SDinh Nguyen work_end = work_bgn; 16113da42859SDinh Nguyen 16123da42859SDinh Nguyen /* * The actual increment of dtaps is done outside of the 16133da42859SDinh Nguyen if/else loop to share code */ 16143da42859SDinh Nguyen 16153da42859SDinh Nguyen /* Only here to counterbalance a subtract later on which is 16163da42859SDinh Nguyen not needed if this branch of the algorithm is taken */ 16173da42859SDinh Nguyen max_working_cnt++; 16183da42859SDinh Nguyen } 16193da42859SDinh Nguyen 16203da42859SDinh Nguyen /* The dtap increment to find the failing edge is done here */ 16213da42859SDinh Nguyen for (; d <= IO_DQS_EN_DELAY_MAX; d++, work_end += 16223da42859SDinh Nguyen IO_DELAY_PER_DQS_EN_DCHAIN_TAP) { 16233da42859SDinh Nguyen debug_cond(DLEVEL == 2, "%s:%d find_dqs_en_phase: \ 16243da42859SDinh Nguyen end-2: dtap=%u\n", __func__, __LINE__, d); 16253da42859SDinh Nguyen scc_mgr_set_dqs_en_delay_all_ranks(grp, d); 16263da42859SDinh Nguyen 16273da42859SDinh Nguyen if (!rw_mgr_mem_calibrate_read_test_all_ranks(grp, 1, 16283da42859SDinh Nguyen PASS_ONE_BIT, 16293da42859SDinh Nguyen &bit_chk, 0)) { 16303da42859SDinh Nguyen break; 16313da42859SDinh Nguyen } 16323da42859SDinh Nguyen } 16333da42859SDinh Nguyen 16343da42859SDinh Nguyen /* Go back to working dtap */ 16353da42859SDinh Nguyen if (d != 0) 16363da42859SDinh Nguyen work_end -= IO_DELAY_PER_DQS_EN_DCHAIN_TAP; 16373da42859SDinh Nguyen 16383da42859SDinh Nguyen debug_cond(DLEVEL == 2, "%s:%d find_dqs_en_phase: v/p/d: vfifo=%u \ 16393da42859SDinh Nguyen ptap=%u dtap=%u end=%u\n", __func__, __LINE__, 16403da42859SDinh Nguyen v, p, d-1, work_end); 16413da42859SDinh Nguyen 16423da42859SDinh Nguyen if (work_end < work_bgn) { 16433da42859SDinh Nguyen /* nil range */ 16443da42859SDinh Nguyen debug_cond(DLEVEL == 2, "%s:%d find_dqs_en_phase: end-2: \ 16453da42859SDinh Nguyen failed\n", __func__, __LINE__); 16463da42859SDinh Nguyen return 0; 16473da42859SDinh Nguyen } 16483da42859SDinh Nguyen 16493da42859SDinh Nguyen debug_cond(DLEVEL == 2, "%s:%d find_dqs_en_phase: found range [%u,%u]\n", 16503da42859SDinh Nguyen __func__, __LINE__, work_bgn, work_end); 16513da42859SDinh Nguyen 16523da42859SDinh Nguyen /* *************************************************************** */ 16533da42859SDinh Nguyen /* 16543da42859SDinh Nguyen * * We need to calculate the number of dtaps that equal a ptap 16553da42859SDinh Nguyen * * To do that we'll back up a ptap and re-find the edge of the 16563da42859SDinh Nguyen * * window using dtaps 16573da42859SDinh Nguyen */ 16583da42859SDinh Nguyen 16593da42859SDinh Nguyen debug_cond(DLEVEL == 2, "%s:%d find_dqs_en_phase: calculate dtaps_per_ptap \ 16603da42859SDinh Nguyen for tracking\n", __func__, __LINE__); 16613da42859SDinh Nguyen 16623da42859SDinh Nguyen /* Special case code for backing up a phase */ 16633da42859SDinh Nguyen if (p == 0) { 16643da42859SDinh Nguyen p = IO_DQS_EN_PHASE_MAX; 16653da42859SDinh Nguyen rw_mgr_decr_vfifo(grp, &v); 16663da42859SDinh Nguyen debug_cond(DLEVEL == 2, "%s:%d find_dqs_en_phase: backedup \ 16673da42859SDinh Nguyen cycle/phase: v=%u p=%u\n", __func__, __LINE__, 16683da42859SDinh Nguyen v, p); 16693da42859SDinh Nguyen } else { 16703da42859SDinh Nguyen p = p - 1; 16713da42859SDinh Nguyen debug_cond(DLEVEL == 2, "%s:%d find_dqs_en_phase: backedup \ 16723da42859SDinh Nguyen phase only: v=%u p=%u", __func__, __LINE__, 16733da42859SDinh Nguyen v, p); 16743da42859SDinh Nguyen } 16753da42859SDinh Nguyen 16763da42859SDinh Nguyen scc_mgr_set_dqs_en_phase_all_ranks(grp, p); 16773da42859SDinh Nguyen 16783da42859SDinh Nguyen /* 16793da42859SDinh Nguyen * Increase dtap until we first see a passing read (in case the 16803da42859SDinh Nguyen * window is smaller than a ptap), 16813da42859SDinh Nguyen * and then a failing read to mark the edge of the window again 16823da42859SDinh Nguyen */ 16833da42859SDinh Nguyen 16843da42859SDinh Nguyen /* Find a passing read */ 16853da42859SDinh Nguyen debug_cond(DLEVEL == 2, "%s:%d find_dqs_en_phase: find passing read\n", 16863da42859SDinh Nguyen __func__, __LINE__); 16873da42859SDinh Nguyen found_passing_read = 0; 16883da42859SDinh Nguyen found_failing_read = 0; 16893da42859SDinh Nguyen initial_failing_dtap = d; 16903da42859SDinh Nguyen for (; d <= IO_DQS_EN_DELAY_MAX; d++) { 16913da42859SDinh Nguyen debug_cond(DLEVEL == 2, "%s:%d find_dqs_en_phase: testing \ 16923da42859SDinh Nguyen read d=%u\n", __func__, __LINE__, d); 16933da42859SDinh Nguyen scc_mgr_set_dqs_en_delay_all_ranks(grp, d); 16943da42859SDinh Nguyen 16953da42859SDinh Nguyen if (rw_mgr_mem_calibrate_read_test_all_ranks(grp, 1, 16963da42859SDinh Nguyen PASS_ONE_BIT, 16973da42859SDinh Nguyen &bit_chk, 0)) { 16983da42859SDinh Nguyen found_passing_read = 1; 16993da42859SDinh Nguyen break; 17003da42859SDinh Nguyen } 17013da42859SDinh Nguyen } 17023da42859SDinh Nguyen 17033da42859SDinh Nguyen if (found_passing_read) { 17043da42859SDinh Nguyen /* Find a failing read */ 17053da42859SDinh Nguyen debug_cond(DLEVEL == 2, "%s:%d find_dqs_en_phase: find failing \ 17063da42859SDinh Nguyen read\n", __func__, __LINE__); 17073da42859SDinh Nguyen for (d = d + 1; d <= IO_DQS_EN_DELAY_MAX; d++) { 17083da42859SDinh Nguyen debug_cond(DLEVEL == 2, "%s:%d find_dqs_en_phase: \ 17093da42859SDinh Nguyen testing read d=%u\n", __func__, __LINE__, d); 17103da42859SDinh Nguyen scc_mgr_set_dqs_en_delay_all_ranks(grp, d); 17113da42859SDinh Nguyen 17123da42859SDinh Nguyen if (!rw_mgr_mem_calibrate_read_test_all_ranks 17133da42859SDinh Nguyen (grp, 1, PASS_ONE_BIT, &bit_chk, 0)) { 17143da42859SDinh Nguyen found_failing_read = 1; 17153da42859SDinh Nguyen break; 17163da42859SDinh Nguyen } 17173da42859SDinh Nguyen } 17183da42859SDinh Nguyen } else { 17193da42859SDinh Nguyen debug_cond(DLEVEL == 1, "%s:%d find_dqs_en_phase: failed to \ 17203da42859SDinh Nguyen calculate dtaps", __func__, __LINE__); 17213da42859SDinh Nguyen debug_cond(DLEVEL == 1, "per ptap. Fall back on static value\n"); 17223da42859SDinh Nguyen } 17233da42859SDinh Nguyen 17243da42859SDinh Nguyen /* 17253da42859SDinh Nguyen * The dynamically calculated dtaps_per_ptap is only valid if we 17263da42859SDinh Nguyen * found a passing/failing read. If we didn't, it means d hit the max 17273da42859SDinh Nguyen * (IO_DQS_EN_DELAY_MAX). Otherwise, dtaps_per_ptap retains its 17283da42859SDinh Nguyen * statically calculated value. 17293da42859SDinh Nguyen */ 17303da42859SDinh Nguyen if (found_passing_read && found_failing_read) 17313da42859SDinh Nguyen dtaps_per_ptap = d - initial_failing_dtap; 17323da42859SDinh Nguyen 17331273dd9eSMarek Vasut writel(dtaps_per_ptap, &sdr_reg_file->dtaps_per_ptap); 17343da42859SDinh Nguyen debug_cond(DLEVEL == 2, "%s:%d find_dqs_en_phase: dtaps_per_ptap=%u \ 17353da42859SDinh Nguyen - %u = %u", __func__, __LINE__, d, 17363da42859SDinh Nguyen initial_failing_dtap, dtaps_per_ptap); 17373da42859SDinh Nguyen 17383da42859SDinh Nguyen /* ******************************************** */ 17393da42859SDinh Nguyen /* * step 6: Find the centre of the window * */ 17403da42859SDinh Nguyen if (sdr_find_window_centre(&grp, &bit_chk, &work_bgn, &v, &d, &p, 17413da42859SDinh Nguyen &work_mid, &work_end) == 0) 17423da42859SDinh Nguyen return 0; 17433da42859SDinh Nguyen 17443da42859SDinh Nguyen debug_cond(DLEVEL == 2, "%s:%d find_dqs_en_phase: center found: \ 17453da42859SDinh Nguyen vfifo=%u ptap=%u dtap=%u\n", __func__, __LINE__, 17463da42859SDinh Nguyen v, p-1, d); 17473da42859SDinh Nguyen return 1; 17483da42859SDinh Nguyen } 17493da42859SDinh Nguyen 17503da42859SDinh Nguyen /* 17513da42859SDinh Nguyen * Try rw_mgr_mem_calibrate_vfifo_find_dqs_en_phase across different 17523da42859SDinh Nguyen * dq_in_delay values 17533da42859SDinh Nguyen */ 17543da42859SDinh Nguyen static uint32_t 17553da42859SDinh Nguyen rw_mgr_mem_calibrate_vfifo_find_dqs_en_phase_sweep_dq_in_delay 17563da42859SDinh Nguyen (uint32_t write_group, uint32_t read_group, uint32_t test_bgn) 17573da42859SDinh Nguyen { 17583da42859SDinh Nguyen uint32_t found; 17593da42859SDinh Nguyen uint32_t i; 17603da42859SDinh Nguyen uint32_t p; 17613da42859SDinh Nguyen uint32_t d; 17623da42859SDinh Nguyen uint32_t r; 17633da42859SDinh Nguyen 17643da42859SDinh Nguyen const uint32_t delay_step = IO_IO_IN_DELAY_MAX / 17653da42859SDinh Nguyen (RW_MGR_MEM_DQ_PER_READ_DQS-1); 17663da42859SDinh Nguyen /* we start at zero, so have one less dq to devide among */ 17673da42859SDinh Nguyen 17683da42859SDinh Nguyen debug("%s:%d (%u,%u,%u)", __func__, __LINE__, write_group, read_group, 17693da42859SDinh Nguyen test_bgn); 17703da42859SDinh Nguyen 17713da42859SDinh Nguyen /* try different dq_in_delays since the dq path is shorter than dqs */ 17723da42859SDinh Nguyen 17733da42859SDinh Nguyen for (r = 0; r < RW_MGR_MEM_NUMBER_OF_RANKS; 17743da42859SDinh Nguyen r += NUM_RANKS_PER_SHADOW_REG) { 177532675249SMarek Vasut for (i = 0, p = test_bgn, d = 0; i < RW_MGR_MEM_DQ_PER_READ_DQS; i++, p++, d += delay_step) { 17763da42859SDinh Nguyen debug_cond(DLEVEL == 1, "%s:%d rw_mgr_mem_calibrate_\ 17773da42859SDinh Nguyen vfifo_find_dqs_", __func__, __LINE__); 17783da42859SDinh Nguyen debug_cond(DLEVEL == 1, "en_phase_sweep_dq_in_delay: g=%u/%u ", 17793da42859SDinh Nguyen write_group, read_group); 17803da42859SDinh Nguyen debug_cond(DLEVEL == 1, "r=%u, i=%u p=%u d=%u\n", r, i , p, d); 178107aee5bdSMarek Vasut scc_mgr_set_dq_in_delay(p, d); 17823da42859SDinh Nguyen scc_mgr_load_dq(p); 17833da42859SDinh Nguyen } 17841273dd9eSMarek Vasut writel(0, &sdr_scc_mgr->update); 17853da42859SDinh Nguyen } 17863da42859SDinh Nguyen 17873da42859SDinh Nguyen found = rw_mgr_mem_calibrate_vfifo_find_dqs_en_phase(read_group); 17883da42859SDinh Nguyen 17893da42859SDinh Nguyen debug_cond(DLEVEL == 1, "%s:%d rw_mgr_mem_calibrate_vfifo_find_dqs_\ 17903da42859SDinh Nguyen en_phase_sweep_dq", __func__, __LINE__); 17913da42859SDinh Nguyen debug_cond(DLEVEL == 1, "_in_delay: g=%u/%u found=%u; Reseting delay \ 17923da42859SDinh Nguyen chain to zero\n", write_group, read_group, found); 17933da42859SDinh Nguyen 17943da42859SDinh Nguyen for (r = 0; r < RW_MGR_MEM_NUMBER_OF_RANKS; 17953da42859SDinh Nguyen r += NUM_RANKS_PER_SHADOW_REG) { 17963da42859SDinh Nguyen for (i = 0, p = test_bgn; i < RW_MGR_MEM_DQ_PER_READ_DQS; 17973da42859SDinh Nguyen i++, p++) { 179807aee5bdSMarek Vasut scc_mgr_set_dq_in_delay(p, 0); 17993da42859SDinh Nguyen scc_mgr_load_dq(p); 18003da42859SDinh Nguyen } 18011273dd9eSMarek Vasut writel(0, &sdr_scc_mgr->update); 18023da42859SDinh Nguyen } 18033da42859SDinh Nguyen 18043da42859SDinh Nguyen return found; 18053da42859SDinh Nguyen } 18063da42859SDinh Nguyen 18073da42859SDinh Nguyen /* per-bit deskew DQ and center */ 18083da42859SDinh Nguyen static uint32_t rw_mgr_mem_calibrate_vfifo_center(uint32_t rank_bgn, 18093da42859SDinh Nguyen uint32_t write_group, uint32_t read_group, uint32_t test_bgn, 18103da42859SDinh Nguyen uint32_t use_read_test, uint32_t update_fom) 18113da42859SDinh Nguyen { 18123da42859SDinh Nguyen uint32_t i, p, d, min_index; 18133da42859SDinh Nguyen /* 18143da42859SDinh Nguyen * Store these as signed since there are comparisons with 18153da42859SDinh Nguyen * signed numbers. 18163da42859SDinh Nguyen */ 18173da42859SDinh Nguyen uint32_t bit_chk; 18183da42859SDinh Nguyen uint32_t sticky_bit_chk; 18193da42859SDinh Nguyen int32_t left_edge[RW_MGR_MEM_DQ_PER_READ_DQS]; 18203da42859SDinh Nguyen int32_t right_edge[RW_MGR_MEM_DQ_PER_READ_DQS]; 18213da42859SDinh Nguyen int32_t final_dq[RW_MGR_MEM_DQ_PER_READ_DQS]; 18223da42859SDinh Nguyen int32_t mid; 18233da42859SDinh Nguyen int32_t orig_mid_min, mid_min; 18243da42859SDinh Nguyen int32_t new_dqs, start_dqs, start_dqs_en, shift_dq, final_dqs, 18253da42859SDinh Nguyen final_dqs_en; 18263da42859SDinh Nguyen int32_t dq_margin, dqs_margin; 18273da42859SDinh Nguyen uint32_t stop; 18283da42859SDinh Nguyen uint32_t temp_dq_in_delay1, temp_dq_in_delay2; 18293da42859SDinh Nguyen uint32_t addr; 18303da42859SDinh Nguyen 18313da42859SDinh Nguyen debug("%s:%d: %u %u", __func__, __LINE__, read_group, test_bgn); 18323da42859SDinh Nguyen 1833c4815f76SMarek Vasut addr = SDR_PHYGRP_SCCGRP_ADDRESS | SCC_MGR_DQS_IN_DELAY_OFFSET; 183417fdc916SMarek Vasut start_dqs = readl(addr + (read_group << 2)); 18353da42859SDinh Nguyen if (IO_SHIFT_DQS_EN_WHEN_SHIFT_DQS) 183617fdc916SMarek Vasut start_dqs_en = readl(addr + ((read_group << 2) 18373da42859SDinh Nguyen - IO_DQS_EN_DELAY_OFFSET)); 18383da42859SDinh Nguyen 18393da42859SDinh Nguyen /* set the left and right edge of each bit to an illegal value */ 18403da42859SDinh Nguyen /* use (IO_IO_IN_DELAY_MAX + 1) as an illegal value */ 18413da42859SDinh Nguyen sticky_bit_chk = 0; 18423da42859SDinh Nguyen for (i = 0; i < RW_MGR_MEM_DQ_PER_READ_DQS; i++) { 18433da42859SDinh Nguyen left_edge[i] = IO_IO_IN_DELAY_MAX + 1; 18443da42859SDinh Nguyen right_edge[i] = IO_IO_IN_DELAY_MAX + 1; 18453da42859SDinh Nguyen } 18463da42859SDinh Nguyen 18473da42859SDinh Nguyen /* Search for the left edge of the window for each bit */ 18483da42859SDinh Nguyen for (d = 0; d <= IO_IO_IN_DELAY_MAX; d++) { 18493da42859SDinh Nguyen scc_mgr_apply_group_dq_in_delay(write_group, test_bgn, d); 18503da42859SDinh Nguyen 18511273dd9eSMarek Vasut writel(0, &sdr_scc_mgr->update); 18523da42859SDinh Nguyen 18533da42859SDinh Nguyen /* 18543da42859SDinh Nguyen * Stop searching when the read test doesn't pass AND when 18553da42859SDinh Nguyen * we've seen a passing read on every bit. 18563da42859SDinh Nguyen */ 18573da42859SDinh Nguyen if (use_read_test) { 18583da42859SDinh Nguyen stop = !rw_mgr_mem_calibrate_read_test(rank_bgn, 18593da42859SDinh Nguyen read_group, NUM_READ_PB_TESTS, PASS_ONE_BIT, 18603da42859SDinh Nguyen &bit_chk, 0, 0); 18613da42859SDinh Nguyen } else { 18623da42859SDinh Nguyen rw_mgr_mem_calibrate_write_test(rank_bgn, write_group, 18633da42859SDinh Nguyen 0, PASS_ONE_BIT, 18643da42859SDinh Nguyen &bit_chk, 0); 18653da42859SDinh Nguyen bit_chk = bit_chk >> (RW_MGR_MEM_DQ_PER_READ_DQS * 18663da42859SDinh Nguyen (read_group - (write_group * 18673da42859SDinh Nguyen RW_MGR_MEM_IF_READ_DQS_WIDTH / 18683da42859SDinh Nguyen RW_MGR_MEM_IF_WRITE_DQS_WIDTH))); 18693da42859SDinh Nguyen stop = (bit_chk == 0); 18703da42859SDinh Nguyen } 18713da42859SDinh Nguyen sticky_bit_chk = sticky_bit_chk | bit_chk; 18723da42859SDinh Nguyen stop = stop && (sticky_bit_chk == param->read_correct_mask); 18733da42859SDinh Nguyen debug_cond(DLEVEL == 2, "%s:%d vfifo_center(left): dtap=%u => %u == %u \ 18743da42859SDinh Nguyen && %u", __func__, __LINE__, d, 18753da42859SDinh Nguyen sticky_bit_chk, 18763da42859SDinh Nguyen param->read_correct_mask, stop); 18773da42859SDinh Nguyen 18783da42859SDinh Nguyen if (stop == 1) { 18793da42859SDinh Nguyen break; 18803da42859SDinh Nguyen } else { 18813da42859SDinh Nguyen for (i = 0; i < RW_MGR_MEM_DQ_PER_READ_DQS; i++) { 18823da42859SDinh Nguyen if (bit_chk & 1) { 18833da42859SDinh Nguyen /* Remember a passing test as the 18843da42859SDinh Nguyen left_edge */ 18853da42859SDinh Nguyen left_edge[i] = d; 18863da42859SDinh Nguyen } else { 18873da42859SDinh Nguyen /* If a left edge has not been seen yet, 18883da42859SDinh Nguyen then a future passing test will mark 18893da42859SDinh Nguyen this edge as the right edge */ 18903da42859SDinh Nguyen if (left_edge[i] == 18913da42859SDinh Nguyen IO_IO_IN_DELAY_MAX + 1) { 18923da42859SDinh Nguyen right_edge[i] = -(d + 1); 18933da42859SDinh Nguyen } 18943da42859SDinh Nguyen } 18953da42859SDinh Nguyen bit_chk = bit_chk >> 1; 18963da42859SDinh Nguyen } 18973da42859SDinh Nguyen } 18983da42859SDinh Nguyen } 18993da42859SDinh Nguyen 19003da42859SDinh Nguyen /* Reset DQ delay chains to 0 */ 190132675249SMarek Vasut scc_mgr_apply_group_dq_in_delay(test_bgn, 0); 19023da42859SDinh Nguyen sticky_bit_chk = 0; 19033da42859SDinh Nguyen for (i = RW_MGR_MEM_DQ_PER_READ_DQS - 1;; i--) { 19043da42859SDinh Nguyen debug_cond(DLEVEL == 2, "%s:%d vfifo_center: left_edge[%u]: \ 19053da42859SDinh Nguyen %d right_edge[%u]: %d\n", __func__, __LINE__, 19063da42859SDinh Nguyen i, left_edge[i], i, right_edge[i]); 19073da42859SDinh Nguyen 19083da42859SDinh Nguyen /* 19093da42859SDinh Nguyen * Check for cases where we haven't found the left edge, 19103da42859SDinh Nguyen * which makes our assignment of the the right edge invalid. 19113da42859SDinh Nguyen * Reset it to the illegal value. 19123da42859SDinh Nguyen */ 19133da42859SDinh Nguyen if ((left_edge[i] == IO_IO_IN_DELAY_MAX + 1) && ( 19143da42859SDinh Nguyen right_edge[i] != IO_IO_IN_DELAY_MAX + 1)) { 19153da42859SDinh Nguyen right_edge[i] = IO_IO_IN_DELAY_MAX + 1; 19163da42859SDinh Nguyen debug_cond(DLEVEL == 2, "%s:%d vfifo_center: reset \ 19173da42859SDinh Nguyen right_edge[%u]: %d\n", __func__, __LINE__, 19183da42859SDinh Nguyen i, right_edge[i]); 19193da42859SDinh Nguyen } 19203da42859SDinh Nguyen 19213da42859SDinh Nguyen /* 19223da42859SDinh Nguyen * Reset sticky bit (except for bits where we have seen 19233da42859SDinh Nguyen * both the left and right edge). 19243da42859SDinh Nguyen */ 19253da42859SDinh Nguyen sticky_bit_chk = sticky_bit_chk << 1; 19263da42859SDinh Nguyen if ((left_edge[i] != IO_IO_IN_DELAY_MAX + 1) && 19273da42859SDinh Nguyen (right_edge[i] != IO_IO_IN_DELAY_MAX + 1)) { 19283da42859SDinh Nguyen sticky_bit_chk = sticky_bit_chk | 1; 19293da42859SDinh Nguyen } 19303da42859SDinh Nguyen 19313da42859SDinh Nguyen if (i == 0) 19323da42859SDinh Nguyen break; 19333da42859SDinh Nguyen } 19343da42859SDinh Nguyen 19353da42859SDinh Nguyen /* Search for the right edge of the window for each bit */ 19363da42859SDinh Nguyen for (d = 0; d <= IO_DQS_IN_DELAY_MAX - start_dqs; d++) { 19373da42859SDinh Nguyen scc_mgr_set_dqs_bus_in_delay(read_group, d + start_dqs); 19383da42859SDinh Nguyen if (IO_SHIFT_DQS_EN_WHEN_SHIFT_DQS) { 19393da42859SDinh Nguyen uint32_t delay = d + start_dqs_en; 19403da42859SDinh Nguyen if (delay > IO_DQS_EN_DELAY_MAX) 19413da42859SDinh Nguyen delay = IO_DQS_EN_DELAY_MAX; 19423da42859SDinh Nguyen scc_mgr_set_dqs_en_delay(read_group, delay); 19433da42859SDinh Nguyen } 19443da42859SDinh Nguyen scc_mgr_load_dqs(read_group); 19453da42859SDinh Nguyen 19461273dd9eSMarek Vasut writel(0, &sdr_scc_mgr->update); 19473da42859SDinh Nguyen 19483da42859SDinh Nguyen /* 19493da42859SDinh Nguyen * Stop searching when the read test doesn't pass AND when 19503da42859SDinh Nguyen * we've seen a passing read on every bit. 19513da42859SDinh Nguyen */ 19523da42859SDinh Nguyen if (use_read_test) { 19533da42859SDinh Nguyen stop = !rw_mgr_mem_calibrate_read_test(rank_bgn, 19543da42859SDinh Nguyen read_group, NUM_READ_PB_TESTS, PASS_ONE_BIT, 19553da42859SDinh Nguyen &bit_chk, 0, 0); 19563da42859SDinh Nguyen } else { 19573da42859SDinh Nguyen rw_mgr_mem_calibrate_write_test(rank_bgn, write_group, 19583da42859SDinh Nguyen 0, PASS_ONE_BIT, 19593da42859SDinh Nguyen &bit_chk, 0); 19603da42859SDinh Nguyen bit_chk = bit_chk >> (RW_MGR_MEM_DQ_PER_READ_DQS * 19613da42859SDinh Nguyen (read_group - (write_group * 19623da42859SDinh Nguyen RW_MGR_MEM_IF_READ_DQS_WIDTH / 19633da42859SDinh Nguyen RW_MGR_MEM_IF_WRITE_DQS_WIDTH))); 19643da42859SDinh Nguyen stop = (bit_chk == 0); 19653da42859SDinh Nguyen } 19663da42859SDinh Nguyen sticky_bit_chk = sticky_bit_chk | bit_chk; 19673da42859SDinh Nguyen stop = stop && (sticky_bit_chk == param->read_correct_mask); 19683da42859SDinh Nguyen 19693da42859SDinh Nguyen debug_cond(DLEVEL == 2, "%s:%d vfifo_center(right): dtap=%u => %u == \ 19703da42859SDinh Nguyen %u && %u", __func__, __LINE__, d, 19713da42859SDinh Nguyen sticky_bit_chk, param->read_correct_mask, stop); 19723da42859SDinh Nguyen 19733da42859SDinh Nguyen if (stop == 1) { 19743da42859SDinh Nguyen break; 19753da42859SDinh Nguyen } else { 19763da42859SDinh Nguyen for (i = 0; i < RW_MGR_MEM_DQ_PER_READ_DQS; i++) { 19773da42859SDinh Nguyen if (bit_chk & 1) { 19783da42859SDinh Nguyen /* Remember a passing test as 19793da42859SDinh Nguyen the right_edge */ 19803da42859SDinh Nguyen right_edge[i] = d; 19813da42859SDinh Nguyen } else { 19823da42859SDinh Nguyen if (d != 0) { 19833da42859SDinh Nguyen /* If a right edge has not been 19843da42859SDinh Nguyen seen yet, then a future passing 19853da42859SDinh Nguyen test will mark this edge as the 19863da42859SDinh Nguyen left edge */ 19873da42859SDinh Nguyen if (right_edge[i] == 19883da42859SDinh Nguyen IO_IO_IN_DELAY_MAX + 1) { 19893da42859SDinh Nguyen left_edge[i] = -(d + 1); 19903da42859SDinh Nguyen } 19913da42859SDinh Nguyen } else { 19923da42859SDinh Nguyen /* d = 0 failed, but it passed 19933da42859SDinh Nguyen when testing the left edge, 19943da42859SDinh Nguyen so it must be marginal, 19953da42859SDinh Nguyen set it to -1 */ 19963da42859SDinh Nguyen if (right_edge[i] == 19973da42859SDinh Nguyen IO_IO_IN_DELAY_MAX + 1 && 19983da42859SDinh Nguyen left_edge[i] != 19993da42859SDinh Nguyen IO_IO_IN_DELAY_MAX 20003da42859SDinh Nguyen + 1) { 20013da42859SDinh Nguyen right_edge[i] = -1; 20023da42859SDinh Nguyen } 20033da42859SDinh Nguyen /* If a right edge has not been 20043da42859SDinh Nguyen seen yet, then a future passing 20053da42859SDinh Nguyen test will mark this edge as the 20063da42859SDinh Nguyen left edge */ 20073da42859SDinh Nguyen else if (right_edge[i] == 20083da42859SDinh Nguyen IO_IO_IN_DELAY_MAX + 20093da42859SDinh Nguyen 1) { 20103da42859SDinh Nguyen left_edge[i] = -(d + 1); 20113da42859SDinh Nguyen } 20123da42859SDinh Nguyen } 20133da42859SDinh Nguyen } 20143da42859SDinh Nguyen 20153da42859SDinh Nguyen debug_cond(DLEVEL == 2, "%s:%d vfifo_center[r,\ 20163da42859SDinh Nguyen d=%u]: ", __func__, __LINE__, d); 20173da42859SDinh Nguyen debug_cond(DLEVEL == 2, "bit_chk_test=%d left_edge[%u]: %d ", 20183da42859SDinh Nguyen (int)(bit_chk & 1), i, left_edge[i]); 20193da42859SDinh Nguyen debug_cond(DLEVEL == 2, "right_edge[%u]: %d\n", i, 20203da42859SDinh Nguyen right_edge[i]); 20213da42859SDinh Nguyen bit_chk = bit_chk >> 1; 20223da42859SDinh Nguyen } 20233da42859SDinh Nguyen } 20243da42859SDinh Nguyen } 20253da42859SDinh Nguyen 20263da42859SDinh Nguyen /* Check that all bits have a window */ 20273da42859SDinh Nguyen for (i = 0; i < RW_MGR_MEM_DQ_PER_READ_DQS; i++) { 20283da42859SDinh Nguyen debug_cond(DLEVEL == 2, "%s:%d vfifo_center: left_edge[%u]: \ 20293da42859SDinh Nguyen %d right_edge[%u]: %d", __func__, __LINE__, 20303da42859SDinh Nguyen i, left_edge[i], i, right_edge[i]); 20313da42859SDinh Nguyen if ((left_edge[i] == IO_IO_IN_DELAY_MAX + 1) || (right_edge[i] 20323da42859SDinh Nguyen == IO_IO_IN_DELAY_MAX + 1)) { 20333da42859SDinh Nguyen /* 20343da42859SDinh Nguyen * Restore delay chain settings before letting the loop 20353da42859SDinh Nguyen * in rw_mgr_mem_calibrate_vfifo to retry different 20363da42859SDinh Nguyen * dqs/ck relationships. 20373da42859SDinh Nguyen */ 20383da42859SDinh Nguyen scc_mgr_set_dqs_bus_in_delay(read_group, start_dqs); 20393da42859SDinh Nguyen if (IO_SHIFT_DQS_EN_WHEN_SHIFT_DQS) { 20403da42859SDinh Nguyen scc_mgr_set_dqs_en_delay(read_group, 20413da42859SDinh Nguyen start_dqs_en); 20423da42859SDinh Nguyen } 20433da42859SDinh Nguyen scc_mgr_load_dqs(read_group); 20441273dd9eSMarek Vasut writel(0, &sdr_scc_mgr->update); 20453da42859SDinh Nguyen 20463da42859SDinh Nguyen debug_cond(DLEVEL == 1, "%s:%d vfifo_center: failed to \ 20473da42859SDinh Nguyen find edge [%u]: %d %d", __func__, __LINE__, 20483da42859SDinh Nguyen i, left_edge[i], right_edge[i]); 20493da42859SDinh Nguyen if (use_read_test) { 20503da42859SDinh Nguyen set_failing_group_stage(read_group * 20513da42859SDinh Nguyen RW_MGR_MEM_DQ_PER_READ_DQS + i, 20523da42859SDinh Nguyen CAL_STAGE_VFIFO, 20533da42859SDinh Nguyen CAL_SUBSTAGE_VFIFO_CENTER); 20543da42859SDinh Nguyen } else { 20553da42859SDinh Nguyen set_failing_group_stage(read_group * 20563da42859SDinh Nguyen RW_MGR_MEM_DQ_PER_READ_DQS + i, 20573da42859SDinh Nguyen CAL_STAGE_VFIFO_AFTER_WRITES, 20583da42859SDinh Nguyen CAL_SUBSTAGE_VFIFO_CENTER); 20593da42859SDinh Nguyen } 20603da42859SDinh Nguyen return 0; 20613da42859SDinh Nguyen } 20623da42859SDinh Nguyen } 20633da42859SDinh Nguyen 20643da42859SDinh Nguyen /* Find middle of window for each DQ bit */ 20653da42859SDinh Nguyen mid_min = left_edge[0] - right_edge[0]; 20663da42859SDinh Nguyen min_index = 0; 20673da42859SDinh Nguyen for (i = 1; i < RW_MGR_MEM_DQ_PER_READ_DQS; i++) { 20683da42859SDinh Nguyen mid = left_edge[i] - right_edge[i]; 20693da42859SDinh Nguyen if (mid < mid_min) { 20703da42859SDinh Nguyen mid_min = mid; 20713da42859SDinh Nguyen min_index = i; 20723da42859SDinh Nguyen } 20733da42859SDinh Nguyen } 20743da42859SDinh Nguyen 20753da42859SDinh Nguyen /* 20763da42859SDinh Nguyen * -mid_min/2 represents the amount that we need to move DQS. 20773da42859SDinh Nguyen * If mid_min is odd and positive we'll need to add one to 20783da42859SDinh Nguyen * make sure the rounding in further calculations is correct 20793da42859SDinh Nguyen * (always bias to the right), so just add 1 for all positive values. 20803da42859SDinh Nguyen */ 20813da42859SDinh Nguyen if (mid_min > 0) 20823da42859SDinh Nguyen mid_min++; 20833da42859SDinh Nguyen 20843da42859SDinh Nguyen mid_min = mid_min / 2; 20853da42859SDinh Nguyen 20863da42859SDinh Nguyen debug_cond(DLEVEL == 1, "%s:%d vfifo_center: mid_min=%d (index=%u)\n", 20873da42859SDinh Nguyen __func__, __LINE__, mid_min, min_index); 20883da42859SDinh Nguyen 20893da42859SDinh Nguyen /* Determine the amount we can change DQS (which is -mid_min) */ 20903da42859SDinh Nguyen orig_mid_min = mid_min; 20913da42859SDinh Nguyen new_dqs = start_dqs - mid_min; 20923da42859SDinh Nguyen if (new_dqs > IO_DQS_IN_DELAY_MAX) 20933da42859SDinh Nguyen new_dqs = IO_DQS_IN_DELAY_MAX; 20943da42859SDinh Nguyen else if (new_dqs < 0) 20953da42859SDinh Nguyen new_dqs = 0; 20963da42859SDinh Nguyen 20973da42859SDinh Nguyen mid_min = start_dqs - new_dqs; 20983da42859SDinh Nguyen debug_cond(DLEVEL == 1, "vfifo_center: new mid_min=%d new_dqs=%d\n", 20993da42859SDinh Nguyen mid_min, new_dqs); 21003da42859SDinh Nguyen 21013da42859SDinh Nguyen if (IO_SHIFT_DQS_EN_WHEN_SHIFT_DQS) { 21023da42859SDinh Nguyen if (start_dqs_en - mid_min > IO_DQS_EN_DELAY_MAX) 21033da42859SDinh Nguyen mid_min += start_dqs_en - mid_min - IO_DQS_EN_DELAY_MAX; 21043da42859SDinh Nguyen else if (start_dqs_en - mid_min < 0) 21053da42859SDinh Nguyen mid_min += start_dqs_en - mid_min; 21063da42859SDinh Nguyen } 21073da42859SDinh Nguyen new_dqs = start_dqs - mid_min; 21083da42859SDinh Nguyen 21093da42859SDinh Nguyen debug_cond(DLEVEL == 1, "vfifo_center: start_dqs=%d start_dqs_en=%d \ 21103da42859SDinh Nguyen new_dqs=%d mid_min=%d\n", start_dqs, 21113da42859SDinh Nguyen IO_SHIFT_DQS_EN_WHEN_SHIFT_DQS ? start_dqs_en : -1, 21123da42859SDinh Nguyen new_dqs, mid_min); 21133da42859SDinh Nguyen 21143da42859SDinh Nguyen /* Initialize data for export structures */ 21153da42859SDinh Nguyen dqs_margin = IO_IO_IN_DELAY_MAX + 1; 21163da42859SDinh Nguyen dq_margin = IO_IO_IN_DELAY_MAX + 1; 21173da42859SDinh Nguyen 21183da42859SDinh Nguyen /* add delay to bring centre of all DQ windows to the same "level" */ 21193da42859SDinh Nguyen for (i = 0, p = test_bgn; i < RW_MGR_MEM_DQ_PER_READ_DQS; i++, p++) { 21203da42859SDinh Nguyen /* Use values before divide by 2 to reduce round off error */ 21213da42859SDinh Nguyen shift_dq = (left_edge[i] - right_edge[i] - 21223da42859SDinh Nguyen (left_edge[min_index] - right_edge[min_index]))/2 + 21233da42859SDinh Nguyen (orig_mid_min - mid_min); 21243da42859SDinh Nguyen 21253da42859SDinh Nguyen debug_cond(DLEVEL == 2, "vfifo_center: before: \ 21263da42859SDinh Nguyen shift_dq[%u]=%d\n", i, shift_dq); 21273da42859SDinh Nguyen 21281273dd9eSMarek Vasut addr = SDR_PHYGRP_SCCGRP_ADDRESS | SCC_MGR_IO_IN_DELAY_OFFSET; 212917fdc916SMarek Vasut temp_dq_in_delay1 = readl(addr + (p << 2)); 213017fdc916SMarek Vasut temp_dq_in_delay2 = readl(addr + (i << 2)); 21313da42859SDinh Nguyen 21323da42859SDinh Nguyen if (shift_dq + (int32_t)temp_dq_in_delay1 > 21333da42859SDinh Nguyen (int32_t)IO_IO_IN_DELAY_MAX) { 21343da42859SDinh Nguyen shift_dq = (int32_t)IO_IO_IN_DELAY_MAX - temp_dq_in_delay2; 21353da42859SDinh Nguyen } else if (shift_dq + (int32_t)temp_dq_in_delay1 < 0) { 21363da42859SDinh Nguyen shift_dq = -(int32_t)temp_dq_in_delay1; 21373da42859SDinh Nguyen } 21383da42859SDinh Nguyen debug_cond(DLEVEL == 2, "vfifo_center: after: \ 21393da42859SDinh Nguyen shift_dq[%u]=%d\n", i, shift_dq); 21403da42859SDinh Nguyen final_dq[i] = temp_dq_in_delay1 + shift_dq; 214107aee5bdSMarek Vasut scc_mgr_set_dq_in_delay(p, final_dq[i]); 21423da42859SDinh Nguyen scc_mgr_load_dq(p); 21433da42859SDinh Nguyen 21443da42859SDinh Nguyen debug_cond(DLEVEL == 2, "vfifo_center: margin[%u]=[%d,%d]\n", i, 21453da42859SDinh Nguyen left_edge[i] - shift_dq + (-mid_min), 21463da42859SDinh Nguyen right_edge[i] + shift_dq - (-mid_min)); 21473da42859SDinh Nguyen /* To determine values for export structures */ 21483da42859SDinh Nguyen if (left_edge[i] - shift_dq + (-mid_min) < dq_margin) 21493da42859SDinh Nguyen dq_margin = left_edge[i] - shift_dq + (-mid_min); 21503da42859SDinh Nguyen 21513da42859SDinh Nguyen if (right_edge[i] + shift_dq - (-mid_min) < dqs_margin) 21523da42859SDinh Nguyen dqs_margin = right_edge[i] + shift_dq - (-mid_min); 21533da42859SDinh Nguyen } 21543da42859SDinh Nguyen 21553da42859SDinh Nguyen final_dqs = new_dqs; 21563da42859SDinh Nguyen if (IO_SHIFT_DQS_EN_WHEN_SHIFT_DQS) 21573da42859SDinh Nguyen final_dqs_en = start_dqs_en - mid_min; 21583da42859SDinh Nguyen 21593da42859SDinh Nguyen /* Move DQS-en */ 21603da42859SDinh Nguyen if (IO_SHIFT_DQS_EN_WHEN_SHIFT_DQS) { 21613da42859SDinh Nguyen scc_mgr_set_dqs_en_delay(read_group, final_dqs_en); 21623da42859SDinh Nguyen scc_mgr_load_dqs(read_group); 21633da42859SDinh Nguyen } 21643da42859SDinh Nguyen 21653da42859SDinh Nguyen /* Move DQS */ 21663da42859SDinh Nguyen scc_mgr_set_dqs_bus_in_delay(read_group, final_dqs); 21673da42859SDinh Nguyen scc_mgr_load_dqs(read_group); 21683da42859SDinh Nguyen debug_cond(DLEVEL == 2, "%s:%d vfifo_center: dq_margin=%d \ 21693da42859SDinh Nguyen dqs_margin=%d", __func__, __LINE__, 21703da42859SDinh Nguyen dq_margin, dqs_margin); 21713da42859SDinh Nguyen 21723da42859SDinh Nguyen /* 21733da42859SDinh Nguyen * Do not remove this line as it makes sure all of our decisions 21743da42859SDinh Nguyen * have been applied. Apply the update bit. 21753da42859SDinh Nguyen */ 21761273dd9eSMarek Vasut writel(0, &sdr_scc_mgr->update); 21773da42859SDinh Nguyen 21783da42859SDinh Nguyen return (dq_margin >= 0) && (dqs_margin >= 0); 21793da42859SDinh Nguyen } 21803da42859SDinh Nguyen 21813da42859SDinh Nguyen /* 21823da42859SDinh Nguyen * calibrate the read valid prediction FIFO. 21833da42859SDinh Nguyen * 21843da42859SDinh Nguyen * - read valid prediction will consist of finding a good DQS enable phase, 21853da42859SDinh Nguyen * DQS enable delay, DQS input phase, and DQS input delay. 21863da42859SDinh Nguyen * - we also do a per-bit deskew on the DQ lines. 21873da42859SDinh Nguyen */ 21883da42859SDinh Nguyen static uint32_t rw_mgr_mem_calibrate_vfifo(uint32_t read_group, 21893da42859SDinh Nguyen uint32_t test_bgn) 21903da42859SDinh Nguyen { 21913da42859SDinh Nguyen uint32_t p, d, rank_bgn, sr; 21923da42859SDinh Nguyen uint32_t dtaps_per_ptap; 21933da42859SDinh Nguyen uint32_t bit_chk; 21943da42859SDinh Nguyen uint32_t grp_calibrated; 21953da42859SDinh Nguyen uint32_t write_group, write_test_bgn; 21963da42859SDinh Nguyen uint32_t failed_substage; 21973da42859SDinh Nguyen 21987ac40d25SMarek Vasut debug("%s:%d: %u %u\n", __func__, __LINE__, read_group, test_bgn); 21993da42859SDinh Nguyen 22003da42859SDinh Nguyen /* update info for sims */ 22013da42859SDinh Nguyen reg_file_set_stage(CAL_STAGE_VFIFO); 22023da42859SDinh Nguyen 22033da42859SDinh Nguyen write_group = read_group; 22043da42859SDinh Nguyen write_test_bgn = test_bgn; 22053da42859SDinh Nguyen 22063da42859SDinh Nguyen /* USER Determine number of delay taps for each phase tap */ 2207d32badbdSMarek Vasut dtaps_per_ptap = DIV_ROUND_UP(IO_DELAY_PER_OPA_TAP, 2208d32badbdSMarek Vasut IO_DELAY_PER_DQS_EN_DCHAIN_TAP) - 1; 22093da42859SDinh Nguyen 22103da42859SDinh Nguyen /* update info for sims */ 22113da42859SDinh Nguyen reg_file_set_group(read_group); 22123da42859SDinh Nguyen 22133da42859SDinh Nguyen grp_calibrated = 0; 22143da42859SDinh Nguyen 22153da42859SDinh Nguyen reg_file_set_sub_stage(CAL_SUBSTAGE_GUARANTEED_READ); 22163da42859SDinh Nguyen failed_substage = CAL_SUBSTAGE_GUARANTEED_READ; 22173da42859SDinh Nguyen 22183da42859SDinh Nguyen for (d = 0; d <= dtaps_per_ptap && grp_calibrated == 0; d += 2) { 22193da42859SDinh Nguyen /* 22203da42859SDinh Nguyen * In RLDRAMX we may be messing the delay of pins in 22213da42859SDinh Nguyen * the same write group but outside of the current read 22223da42859SDinh Nguyen * the group, but that's ok because we haven't 22233da42859SDinh Nguyen * calibrated output side yet. 22243da42859SDinh Nguyen */ 22253da42859SDinh Nguyen if (d > 0) { 2226f51a7d35SMarek Vasut scc_mgr_apply_group_all_out_delay_add_all_ranks( 2227f51a7d35SMarek Vasut write_group, d); 22283da42859SDinh Nguyen } 22293da42859SDinh Nguyen 22303da42859SDinh Nguyen for (p = 0; p <= IO_DQDQS_OUT_PHASE_MAX && grp_calibrated == 0; 22313da42859SDinh Nguyen p++) { 22323da42859SDinh Nguyen /* set a particular dqdqs phase */ 22333da42859SDinh Nguyen scc_mgr_set_dqdqs_output_phase_all_ranks(read_group, p); 22343da42859SDinh Nguyen 22353da42859SDinh Nguyen debug_cond(DLEVEL == 1, "%s:%d calibrate_vfifo: g=%u \ 22363da42859SDinh Nguyen p=%u d=%u\n", __func__, __LINE__, 22373da42859SDinh Nguyen read_group, p, d); 22383da42859SDinh Nguyen 22393da42859SDinh Nguyen /* 22403da42859SDinh Nguyen * Load up the patterns used by read calibration 22413da42859SDinh Nguyen * using current DQDQS phase. 22423da42859SDinh Nguyen */ 22433da42859SDinh Nguyen rw_mgr_mem_calibrate_read_load_patterns(0, 1); 22443da42859SDinh Nguyen if (!(gbl->phy_debug_mode_flags & 22453da42859SDinh Nguyen PHY_DEBUG_DISABLE_GUARANTEED_READ)) { 22463da42859SDinh Nguyen if (!rw_mgr_mem_calibrate_read_test_patterns_all_ranks 22473da42859SDinh Nguyen (read_group, 1, &bit_chk)) { 22483da42859SDinh Nguyen debug_cond(DLEVEL == 1, "%s:%d Guaranteed read test failed:", 22493da42859SDinh Nguyen __func__, __LINE__); 22503da42859SDinh Nguyen debug_cond(DLEVEL == 1, " g=%u p=%u d=%u\n", 22513da42859SDinh Nguyen read_group, p, d); 22523da42859SDinh Nguyen break; 22533da42859SDinh Nguyen } 22543da42859SDinh Nguyen } 22553da42859SDinh Nguyen 22563da42859SDinh Nguyen /* case:56390 */ 22573da42859SDinh Nguyen grp_calibrated = 1; 22583da42859SDinh Nguyen if (rw_mgr_mem_calibrate_vfifo_find_dqs_en_phase_sweep_dq_in_delay 22593da42859SDinh Nguyen (write_group, read_group, test_bgn)) { 22603da42859SDinh Nguyen /* 22613da42859SDinh Nguyen * USER Read per-bit deskew can be done on a 22623da42859SDinh Nguyen * per shadow register basis. 22633da42859SDinh Nguyen */ 22643da42859SDinh Nguyen for (rank_bgn = 0, sr = 0; 22653da42859SDinh Nguyen rank_bgn < RW_MGR_MEM_NUMBER_OF_RANKS; 22663da42859SDinh Nguyen rank_bgn += NUM_RANKS_PER_SHADOW_REG, 22673da42859SDinh Nguyen ++sr) { 22683da42859SDinh Nguyen /* 22693da42859SDinh Nguyen * Determine if this set of ranks 22703da42859SDinh Nguyen * should be skipped entirely. 22713da42859SDinh Nguyen */ 22723da42859SDinh Nguyen if (!param->skip_shadow_regs[sr]) { 22733da42859SDinh Nguyen /* 22743da42859SDinh Nguyen * If doing read after write 22753da42859SDinh Nguyen * calibration, do not update 22763da42859SDinh Nguyen * FOM, now - do it then. 22773da42859SDinh Nguyen */ 22783da42859SDinh Nguyen if (!rw_mgr_mem_calibrate_vfifo_center 22793da42859SDinh Nguyen (rank_bgn, write_group, 22803da42859SDinh Nguyen read_group, test_bgn, 1, 0)) { 22813da42859SDinh Nguyen grp_calibrated = 0; 22823da42859SDinh Nguyen failed_substage = 22833da42859SDinh Nguyen CAL_SUBSTAGE_VFIFO_CENTER; 22843da42859SDinh Nguyen } 22853da42859SDinh Nguyen } 22863da42859SDinh Nguyen } 22873da42859SDinh Nguyen } else { 22883da42859SDinh Nguyen grp_calibrated = 0; 22893da42859SDinh Nguyen failed_substage = CAL_SUBSTAGE_DQS_EN_PHASE; 22903da42859SDinh Nguyen } 22913da42859SDinh Nguyen } 22923da42859SDinh Nguyen } 22933da42859SDinh Nguyen 22943da42859SDinh Nguyen if (grp_calibrated == 0) { 22953da42859SDinh Nguyen set_failing_group_stage(write_group, CAL_STAGE_VFIFO, 22963da42859SDinh Nguyen failed_substage); 22973da42859SDinh Nguyen return 0; 22983da42859SDinh Nguyen } 22993da42859SDinh Nguyen 23003da42859SDinh Nguyen /* 23013da42859SDinh Nguyen * Reset the delay chains back to zero if they have moved > 1 23023da42859SDinh Nguyen * (check for > 1 because loop will increase d even when pass in 23033da42859SDinh Nguyen * first case). 23043da42859SDinh Nguyen */ 23053da42859SDinh Nguyen if (d > 2) 2306d41ea93aSMarek Vasut scc_mgr_zero_group(write_group, 1); 23073da42859SDinh Nguyen 23083da42859SDinh Nguyen return 1; 23093da42859SDinh Nguyen } 23103da42859SDinh Nguyen 23113da42859SDinh Nguyen /* VFIFO Calibration -- Read Deskew Calibration after write deskew */ 23123da42859SDinh Nguyen static uint32_t rw_mgr_mem_calibrate_vfifo_end(uint32_t read_group, 23133da42859SDinh Nguyen uint32_t test_bgn) 23143da42859SDinh Nguyen { 23153da42859SDinh Nguyen uint32_t rank_bgn, sr; 23163da42859SDinh Nguyen uint32_t grp_calibrated; 23173da42859SDinh Nguyen uint32_t write_group; 23183da42859SDinh Nguyen 23193da42859SDinh Nguyen debug("%s:%d %u %u", __func__, __LINE__, read_group, test_bgn); 23203da42859SDinh Nguyen 23213da42859SDinh Nguyen /* update info for sims */ 23223da42859SDinh Nguyen 23233da42859SDinh Nguyen reg_file_set_stage(CAL_STAGE_VFIFO_AFTER_WRITES); 23243da42859SDinh Nguyen reg_file_set_sub_stage(CAL_SUBSTAGE_VFIFO_CENTER); 23253da42859SDinh Nguyen 23263da42859SDinh Nguyen write_group = read_group; 23273da42859SDinh Nguyen 23283da42859SDinh Nguyen /* update info for sims */ 23293da42859SDinh Nguyen reg_file_set_group(read_group); 23303da42859SDinh Nguyen 23313da42859SDinh Nguyen grp_calibrated = 1; 23323da42859SDinh Nguyen /* Read per-bit deskew can be done on a per shadow register basis */ 23333da42859SDinh Nguyen for (rank_bgn = 0, sr = 0; rank_bgn < RW_MGR_MEM_NUMBER_OF_RANKS; 23343da42859SDinh Nguyen rank_bgn += NUM_RANKS_PER_SHADOW_REG, ++sr) { 23353da42859SDinh Nguyen /* Determine if this set of ranks should be skipped entirely */ 23363da42859SDinh Nguyen if (!param->skip_shadow_regs[sr]) { 23373da42859SDinh Nguyen /* This is the last calibration round, update FOM here */ 23383da42859SDinh Nguyen if (!rw_mgr_mem_calibrate_vfifo_center(rank_bgn, 23393da42859SDinh Nguyen write_group, 23403da42859SDinh Nguyen read_group, 23413da42859SDinh Nguyen test_bgn, 0, 23423da42859SDinh Nguyen 1)) { 23433da42859SDinh Nguyen grp_calibrated = 0; 23443da42859SDinh Nguyen } 23453da42859SDinh Nguyen } 23463da42859SDinh Nguyen } 23473da42859SDinh Nguyen 23483da42859SDinh Nguyen 23493da42859SDinh Nguyen if (grp_calibrated == 0) { 23503da42859SDinh Nguyen set_failing_group_stage(write_group, 23513da42859SDinh Nguyen CAL_STAGE_VFIFO_AFTER_WRITES, 23523da42859SDinh Nguyen CAL_SUBSTAGE_VFIFO_CENTER); 23533da42859SDinh Nguyen return 0; 23543da42859SDinh Nguyen } 23553da42859SDinh Nguyen 23563da42859SDinh Nguyen return 1; 23573da42859SDinh Nguyen } 23583da42859SDinh Nguyen 23593da42859SDinh Nguyen /* Calibrate LFIFO to find smallest read latency */ 23603da42859SDinh Nguyen static uint32_t rw_mgr_mem_calibrate_lfifo(void) 23613da42859SDinh Nguyen { 23623da42859SDinh Nguyen uint32_t found_one; 23633da42859SDinh Nguyen uint32_t bit_chk; 23643da42859SDinh Nguyen 23653da42859SDinh Nguyen debug("%s:%d\n", __func__, __LINE__); 23663da42859SDinh Nguyen 23673da42859SDinh Nguyen /* update info for sims */ 23683da42859SDinh Nguyen reg_file_set_stage(CAL_STAGE_LFIFO); 23693da42859SDinh Nguyen reg_file_set_sub_stage(CAL_SUBSTAGE_READ_LATENCY); 23703da42859SDinh Nguyen 23713da42859SDinh Nguyen /* Load up the patterns used by read calibration for all ranks */ 23723da42859SDinh Nguyen rw_mgr_mem_calibrate_read_load_patterns(0, 1); 23733da42859SDinh Nguyen found_one = 0; 23743da42859SDinh Nguyen 23753da42859SDinh Nguyen do { 23761273dd9eSMarek Vasut writel(gbl->curr_read_lat, &phy_mgr_cfg->phy_rlat); 23773da42859SDinh Nguyen debug_cond(DLEVEL == 2, "%s:%d lfifo: read_lat=%u", 23783da42859SDinh Nguyen __func__, __LINE__, gbl->curr_read_lat); 23793da42859SDinh Nguyen 23803da42859SDinh Nguyen if (!rw_mgr_mem_calibrate_read_test_all_ranks(0, 23813da42859SDinh Nguyen NUM_READ_TESTS, 23823da42859SDinh Nguyen PASS_ALL_BITS, 23833da42859SDinh Nguyen &bit_chk, 1)) { 23843da42859SDinh Nguyen break; 23853da42859SDinh Nguyen } 23863da42859SDinh Nguyen 23873da42859SDinh Nguyen found_one = 1; 23883da42859SDinh Nguyen /* reduce read latency and see if things are working */ 23893da42859SDinh Nguyen /* correctly */ 23903da42859SDinh Nguyen gbl->curr_read_lat--; 23913da42859SDinh Nguyen } while (gbl->curr_read_lat > 0); 23923da42859SDinh Nguyen 23933da42859SDinh Nguyen /* reset the fifos to get pointers to known state */ 23943da42859SDinh Nguyen 23951273dd9eSMarek Vasut writel(0, &phy_mgr_cmd->fifo_reset); 23963da42859SDinh Nguyen 23973da42859SDinh Nguyen if (found_one) { 23983da42859SDinh Nguyen /* add a fudge factor to the read latency that was determined */ 23993da42859SDinh Nguyen gbl->curr_read_lat += 2; 24001273dd9eSMarek Vasut writel(gbl->curr_read_lat, &phy_mgr_cfg->phy_rlat); 24013da42859SDinh Nguyen debug_cond(DLEVEL == 2, "%s:%d lfifo: success: using \ 24023da42859SDinh Nguyen read_lat=%u\n", __func__, __LINE__, 24033da42859SDinh Nguyen gbl->curr_read_lat); 24043da42859SDinh Nguyen return 1; 24053da42859SDinh Nguyen } else { 24063da42859SDinh Nguyen set_failing_group_stage(0xff, CAL_STAGE_LFIFO, 24073da42859SDinh Nguyen CAL_SUBSTAGE_READ_LATENCY); 24083da42859SDinh Nguyen 24093da42859SDinh Nguyen debug_cond(DLEVEL == 2, "%s:%d lfifo: failed at initial \ 24103da42859SDinh Nguyen read_lat=%u\n", __func__, __LINE__, 24113da42859SDinh Nguyen gbl->curr_read_lat); 24123da42859SDinh Nguyen return 0; 24133da42859SDinh Nguyen } 24143da42859SDinh Nguyen } 24153da42859SDinh Nguyen 24163da42859SDinh Nguyen /* 24173da42859SDinh Nguyen * issue write test command. 24183da42859SDinh Nguyen * two variants are provided. one that just tests a write pattern and 24193da42859SDinh Nguyen * another that tests datamask functionality. 24203da42859SDinh Nguyen */ 24213da42859SDinh Nguyen static void rw_mgr_mem_calibrate_write_test_issue(uint32_t group, 24223da42859SDinh Nguyen uint32_t test_dm) 24233da42859SDinh Nguyen { 24243da42859SDinh Nguyen uint32_t mcc_instruction; 24253da42859SDinh Nguyen uint32_t quick_write_mode = (((STATIC_CALIB_STEPS) & CALIB_SKIP_WRITES) && 24263da42859SDinh Nguyen ENABLE_SUPER_QUICK_CALIBRATION); 24273da42859SDinh Nguyen uint32_t rw_wl_nop_cycles; 24283da42859SDinh Nguyen uint32_t addr; 24293da42859SDinh Nguyen 24303da42859SDinh Nguyen /* 24313da42859SDinh Nguyen * Set counter and jump addresses for the right 24323da42859SDinh Nguyen * number of NOP cycles. 24333da42859SDinh Nguyen * The number of supported NOP cycles can range from -1 to infinity 24343da42859SDinh Nguyen * Three different cases are handled: 24353da42859SDinh Nguyen * 24363da42859SDinh Nguyen * 1. For a number of NOP cycles greater than 0, the RW Mgr looping 24373da42859SDinh Nguyen * mechanism will be used to insert the right number of NOPs 24383da42859SDinh Nguyen * 24393da42859SDinh Nguyen * 2. For a number of NOP cycles equals to 0, the micro-instruction 24403da42859SDinh Nguyen * issuing the write command will jump straight to the 24413da42859SDinh Nguyen * micro-instruction that turns on DQS (for DDRx), or outputs write 24423da42859SDinh Nguyen * data (for RLD), skipping 24433da42859SDinh Nguyen * the NOP micro-instruction all together 24443da42859SDinh Nguyen * 24453da42859SDinh Nguyen * 3. A number of NOP cycles equal to -1 indicates that DQS must be 24463da42859SDinh Nguyen * turned on in the same micro-instruction that issues the write 24473da42859SDinh Nguyen * command. Then we need 24483da42859SDinh Nguyen * to directly jump to the micro-instruction that sends out the data 24493da42859SDinh Nguyen * 24503da42859SDinh Nguyen * NOTE: Implementing this mechanism uses 2 RW Mgr jump-counters 24513da42859SDinh Nguyen * (2 and 3). One jump-counter (0) is used to perform multiple 24523da42859SDinh Nguyen * write-read operations. 24533da42859SDinh Nguyen * one counter left to issue this command in "multiple-group" mode 24543da42859SDinh Nguyen */ 24553da42859SDinh Nguyen 24563da42859SDinh Nguyen rw_wl_nop_cycles = gbl->rw_wl_nop_cycles; 24573da42859SDinh Nguyen 24583da42859SDinh Nguyen if (rw_wl_nop_cycles == -1) { 24593da42859SDinh Nguyen /* 24603da42859SDinh Nguyen * CNTR 2 - We want to execute the special write operation that 24613da42859SDinh Nguyen * turns on DQS right away and then skip directly to the 24623da42859SDinh Nguyen * instruction that sends out the data. We set the counter to a 24633da42859SDinh Nguyen * large number so that the jump is always taken. 24643da42859SDinh Nguyen */ 24651273dd9eSMarek Vasut writel(0xFF, &sdr_rw_load_mgr_regs->load_cntr2); 24663da42859SDinh Nguyen 24673da42859SDinh Nguyen /* CNTR 3 - Not used */ 24683da42859SDinh Nguyen if (test_dm) { 24693da42859SDinh Nguyen mcc_instruction = RW_MGR_LFSR_WR_RD_DM_BANK_0_WL_1; 24703da42859SDinh Nguyen writel(RW_MGR_LFSR_WR_RD_DM_BANK_0_DATA, 24711273dd9eSMarek Vasut &sdr_rw_load_jump_mgr_regs->load_jump_add2); 24723da42859SDinh Nguyen writel(RW_MGR_LFSR_WR_RD_DM_BANK_0_NOP, 24731273dd9eSMarek Vasut &sdr_rw_load_jump_mgr_regs->load_jump_add3); 24743da42859SDinh Nguyen } else { 24753da42859SDinh Nguyen mcc_instruction = RW_MGR_LFSR_WR_RD_BANK_0_WL_1; 24761273dd9eSMarek Vasut writel(RW_MGR_LFSR_WR_RD_BANK_0_DATA, 24771273dd9eSMarek Vasut &sdr_rw_load_jump_mgr_regs->load_jump_add2); 24781273dd9eSMarek Vasut writel(RW_MGR_LFSR_WR_RD_BANK_0_NOP, 24791273dd9eSMarek Vasut &sdr_rw_load_jump_mgr_regs->load_jump_add3); 24803da42859SDinh Nguyen } 24813da42859SDinh Nguyen } else if (rw_wl_nop_cycles == 0) { 24823da42859SDinh Nguyen /* 24833da42859SDinh Nguyen * CNTR 2 - We want to skip the NOP operation and go straight 24843da42859SDinh Nguyen * to the DQS enable instruction. We set the counter to a large 24853da42859SDinh Nguyen * number so that the jump is always taken. 24863da42859SDinh Nguyen */ 24871273dd9eSMarek Vasut writel(0xFF, &sdr_rw_load_mgr_regs->load_cntr2); 24883da42859SDinh Nguyen 24893da42859SDinh Nguyen /* CNTR 3 - Not used */ 24903da42859SDinh Nguyen if (test_dm) { 24913da42859SDinh Nguyen mcc_instruction = RW_MGR_LFSR_WR_RD_DM_BANK_0; 24923da42859SDinh Nguyen writel(RW_MGR_LFSR_WR_RD_DM_BANK_0_DQS, 24931273dd9eSMarek Vasut &sdr_rw_load_jump_mgr_regs->load_jump_add2); 24943da42859SDinh Nguyen } else { 24953da42859SDinh Nguyen mcc_instruction = RW_MGR_LFSR_WR_RD_BANK_0; 24961273dd9eSMarek Vasut writel(RW_MGR_LFSR_WR_RD_BANK_0_DQS, 24971273dd9eSMarek Vasut &sdr_rw_load_jump_mgr_regs->load_jump_add2); 24983da42859SDinh Nguyen } 24993da42859SDinh Nguyen } else { 25003da42859SDinh Nguyen /* 25013da42859SDinh Nguyen * CNTR 2 - In this case we want to execute the next instruction 25023da42859SDinh Nguyen * and NOT take the jump. So we set the counter to 0. The jump 25033da42859SDinh Nguyen * address doesn't count. 25043da42859SDinh Nguyen */ 25051273dd9eSMarek Vasut writel(0x0, &sdr_rw_load_mgr_regs->load_cntr2); 25061273dd9eSMarek Vasut writel(0x0, &sdr_rw_load_jump_mgr_regs->load_jump_add2); 25073da42859SDinh Nguyen 25083da42859SDinh Nguyen /* 25093da42859SDinh Nguyen * CNTR 3 - Set the nop counter to the number of cycles we 25103da42859SDinh Nguyen * need to loop for, minus 1. 25113da42859SDinh Nguyen */ 25121273dd9eSMarek Vasut writel(rw_wl_nop_cycles - 1, &sdr_rw_load_mgr_regs->load_cntr3); 25133da42859SDinh Nguyen if (test_dm) { 25143da42859SDinh Nguyen mcc_instruction = RW_MGR_LFSR_WR_RD_DM_BANK_0; 25151273dd9eSMarek Vasut writel(RW_MGR_LFSR_WR_RD_DM_BANK_0_NOP, 25161273dd9eSMarek Vasut &sdr_rw_load_jump_mgr_regs->load_jump_add3); 25173da42859SDinh Nguyen } else { 25183da42859SDinh Nguyen mcc_instruction = RW_MGR_LFSR_WR_RD_BANK_0; 25191273dd9eSMarek Vasut writel(RW_MGR_LFSR_WR_RD_BANK_0_NOP, 25201273dd9eSMarek Vasut &sdr_rw_load_jump_mgr_regs->load_jump_add3); 25213da42859SDinh Nguyen } 25223da42859SDinh Nguyen } 25233da42859SDinh Nguyen 25241273dd9eSMarek Vasut writel(0, SDR_PHYGRP_RWMGRGRP_ADDRESS | 25251273dd9eSMarek Vasut RW_MGR_RESET_READ_DATAPATH_OFFSET); 25263da42859SDinh Nguyen 25273da42859SDinh Nguyen if (quick_write_mode) 25281273dd9eSMarek Vasut writel(0x08, &sdr_rw_load_mgr_regs->load_cntr0); 25293da42859SDinh Nguyen else 25301273dd9eSMarek Vasut writel(0x40, &sdr_rw_load_mgr_regs->load_cntr0); 25313da42859SDinh Nguyen 25321273dd9eSMarek Vasut writel(mcc_instruction, &sdr_rw_load_jump_mgr_regs->load_jump_add0); 25333da42859SDinh Nguyen 25343da42859SDinh Nguyen /* 25353da42859SDinh Nguyen * CNTR 1 - This is used to ensure enough time elapses 25363da42859SDinh Nguyen * for read data to come back. 25373da42859SDinh Nguyen */ 25381273dd9eSMarek Vasut writel(0x30, &sdr_rw_load_mgr_regs->load_cntr1); 25393da42859SDinh Nguyen 25403da42859SDinh Nguyen if (test_dm) { 25411273dd9eSMarek Vasut writel(RW_MGR_LFSR_WR_RD_DM_BANK_0_WAIT, 25421273dd9eSMarek Vasut &sdr_rw_load_jump_mgr_regs->load_jump_add1); 25433da42859SDinh Nguyen } else { 25441273dd9eSMarek Vasut writel(RW_MGR_LFSR_WR_RD_BANK_0_WAIT, 25451273dd9eSMarek Vasut &sdr_rw_load_jump_mgr_regs->load_jump_add1); 25463da42859SDinh Nguyen } 25473da42859SDinh Nguyen 2548c4815f76SMarek Vasut addr = SDR_PHYGRP_RWMGRGRP_ADDRESS | RW_MGR_RUN_SINGLE_GROUP_OFFSET; 254917fdc916SMarek Vasut writel(mcc_instruction, addr + (group << 2)); 25503da42859SDinh Nguyen } 25513da42859SDinh Nguyen 25523da42859SDinh Nguyen /* Test writes, can check for a single bit pass or multiple bit pass */ 25533da42859SDinh Nguyen static uint32_t rw_mgr_mem_calibrate_write_test(uint32_t rank_bgn, 25543da42859SDinh Nguyen uint32_t write_group, uint32_t use_dm, uint32_t all_correct, 25553da42859SDinh Nguyen uint32_t *bit_chk, uint32_t all_ranks) 25563da42859SDinh Nguyen { 25573da42859SDinh Nguyen uint32_t r; 25583da42859SDinh Nguyen uint32_t correct_mask_vg; 25593da42859SDinh Nguyen uint32_t tmp_bit_chk; 25603da42859SDinh Nguyen uint32_t vg; 25613da42859SDinh Nguyen uint32_t rank_end = all_ranks ? RW_MGR_MEM_NUMBER_OF_RANKS : 25623da42859SDinh Nguyen (rank_bgn + NUM_RANKS_PER_SHADOW_REG); 25633da42859SDinh Nguyen uint32_t addr_rw_mgr; 25643da42859SDinh Nguyen uint32_t base_rw_mgr; 25653da42859SDinh Nguyen 25663da42859SDinh Nguyen *bit_chk = param->write_correct_mask; 25673da42859SDinh Nguyen correct_mask_vg = param->write_correct_mask_vg; 25683da42859SDinh Nguyen 25693da42859SDinh Nguyen for (r = rank_bgn; r < rank_end; r++) { 25703da42859SDinh Nguyen if (param->skip_ranks[r]) { 25713da42859SDinh Nguyen /* request to skip the rank */ 25723da42859SDinh Nguyen continue; 25733da42859SDinh Nguyen } 25743da42859SDinh Nguyen 25753da42859SDinh Nguyen /* set rank */ 25763da42859SDinh Nguyen set_rank_and_odt_mask(r, RW_MGR_ODT_MODE_READ_WRITE); 25773da42859SDinh Nguyen 25783da42859SDinh Nguyen tmp_bit_chk = 0; 2579a4bfa463SMarek Vasut addr_rw_mgr = SDR_PHYGRP_RWMGRGRP_ADDRESS; 25803da42859SDinh Nguyen for (vg = RW_MGR_MEM_VIRTUAL_GROUPS_PER_WRITE_DQS-1; ; vg--) { 25813da42859SDinh Nguyen /* reset the fifos to get pointers to known state */ 25821273dd9eSMarek Vasut writel(0, &phy_mgr_cmd->fifo_reset); 25833da42859SDinh Nguyen 25843da42859SDinh Nguyen tmp_bit_chk = tmp_bit_chk << 25853da42859SDinh Nguyen (RW_MGR_MEM_DQ_PER_WRITE_DQS / 25863da42859SDinh Nguyen RW_MGR_MEM_VIRTUAL_GROUPS_PER_WRITE_DQS); 25873da42859SDinh Nguyen rw_mgr_mem_calibrate_write_test_issue(write_group * 25883da42859SDinh Nguyen RW_MGR_MEM_VIRTUAL_GROUPS_PER_WRITE_DQS+vg, 25893da42859SDinh Nguyen use_dm); 25903da42859SDinh Nguyen 259117fdc916SMarek Vasut base_rw_mgr = readl(addr_rw_mgr); 25923da42859SDinh Nguyen tmp_bit_chk = tmp_bit_chk | (correct_mask_vg & ~(base_rw_mgr)); 25933da42859SDinh Nguyen if (vg == 0) 25943da42859SDinh Nguyen break; 25953da42859SDinh Nguyen } 25963da42859SDinh Nguyen *bit_chk &= tmp_bit_chk; 25973da42859SDinh Nguyen } 25983da42859SDinh Nguyen 25993da42859SDinh Nguyen if (all_correct) { 26003da42859SDinh Nguyen set_rank_and_odt_mask(0, RW_MGR_ODT_MODE_OFF); 26013da42859SDinh Nguyen debug_cond(DLEVEL == 2, "write_test(%u,%u,ALL) : %u == \ 26023da42859SDinh Nguyen %u => %lu", write_group, use_dm, 26033da42859SDinh Nguyen *bit_chk, param->write_correct_mask, 26043da42859SDinh Nguyen (long unsigned int)(*bit_chk == 26053da42859SDinh Nguyen param->write_correct_mask)); 26063da42859SDinh Nguyen return *bit_chk == param->write_correct_mask; 26073da42859SDinh Nguyen } else { 26083da42859SDinh Nguyen set_rank_and_odt_mask(0, RW_MGR_ODT_MODE_OFF); 26093da42859SDinh Nguyen debug_cond(DLEVEL == 2, "write_test(%u,%u,ONE) : %u != ", 26103da42859SDinh Nguyen write_group, use_dm, *bit_chk); 26113da42859SDinh Nguyen debug_cond(DLEVEL == 2, "%lu" " => %lu", (long unsigned int)0, 26123da42859SDinh Nguyen (long unsigned int)(*bit_chk != 0)); 26133da42859SDinh Nguyen return *bit_chk != 0x00; 26143da42859SDinh Nguyen } 26153da42859SDinh Nguyen } 26163da42859SDinh Nguyen 26173da42859SDinh Nguyen /* 26183da42859SDinh Nguyen * center all windows. do per-bit-deskew to possibly increase size of 26193da42859SDinh Nguyen * certain windows. 26203da42859SDinh Nguyen */ 26213da42859SDinh Nguyen static uint32_t rw_mgr_mem_calibrate_writes_center(uint32_t rank_bgn, 26223da42859SDinh Nguyen uint32_t write_group, uint32_t test_bgn) 26233da42859SDinh Nguyen { 26243da42859SDinh Nguyen uint32_t i, p, min_index; 26253da42859SDinh Nguyen int32_t d; 26263da42859SDinh Nguyen /* 26273da42859SDinh Nguyen * Store these as signed since there are comparisons with 26283da42859SDinh Nguyen * signed numbers. 26293da42859SDinh Nguyen */ 26303da42859SDinh Nguyen uint32_t bit_chk; 26313da42859SDinh Nguyen uint32_t sticky_bit_chk; 26323da42859SDinh Nguyen int32_t left_edge[RW_MGR_MEM_DQ_PER_WRITE_DQS]; 26333da42859SDinh Nguyen int32_t right_edge[RW_MGR_MEM_DQ_PER_WRITE_DQS]; 26343da42859SDinh Nguyen int32_t mid; 26353da42859SDinh Nguyen int32_t mid_min, orig_mid_min; 26363da42859SDinh Nguyen int32_t new_dqs, start_dqs, shift_dq; 26373da42859SDinh Nguyen int32_t dq_margin, dqs_margin, dm_margin; 26383da42859SDinh Nguyen uint32_t stop; 26393da42859SDinh Nguyen uint32_t temp_dq_out1_delay; 26403da42859SDinh Nguyen uint32_t addr; 26413da42859SDinh Nguyen 26423da42859SDinh Nguyen debug("%s:%d %u %u", __func__, __LINE__, write_group, test_bgn); 26433da42859SDinh Nguyen 26443da42859SDinh Nguyen dm_margin = 0; 26453da42859SDinh Nguyen 2646c4815f76SMarek Vasut addr = SDR_PHYGRP_SCCGRP_ADDRESS | SCC_MGR_IO_OUT1_DELAY_OFFSET; 264717fdc916SMarek Vasut start_dqs = readl(addr + 26483da42859SDinh Nguyen (RW_MGR_MEM_DQ_PER_WRITE_DQS << 2)); 26493da42859SDinh Nguyen 26503da42859SDinh Nguyen /* per-bit deskew */ 26513da42859SDinh Nguyen 26523da42859SDinh Nguyen /* 26533da42859SDinh Nguyen * set the left and right edge of each bit to an illegal value 26543da42859SDinh Nguyen * use (IO_IO_OUT1_DELAY_MAX + 1) as an illegal value. 26553da42859SDinh Nguyen */ 26563da42859SDinh Nguyen sticky_bit_chk = 0; 26573da42859SDinh Nguyen for (i = 0; i < RW_MGR_MEM_DQ_PER_WRITE_DQS; i++) { 26583da42859SDinh Nguyen left_edge[i] = IO_IO_OUT1_DELAY_MAX + 1; 26593da42859SDinh Nguyen right_edge[i] = IO_IO_OUT1_DELAY_MAX + 1; 26603da42859SDinh Nguyen } 26613da42859SDinh Nguyen 26623da42859SDinh Nguyen /* Search for the left edge of the window for each bit */ 26633da42859SDinh Nguyen for (d = 0; d <= IO_IO_OUT1_DELAY_MAX; d++) { 2664300c2e62SMarek Vasut scc_mgr_apply_group_dq_out1_delay(write_group, d); 26653da42859SDinh Nguyen 26661273dd9eSMarek Vasut writel(0, &sdr_scc_mgr->update); 26673da42859SDinh Nguyen 26683da42859SDinh Nguyen /* 26693da42859SDinh Nguyen * Stop searching when the read test doesn't pass AND when 26703da42859SDinh Nguyen * we've seen a passing read on every bit. 26713da42859SDinh Nguyen */ 26723da42859SDinh Nguyen stop = !rw_mgr_mem_calibrate_write_test(rank_bgn, write_group, 26733da42859SDinh Nguyen 0, PASS_ONE_BIT, &bit_chk, 0); 26743da42859SDinh Nguyen sticky_bit_chk = sticky_bit_chk | bit_chk; 26753da42859SDinh Nguyen stop = stop && (sticky_bit_chk == param->write_correct_mask); 26763da42859SDinh Nguyen debug_cond(DLEVEL == 2, "write_center(left): dtap=%d => %u \ 26773da42859SDinh Nguyen == %u && %u [bit_chk= %u ]\n", 26783da42859SDinh Nguyen d, sticky_bit_chk, param->write_correct_mask, 26793da42859SDinh Nguyen stop, bit_chk); 26803da42859SDinh Nguyen 26813da42859SDinh Nguyen if (stop == 1) { 26823da42859SDinh Nguyen break; 26833da42859SDinh Nguyen } else { 26843da42859SDinh Nguyen for (i = 0; i < RW_MGR_MEM_DQ_PER_WRITE_DQS; i++) { 26853da42859SDinh Nguyen if (bit_chk & 1) { 26863da42859SDinh Nguyen /* 26873da42859SDinh Nguyen * Remember a passing test as the 26883da42859SDinh Nguyen * left_edge. 26893da42859SDinh Nguyen */ 26903da42859SDinh Nguyen left_edge[i] = d; 26913da42859SDinh Nguyen } else { 26923da42859SDinh Nguyen /* 26933da42859SDinh Nguyen * If a left edge has not been seen 26943da42859SDinh Nguyen * yet, then a future passing test will 26953da42859SDinh Nguyen * mark this edge as the right edge. 26963da42859SDinh Nguyen */ 26973da42859SDinh Nguyen if (left_edge[i] == 26983da42859SDinh Nguyen IO_IO_OUT1_DELAY_MAX + 1) { 26993da42859SDinh Nguyen right_edge[i] = -(d + 1); 27003da42859SDinh Nguyen } 27013da42859SDinh Nguyen } 27023da42859SDinh Nguyen debug_cond(DLEVEL == 2, "write_center[l,d=%d):", d); 27033da42859SDinh Nguyen debug_cond(DLEVEL == 2, "bit_chk_test=%d left_edge[%u]: %d", 27043da42859SDinh Nguyen (int)(bit_chk & 1), i, left_edge[i]); 27053da42859SDinh Nguyen debug_cond(DLEVEL == 2, "right_edge[%u]: %d\n", i, 27063da42859SDinh Nguyen right_edge[i]); 27073da42859SDinh Nguyen bit_chk = bit_chk >> 1; 27083da42859SDinh Nguyen } 27093da42859SDinh Nguyen } 27103da42859SDinh Nguyen } 27113da42859SDinh Nguyen 27123da42859SDinh Nguyen /* Reset DQ delay chains to 0 */ 271332675249SMarek Vasut scc_mgr_apply_group_dq_out1_delay(0); 27143da42859SDinh Nguyen sticky_bit_chk = 0; 27153da42859SDinh Nguyen for (i = RW_MGR_MEM_DQ_PER_WRITE_DQS - 1;; i--) { 27163da42859SDinh Nguyen debug_cond(DLEVEL == 2, "%s:%d write_center: left_edge[%u]: \ 27173da42859SDinh Nguyen %d right_edge[%u]: %d\n", __func__, __LINE__, 27183da42859SDinh Nguyen i, left_edge[i], i, right_edge[i]); 27193da42859SDinh Nguyen 27203da42859SDinh Nguyen /* 27213da42859SDinh Nguyen * Check for cases where we haven't found the left edge, 27223da42859SDinh Nguyen * which makes our assignment of the the right edge invalid. 27233da42859SDinh Nguyen * Reset it to the illegal value. 27243da42859SDinh Nguyen */ 27253da42859SDinh Nguyen if ((left_edge[i] == IO_IO_OUT1_DELAY_MAX + 1) && 27263da42859SDinh Nguyen (right_edge[i] != IO_IO_OUT1_DELAY_MAX + 1)) { 27273da42859SDinh Nguyen right_edge[i] = IO_IO_OUT1_DELAY_MAX + 1; 27283da42859SDinh Nguyen debug_cond(DLEVEL == 2, "%s:%d write_center: reset \ 27293da42859SDinh Nguyen right_edge[%u]: %d\n", __func__, __LINE__, 27303da42859SDinh Nguyen i, right_edge[i]); 27313da42859SDinh Nguyen } 27323da42859SDinh Nguyen 27333da42859SDinh Nguyen /* 27343da42859SDinh Nguyen * Reset sticky bit (except for bits where we have 27353da42859SDinh Nguyen * seen the left edge). 27363da42859SDinh Nguyen */ 27373da42859SDinh Nguyen sticky_bit_chk = sticky_bit_chk << 1; 27383da42859SDinh Nguyen if ((left_edge[i] != IO_IO_OUT1_DELAY_MAX + 1)) 27393da42859SDinh Nguyen sticky_bit_chk = sticky_bit_chk | 1; 27403da42859SDinh Nguyen 27413da42859SDinh Nguyen if (i == 0) 27423da42859SDinh Nguyen break; 27433da42859SDinh Nguyen } 27443da42859SDinh Nguyen 27453da42859SDinh Nguyen /* Search for the right edge of the window for each bit */ 27463da42859SDinh Nguyen for (d = 0; d <= IO_IO_OUT1_DELAY_MAX - start_dqs; d++) { 27473da42859SDinh Nguyen scc_mgr_apply_group_dqs_io_and_oct_out1(write_group, 27483da42859SDinh Nguyen d + start_dqs); 27493da42859SDinh Nguyen 27501273dd9eSMarek Vasut writel(0, &sdr_scc_mgr->update); 27513da42859SDinh Nguyen 27523da42859SDinh Nguyen /* 27533da42859SDinh Nguyen * Stop searching when the read test doesn't pass AND when 27543da42859SDinh Nguyen * we've seen a passing read on every bit. 27553da42859SDinh Nguyen */ 27563da42859SDinh Nguyen stop = !rw_mgr_mem_calibrate_write_test(rank_bgn, write_group, 27573da42859SDinh Nguyen 0, PASS_ONE_BIT, &bit_chk, 0); 27583da42859SDinh Nguyen 27593da42859SDinh Nguyen sticky_bit_chk = sticky_bit_chk | bit_chk; 27603da42859SDinh Nguyen stop = stop && (sticky_bit_chk == param->write_correct_mask); 27613da42859SDinh Nguyen 27623da42859SDinh Nguyen debug_cond(DLEVEL == 2, "write_center (right): dtap=%u => %u == \ 27633da42859SDinh Nguyen %u && %u\n", d, sticky_bit_chk, 27643da42859SDinh Nguyen param->write_correct_mask, stop); 27653da42859SDinh Nguyen 27663da42859SDinh Nguyen if (stop == 1) { 27673da42859SDinh Nguyen if (d == 0) { 27683da42859SDinh Nguyen for (i = 0; i < RW_MGR_MEM_DQ_PER_WRITE_DQS; 27693da42859SDinh Nguyen i++) { 27703da42859SDinh Nguyen /* d = 0 failed, but it passed when 27713da42859SDinh Nguyen testing the left edge, so it must be 27723da42859SDinh Nguyen marginal, set it to -1 */ 27733da42859SDinh Nguyen if (right_edge[i] == 27743da42859SDinh Nguyen IO_IO_OUT1_DELAY_MAX + 1 && 27753da42859SDinh Nguyen left_edge[i] != 27763da42859SDinh Nguyen IO_IO_OUT1_DELAY_MAX + 1) { 27773da42859SDinh Nguyen right_edge[i] = -1; 27783da42859SDinh Nguyen } 27793da42859SDinh Nguyen } 27803da42859SDinh Nguyen } 27813da42859SDinh Nguyen break; 27823da42859SDinh Nguyen } else { 27833da42859SDinh Nguyen for (i = 0; i < RW_MGR_MEM_DQ_PER_WRITE_DQS; i++) { 27843da42859SDinh Nguyen if (bit_chk & 1) { 27853da42859SDinh Nguyen /* 27863da42859SDinh Nguyen * Remember a passing test as 27873da42859SDinh Nguyen * the right_edge. 27883da42859SDinh Nguyen */ 27893da42859SDinh Nguyen right_edge[i] = d; 27903da42859SDinh Nguyen } else { 27913da42859SDinh Nguyen if (d != 0) { 27923da42859SDinh Nguyen /* 27933da42859SDinh Nguyen * If a right edge has not 27943da42859SDinh Nguyen * been seen yet, then a future 27953da42859SDinh Nguyen * passing test will mark this 27963da42859SDinh Nguyen * edge as the left edge. 27973da42859SDinh Nguyen */ 27983da42859SDinh Nguyen if (right_edge[i] == 27993da42859SDinh Nguyen IO_IO_OUT1_DELAY_MAX + 1) 28003da42859SDinh Nguyen left_edge[i] = -(d + 1); 28013da42859SDinh Nguyen } else { 28023da42859SDinh Nguyen /* 28033da42859SDinh Nguyen * d = 0 failed, but it passed 28043da42859SDinh Nguyen * when testing the left edge, 28053da42859SDinh Nguyen * so it must be marginal, set 28063da42859SDinh Nguyen * it to -1. 28073da42859SDinh Nguyen */ 28083da42859SDinh Nguyen if (right_edge[i] == 28093da42859SDinh Nguyen IO_IO_OUT1_DELAY_MAX + 1 && 28103da42859SDinh Nguyen left_edge[i] != 28113da42859SDinh Nguyen IO_IO_OUT1_DELAY_MAX + 1) 28123da42859SDinh Nguyen right_edge[i] = -1; 28133da42859SDinh Nguyen /* 28143da42859SDinh Nguyen * If a right edge has not been 28153da42859SDinh Nguyen * seen yet, then a future 28163da42859SDinh Nguyen * passing test will mark this 28173da42859SDinh Nguyen * edge as the left edge. 28183da42859SDinh Nguyen */ 28193da42859SDinh Nguyen else if (right_edge[i] == 28203da42859SDinh Nguyen IO_IO_OUT1_DELAY_MAX + 28213da42859SDinh Nguyen 1) 28223da42859SDinh Nguyen left_edge[i] = -(d + 1); 28233da42859SDinh Nguyen } 28243da42859SDinh Nguyen } 28253da42859SDinh Nguyen debug_cond(DLEVEL == 2, "write_center[r,d=%d):", d); 28263da42859SDinh Nguyen debug_cond(DLEVEL == 2, "bit_chk_test=%d left_edge[%u]: %d", 28273da42859SDinh Nguyen (int)(bit_chk & 1), i, left_edge[i]); 28283da42859SDinh Nguyen debug_cond(DLEVEL == 2, "right_edge[%u]: %d\n", i, 28293da42859SDinh Nguyen right_edge[i]); 28303da42859SDinh Nguyen bit_chk = bit_chk >> 1; 28313da42859SDinh Nguyen } 28323da42859SDinh Nguyen } 28333da42859SDinh Nguyen } 28343da42859SDinh Nguyen 28353da42859SDinh Nguyen /* Check that all bits have a window */ 28363da42859SDinh Nguyen for (i = 0; i < RW_MGR_MEM_DQ_PER_WRITE_DQS; i++) { 28373da42859SDinh Nguyen debug_cond(DLEVEL == 2, "%s:%d write_center: left_edge[%u]: \ 28383da42859SDinh Nguyen %d right_edge[%u]: %d", __func__, __LINE__, 28393da42859SDinh Nguyen i, left_edge[i], i, right_edge[i]); 28403da42859SDinh Nguyen if ((left_edge[i] == IO_IO_OUT1_DELAY_MAX + 1) || 28413da42859SDinh Nguyen (right_edge[i] == IO_IO_OUT1_DELAY_MAX + 1)) { 28423da42859SDinh Nguyen set_failing_group_stage(test_bgn + i, 28433da42859SDinh Nguyen CAL_STAGE_WRITES, 28443da42859SDinh Nguyen CAL_SUBSTAGE_WRITES_CENTER); 28453da42859SDinh Nguyen return 0; 28463da42859SDinh Nguyen } 28473da42859SDinh Nguyen } 28483da42859SDinh Nguyen 28493da42859SDinh Nguyen /* Find middle of window for each DQ bit */ 28503da42859SDinh Nguyen mid_min = left_edge[0] - right_edge[0]; 28513da42859SDinh Nguyen min_index = 0; 28523da42859SDinh Nguyen for (i = 1; i < RW_MGR_MEM_DQ_PER_WRITE_DQS; i++) { 28533da42859SDinh Nguyen mid = left_edge[i] - right_edge[i]; 28543da42859SDinh Nguyen if (mid < mid_min) { 28553da42859SDinh Nguyen mid_min = mid; 28563da42859SDinh Nguyen min_index = i; 28573da42859SDinh Nguyen } 28583da42859SDinh Nguyen } 28593da42859SDinh Nguyen 28603da42859SDinh Nguyen /* 28613da42859SDinh Nguyen * -mid_min/2 represents the amount that we need to move DQS. 28623da42859SDinh Nguyen * If mid_min is odd and positive we'll need to add one to 28633da42859SDinh Nguyen * make sure the rounding in further calculations is correct 28643da42859SDinh Nguyen * (always bias to the right), so just add 1 for all positive values. 28653da42859SDinh Nguyen */ 28663da42859SDinh Nguyen if (mid_min > 0) 28673da42859SDinh Nguyen mid_min++; 28683da42859SDinh Nguyen mid_min = mid_min / 2; 28693da42859SDinh Nguyen debug_cond(DLEVEL == 1, "%s:%d write_center: mid_min=%d\n", __func__, 28703da42859SDinh Nguyen __LINE__, mid_min); 28713da42859SDinh Nguyen 28723da42859SDinh Nguyen /* Determine the amount we can change DQS (which is -mid_min) */ 28733da42859SDinh Nguyen orig_mid_min = mid_min; 28743da42859SDinh Nguyen new_dqs = start_dqs; 28753da42859SDinh Nguyen mid_min = 0; 28763da42859SDinh Nguyen debug_cond(DLEVEL == 1, "%s:%d write_center: start_dqs=%d new_dqs=%d \ 28773da42859SDinh Nguyen mid_min=%d\n", __func__, __LINE__, start_dqs, new_dqs, mid_min); 28783da42859SDinh Nguyen /* Initialize data for export structures */ 28793da42859SDinh Nguyen dqs_margin = IO_IO_OUT1_DELAY_MAX + 1; 28803da42859SDinh Nguyen dq_margin = IO_IO_OUT1_DELAY_MAX + 1; 28813da42859SDinh Nguyen 28823da42859SDinh Nguyen /* add delay to bring centre of all DQ windows to the same "level" */ 28833da42859SDinh Nguyen for (i = 0, p = test_bgn; i < RW_MGR_MEM_DQ_PER_WRITE_DQS; i++, p++) { 28843da42859SDinh Nguyen /* Use values before divide by 2 to reduce round off error */ 28853da42859SDinh Nguyen shift_dq = (left_edge[i] - right_edge[i] - 28863da42859SDinh Nguyen (left_edge[min_index] - right_edge[min_index]))/2 + 28873da42859SDinh Nguyen (orig_mid_min - mid_min); 28883da42859SDinh Nguyen 28893da42859SDinh Nguyen debug_cond(DLEVEL == 2, "%s:%d write_center: before: shift_dq \ 28903da42859SDinh Nguyen [%u]=%d\n", __func__, __LINE__, i, shift_dq); 28913da42859SDinh Nguyen 28921273dd9eSMarek Vasut addr = SDR_PHYGRP_SCCGRP_ADDRESS | SCC_MGR_IO_OUT1_DELAY_OFFSET; 289317fdc916SMarek Vasut temp_dq_out1_delay = readl(addr + (i << 2)); 28943da42859SDinh Nguyen if (shift_dq + (int32_t)temp_dq_out1_delay > 28953da42859SDinh Nguyen (int32_t)IO_IO_OUT1_DELAY_MAX) { 28963da42859SDinh Nguyen shift_dq = (int32_t)IO_IO_OUT1_DELAY_MAX - temp_dq_out1_delay; 28973da42859SDinh Nguyen } else if (shift_dq + (int32_t)temp_dq_out1_delay < 0) { 28983da42859SDinh Nguyen shift_dq = -(int32_t)temp_dq_out1_delay; 28993da42859SDinh Nguyen } 29003da42859SDinh Nguyen debug_cond(DLEVEL == 2, "write_center: after: shift_dq[%u]=%d\n", 29013da42859SDinh Nguyen i, shift_dq); 290207aee5bdSMarek Vasut scc_mgr_set_dq_out1_delay(i, temp_dq_out1_delay + shift_dq); 29033da42859SDinh Nguyen scc_mgr_load_dq(i); 29043da42859SDinh Nguyen 29053da42859SDinh Nguyen debug_cond(DLEVEL == 2, "write_center: margin[%u]=[%d,%d]\n", i, 29063da42859SDinh Nguyen left_edge[i] - shift_dq + (-mid_min), 29073da42859SDinh Nguyen right_edge[i] + shift_dq - (-mid_min)); 29083da42859SDinh Nguyen /* To determine values for export structures */ 29093da42859SDinh Nguyen if (left_edge[i] - shift_dq + (-mid_min) < dq_margin) 29103da42859SDinh Nguyen dq_margin = left_edge[i] - shift_dq + (-mid_min); 29113da42859SDinh Nguyen 29123da42859SDinh Nguyen if (right_edge[i] + shift_dq - (-mid_min) < dqs_margin) 29133da42859SDinh Nguyen dqs_margin = right_edge[i] + shift_dq - (-mid_min); 29143da42859SDinh Nguyen } 29153da42859SDinh Nguyen 29163da42859SDinh Nguyen /* Move DQS */ 29173da42859SDinh Nguyen scc_mgr_apply_group_dqs_io_and_oct_out1(write_group, new_dqs); 29181273dd9eSMarek Vasut writel(0, &sdr_scc_mgr->update); 29193da42859SDinh Nguyen 29203da42859SDinh Nguyen /* Centre DM */ 29213da42859SDinh Nguyen debug_cond(DLEVEL == 2, "%s:%d write_center: DM\n", __func__, __LINE__); 29223da42859SDinh Nguyen 29233da42859SDinh Nguyen /* 29243da42859SDinh Nguyen * set the left and right edge of each bit to an illegal value, 29253da42859SDinh Nguyen * use (IO_IO_OUT1_DELAY_MAX + 1) as an illegal value, 29263da42859SDinh Nguyen */ 29273da42859SDinh Nguyen left_edge[0] = IO_IO_OUT1_DELAY_MAX + 1; 29283da42859SDinh Nguyen right_edge[0] = IO_IO_OUT1_DELAY_MAX + 1; 29293da42859SDinh Nguyen int32_t bgn_curr = IO_IO_OUT1_DELAY_MAX + 1; 29303da42859SDinh Nguyen int32_t end_curr = IO_IO_OUT1_DELAY_MAX + 1; 29313da42859SDinh Nguyen int32_t bgn_best = IO_IO_OUT1_DELAY_MAX + 1; 29323da42859SDinh Nguyen int32_t end_best = IO_IO_OUT1_DELAY_MAX + 1; 29333da42859SDinh Nguyen int32_t win_best = 0; 29343da42859SDinh Nguyen 29353da42859SDinh Nguyen /* Search for the/part of the window with DM shift */ 29363da42859SDinh Nguyen for (d = IO_IO_OUT1_DELAY_MAX; d >= 0; d -= DELTA_D) { 293732675249SMarek Vasut scc_mgr_apply_group_dm_out1_delay(d); 29381273dd9eSMarek Vasut writel(0, &sdr_scc_mgr->update); 29393da42859SDinh Nguyen 29403da42859SDinh Nguyen if (rw_mgr_mem_calibrate_write_test(rank_bgn, write_group, 1, 29413da42859SDinh Nguyen PASS_ALL_BITS, &bit_chk, 29423da42859SDinh Nguyen 0)) { 29433da42859SDinh Nguyen /* USE Set current end of the window */ 29443da42859SDinh Nguyen end_curr = -d; 29453da42859SDinh Nguyen /* 29463da42859SDinh Nguyen * If a starting edge of our window has not been seen 29473da42859SDinh Nguyen * this is our current start of the DM window. 29483da42859SDinh Nguyen */ 29493da42859SDinh Nguyen if (bgn_curr == IO_IO_OUT1_DELAY_MAX + 1) 29503da42859SDinh Nguyen bgn_curr = -d; 29513da42859SDinh Nguyen 29523da42859SDinh Nguyen /* 29533da42859SDinh Nguyen * If current window is bigger than best seen. 29543da42859SDinh Nguyen * Set best seen to be current window. 29553da42859SDinh Nguyen */ 29563da42859SDinh Nguyen if ((end_curr-bgn_curr+1) > win_best) { 29573da42859SDinh Nguyen win_best = end_curr-bgn_curr+1; 29583da42859SDinh Nguyen bgn_best = bgn_curr; 29593da42859SDinh Nguyen end_best = end_curr; 29603da42859SDinh Nguyen } 29613da42859SDinh Nguyen } else { 29623da42859SDinh Nguyen /* We just saw a failing test. Reset temp edge */ 29633da42859SDinh Nguyen bgn_curr = IO_IO_OUT1_DELAY_MAX + 1; 29643da42859SDinh Nguyen end_curr = IO_IO_OUT1_DELAY_MAX + 1; 29653da42859SDinh Nguyen } 29663da42859SDinh Nguyen } 29673da42859SDinh Nguyen 29683da42859SDinh Nguyen 29693da42859SDinh Nguyen /* Reset DM delay chains to 0 */ 297032675249SMarek Vasut scc_mgr_apply_group_dm_out1_delay(0); 29713da42859SDinh Nguyen 29723da42859SDinh Nguyen /* 29733da42859SDinh Nguyen * Check to see if the current window nudges up aganist 0 delay. 29743da42859SDinh Nguyen * If so we need to continue the search by shifting DQS otherwise DQS 29753da42859SDinh Nguyen * search begins as a new search. */ 29763da42859SDinh Nguyen if (end_curr != 0) { 29773da42859SDinh Nguyen bgn_curr = IO_IO_OUT1_DELAY_MAX + 1; 29783da42859SDinh Nguyen end_curr = IO_IO_OUT1_DELAY_MAX + 1; 29793da42859SDinh Nguyen } 29803da42859SDinh Nguyen 29813da42859SDinh Nguyen /* Search for the/part of the window with DQS shifts */ 29823da42859SDinh Nguyen for (d = 0; d <= IO_IO_OUT1_DELAY_MAX - new_dqs; d += DELTA_D) { 29833da42859SDinh Nguyen /* 29843da42859SDinh Nguyen * Note: This only shifts DQS, so are we limiting ourselve to 29853da42859SDinh Nguyen * width of DQ unnecessarily. 29863da42859SDinh Nguyen */ 29873da42859SDinh Nguyen scc_mgr_apply_group_dqs_io_and_oct_out1(write_group, 29883da42859SDinh Nguyen d + new_dqs); 29893da42859SDinh Nguyen 29901273dd9eSMarek Vasut writel(0, &sdr_scc_mgr->update); 29913da42859SDinh Nguyen if (rw_mgr_mem_calibrate_write_test(rank_bgn, write_group, 1, 29923da42859SDinh Nguyen PASS_ALL_BITS, &bit_chk, 29933da42859SDinh Nguyen 0)) { 29943da42859SDinh Nguyen /* USE Set current end of the window */ 29953da42859SDinh Nguyen end_curr = d; 29963da42859SDinh Nguyen /* 29973da42859SDinh Nguyen * If a beginning edge of our window has not been seen 29983da42859SDinh Nguyen * this is our current begin of the DM window. 29993da42859SDinh Nguyen */ 30003da42859SDinh Nguyen if (bgn_curr == IO_IO_OUT1_DELAY_MAX + 1) 30013da42859SDinh Nguyen bgn_curr = d; 30023da42859SDinh Nguyen 30033da42859SDinh Nguyen /* 30043da42859SDinh Nguyen * If current window is bigger than best seen. Set best 30053da42859SDinh Nguyen * seen to be current window. 30063da42859SDinh Nguyen */ 30073da42859SDinh Nguyen if ((end_curr-bgn_curr+1) > win_best) { 30083da42859SDinh Nguyen win_best = end_curr-bgn_curr+1; 30093da42859SDinh Nguyen bgn_best = bgn_curr; 30103da42859SDinh Nguyen end_best = end_curr; 30113da42859SDinh Nguyen } 30123da42859SDinh Nguyen } else { 30133da42859SDinh Nguyen /* We just saw a failing test. Reset temp edge */ 30143da42859SDinh Nguyen bgn_curr = IO_IO_OUT1_DELAY_MAX + 1; 30153da42859SDinh Nguyen end_curr = IO_IO_OUT1_DELAY_MAX + 1; 30163da42859SDinh Nguyen 30173da42859SDinh Nguyen /* Early exit optimization: if ther remaining delay 30183da42859SDinh Nguyen chain space is less than already seen largest window 30193da42859SDinh Nguyen we can exit */ 30203da42859SDinh Nguyen if ((win_best-1) > 30213da42859SDinh Nguyen (IO_IO_OUT1_DELAY_MAX - new_dqs - d)) { 30223da42859SDinh Nguyen break; 30233da42859SDinh Nguyen } 30243da42859SDinh Nguyen } 30253da42859SDinh Nguyen } 30263da42859SDinh Nguyen 30273da42859SDinh Nguyen /* assign left and right edge for cal and reporting; */ 30283da42859SDinh Nguyen left_edge[0] = -1*bgn_best; 30293da42859SDinh Nguyen right_edge[0] = end_best; 30303da42859SDinh Nguyen 30313da42859SDinh Nguyen debug_cond(DLEVEL == 2, "%s:%d dm_calib: left=%d right=%d\n", __func__, 30323da42859SDinh Nguyen __LINE__, left_edge[0], right_edge[0]); 30333da42859SDinh Nguyen 30343da42859SDinh Nguyen /* Move DQS (back to orig) */ 30353da42859SDinh Nguyen scc_mgr_apply_group_dqs_io_and_oct_out1(write_group, new_dqs); 30363da42859SDinh Nguyen 30373da42859SDinh Nguyen /* Move DM */ 30383da42859SDinh Nguyen 30393da42859SDinh Nguyen /* Find middle of window for the DM bit */ 30403da42859SDinh Nguyen mid = (left_edge[0] - right_edge[0]) / 2; 30413da42859SDinh Nguyen 30423da42859SDinh Nguyen /* only move right, since we are not moving DQS/DQ */ 30433da42859SDinh Nguyen if (mid < 0) 30443da42859SDinh Nguyen mid = 0; 30453da42859SDinh Nguyen 30463da42859SDinh Nguyen /* dm_marign should fail if we never find a window */ 30473da42859SDinh Nguyen if (win_best == 0) 30483da42859SDinh Nguyen dm_margin = -1; 30493da42859SDinh Nguyen else 30503da42859SDinh Nguyen dm_margin = left_edge[0] - mid; 30513da42859SDinh Nguyen 305232675249SMarek Vasut scc_mgr_apply_group_dm_out1_delay(mid); 30531273dd9eSMarek Vasut writel(0, &sdr_scc_mgr->update); 30543da42859SDinh Nguyen 30553da42859SDinh Nguyen debug_cond(DLEVEL == 2, "%s:%d dm_calib: left=%d right=%d mid=%d \ 30563da42859SDinh Nguyen dm_margin=%d\n", __func__, __LINE__, left_edge[0], 30573da42859SDinh Nguyen right_edge[0], mid, dm_margin); 30583da42859SDinh Nguyen /* Export values */ 30593da42859SDinh Nguyen gbl->fom_out += dq_margin + dqs_margin; 30603da42859SDinh Nguyen 30613da42859SDinh Nguyen debug_cond(DLEVEL == 2, "%s:%d write_center: dq_margin=%d \ 30623da42859SDinh Nguyen dqs_margin=%d dm_margin=%d\n", __func__, __LINE__, 30633da42859SDinh Nguyen dq_margin, dqs_margin, dm_margin); 30643da42859SDinh Nguyen 30653da42859SDinh Nguyen /* 30663da42859SDinh Nguyen * Do not remove this line as it makes sure all of our 30673da42859SDinh Nguyen * decisions have been applied. 30683da42859SDinh Nguyen */ 30691273dd9eSMarek Vasut writel(0, &sdr_scc_mgr->update); 30703da42859SDinh Nguyen return (dq_margin >= 0) && (dqs_margin >= 0) && (dm_margin >= 0); 30713da42859SDinh Nguyen } 30723da42859SDinh Nguyen 30733da42859SDinh Nguyen /* calibrate the write operations */ 30743da42859SDinh Nguyen static uint32_t rw_mgr_mem_calibrate_writes(uint32_t rank_bgn, uint32_t g, 30753da42859SDinh Nguyen uint32_t test_bgn) 30763da42859SDinh Nguyen { 30773da42859SDinh Nguyen /* update info for sims */ 30783da42859SDinh Nguyen debug("%s:%d %u %u\n", __func__, __LINE__, g, test_bgn); 30793da42859SDinh Nguyen 30803da42859SDinh Nguyen reg_file_set_stage(CAL_STAGE_WRITES); 30813da42859SDinh Nguyen reg_file_set_sub_stage(CAL_SUBSTAGE_WRITES_CENTER); 30823da42859SDinh Nguyen 30833da42859SDinh Nguyen reg_file_set_group(g); 30843da42859SDinh Nguyen 30853da42859SDinh Nguyen if (!rw_mgr_mem_calibrate_writes_center(rank_bgn, g, test_bgn)) { 30863da42859SDinh Nguyen set_failing_group_stage(g, CAL_STAGE_WRITES, 30873da42859SDinh Nguyen CAL_SUBSTAGE_WRITES_CENTER); 30883da42859SDinh Nguyen return 0; 30893da42859SDinh Nguyen } 30903da42859SDinh Nguyen 30913da42859SDinh Nguyen return 1; 30923da42859SDinh Nguyen } 30933da42859SDinh Nguyen 30943da42859SDinh Nguyen /* precharge all banks and activate row 0 in bank "000..." and bank "111..." */ 30953da42859SDinh Nguyen static void mem_precharge_and_activate(void) 30963da42859SDinh Nguyen { 30973da42859SDinh Nguyen uint32_t r; 30983da42859SDinh Nguyen 30993da42859SDinh Nguyen for (r = 0; r < RW_MGR_MEM_NUMBER_OF_RANKS; r++) { 31003da42859SDinh Nguyen if (param->skip_ranks[r]) { 31013da42859SDinh Nguyen /* request to skip the rank */ 31023da42859SDinh Nguyen continue; 31033da42859SDinh Nguyen } 31043da42859SDinh Nguyen 31053da42859SDinh Nguyen /* set rank */ 31063da42859SDinh Nguyen set_rank_and_odt_mask(r, RW_MGR_ODT_MODE_OFF); 31073da42859SDinh Nguyen 31083da42859SDinh Nguyen /* precharge all banks ... */ 31091273dd9eSMarek Vasut writel(RW_MGR_PRECHARGE_ALL, SDR_PHYGRP_RWMGRGRP_ADDRESS | 31101273dd9eSMarek Vasut RW_MGR_RUN_SINGLE_GROUP_OFFSET); 31113da42859SDinh Nguyen 31121273dd9eSMarek Vasut writel(0x0F, &sdr_rw_load_mgr_regs->load_cntr0); 31131273dd9eSMarek Vasut writel(RW_MGR_ACTIVATE_0_AND_1_WAIT1, 31141273dd9eSMarek Vasut &sdr_rw_load_jump_mgr_regs->load_jump_add0); 31153da42859SDinh Nguyen 31161273dd9eSMarek Vasut writel(0x0F, &sdr_rw_load_mgr_regs->load_cntr1); 31171273dd9eSMarek Vasut writel(RW_MGR_ACTIVATE_0_AND_1_WAIT2, 31181273dd9eSMarek Vasut &sdr_rw_load_jump_mgr_regs->load_jump_add1); 31193da42859SDinh Nguyen 31203da42859SDinh Nguyen /* activate rows */ 31211273dd9eSMarek Vasut writel(RW_MGR_ACTIVATE_0_AND_1, SDR_PHYGRP_RWMGRGRP_ADDRESS | 31221273dd9eSMarek Vasut RW_MGR_RUN_SINGLE_GROUP_OFFSET); 31233da42859SDinh Nguyen } 31243da42859SDinh Nguyen } 31253da42859SDinh Nguyen 31263da42859SDinh Nguyen /* Configure various memory related parameters. */ 31273da42859SDinh Nguyen static void mem_config(void) 31283da42859SDinh Nguyen { 31293da42859SDinh Nguyen uint32_t rlat, wlat; 31303da42859SDinh Nguyen uint32_t rw_wl_nop_cycles; 31313da42859SDinh Nguyen uint32_t max_latency; 31323da42859SDinh Nguyen 31333da42859SDinh Nguyen debug("%s:%d\n", __func__, __LINE__); 31343da42859SDinh Nguyen /* read in write and read latency */ 31351273dd9eSMarek Vasut wlat = readl(&data_mgr->t_wl_add); 31361273dd9eSMarek Vasut wlat += readl(&data_mgr->mem_t_add); 31373da42859SDinh Nguyen 31383da42859SDinh Nguyen /* WL for hard phy does not include additive latency */ 31393da42859SDinh Nguyen 31403da42859SDinh Nguyen /* 31413da42859SDinh Nguyen * add addtional write latency to offset the address/command extra 31423da42859SDinh Nguyen * clock cycle. We change the AC mux setting causing AC to be delayed 31433da42859SDinh Nguyen * by one mem clock cycle. Only do this for DDR3 31443da42859SDinh Nguyen */ 31453da42859SDinh Nguyen wlat = wlat + 1; 31463da42859SDinh Nguyen 31471273dd9eSMarek Vasut rlat = readl(&data_mgr->t_rl_add); 31483da42859SDinh Nguyen 31493da42859SDinh Nguyen rw_wl_nop_cycles = wlat - 2; 31503da42859SDinh Nguyen gbl->rw_wl_nop_cycles = rw_wl_nop_cycles; 31513da42859SDinh Nguyen 31523da42859SDinh Nguyen /* 31533da42859SDinh Nguyen * For AV/CV, lfifo is hardened and always runs at full rate so 31543da42859SDinh Nguyen * max latency in AFI clocks, used here, is correspondingly smaller. 31553da42859SDinh Nguyen */ 31563da42859SDinh Nguyen max_latency = (1<<MAX_LATENCY_COUNT_WIDTH)/1 - 1; 31573da42859SDinh Nguyen /* configure for a burst length of 8 */ 31583da42859SDinh Nguyen 31593da42859SDinh Nguyen /* write latency */ 31603da42859SDinh Nguyen /* Adjust Write Latency for Hard PHY */ 31613da42859SDinh Nguyen wlat = wlat + 1; 31623da42859SDinh Nguyen 31633da42859SDinh Nguyen /* set a pretty high read latency initially */ 31643da42859SDinh Nguyen gbl->curr_read_lat = rlat + 16; 31653da42859SDinh Nguyen 31663da42859SDinh Nguyen if (gbl->curr_read_lat > max_latency) 31673da42859SDinh Nguyen gbl->curr_read_lat = max_latency; 31683da42859SDinh Nguyen 31691273dd9eSMarek Vasut writel(gbl->curr_read_lat, &phy_mgr_cfg->phy_rlat); 31703da42859SDinh Nguyen 31713da42859SDinh Nguyen /* advertise write latency */ 31723da42859SDinh Nguyen gbl->curr_write_lat = wlat; 31731273dd9eSMarek Vasut writel(wlat - 2, &phy_mgr_cfg->afi_wlat); 31743da42859SDinh Nguyen 31753da42859SDinh Nguyen /* initialize bit slips */ 31763da42859SDinh Nguyen mem_precharge_and_activate(); 31773da42859SDinh Nguyen } 31783da42859SDinh Nguyen 31793da42859SDinh Nguyen /* Set VFIFO and LFIFO to instant-on settings in skip calibration mode */ 31803da42859SDinh Nguyen static void mem_skip_calibrate(void) 31813da42859SDinh Nguyen { 31823da42859SDinh Nguyen uint32_t vfifo_offset; 31833da42859SDinh Nguyen uint32_t i, j, r; 31843da42859SDinh Nguyen 31853da42859SDinh Nguyen debug("%s:%d\n", __func__, __LINE__); 31863da42859SDinh Nguyen /* Need to update every shadow register set used by the interface */ 31873da42859SDinh Nguyen for (r = 0; r < RW_MGR_MEM_NUMBER_OF_RANKS; 31883da42859SDinh Nguyen r += NUM_RANKS_PER_SHADOW_REG) { 31893da42859SDinh Nguyen /* 31903da42859SDinh Nguyen * Set output phase alignment settings appropriate for 31913da42859SDinh Nguyen * skip calibration. 31923da42859SDinh Nguyen */ 31933da42859SDinh Nguyen for (i = 0; i < RW_MGR_MEM_IF_READ_DQS_WIDTH; i++) { 31943da42859SDinh Nguyen scc_mgr_set_dqs_en_phase(i, 0); 31953da42859SDinh Nguyen #if IO_DLL_CHAIN_LENGTH == 6 31963da42859SDinh Nguyen scc_mgr_set_dqdqs_output_phase(i, 6); 31973da42859SDinh Nguyen #else 31983da42859SDinh Nguyen scc_mgr_set_dqdqs_output_phase(i, 7); 31993da42859SDinh Nguyen #endif 32003da42859SDinh Nguyen /* 32013da42859SDinh Nguyen * Case:33398 32023da42859SDinh Nguyen * 32033da42859SDinh Nguyen * Write data arrives to the I/O two cycles before write 32043da42859SDinh Nguyen * latency is reached (720 deg). 32053da42859SDinh Nguyen * -> due to bit-slip in a/c bus 32063da42859SDinh Nguyen * -> to allow board skew where dqs is longer than ck 32073da42859SDinh Nguyen * -> how often can this happen!? 32083da42859SDinh Nguyen * -> can claim back some ptaps for high freq 32093da42859SDinh Nguyen * support if we can relax this, but i digress... 32103da42859SDinh Nguyen * 32113da42859SDinh Nguyen * The write_clk leads mem_ck by 90 deg 32123da42859SDinh Nguyen * The minimum ptap of the OPA is 180 deg 32133da42859SDinh Nguyen * Each ptap has (360 / IO_DLL_CHAIN_LENGH) deg of delay 32143da42859SDinh Nguyen * The write_clk is always delayed by 2 ptaps 32153da42859SDinh Nguyen * 32163da42859SDinh Nguyen * Hence, to make DQS aligned to CK, we need to delay 32173da42859SDinh Nguyen * DQS by: 32183da42859SDinh Nguyen * (720 - 90 - 180 - 2 * (360 / IO_DLL_CHAIN_LENGTH)) 32193da42859SDinh Nguyen * 32203da42859SDinh Nguyen * Dividing the above by (360 / IO_DLL_CHAIN_LENGTH) 32213da42859SDinh Nguyen * gives us the number of ptaps, which simplies to: 32223da42859SDinh Nguyen * 32233da42859SDinh Nguyen * (1.25 * IO_DLL_CHAIN_LENGTH - 2) 32243da42859SDinh Nguyen */ 32253da42859SDinh Nguyen scc_mgr_set_dqdqs_output_phase(i, (1.25 * 32263da42859SDinh Nguyen IO_DLL_CHAIN_LENGTH - 2)); 32273da42859SDinh Nguyen } 32281273dd9eSMarek Vasut writel(0xff, &sdr_scc_mgr->dqs_ena); 32291273dd9eSMarek Vasut writel(0xff, &sdr_scc_mgr->dqs_io_ena); 32303da42859SDinh Nguyen 32313da42859SDinh Nguyen for (i = 0; i < RW_MGR_MEM_IF_WRITE_DQS_WIDTH; i++) { 32321273dd9eSMarek Vasut writel(i, SDR_PHYGRP_SCCGRP_ADDRESS | 32331273dd9eSMarek Vasut SCC_MGR_GROUP_COUNTER_OFFSET); 32343da42859SDinh Nguyen } 32351273dd9eSMarek Vasut writel(0xff, &sdr_scc_mgr->dq_ena); 32361273dd9eSMarek Vasut writel(0xff, &sdr_scc_mgr->dm_ena); 32371273dd9eSMarek Vasut writel(0, &sdr_scc_mgr->update); 32383da42859SDinh Nguyen } 32393da42859SDinh Nguyen 32403da42859SDinh Nguyen /* Compensate for simulation model behaviour */ 32413da42859SDinh Nguyen for (i = 0; i < RW_MGR_MEM_IF_READ_DQS_WIDTH; i++) { 32423da42859SDinh Nguyen scc_mgr_set_dqs_bus_in_delay(i, 10); 32433da42859SDinh Nguyen scc_mgr_load_dqs(i); 32443da42859SDinh Nguyen } 32451273dd9eSMarek Vasut writel(0, &sdr_scc_mgr->update); 32463da42859SDinh Nguyen 32473da42859SDinh Nguyen /* 32483da42859SDinh Nguyen * ArriaV has hard FIFOs that can only be initialized by incrementing 32493da42859SDinh Nguyen * in sequencer. 32503da42859SDinh Nguyen */ 32513da42859SDinh Nguyen vfifo_offset = CALIB_VFIFO_OFFSET; 32523da42859SDinh Nguyen for (j = 0; j < vfifo_offset; j++) { 32531273dd9eSMarek Vasut writel(0xff, &phy_mgr_cmd->inc_vfifo_hard_phy); 32543da42859SDinh Nguyen } 32551273dd9eSMarek Vasut writel(0, &phy_mgr_cmd->fifo_reset); 32563da42859SDinh Nguyen 32573da42859SDinh Nguyen /* 32583da42859SDinh Nguyen * For ACV with hard lfifo, we get the skip-cal setting from 32593da42859SDinh Nguyen * generation-time constant. 32603da42859SDinh Nguyen */ 32613da42859SDinh Nguyen gbl->curr_read_lat = CALIB_LFIFO_OFFSET; 32621273dd9eSMarek Vasut writel(gbl->curr_read_lat, &phy_mgr_cfg->phy_rlat); 32633da42859SDinh Nguyen } 32643da42859SDinh Nguyen 32653da42859SDinh Nguyen /* Memory calibration entry point */ 32663da42859SDinh Nguyen static uint32_t mem_calibrate(void) 32673da42859SDinh Nguyen { 32683da42859SDinh Nguyen uint32_t i; 32693da42859SDinh Nguyen uint32_t rank_bgn, sr; 32703da42859SDinh Nguyen uint32_t write_group, write_test_bgn; 32713da42859SDinh Nguyen uint32_t read_group, read_test_bgn; 32723da42859SDinh Nguyen uint32_t run_groups, current_run; 32733da42859SDinh Nguyen uint32_t failing_groups = 0; 32743da42859SDinh Nguyen uint32_t group_failed = 0; 32753da42859SDinh Nguyen uint32_t sr_failed = 0; 32763da42859SDinh Nguyen 32773da42859SDinh Nguyen debug("%s:%d\n", __func__, __LINE__); 32783da42859SDinh Nguyen /* Initialize the data settings */ 32793da42859SDinh Nguyen 32803da42859SDinh Nguyen gbl->error_substage = CAL_SUBSTAGE_NIL; 32813da42859SDinh Nguyen gbl->error_stage = CAL_STAGE_NIL; 32823da42859SDinh Nguyen gbl->error_group = 0xff; 32833da42859SDinh Nguyen gbl->fom_in = 0; 32843da42859SDinh Nguyen gbl->fom_out = 0; 32853da42859SDinh Nguyen 32863da42859SDinh Nguyen mem_config(); 32873da42859SDinh Nguyen 32883da42859SDinh Nguyen for (i = 0; i < RW_MGR_MEM_IF_READ_DQS_WIDTH; i++) { 32891273dd9eSMarek Vasut writel(i, SDR_PHYGRP_SCCGRP_ADDRESS | 32901273dd9eSMarek Vasut SCC_MGR_GROUP_COUNTER_OFFSET); 3291fa5d821bSMarek Vasut /* Only needed once to set all groups, pins, DQ, DQS, DM. */ 3292fa5d821bSMarek Vasut if (i == 0) 3293fa5d821bSMarek Vasut scc_mgr_set_hhp_extras(); 3294fa5d821bSMarek Vasut 3295c5c5f537SMarek Vasut scc_set_bypass_mode(i); 32963da42859SDinh Nguyen } 32973da42859SDinh Nguyen 32983da42859SDinh Nguyen if ((dyn_calib_steps & CALIB_SKIP_ALL) == CALIB_SKIP_ALL) { 32993da42859SDinh Nguyen /* 33003da42859SDinh Nguyen * Set VFIFO and LFIFO to instant-on settings in skip 33013da42859SDinh Nguyen * calibration mode. 33023da42859SDinh Nguyen */ 33033da42859SDinh Nguyen mem_skip_calibrate(); 33043da42859SDinh Nguyen } else { 33053da42859SDinh Nguyen for (i = 0; i < NUM_CALIB_REPEAT; i++) { 33063da42859SDinh Nguyen /* 33073da42859SDinh Nguyen * Zero all delay chain/phase settings for all 33083da42859SDinh Nguyen * groups and all shadow register sets. 33093da42859SDinh Nguyen */ 33103da42859SDinh Nguyen scc_mgr_zero_all(); 33113da42859SDinh Nguyen 33123da42859SDinh Nguyen run_groups = ~param->skip_groups; 33133da42859SDinh Nguyen 33143da42859SDinh Nguyen for (write_group = 0, write_test_bgn = 0; write_group 33153da42859SDinh Nguyen < RW_MGR_MEM_IF_WRITE_DQS_WIDTH; write_group++, 33163da42859SDinh Nguyen write_test_bgn += RW_MGR_MEM_DQ_PER_WRITE_DQS) { 33173da42859SDinh Nguyen /* Initialized the group failure */ 33183da42859SDinh Nguyen group_failed = 0; 33193da42859SDinh Nguyen 33203da42859SDinh Nguyen current_run = run_groups & ((1 << 33213da42859SDinh Nguyen RW_MGR_NUM_DQS_PER_WRITE_GROUP) - 1); 33223da42859SDinh Nguyen run_groups = run_groups >> 33233da42859SDinh Nguyen RW_MGR_NUM_DQS_PER_WRITE_GROUP; 33243da42859SDinh Nguyen 33253da42859SDinh Nguyen if (current_run == 0) 33263da42859SDinh Nguyen continue; 33273da42859SDinh Nguyen 33281273dd9eSMarek Vasut writel(write_group, SDR_PHYGRP_SCCGRP_ADDRESS | 33291273dd9eSMarek Vasut SCC_MGR_GROUP_COUNTER_OFFSET); 3330d41ea93aSMarek Vasut scc_mgr_zero_group(write_group, 0); 33313da42859SDinh Nguyen 33323da42859SDinh Nguyen for (read_group = write_group * 33333da42859SDinh Nguyen RW_MGR_MEM_IF_READ_DQS_WIDTH / 33343da42859SDinh Nguyen RW_MGR_MEM_IF_WRITE_DQS_WIDTH, 33353da42859SDinh Nguyen read_test_bgn = 0; 33363da42859SDinh Nguyen read_group < (write_group + 1) * 33373da42859SDinh Nguyen RW_MGR_MEM_IF_READ_DQS_WIDTH / 33383da42859SDinh Nguyen RW_MGR_MEM_IF_WRITE_DQS_WIDTH && 33393da42859SDinh Nguyen group_failed == 0; 33403da42859SDinh Nguyen read_group++, read_test_bgn += 33413da42859SDinh Nguyen RW_MGR_MEM_DQ_PER_READ_DQS) { 33423da42859SDinh Nguyen /* Calibrate the VFIFO */ 33433da42859SDinh Nguyen if (!((STATIC_CALIB_STEPS) & 33443da42859SDinh Nguyen CALIB_SKIP_VFIFO)) { 33453da42859SDinh Nguyen if (!rw_mgr_mem_calibrate_vfifo 33463da42859SDinh Nguyen (read_group, 33473da42859SDinh Nguyen read_test_bgn)) { 33483da42859SDinh Nguyen group_failed = 1; 33493da42859SDinh Nguyen 33503da42859SDinh Nguyen if (!(gbl-> 33513da42859SDinh Nguyen phy_debug_mode_flags & 33523da42859SDinh Nguyen PHY_DEBUG_SWEEP_ALL_GROUPS)) { 33533da42859SDinh Nguyen return 0; 33543da42859SDinh Nguyen } 33553da42859SDinh Nguyen } 33563da42859SDinh Nguyen } 33573da42859SDinh Nguyen } 33583da42859SDinh Nguyen 33593da42859SDinh Nguyen /* Calibrate the output side */ 33603da42859SDinh Nguyen if (group_failed == 0) { 33613da42859SDinh Nguyen for (rank_bgn = 0, sr = 0; rank_bgn 33623da42859SDinh Nguyen < RW_MGR_MEM_NUMBER_OF_RANKS; 33633da42859SDinh Nguyen rank_bgn += 33643da42859SDinh Nguyen NUM_RANKS_PER_SHADOW_REG, 33653da42859SDinh Nguyen ++sr) { 33663da42859SDinh Nguyen sr_failed = 0; 33673da42859SDinh Nguyen if (!((STATIC_CALIB_STEPS) & 33683da42859SDinh Nguyen CALIB_SKIP_WRITES)) { 33693da42859SDinh Nguyen if ((STATIC_CALIB_STEPS) 33703da42859SDinh Nguyen & CALIB_SKIP_DELAY_SWEEPS) { 33713da42859SDinh Nguyen /* not needed in quick mode! */ 33723da42859SDinh Nguyen } else { 33733da42859SDinh Nguyen /* 33743da42859SDinh Nguyen * Determine if this set of 33753da42859SDinh Nguyen * ranks should be skipped 33763da42859SDinh Nguyen * entirely. 33773da42859SDinh Nguyen */ 33783da42859SDinh Nguyen if (!param->skip_shadow_regs[sr]) { 33793da42859SDinh Nguyen if (!rw_mgr_mem_calibrate_writes 33803da42859SDinh Nguyen (rank_bgn, write_group, 33813da42859SDinh Nguyen write_test_bgn)) { 33823da42859SDinh Nguyen sr_failed = 1; 33833da42859SDinh Nguyen if (!(gbl-> 33843da42859SDinh Nguyen phy_debug_mode_flags & 33853da42859SDinh Nguyen PHY_DEBUG_SWEEP_ALL_GROUPS)) { 33863da42859SDinh Nguyen return 0; 33873da42859SDinh Nguyen } 33883da42859SDinh Nguyen } 33893da42859SDinh Nguyen } 33903da42859SDinh Nguyen } 33913da42859SDinh Nguyen } 33923da42859SDinh Nguyen if (sr_failed != 0) 33933da42859SDinh Nguyen group_failed = 1; 33943da42859SDinh Nguyen } 33953da42859SDinh Nguyen } 33963da42859SDinh Nguyen 33973da42859SDinh Nguyen if (group_failed == 0) { 33983da42859SDinh Nguyen for (read_group = write_group * 33993da42859SDinh Nguyen RW_MGR_MEM_IF_READ_DQS_WIDTH / 34003da42859SDinh Nguyen RW_MGR_MEM_IF_WRITE_DQS_WIDTH, 34013da42859SDinh Nguyen read_test_bgn = 0; 34023da42859SDinh Nguyen read_group < (write_group + 1) 34033da42859SDinh Nguyen * RW_MGR_MEM_IF_READ_DQS_WIDTH 34043da42859SDinh Nguyen / RW_MGR_MEM_IF_WRITE_DQS_WIDTH && 34053da42859SDinh Nguyen group_failed == 0; 34063da42859SDinh Nguyen read_group++, read_test_bgn += 34073da42859SDinh Nguyen RW_MGR_MEM_DQ_PER_READ_DQS) { 34083da42859SDinh Nguyen if (!((STATIC_CALIB_STEPS) & 34093da42859SDinh Nguyen CALIB_SKIP_WRITES)) { 34103da42859SDinh Nguyen if (!rw_mgr_mem_calibrate_vfifo_end 34113da42859SDinh Nguyen (read_group, read_test_bgn)) { 34123da42859SDinh Nguyen group_failed = 1; 34133da42859SDinh Nguyen 34143da42859SDinh Nguyen if (!(gbl->phy_debug_mode_flags 34153da42859SDinh Nguyen & PHY_DEBUG_SWEEP_ALL_GROUPS)) { 34163da42859SDinh Nguyen return 0; 34173da42859SDinh Nguyen } 34183da42859SDinh Nguyen } 34193da42859SDinh Nguyen } 34203da42859SDinh Nguyen } 34213da42859SDinh Nguyen } 34223da42859SDinh Nguyen 34233da42859SDinh Nguyen if (group_failed != 0) 34243da42859SDinh Nguyen failing_groups++; 34253da42859SDinh Nguyen } 34263da42859SDinh Nguyen 34273da42859SDinh Nguyen /* 34283da42859SDinh Nguyen * USER If there are any failing groups then report 34293da42859SDinh Nguyen * the failure. 34303da42859SDinh Nguyen */ 34313da42859SDinh Nguyen if (failing_groups != 0) 34323da42859SDinh Nguyen return 0; 34333da42859SDinh Nguyen 34343da42859SDinh Nguyen /* Calibrate the LFIFO */ 34353da42859SDinh Nguyen if (!((STATIC_CALIB_STEPS) & CALIB_SKIP_LFIFO)) { 34363da42859SDinh Nguyen /* 34373da42859SDinh Nguyen * If we're skipping groups as part of debug, 34383da42859SDinh Nguyen * don't calibrate LFIFO. 34393da42859SDinh Nguyen */ 34403da42859SDinh Nguyen if (param->skip_groups == 0) { 34413da42859SDinh Nguyen if (!rw_mgr_mem_calibrate_lfifo()) 34423da42859SDinh Nguyen return 0; 34433da42859SDinh Nguyen } 34443da42859SDinh Nguyen } 34453da42859SDinh Nguyen } 34463da42859SDinh Nguyen } 34473da42859SDinh Nguyen 34483da42859SDinh Nguyen /* 34493da42859SDinh Nguyen * Do not remove this line as it makes sure all of our decisions 34503da42859SDinh Nguyen * have been applied. 34513da42859SDinh Nguyen */ 34521273dd9eSMarek Vasut writel(0, &sdr_scc_mgr->update); 34533da42859SDinh Nguyen return 1; 34543da42859SDinh Nguyen } 34553da42859SDinh Nguyen 345623a040c0SMarek Vasut /** 345723a040c0SMarek Vasut * run_mem_calibrate() - Perform memory calibration 345823a040c0SMarek Vasut * 345923a040c0SMarek Vasut * This function triggers the entire memory calibration procedure. 346023a040c0SMarek Vasut */ 346123a040c0SMarek Vasut static int run_mem_calibrate(void) 34623da42859SDinh Nguyen { 346323a040c0SMarek Vasut int pass; 34643da42859SDinh Nguyen 34653da42859SDinh Nguyen debug("%s:%d\n", __func__, __LINE__); 34663da42859SDinh Nguyen 34673da42859SDinh Nguyen /* Reset pass/fail status shown on afi_cal_success/fail */ 34681273dd9eSMarek Vasut writel(PHY_MGR_CAL_RESET, &phy_mgr_cfg->cal_status); 34693da42859SDinh Nguyen 347023a040c0SMarek Vasut /* Stop tracking manager. */ 347123a040c0SMarek Vasut clrbits_le32(&sdr_ctrl->ctrl_cfg, 1 << 22); 34723da42859SDinh Nguyen 34739fa9c90eSMarek Vasut phy_mgr_initialize(); 34743da42859SDinh Nguyen rw_mgr_mem_initialize(); 34753da42859SDinh Nguyen 347623a040c0SMarek Vasut /* Perform the actual memory calibration. */ 34773da42859SDinh Nguyen pass = mem_calibrate(); 34783da42859SDinh Nguyen 34793da42859SDinh Nguyen mem_precharge_and_activate(); 34801273dd9eSMarek Vasut writel(0, &phy_mgr_cmd->fifo_reset); 34813da42859SDinh Nguyen 348223a040c0SMarek Vasut /* Handoff. */ 34833da42859SDinh Nguyen rw_mgr_mem_handoff(); 34843da42859SDinh Nguyen /* 34853da42859SDinh Nguyen * In Hard PHY this is a 2-bit control: 34863da42859SDinh Nguyen * 0: AFI Mux Select 34873da42859SDinh Nguyen * 1: DDIO Mux Select 34883da42859SDinh Nguyen */ 34891273dd9eSMarek Vasut writel(0x2, &phy_mgr_cfg->mux_sel); 349023a040c0SMarek Vasut 349123a040c0SMarek Vasut /* Start tracking manager. */ 349223a040c0SMarek Vasut setbits_le32(&sdr_ctrl->ctrl_cfg, 1 << 22); 349323a040c0SMarek Vasut 349423a040c0SMarek Vasut return pass; 34953da42859SDinh Nguyen } 34963da42859SDinh Nguyen 349723a040c0SMarek Vasut /** 349823a040c0SMarek Vasut * debug_mem_calibrate() - Report result of memory calibration 349923a040c0SMarek Vasut * @pass: Value indicating whether calibration passed or failed 350023a040c0SMarek Vasut * 350123a040c0SMarek Vasut * This function reports the results of the memory calibration 350223a040c0SMarek Vasut * and writes debug information into the register file. 350323a040c0SMarek Vasut */ 350423a040c0SMarek Vasut static void debug_mem_calibrate(int pass) 350523a040c0SMarek Vasut { 350623a040c0SMarek Vasut uint32_t debug_info; 35073da42859SDinh Nguyen 35083da42859SDinh Nguyen if (pass) { 35093da42859SDinh Nguyen printf("%s: CALIBRATION PASSED\n", __FILE__); 35103da42859SDinh Nguyen 35113da42859SDinh Nguyen gbl->fom_in /= 2; 35123da42859SDinh Nguyen gbl->fom_out /= 2; 35133da42859SDinh Nguyen 35143da42859SDinh Nguyen if (gbl->fom_in > 0xff) 35153da42859SDinh Nguyen gbl->fom_in = 0xff; 35163da42859SDinh Nguyen 35173da42859SDinh Nguyen if (gbl->fom_out > 0xff) 35183da42859SDinh Nguyen gbl->fom_out = 0xff; 35193da42859SDinh Nguyen 35203da42859SDinh Nguyen /* Update the FOM in the register file */ 35213da42859SDinh Nguyen debug_info = gbl->fom_in; 35223da42859SDinh Nguyen debug_info |= gbl->fom_out << 8; 35231273dd9eSMarek Vasut writel(debug_info, &sdr_reg_file->fom); 35243da42859SDinh Nguyen 35251273dd9eSMarek Vasut writel(debug_info, &phy_mgr_cfg->cal_debug_info); 35261273dd9eSMarek Vasut writel(PHY_MGR_CAL_SUCCESS, &phy_mgr_cfg->cal_status); 35273da42859SDinh Nguyen } else { 35283da42859SDinh Nguyen printf("%s: CALIBRATION FAILED\n", __FILE__); 35293da42859SDinh Nguyen 35303da42859SDinh Nguyen debug_info = gbl->error_stage; 35313da42859SDinh Nguyen debug_info |= gbl->error_substage << 8; 35323da42859SDinh Nguyen debug_info |= gbl->error_group << 16; 35333da42859SDinh Nguyen 35341273dd9eSMarek Vasut writel(debug_info, &sdr_reg_file->failing_stage); 35351273dd9eSMarek Vasut writel(debug_info, &phy_mgr_cfg->cal_debug_info); 35361273dd9eSMarek Vasut writel(PHY_MGR_CAL_FAIL, &phy_mgr_cfg->cal_status); 35373da42859SDinh Nguyen 35383da42859SDinh Nguyen /* Update the failing group/stage in the register file */ 35393da42859SDinh Nguyen debug_info = gbl->error_stage; 35403da42859SDinh Nguyen debug_info |= gbl->error_substage << 8; 35413da42859SDinh Nguyen debug_info |= gbl->error_group << 16; 35421273dd9eSMarek Vasut writel(debug_info, &sdr_reg_file->failing_stage); 35433da42859SDinh Nguyen } 35443da42859SDinh Nguyen 354523a040c0SMarek Vasut printf("%s: Calibration complete\n", __FILE__); 35463da42859SDinh Nguyen } 35473da42859SDinh Nguyen 3548bb06434bSMarek Vasut /** 3549bb06434bSMarek Vasut * hc_initialize_rom_data() - Initialize ROM data 3550bb06434bSMarek Vasut * 3551bb06434bSMarek Vasut * Initialize ROM data. 3552bb06434bSMarek Vasut */ 35533da42859SDinh Nguyen static void hc_initialize_rom_data(void) 35543da42859SDinh Nguyen { 3555bb06434bSMarek Vasut u32 i, addr; 35563da42859SDinh Nguyen 3557c4815f76SMarek Vasut addr = SDR_PHYGRP_RWMGRGRP_ADDRESS | RW_MGR_INST_ROM_WRITE_OFFSET; 3558bb06434bSMarek Vasut for (i = 0; i < ARRAY_SIZE(inst_rom_init); i++) 3559bb06434bSMarek Vasut writel(inst_rom_init[i], addr + (i << 2)); 35603da42859SDinh Nguyen 3561c4815f76SMarek Vasut addr = SDR_PHYGRP_RWMGRGRP_ADDRESS | RW_MGR_AC_ROM_WRITE_OFFSET; 3562bb06434bSMarek Vasut for (i = 0; i < ARRAY_SIZE(ac_rom_init); i++) 3563bb06434bSMarek Vasut writel(ac_rom_init[i], addr + (i << 2)); 35643da42859SDinh Nguyen } 35653da42859SDinh Nguyen 35669c1ab2caSMarek Vasut /** 35679c1ab2caSMarek Vasut * initialize_reg_file() - Initialize SDR register file 35689c1ab2caSMarek Vasut * 35699c1ab2caSMarek Vasut * Initialize SDR register file. 35709c1ab2caSMarek Vasut */ 35713da42859SDinh Nguyen static void initialize_reg_file(void) 35723da42859SDinh Nguyen { 35733da42859SDinh Nguyen /* Initialize the register file with the correct data */ 35741273dd9eSMarek Vasut writel(REG_FILE_INIT_SEQ_SIGNATURE, &sdr_reg_file->signature); 35751273dd9eSMarek Vasut writel(0, &sdr_reg_file->debug_data_addr); 35761273dd9eSMarek Vasut writel(0, &sdr_reg_file->cur_stage); 35771273dd9eSMarek Vasut writel(0, &sdr_reg_file->fom); 35781273dd9eSMarek Vasut writel(0, &sdr_reg_file->failing_stage); 35791273dd9eSMarek Vasut writel(0, &sdr_reg_file->debug1); 35801273dd9eSMarek Vasut writel(0, &sdr_reg_file->debug2); 35813da42859SDinh Nguyen } 35823da42859SDinh Nguyen 35832ca151f8SMarek Vasut /** 35842ca151f8SMarek Vasut * initialize_hps_phy() - Initialize HPS PHY 35852ca151f8SMarek Vasut * 35862ca151f8SMarek Vasut * Initialize HPS PHY. 35872ca151f8SMarek Vasut */ 35883da42859SDinh Nguyen static void initialize_hps_phy(void) 35893da42859SDinh Nguyen { 35903da42859SDinh Nguyen uint32_t reg; 35913da42859SDinh Nguyen /* 35923da42859SDinh Nguyen * Tracking also gets configured here because it's in the 35933da42859SDinh Nguyen * same register. 35943da42859SDinh Nguyen */ 35953da42859SDinh Nguyen uint32_t trk_sample_count = 7500; 35963da42859SDinh Nguyen uint32_t trk_long_idle_sample_count = (10 << 16) | 100; 35973da42859SDinh Nguyen /* 35983da42859SDinh Nguyen * Format is number of outer loops in the 16 MSB, sample 35993da42859SDinh Nguyen * count in 16 LSB. 36003da42859SDinh Nguyen */ 36013da42859SDinh Nguyen 36023da42859SDinh Nguyen reg = 0; 36033da42859SDinh Nguyen reg |= SDR_CTRLGRP_PHYCTRL_PHYCTRL_0_ACDELAYEN_SET(2); 36043da42859SDinh Nguyen reg |= SDR_CTRLGRP_PHYCTRL_PHYCTRL_0_DQDELAYEN_SET(1); 36053da42859SDinh Nguyen reg |= SDR_CTRLGRP_PHYCTRL_PHYCTRL_0_DQSDELAYEN_SET(1); 36063da42859SDinh Nguyen reg |= SDR_CTRLGRP_PHYCTRL_PHYCTRL_0_DQSLOGICDELAYEN_SET(1); 36073da42859SDinh Nguyen reg |= SDR_CTRLGRP_PHYCTRL_PHYCTRL_0_RESETDELAYEN_SET(0); 36083da42859SDinh Nguyen reg |= SDR_CTRLGRP_PHYCTRL_PHYCTRL_0_LPDDRDIS_SET(1); 36093da42859SDinh Nguyen /* 36103da42859SDinh Nguyen * This field selects the intrinsic latency to RDATA_EN/FULL path. 36113da42859SDinh Nguyen * 00-bypass, 01- add 5 cycles, 10- add 10 cycles, 11- add 15 cycles. 36123da42859SDinh Nguyen */ 36133da42859SDinh Nguyen reg |= SDR_CTRLGRP_PHYCTRL_PHYCTRL_0_ADDLATSEL_SET(0); 36143da42859SDinh Nguyen reg |= SDR_CTRLGRP_PHYCTRL_PHYCTRL_0_SAMPLECOUNT_19_0_SET( 36153da42859SDinh Nguyen trk_sample_count); 36166cb9f167SMarek Vasut writel(reg, &sdr_ctrl->phy_ctrl0); 36173da42859SDinh Nguyen 36183da42859SDinh Nguyen reg = 0; 36193da42859SDinh Nguyen reg |= SDR_CTRLGRP_PHYCTRL_PHYCTRL_1_SAMPLECOUNT_31_20_SET( 36203da42859SDinh Nguyen trk_sample_count >> 36213da42859SDinh Nguyen SDR_CTRLGRP_PHYCTRL_PHYCTRL_0_SAMPLECOUNT_19_0_WIDTH); 36223da42859SDinh Nguyen reg |= SDR_CTRLGRP_PHYCTRL_PHYCTRL_1_LONGIDLESAMPLECOUNT_19_0_SET( 36233da42859SDinh Nguyen trk_long_idle_sample_count); 36246cb9f167SMarek Vasut writel(reg, &sdr_ctrl->phy_ctrl1); 36253da42859SDinh Nguyen 36263da42859SDinh Nguyen reg = 0; 36273da42859SDinh Nguyen reg |= SDR_CTRLGRP_PHYCTRL_PHYCTRL_2_LONGIDLESAMPLECOUNT_31_20_SET( 36283da42859SDinh Nguyen trk_long_idle_sample_count >> 36293da42859SDinh Nguyen SDR_CTRLGRP_PHYCTRL_PHYCTRL_1_LONGIDLESAMPLECOUNT_19_0_WIDTH); 36306cb9f167SMarek Vasut writel(reg, &sdr_ctrl->phy_ctrl2); 36313da42859SDinh Nguyen } 36323da42859SDinh Nguyen 3633880e46f2SMarek Vasut /** 3634880e46f2SMarek Vasut * initialize_tracking() - Initialize tracking 3635880e46f2SMarek Vasut * 3636880e46f2SMarek Vasut * Initialize the register file with usable initial data. 3637880e46f2SMarek Vasut */ 36383da42859SDinh Nguyen static void initialize_tracking(void) 36393da42859SDinh Nguyen { 3640880e46f2SMarek Vasut /* 3641880e46f2SMarek Vasut * Initialize the register file with the correct data. 3642880e46f2SMarek Vasut * Compute usable version of value in case we skip full 3643880e46f2SMarek Vasut * computation later. 3644880e46f2SMarek Vasut */ 3645880e46f2SMarek Vasut writel(DIV_ROUND_UP(IO_DELAY_PER_OPA_TAP, IO_DELAY_PER_DCHAIN_TAP) - 1, 3646880e46f2SMarek Vasut &sdr_reg_file->dtaps_per_ptap); 3647880e46f2SMarek Vasut 3648880e46f2SMarek Vasut /* trk_sample_count */ 3649880e46f2SMarek Vasut writel(7500, &sdr_reg_file->trk_sample_count); 3650880e46f2SMarek Vasut 3651880e46f2SMarek Vasut /* longidle outer loop [15:0] */ 3652880e46f2SMarek Vasut writel((10 << 16) | (100 << 0), &sdr_reg_file->trk_longidle); 36533da42859SDinh Nguyen 36543da42859SDinh Nguyen /* 3655880e46f2SMarek Vasut * longidle sample count [31:24] 3656880e46f2SMarek Vasut * trfc, worst case of 933Mhz 4Gb [23:16] 3657880e46f2SMarek Vasut * trcd, worst case [15:8] 3658880e46f2SMarek Vasut * vfifo wait [7:0] 36593da42859SDinh Nguyen */ 3660880e46f2SMarek Vasut writel((243 << 24) | (14 << 16) | (10 << 8) | (4 << 0), 3661880e46f2SMarek Vasut &sdr_reg_file->delays); 36623da42859SDinh Nguyen 36633da42859SDinh Nguyen /* mux delay */ 3664880e46f2SMarek Vasut writel((RW_MGR_IDLE << 24) | (RW_MGR_ACTIVATE_1 << 16) | 3665880e46f2SMarek Vasut (RW_MGR_SGLE_READ << 8) | (RW_MGR_PRECHARGE_ALL << 0), 3666880e46f2SMarek Vasut &sdr_reg_file->trk_rw_mgr_addr); 36673da42859SDinh Nguyen 3668880e46f2SMarek Vasut writel(RW_MGR_MEM_IF_READ_DQS_WIDTH, 3669880e46f2SMarek Vasut &sdr_reg_file->trk_read_dqs_width); 36703da42859SDinh Nguyen 3671880e46f2SMarek Vasut /* trefi [7:0] */ 3672880e46f2SMarek Vasut writel((RW_MGR_REFRESH_ALL << 24) | (1000 << 0), 3673880e46f2SMarek Vasut &sdr_reg_file->trk_rfsh); 36743da42859SDinh Nguyen } 36753da42859SDinh Nguyen 36763da42859SDinh Nguyen int sdram_calibration_full(void) 36773da42859SDinh Nguyen { 36783da42859SDinh Nguyen struct param_type my_param; 36793da42859SDinh Nguyen struct gbl_type my_gbl; 36803da42859SDinh Nguyen uint32_t pass; 368184e0b0cfSMarek Vasut 368284e0b0cfSMarek Vasut memset(&my_param, 0, sizeof(my_param)); 368384e0b0cfSMarek Vasut memset(&my_gbl, 0, sizeof(my_gbl)); 36843da42859SDinh Nguyen 36853da42859SDinh Nguyen param = &my_param; 36863da42859SDinh Nguyen gbl = &my_gbl; 36873da42859SDinh Nguyen 36883da42859SDinh Nguyen /* Set the calibration enabled by default */ 36893da42859SDinh Nguyen gbl->phy_debug_mode_flags |= PHY_DEBUG_ENABLE_CAL_RPT; 36903da42859SDinh Nguyen /* 36913da42859SDinh Nguyen * Only sweep all groups (regardless of fail state) by default 36923da42859SDinh Nguyen * Set enabled read test by default. 36933da42859SDinh Nguyen */ 36943da42859SDinh Nguyen #if DISABLE_GUARANTEED_READ 36953da42859SDinh Nguyen gbl->phy_debug_mode_flags |= PHY_DEBUG_DISABLE_GUARANTEED_READ; 36963da42859SDinh Nguyen #endif 36973da42859SDinh Nguyen /* Initialize the register file */ 36983da42859SDinh Nguyen initialize_reg_file(); 36993da42859SDinh Nguyen 37003da42859SDinh Nguyen /* Initialize any PHY CSR */ 37013da42859SDinh Nguyen initialize_hps_phy(); 37023da42859SDinh Nguyen 37033da42859SDinh Nguyen scc_mgr_initialize(); 37043da42859SDinh Nguyen 37053da42859SDinh Nguyen initialize_tracking(); 37063da42859SDinh Nguyen 37073da42859SDinh Nguyen printf("%s: Preparing to start memory calibration\n", __FILE__); 37083da42859SDinh Nguyen 37093da42859SDinh Nguyen debug("%s:%d\n", __func__, __LINE__); 371023f62b36SMarek Vasut debug_cond(DLEVEL == 1, 371123f62b36SMarek Vasut "DDR3 FULL_RATE ranks=%u cs/dimm=%u dq/dqs=%u,%u vg/dqs=%u,%u ", 371223f62b36SMarek Vasut RW_MGR_MEM_NUMBER_OF_RANKS, RW_MGR_MEM_NUMBER_OF_CS_PER_DIMM, 371323f62b36SMarek Vasut RW_MGR_MEM_DQ_PER_READ_DQS, RW_MGR_MEM_DQ_PER_WRITE_DQS, 371423f62b36SMarek Vasut RW_MGR_MEM_VIRTUAL_GROUPS_PER_READ_DQS, 371523f62b36SMarek Vasut RW_MGR_MEM_VIRTUAL_GROUPS_PER_WRITE_DQS); 371623f62b36SMarek Vasut debug_cond(DLEVEL == 1, 371723f62b36SMarek Vasut "dqs=%u,%u dq=%u dm=%u ptap_delay=%u dtap_delay=%u ", 371823f62b36SMarek Vasut RW_MGR_MEM_IF_READ_DQS_WIDTH, RW_MGR_MEM_IF_WRITE_DQS_WIDTH, 371923f62b36SMarek Vasut RW_MGR_MEM_DATA_WIDTH, RW_MGR_MEM_DATA_MASK_WIDTH, 372023f62b36SMarek Vasut IO_DELAY_PER_OPA_TAP, IO_DELAY_PER_DCHAIN_TAP); 372123f62b36SMarek Vasut debug_cond(DLEVEL == 1, "dtap_dqsen_delay=%u, dll=%u", 372223f62b36SMarek Vasut IO_DELAY_PER_DQS_EN_DCHAIN_TAP, IO_DLL_CHAIN_LENGTH); 372323f62b36SMarek Vasut debug_cond(DLEVEL == 1, "max values: en_p=%u dqdqs_p=%u en_d=%u dqs_in_d=%u ", 372423f62b36SMarek Vasut IO_DQS_EN_PHASE_MAX, IO_DQDQS_OUT_PHASE_MAX, 372523f62b36SMarek Vasut IO_DQS_EN_DELAY_MAX, IO_DQS_IN_DELAY_MAX); 372623f62b36SMarek Vasut debug_cond(DLEVEL == 1, "io_in_d=%u io_out1_d=%u io_out2_d=%u ", 372723f62b36SMarek Vasut IO_IO_IN_DELAY_MAX, IO_IO_OUT1_DELAY_MAX, 372823f62b36SMarek Vasut IO_IO_OUT2_DELAY_MAX); 372923f62b36SMarek Vasut debug_cond(DLEVEL == 1, "dqs_in_reserve=%u dqs_out_reserve=%u\n", 373023f62b36SMarek Vasut IO_DQS_IN_RESERVE, IO_DQS_OUT_RESERVE); 37313da42859SDinh Nguyen 37323da42859SDinh Nguyen hc_initialize_rom_data(); 37333da42859SDinh Nguyen 37343da42859SDinh Nguyen /* update info for sims */ 37353da42859SDinh Nguyen reg_file_set_stage(CAL_STAGE_NIL); 37363da42859SDinh Nguyen reg_file_set_group(0); 37373da42859SDinh Nguyen 37383da42859SDinh Nguyen /* 37393da42859SDinh Nguyen * Load global needed for those actions that require 37403da42859SDinh Nguyen * some dynamic calibration support. 37413da42859SDinh Nguyen */ 37423da42859SDinh Nguyen dyn_calib_steps = STATIC_CALIB_STEPS; 37433da42859SDinh Nguyen /* 37443da42859SDinh Nguyen * Load global to allow dynamic selection of delay loop settings 37453da42859SDinh Nguyen * based on calibration mode. 37463da42859SDinh Nguyen */ 37473da42859SDinh Nguyen if (!(dyn_calib_steps & CALIB_SKIP_DELAY_LOOPS)) 37483da42859SDinh Nguyen skip_delay_mask = 0xff; 37493da42859SDinh Nguyen else 37503da42859SDinh Nguyen skip_delay_mask = 0x0; 37513da42859SDinh Nguyen 37523da42859SDinh Nguyen pass = run_mem_calibrate(); 375323a040c0SMarek Vasut debug_mem_calibrate(pass); 37543da42859SDinh Nguyen return pass; 37553da42859SDinh Nguyen } 3756