xref: /rk3399_rockchip-uboot/drivers/ddr/altera/sequencer.c (revision 78cdd7d0c8d890f35786adf568df073c62df9ace)
13da42859SDinh Nguyen /*
23da42859SDinh Nguyen  * Copyright Altera Corporation (C) 2012-2015
33da42859SDinh Nguyen  *
43da42859SDinh Nguyen  * SPDX-License-Identifier:    BSD-3-Clause
53da42859SDinh Nguyen  */
63da42859SDinh Nguyen 
73da42859SDinh Nguyen #include <common.h>
83da42859SDinh Nguyen #include <asm/io.h>
93da42859SDinh Nguyen #include <asm/arch/sdram.h>
1004372fb8SMarek Vasut #include <errno.h>
113da42859SDinh Nguyen #include "sequencer.h"
123da42859SDinh Nguyen #include "sequencer_auto.h"
133da42859SDinh Nguyen #include "sequencer_auto_ac_init.h"
143da42859SDinh Nguyen #include "sequencer_auto_inst_init.h"
153da42859SDinh Nguyen #include "sequencer_defines.h"
163da42859SDinh Nguyen 
173da42859SDinh Nguyen static struct socfpga_sdr_rw_load_manager *sdr_rw_load_mgr_regs =
186afb4fe2SMarek Vasut 	(struct socfpga_sdr_rw_load_manager *)(SDR_PHYGRP_RWMGRGRP_ADDRESS | 0x800);
193da42859SDinh Nguyen 
203da42859SDinh Nguyen static struct socfpga_sdr_rw_load_jump_manager *sdr_rw_load_jump_mgr_regs =
216afb4fe2SMarek Vasut 	(struct socfpga_sdr_rw_load_jump_manager *)(SDR_PHYGRP_RWMGRGRP_ADDRESS | 0xC00);
223da42859SDinh Nguyen 
233da42859SDinh Nguyen static struct socfpga_sdr_reg_file *sdr_reg_file =
24a1c654a8SMarek Vasut 	(struct socfpga_sdr_reg_file *)SDR_PHYGRP_REGFILEGRP_ADDRESS;
253da42859SDinh Nguyen 
263da42859SDinh Nguyen static struct socfpga_sdr_scc_mgr *sdr_scc_mgr =
27e79025a7SMarek Vasut 	(struct socfpga_sdr_scc_mgr *)(SDR_PHYGRP_SCCGRP_ADDRESS | 0xe00);
283da42859SDinh Nguyen 
293da42859SDinh Nguyen static struct socfpga_phy_mgr_cmd *phy_mgr_cmd =
301bc6f14aSMarek Vasut 	(struct socfpga_phy_mgr_cmd *)SDR_PHYGRP_PHYMGRGRP_ADDRESS;
313da42859SDinh Nguyen 
323da42859SDinh Nguyen static struct socfpga_phy_mgr_cfg *phy_mgr_cfg =
331bc6f14aSMarek Vasut 	(struct socfpga_phy_mgr_cfg *)(SDR_PHYGRP_PHYMGRGRP_ADDRESS | 0x40);
343da42859SDinh Nguyen 
353da42859SDinh Nguyen static struct socfpga_data_mgr *data_mgr =
36c4815f76SMarek Vasut 	(struct socfpga_data_mgr *)SDR_PHYGRP_DATAMGRGRP_ADDRESS;
373da42859SDinh Nguyen 
386cb9f167SMarek Vasut static struct socfpga_sdr_ctrl *sdr_ctrl =
396cb9f167SMarek Vasut 	(struct socfpga_sdr_ctrl *)SDR_CTRLGRP_ADDRESS;
406cb9f167SMarek Vasut 
413da42859SDinh Nguyen #define DELTA_D		1
423da42859SDinh Nguyen 
433da42859SDinh Nguyen /*
443da42859SDinh Nguyen  * In order to reduce ROM size, most of the selectable calibration steps are
453da42859SDinh Nguyen  * decided at compile time based on the user's calibration mode selection,
463da42859SDinh Nguyen  * as captured by the STATIC_CALIB_STEPS selection below.
473da42859SDinh Nguyen  *
483da42859SDinh Nguyen  * However, to support simulation-time selection of fast simulation mode, where
493da42859SDinh Nguyen  * we skip everything except the bare minimum, we need a few of the steps to
503da42859SDinh Nguyen  * be dynamic.  In those cases, we either use the DYNAMIC_CALIB_STEPS for the
513da42859SDinh Nguyen  * check, which is based on the rtl-supplied value, or we dynamically compute
523da42859SDinh Nguyen  * the value to use based on the dynamically-chosen calibration mode
533da42859SDinh Nguyen  */
543da42859SDinh Nguyen 
553da42859SDinh Nguyen #define DLEVEL 0
563da42859SDinh Nguyen #define STATIC_IN_RTL_SIM 0
573da42859SDinh Nguyen #define STATIC_SKIP_DELAY_LOOPS 0
583da42859SDinh Nguyen 
593da42859SDinh Nguyen #define STATIC_CALIB_STEPS (STATIC_IN_RTL_SIM | CALIB_SKIP_FULL_TEST | \
603da42859SDinh Nguyen 	STATIC_SKIP_DELAY_LOOPS)
613da42859SDinh Nguyen 
623da42859SDinh Nguyen /* calibration steps requested by the rtl */
633da42859SDinh Nguyen uint16_t dyn_calib_steps;
643da42859SDinh Nguyen 
653da42859SDinh Nguyen /*
663da42859SDinh Nguyen  * To make CALIB_SKIP_DELAY_LOOPS a dynamic conditional option
673da42859SDinh Nguyen  * instead of static, we use boolean logic to select between
683da42859SDinh Nguyen  * non-skip and skip values
693da42859SDinh Nguyen  *
703da42859SDinh Nguyen  * The mask is set to include all bits when not-skipping, but is
713da42859SDinh Nguyen  * zero when skipping
723da42859SDinh Nguyen  */
733da42859SDinh Nguyen 
743da42859SDinh Nguyen uint16_t skip_delay_mask;	/* mask off bits when skipping/not-skipping */
753da42859SDinh Nguyen 
763da42859SDinh Nguyen #define SKIP_DELAY_LOOP_VALUE_OR_ZERO(non_skip_value) \
773da42859SDinh Nguyen 	((non_skip_value) & skip_delay_mask)
783da42859SDinh Nguyen 
793da42859SDinh Nguyen struct gbl_type *gbl;
803da42859SDinh Nguyen struct param_type *param;
813da42859SDinh Nguyen uint32_t curr_shadow_reg;
823da42859SDinh Nguyen 
833da42859SDinh Nguyen static void set_failing_group_stage(uint32_t group, uint32_t stage,
843da42859SDinh Nguyen 	uint32_t substage)
853da42859SDinh Nguyen {
863da42859SDinh Nguyen 	/*
873da42859SDinh Nguyen 	 * Only set the global stage if there was not been any other
883da42859SDinh Nguyen 	 * failing group
893da42859SDinh Nguyen 	 */
903da42859SDinh Nguyen 	if (gbl->error_stage == CAL_STAGE_NIL)	{
913da42859SDinh Nguyen 		gbl->error_substage = substage;
923da42859SDinh Nguyen 		gbl->error_stage = stage;
933da42859SDinh Nguyen 		gbl->error_group = group;
943da42859SDinh Nguyen 	}
953da42859SDinh Nguyen }
963da42859SDinh Nguyen 
972c0d2d9cSMarek Vasut static void reg_file_set_group(u16 set_group)
983da42859SDinh Nguyen {
992c0d2d9cSMarek Vasut 	clrsetbits_le32(&sdr_reg_file->cur_stage, 0xffff0000, set_group << 16);
1003da42859SDinh Nguyen }
1013da42859SDinh Nguyen 
1022c0d2d9cSMarek Vasut static void reg_file_set_stage(u8 set_stage)
1033da42859SDinh Nguyen {
1042c0d2d9cSMarek Vasut 	clrsetbits_le32(&sdr_reg_file->cur_stage, 0xffff, set_stage & 0xff);
1053da42859SDinh Nguyen }
1063da42859SDinh Nguyen 
1072c0d2d9cSMarek Vasut static void reg_file_set_sub_stage(u8 set_sub_stage)
1083da42859SDinh Nguyen {
1092c0d2d9cSMarek Vasut 	set_sub_stage &= 0xff;
1102c0d2d9cSMarek Vasut 	clrsetbits_le32(&sdr_reg_file->cur_stage, 0xff00, set_sub_stage << 8);
1113da42859SDinh Nguyen }
1123da42859SDinh Nguyen 
1137c89c2d9SMarek Vasut /**
1147c89c2d9SMarek Vasut  * phy_mgr_initialize() - Initialize PHY Manager
1157c89c2d9SMarek Vasut  *
1167c89c2d9SMarek Vasut  * Initialize PHY Manager.
1177c89c2d9SMarek Vasut  */
1189fa9c90eSMarek Vasut static void phy_mgr_initialize(void)
1193da42859SDinh Nguyen {
1207c89c2d9SMarek Vasut 	u32 ratio;
1217c89c2d9SMarek Vasut 
1223da42859SDinh Nguyen 	debug("%s:%d\n", __func__, __LINE__);
1237c89c2d9SMarek Vasut 	/* Calibration has control over path to memory */
1243da42859SDinh Nguyen 	/*
1253da42859SDinh Nguyen 	 * In Hard PHY this is a 2-bit control:
1263da42859SDinh Nguyen 	 * 0: AFI Mux Select
1273da42859SDinh Nguyen 	 * 1: DDIO Mux Select
1283da42859SDinh Nguyen 	 */
1291273dd9eSMarek Vasut 	writel(0x3, &phy_mgr_cfg->mux_sel);
1303da42859SDinh Nguyen 
1313da42859SDinh Nguyen 	/* USER memory clock is not stable we begin initialization  */
1321273dd9eSMarek Vasut 	writel(0, &phy_mgr_cfg->reset_mem_stbl);
1333da42859SDinh Nguyen 
1343da42859SDinh Nguyen 	/* USER calibration status all set to zero */
1351273dd9eSMarek Vasut 	writel(0, &phy_mgr_cfg->cal_status);
1363da42859SDinh Nguyen 
1371273dd9eSMarek Vasut 	writel(0, &phy_mgr_cfg->cal_debug_info);
1383da42859SDinh Nguyen 
1397c89c2d9SMarek Vasut 	/* Init params only if we do NOT skip calibration. */
1407c89c2d9SMarek Vasut 	if ((dyn_calib_steps & CALIB_SKIP_ALL) == CALIB_SKIP_ALL)
1417c89c2d9SMarek Vasut 		return;
1427c89c2d9SMarek Vasut 
1437c89c2d9SMarek Vasut 	ratio = RW_MGR_MEM_DQ_PER_READ_DQS /
1447c89c2d9SMarek Vasut 		RW_MGR_MEM_VIRTUAL_GROUPS_PER_READ_DQS;
1457c89c2d9SMarek Vasut 	param->read_correct_mask_vg = (1 << ratio) - 1;
1467c89c2d9SMarek Vasut 	param->write_correct_mask_vg = (1 << ratio) - 1;
1477c89c2d9SMarek Vasut 	param->read_correct_mask = (1 << RW_MGR_MEM_DQ_PER_READ_DQS) - 1;
1487c89c2d9SMarek Vasut 	param->write_correct_mask = (1 << RW_MGR_MEM_DQ_PER_WRITE_DQS) - 1;
1497c89c2d9SMarek Vasut 	ratio = RW_MGR_MEM_DATA_WIDTH /
1507c89c2d9SMarek Vasut 		RW_MGR_MEM_DATA_MASK_WIDTH;
1517c89c2d9SMarek Vasut 	param->dm_correct_mask = (1 << ratio) - 1;
1523da42859SDinh Nguyen }
1533da42859SDinh Nguyen 
154080bf64eSMarek Vasut /**
155080bf64eSMarek Vasut  * set_rank_and_odt_mask() - Set Rank and ODT mask
156080bf64eSMarek Vasut  * @rank:	Rank mask
157080bf64eSMarek Vasut  * @odt_mode:	ODT mode, OFF or READ_WRITE
158080bf64eSMarek Vasut  *
159080bf64eSMarek Vasut  * Set Rank and ODT mask (On-Die Termination).
160080bf64eSMarek Vasut  */
161b2dfd100SMarek Vasut static void set_rank_and_odt_mask(const u32 rank, const u32 odt_mode)
1623da42859SDinh Nguyen {
163b2dfd100SMarek Vasut 	u32 odt_mask_0 = 0;
164b2dfd100SMarek Vasut 	u32 odt_mask_1 = 0;
165b2dfd100SMarek Vasut 	u32 cs_and_odt_mask;
1663da42859SDinh Nguyen 
167b2dfd100SMarek Vasut 	if (odt_mode == RW_MGR_ODT_MODE_OFF) {
168b2dfd100SMarek Vasut 		odt_mask_0 = 0x0;
169b2dfd100SMarek Vasut 		odt_mask_1 = 0x0;
170b2dfd100SMarek Vasut 	} else {	/* RW_MGR_ODT_MODE_READ_WRITE */
171287cdf6bSMarek Vasut 		switch (RW_MGR_MEM_NUMBER_OF_RANKS) {
172287cdf6bSMarek Vasut 		case 1:	/* 1 Rank */
173287cdf6bSMarek Vasut 			/* Read: ODT = 0 ; Write: ODT = 1 */
1743da42859SDinh Nguyen 			odt_mask_0 = 0x0;
1753da42859SDinh Nguyen 			odt_mask_1 = 0x1;
176287cdf6bSMarek Vasut 			break;
177287cdf6bSMarek Vasut 		case 2:	/* 2 Ranks */
1783da42859SDinh Nguyen 			if (RW_MGR_MEM_NUMBER_OF_CS_PER_DIMM == 1) {
179080bf64eSMarek Vasut 				/*
180080bf64eSMarek Vasut 				 * - Dual-Slot , Single-Rank (1 CS per DIMM)
1813da42859SDinh Nguyen 				 *   OR
182080bf64eSMarek Vasut 				 * - RDIMM, 4 total CS (2 CS per DIMM, 2 DIMM)
183080bf64eSMarek Vasut 				 *
184080bf64eSMarek Vasut 				 * Since MEM_NUMBER_OF_RANKS is 2, they
185080bf64eSMarek Vasut 				 * are both single rank with 2 CS each
186080bf64eSMarek Vasut 				 * (special for RDIMM).
187080bf64eSMarek Vasut 				 *
1883da42859SDinh Nguyen 				 * Read: Turn on ODT on the opposite rank
1893da42859SDinh Nguyen 				 * Write: Turn on ODT on all ranks
1903da42859SDinh Nguyen 				 */
1913da42859SDinh Nguyen 				odt_mask_0 = 0x3 & ~(1 << rank);
1923da42859SDinh Nguyen 				odt_mask_1 = 0x3;
1933da42859SDinh Nguyen 			} else {
1943da42859SDinh Nguyen 				/*
195080bf64eSMarek Vasut 				 * - Single-Slot , Dual-Rank (2 CS per DIMM)
196080bf64eSMarek Vasut 				 *
197080bf64eSMarek Vasut 				 * Read: Turn on ODT off on all ranks
198080bf64eSMarek Vasut 				 * Write: Turn on ODT on active rank
1993da42859SDinh Nguyen 				 */
2003da42859SDinh Nguyen 				odt_mask_0 = 0x0;
2013da42859SDinh Nguyen 				odt_mask_1 = 0x3 & (1 << rank);
2023da42859SDinh Nguyen 			}
203287cdf6bSMarek Vasut 			break;
204287cdf6bSMarek Vasut 		case 4:	/* 4 Ranks */
205287cdf6bSMarek Vasut 			/* Read:
2063da42859SDinh Nguyen 			 * ----------+-----------------------+
2073da42859SDinh Nguyen 			 *           |         ODT           |
2083da42859SDinh Nguyen 			 * Read From +-----------------------+
2093da42859SDinh Nguyen 			 *   Rank    |  3  |  2  |  1  |  0  |
2103da42859SDinh Nguyen 			 * ----------+-----+-----+-----+-----+
2113da42859SDinh Nguyen 			 *     0     |  0  |  1  |  0  |  0  |
2123da42859SDinh Nguyen 			 *     1     |  1  |  0  |  0  |  0  |
2133da42859SDinh Nguyen 			 *     2     |  0  |  0  |  0  |  1  |
2143da42859SDinh Nguyen 			 *     3     |  0  |  0  |  1  |  0  |
2153da42859SDinh Nguyen 			 * ----------+-----+-----+-----+-----+
2163da42859SDinh Nguyen 			 *
2173da42859SDinh Nguyen 			 * Write:
2183da42859SDinh Nguyen 			 * ----------+-----------------------+
2193da42859SDinh Nguyen 			 *           |         ODT           |
2203da42859SDinh Nguyen 			 * Write To  +-----------------------+
2213da42859SDinh Nguyen 			 *   Rank    |  3  |  2  |  1  |  0  |
2223da42859SDinh Nguyen 			 * ----------+-----+-----+-----+-----+
2233da42859SDinh Nguyen 			 *     0     |  0  |  1  |  0  |  1  |
2243da42859SDinh Nguyen 			 *     1     |  1  |  0  |  1  |  0  |
2253da42859SDinh Nguyen 			 *     2     |  0  |  1  |  0  |  1  |
2263da42859SDinh Nguyen 			 *     3     |  1  |  0  |  1  |  0  |
2273da42859SDinh Nguyen 			 * ----------+-----+-----+-----+-----+
2283da42859SDinh Nguyen 			 */
2293da42859SDinh Nguyen 			switch (rank) {
2303da42859SDinh Nguyen 			case 0:
2313da42859SDinh Nguyen 				odt_mask_0 = 0x4;
2323da42859SDinh Nguyen 				odt_mask_1 = 0x5;
2333da42859SDinh Nguyen 				break;
2343da42859SDinh Nguyen 			case 1:
2353da42859SDinh Nguyen 				odt_mask_0 = 0x8;
2363da42859SDinh Nguyen 				odt_mask_1 = 0xA;
2373da42859SDinh Nguyen 				break;
2383da42859SDinh Nguyen 			case 2:
2393da42859SDinh Nguyen 				odt_mask_0 = 0x1;
2403da42859SDinh Nguyen 				odt_mask_1 = 0x5;
2413da42859SDinh Nguyen 				break;
2423da42859SDinh Nguyen 			case 3:
2433da42859SDinh Nguyen 				odt_mask_0 = 0x2;
2443da42859SDinh Nguyen 				odt_mask_1 = 0xA;
2453da42859SDinh Nguyen 				break;
2463da42859SDinh Nguyen 			}
247287cdf6bSMarek Vasut 			break;
2483da42859SDinh Nguyen 		}
2493da42859SDinh Nguyen 	}
2503da42859SDinh Nguyen 
251b2dfd100SMarek Vasut 	cs_and_odt_mask = (0xFF & ~(1 << rank)) |
2523da42859SDinh Nguyen 			  ((0xFF & odt_mask_0) << 8) |
2533da42859SDinh Nguyen 			  ((0xFF & odt_mask_1) << 16);
2541273dd9eSMarek Vasut 	writel(cs_and_odt_mask, SDR_PHYGRP_RWMGRGRP_ADDRESS |
2551273dd9eSMarek Vasut 				RW_MGR_SET_CS_AND_ODT_MASK_OFFSET);
2563da42859SDinh Nguyen }
2573da42859SDinh Nguyen 
258c76976d9SMarek Vasut /**
259c76976d9SMarek Vasut  * scc_mgr_set() - Set SCC Manager register
260c76976d9SMarek Vasut  * @off:	Base offset in SCC Manager space
261c76976d9SMarek Vasut  * @grp:	Read/Write group
262c76976d9SMarek Vasut  * @val:	Value to be set
263c76976d9SMarek Vasut  *
264c76976d9SMarek Vasut  * This function sets the SCC Manager (Scan Chain Control Manager) register.
265c76976d9SMarek Vasut  */
266c76976d9SMarek Vasut static void scc_mgr_set(u32 off, u32 grp, u32 val)
267c76976d9SMarek Vasut {
268c76976d9SMarek Vasut 	writel(val, SDR_PHYGRP_SCCGRP_ADDRESS | off | (grp << 2));
269c76976d9SMarek Vasut }
270c76976d9SMarek Vasut 
271e893f4dcSMarek Vasut /**
272e893f4dcSMarek Vasut  * scc_mgr_initialize() - Initialize SCC Manager registers
273e893f4dcSMarek Vasut  *
274e893f4dcSMarek Vasut  * Initialize SCC Manager registers.
275e893f4dcSMarek Vasut  */
2763da42859SDinh Nguyen static void scc_mgr_initialize(void)
2773da42859SDinh Nguyen {
2783da42859SDinh Nguyen 	/*
279e893f4dcSMarek Vasut 	 * Clear register file for HPS. 16 (2^4) is the size of the
280e893f4dcSMarek Vasut 	 * full register file in the scc mgr:
281e893f4dcSMarek Vasut 	 *	RFILE_DEPTH = 1 + log2(MEM_DQ_PER_DQS + 1 + MEM_DM_PER_DQS +
282e893f4dcSMarek Vasut 	 *                             MEM_IF_READ_DQS_WIDTH - 1);
2833da42859SDinh Nguyen 	 */
284c76976d9SMarek Vasut 	int i;
285e893f4dcSMarek Vasut 
2863da42859SDinh Nguyen 	for (i = 0; i < 16; i++) {
2877ac40d25SMarek Vasut 		debug_cond(DLEVEL == 1, "%s:%d: Clearing SCC RFILE index %u\n",
2883da42859SDinh Nguyen 			   __func__, __LINE__, i);
289c76976d9SMarek Vasut 		scc_mgr_set(SCC_MGR_HHP_RFILE_OFFSET, 0, i);
2903da42859SDinh Nguyen 	}
2913da42859SDinh Nguyen }
2923da42859SDinh Nguyen 
2935ff825b8SMarek Vasut static void scc_mgr_set_dqdqs_output_phase(uint32_t write_group, uint32_t phase)
2945ff825b8SMarek Vasut {
295c76976d9SMarek Vasut 	scc_mgr_set(SCC_MGR_DQDQS_OUT_PHASE_OFFSET, write_group, phase);
2965ff825b8SMarek Vasut }
2975ff825b8SMarek Vasut 
2985ff825b8SMarek Vasut static void scc_mgr_set_dqs_bus_in_delay(uint32_t read_group, uint32_t delay)
2993da42859SDinh Nguyen {
300c76976d9SMarek Vasut 	scc_mgr_set(SCC_MGR_DQS_IN_DELAY_OFFSET, read_group, delay);
3013da42859SDinh Nguyen }
3023da42859SDinh Nguyen 
3033da42859SDinh Nguyen static void scc_mgr_set_dqs_en_phase(uint32_t read_group, uint32_t phase)
3043da42859SDinh Nguyen {
305c76976d9SMarek Vasut 	scc_mgr_set(SCC_MGR_DQS_EN_PHASE_OFFSET, read_group, phase);
3063da42859SDinh Nguyen }
3073da42859SDinh Nguyen 
3085ff825b8SMarek Vasut static void scc_mgr_set_dqs_en_delay(uint32_t read_group, uint32_t delay)
3095ff825b8SMarek Vasut {
310c76976d9SMarek Vasut 	scc_mgr_set(SCC_MGR_DQS_EN_DELAY_OFFSET, read_group, delay);
3115ff825b8SMarek Vasut }
3125ff825b8SMarek Vasut 
31332675249SMarek Vasut static void scc_mgr_set_dqs_io_in_delay(uint32_t delay)
3145ff825b8SMarek Vasut {
315c76976d9SMarek Vasut 	scc_mgr_set(SCC_MGR_IO_IN_DELAY_OFFSET, RW_MGR_MEM_DQ_PER_WRITE_DQS,
316c76976d9SMarek Vasut 		    delay);
3175ff825b8SMarek Vasut }
3185ff825b8SMarek Vasut 
3195ff825b8SMarek Vasut static void scc_mgr_set_dq_in_delay(uint32_t dq_in_group, uint32_t delay)
3205ff825b8SMarek Vasut {
321c76976d9SMarek Vasut 	scc_mgr_set(SCC_MGR_IO_IN_DELAY_OFFSET, dq_in_group, delay);
3225ff825b8SMarek Vasut }
3235ff825b8SMarek Vasut 
3245ff825b8SMarek Vasut static void scc_mgr_set_dq_out1_delay(uint32_t dq_in_group, uint32_t delay)
3255ff825b8SMarek Vasut {
326c76976d9SMarek Vasut 	scc_mgr_set(SCC_MGR_IO_OUT1_DELAY_OFFSET, dq_in_group, delay);
3275ff825b8SMarek Vasut }
3285ff825b8SMarek Vasut 
32932675249SMarek Vasut static void scc_mgr_set_dqs_out1_delay(uint32_t delay)
3305ff825b8SMarek Vasut {
331c76976d9SMarek Vasut 	scc_mgr_set(SCC_MGR_IO_OUT1_DELAY_OFFSET, RW_MGR_MEM_DQ_PER_WRITE_DQS,
332c76976d9SMarek Vasut 		    delay);
3335ff825b8SMarek Vasut }
3345ff825b8SMarek Vasut 
3355ff825b8SMarek Vasut static void scc_mgr_set_dm_out1_delay(uint32_t dm, uint32_t delay)
3365ff825b8SMarek Vasut {
337c76976d9SMarek Vasut 	scc_mgr_set(SCC_MGR_IO_OUT1_DELAY_OFFSET,
338c76976d9SMarek Vasut 		    RW_MGR_MEM_DQ_PER_WRITE_DQS + 1 + dm,
339c76976d9SMarek Vasut 		    delay);
3405ff825b8SMarek Vasut }
3415ff825b8SMarek Vasut 
3425ff825b8SMarek Vasut /* load up dqs config settings */
3435ff825b8SMarek Vasut static void scc_mgr_load_dqs(uint32_t dqs)
3445ff825b8SMarek Vasut {
3455ff825b8SMarek Vasut 	writel(dqs, &sdr_scc_mgr->dqs_ena);
3465ff825b8SMarek Vasut }
3475ff825b8SMarek Vasut 
3485ff825b8SMarek Vasut /* load up dqs io config settings */
3495ff825b8SMarek Vasut static void scc_mgr_load_dqs_io(void)
3505ff825b8SMarek Vasut {
3515ff825b8SMarek Vasut 	writel(0, &sdr_scc_mgr->dqs_io_ena);
3525ff825b8SMarek Vasut }
3535ff825b8SMarek Vasut 
3545ff825b8SMarek Vasut /* load up dq config settings */
3555ff825b8SMarek Vasut static void scc_mgr_load_dq(uint32_t dq_in_group)
3565ff825b8SMarek Vasut {
3575ff825b8SMarek Vasut 	writel(dq_in_group, &sdr_scc_mgr->dq_ena);
3585ff825b8SMarek Vasut }
3595ff825b8SMarek Vasut 
3605ff825b8SMarek Vasut /* load up dm config settings */
3615ff825b8SMarek Vasut static void scc_mgr_load_dm(uint32_t dm)
3625ff825b8SMarek Vasut {
3635ff825b8SMarek Vasut 	writel(dm, &sdr_scc_mgr->dm_ena);
3645ff825b8SMarek Vasut }
3655ff825b8SMarek Vasut 
3660b69b807SMarek Vasut /**
3670b69b807SMarek Vasut  * scc_mgr_set_all_ranks() - Set SCC Manager register for all ranks
3680b69b807SMarek Vasut  * @off:	Base offset in SCC Manager space
3690b69b807SMarek Vasut  * @grp:	Read/Write group
3700b69b807SMarek Vasut  * @val:	Value to be set
3710b69b807SMarek Vasut  * @update:	If non-zero, trigger SCC Manager update for all ranks
3720b69b807SMarek Vasut  *
3730b69b807SMarek Vasut  * This function sets the SCC Manager (Scan Chain Control Manager) register
3740b69b807SMarek Vasut  * and optionally triggers the SCC update for all ranks.
3750b69b807SMarek Vasut  */
3760b69b807SMarek Vasut static void scc_mgr_set_all_ranks(const u32 off, const u32 grp, const u32 val,
3770b69b807SMarek Vasut 				  const int update)
3783da42859SDinh Nguyen {
3790b69b807SMarek Vasut 	u32 r;
3803da42859SDinh Nguyen 
3813da42859SDinh Nguyen 	for (r = 0; r < RW_MGR_MEM_NUMBER_OF_RANKS;
3823da42859SDinh Nguyen 	     r += NUM_RANKS_PER_SHADOW_REG) {
3830b69b807SMarek Vasut 		scc_mgr_set(off, grp, val);
384162d60efSMarek Vasut 
3850b69b807SMarek Vasut 		if (update || (r == 0)) {
3860b69b807SMarek Vasut 			writel(grp, &sdr_scc_mgr->dqs_ena);
3870b69b807SMarek Vasut 			writel(0, &sdr_scc_mgr->update);
3880b69b807SMarek Vasut 		}
3890b69b807SMarek Vasut 	}
3900b69b807SMarek Vasut }
3910b69b807SMarek Vasut 
3920b69b807SMarek Vasut static void scc_mgr_set_dqs_en_phase_all_ranks(u32 read_group, u32 phase)
3930b69b807SMarek Vasut {
3943da42859SDinh Nguyen 	/*
3953da42859SDinh Nguyen 	 * USER although the h/w doesn't support different phases per
3963da42859SDinh Nguyen 	 * shadow register, for simplicity our scc manager modeling
3973da42859SDinh Nguyen 	 * keeps different phase settings per shadow reg, and it's
3983da42859SDinh Nguyen 	 * important for us to keep them in sync to match h/w.
3993da42859SDinh Nguyen 	 * for efficiency, the scan chain update should occur only
4003da42859SDinh Nguyen 	 * once to sr0.
4013da42859SDinh Nguyen 	 */
4020b69b807SMarek Vasut 	scc_mgr_set_all_ranks(SCC_MGR_DQS_EN_PHASE_OFFSET,
4030b69b807SMarek Vasut 			      read_group, phase, 0);
4043da42859SDinh Nguyen }
4053da42859SDinh Nguyen 
4063da42859SDinh Nguyen static void scc_mgr_set_dqdqs_output_phase_all_ranks(uint32_t write_group,
4073da42859SDinh Nguyen 						     uint32_t phase)
4083da42859SDinh Nguyen {
4093da42859SDinh Nguyen 	/*
4103da42859SDinh Nguyen 	 * USER although the h/w doesn't support different phases per
4113da42859SDinh Nguyen 	 * shadow register, for simplicity our scc manager modeling
4123da42859SDinh Nguyen 	 * keeps different phase settings per shadow reg, and it's
4133da42859SDinh Nguyen 	 * important for us to keep them in sync to match h/w.
4143da42859SDinh Nguyen 	 * for efficiency, the scan chain update should occur only
4153da42859SDinh Nguyen 	 * once to sr0.
4163da42859SDinh Nguyen 	 */
4170b69b807SMarek Vasut 	scc_mgr_set_all_ranks(SCC_MGR_DQDQS_OUT_PHASE_OFFSET,
4180b69b807SMarek Vasut 			      write_group, phase, 0);
4193da42859SDinh Nguyen }
4203da42859SDinh Nguyen 
4213da42859SDinh Nguyen static void scc_mgr_set_dqs_en_delay_all_ranks(uint32_t read_group,
4223da42859SDinh Nguyen 					       uint32_t delay)
4233da42859SDinh Nguyen {
4243da42859SDinh Nguyen 	/*
4253da42859SDinh Nguyen 	 * In shadow register mode, the T11 settings are stored in
4263da42859SDinh Nguyen 	 * registers in the core, which are updated by the DQS_ENA
4273da42859SDinh Nguyen 	 * signals. Not issuing the SCC_MGR_UPD command allows us to
4283da42859SDinh Nguyen 	 * save lots of rank switching overhead, by calling
4293da42859SDinh Nguyen 	 * select_shadow_regs_for_update with update_scan_chains
4303da42859SDinh Nguyen 	 * set to 0.
4313da42859SDinh Nguyen 	 */
4320b69b807SMarek Vasut 	scc_mgr_set_all_ranks(SCC_MGR_DQS_EN_DELAY_OFFSET,
4330b69b807SMarek Vasut 			      read_group, delay, 1);
4341273dd9eSMarek Vasut 	writel(0, &sdr_scc_mgr->update);
4353da42859SDinh Nguyen }
4363da42859SDinh Nguyen 
4375be355c1SMarek Vasut /**
4385be355c1SMarek Vasut  * scc_mgr_set_oct_out1_delay() - Set OCT output delay
4395be355c1SMarek Vasut  * @write_group:	Write group
4405be355c1SMarek Vasut  * @delay:		Delay value
4415be355c1SMarek Vasut  *
4425be355c1SMarek Vasut  * This function sets the OCT output delay in SCC manager.
4435be355c1SMarek Vasut  */
4445be355c1SMarek Vasut static void scc_mgr_set_oct_out1_delay(const u32 write_group, const u32 delay)
4453da42859SDinh Nguyen {
4465be355c1SMarek Vasut 	const int ratio = RW_MGR_MEM_IF_READ_DQS_WIDTH /
4475be355c1SMarek Vasut 			  RW_MGR_MEM_IF_WRITE_DQS_WIDTH;
4485be355c1SMarek Vasut 	const int base = write_group * ratio;
4495be355c1SMarek Vasut 	int i;
4503da42859SDinh Nguyen 	/*
4513da42859SDinh Nguyen 	 * Load the setting in the SCC manager
4523da42859SDinh Nguyen 	 * Although OCT affects only write data, the OCT delay is controlled
4533da42859SDinh Nguyen 	 * by the DQS logic block which is instantiated once per read group.
4543da42859SDinh Nguyen 	 * For protocols where a write group consists of multiple read groups,
4553da42859SDinh Nguyen 	 * the setting must be set multiple times.
4563da42859SDinh Nguyen 	 */
4575be355c1SMarek Vasut 	for (i = 0; i < ratio; i++)
4585be355c1SMarek Vasut 		scc_mgr_set(SCC_MGR_OCT_OUT1_DELAY_OFFSET, base + i, delay);
4593da42859SDinh Nguyen }
4603da42859SDinh Nguyen 
46137a37ca7SMarek Vasut /**
46237a37ca7SMarek Vasut  * scc_mgr_set_hhp_extras() - Set HHP extras.
46337a37ca7SMarek Vasut  *
46437a37ca7SMarek Vasut  * Load the fixed setting in the SCC manager HHP extras.
46537a37ca7SMarek Vasut  */
4663da42859SDinh Nguyen static void scc_mgr_set_hhp_extras(void)
4673da42859SDinh Nguyen {
4683da42859SDinh Nguyen 	/*
4693da42859SDinh Nguyen 	 * Load the fixed setting in the SCC manager
47037a37ca7SMarek Vasut 	 * bits: 0:0 = 1'b1	- DQS bypass
47137a37ca7SMarek Vasut 	 * bits: 1:1 = 1'b1	- DQ bypass
4723da42859SDinh Nguyen 	 * bits: 4:2 = 3'b001	- rfifo_mode
4733da42859SDinh Nguyen 	 * bits: 6:5 = 2'b01	- rfifo clock_select
4743da42859SDinh Nguyen 	 * bits: 7:7 = 1'b0	- separate gating from ungating setting
4753da42859SDinh Nguyen 	 * bits: 8:8 = 1'b0	- separate OE from Output delay setting
4763da42859SDinh Nguyen 	 */
47737a37ca7SMarek Vasut 	const u32 value = (0 << 8) | (0 << 7) | (1 << 5) |
47837a37ca7SMarek Vasut 			  (1 << 2) | (1 << 1) | (1 << 0);
47937a37ca7SMarek Vasut 	const u32 addr = SDR_PHYGRP_SCCGRP_ADDRESS |
48037a37ca7SMarek Vasut 			 SCC_MGR_HHP_GLOBALS_OFFSET |
48137a37ca7SMarek Vasut 			 SCC_MGR_HHP_EXTRAS_OFFSET;
4823da42859SDinh Nguyen 
48337a37ca7SMarek Vasut 	debug_cond(DLEVEL == 1, "%s:%d Setting HHP Extras\n",
48437a37ca7SMarek Vasut 		   __func__, __LINE__);
48537a37ca7SMarek Vasut 	writel(value, addr);
48637a37ca7SMarek Vasut 	debug_cond(DLEVEL == 1, "%s:%d Done Setting HHP Extras\n",
48737a37ca7SMarek Vasut 		   __func__, __LINE__);
4883da42859SDinh Nguyen }
4893da42859SDinh Nguyen 
490f42af35bSMarek Vasut /**
491f42af35bSMarek Vasut  * scc_mgr_zero_all() - Zero all DQS config
492f42af35bSMarek Vasut  *
493f42af35bSMarek Vasut  * Zero all DQS config.
4943da42859SDinh Nguyen  */
4953da42859SDinh Nguyen static void scc_mgr_zero_all(void)
4963da42859SDinh Nguyen {
497f42af35bSMarek Vasut 	int i, r;
4983da42859SDinh Nguyen 
4993da42859SDinh Nguyen 	/*
5003da42859SDinh Nguyen 	 * USER Zero all DQS config settings, across all groups and all
5013da42859SDinh Nguyen 	 * shadow registers
5023da42859SDinh Nguyen 	 */
503f42af35bSMarek Vasut 	for (r = 0; r < RW_MGR_MEM_NUMBER_OF_RANKS;
504f42af35bSMarek Vasut 	     r += NUM_RANKS_PER_SHADOW_REG) {
5053da42859SDinh Nguyen 		for (i = 0; i < RW_MGR_MEM_IF_READ_DQS_WIDTH; i++) {
5063da42859SDinh Nguyen 			/*
5073da42859SDinh Nguyen 			 * The phases actually don't exist on a per-rank basis,
5083da42859SDinh Nguyen 			 * but there's no harm updating them several times, so
5093da42859SDinh Nguyen 			 * let's keep the code simple.
5103da42859SDinh Nguyen 			 */
5113da42859SDinh Nguyen 			scc_mgr_set_dqs_bus_in_delay(i, IO_DQS_IN_RESERVE);
5123da42859SDinh Nguyen 			scc_mgr_set_dqs_en_phase(i, 0);
5133da42859SDinh Nguyen 			scc_mgr_set_dqs_en_delay(i, 0);
5143da42859SDinh Nguyen 		}
5153da42859SDinh Nguyen 
5163da42859SDinh Nguyen 		for (i = 0; i < RW_MGR_MEM_IF_WRITE_DQS_WIDTH; i++) {
5173da42859SDinh Nguyen 			scc_mgr_set_dqdqs_output_phase(i, 0);
518f42af35bSMarek Vasut 			/* Arria V/Cyclone V don't have out2. */
5193da42859SDinh Nguyen 			scc_mgr_set_oct_out1_delay(i, IO_DQS_OUT_RESERVE);
5203da42859SDinh Nguyen 		}
5213da42859SDinh Nguyen 	}
5223da42859SDinh Nguyen 
523f42af35bSMarek Vasut 	/* Multicast to all DQS group enables. */
5241273dd9eSMarek Vasut 	writel(0xff, &sdr_scc_mgr->dqs_ena);
5251273dd9eSMarek Vasut 	writel(0, &sdr_scc_mgr->update);
5263da42859SDinh Nguyen }
5273da42859SDinh Nguyen 
528c5c5f537SMarek Vasut /**
529c5c5f537SMarek Vasut  * scc_set_bypass_mode() - Set bypass mode and trigger SCC update
530c5c5f537SMarek Vasut  * @write_group:	Write group
531c5c5f537SMarek Vasut  *
532c5c5f537SMarek Vasut  * Set bypass mode and trigger SCC update.
533c5c5f537SMarek Vasut  */
534c5c5f537SMarek Vasut static void scc_set_bypass_mode(const u32 write_group)
5353da42859SDinh Nguyen {
536c5c5f537SMarek Vasut 	/* Multicast to all DQ enables. */
5371273dd9eSMarek Vasut 	writel(0xff, &sdr_scc_mgr->dq_ena);
5381273dd9eSMarek Vasut 	writel(0xff, &sdr_scc_mgr->dm_ena);
5393da42859SDinh Nguyen 
540c5c5f537SMarek Vasut 	/* Update current DQS IO enable. */
5411273dd9eSMarek Vasut 	writel(0, &sdr_scc_mgr->dqs_io_ena);
5423da42859SDinh Nguyen 
543c5c5f537SMarek Vasut 	/* Update the DQS logic. */
5441273dd9eSMarek Vasut 	writel(write_group, &sdr_scc_mgr->dqs_ena);
5453da42859SDinh Nguyen 
546c5c5f537SMarek Vasut 	/* Hit update. */
5471273dd9eSMarek Vasut 	writel(0, &sdr_scc_mgr->update);
5483da42859SDinh Nguyen }
5493da42859SDinh Nguyen 
5505e837896SMarek Vasut /**
5515e837896SMarek Vasut  * scc_mgr_load_dqs_for_write_group() - Load DQS settings for Write Group
5525e837896SMarek Vasut  * @write_group:	Write group
5535e837896SMarek Vasut  *
5545e837896SMarek Vasut  * Load DQS settings for Write Group, do not trigger SCC update.
5555e837896SMarek Vasut  */
5565e837896SMarek Vasut static void scc_mgr_load_dqs_for_write_group(const u32 write_group)
5575ff825b8SMarek Vasut {
5585e837896SMarek Vasut 	const int ratio = RW_MGR_MEM_IF_READ_DQS_WIDTH /
5595e837896SMarek Vasut 			  RW_MGR_MEM_IF_WRITE_DQS_WIDTH;
5605e837896SMarek Vasut 	const int base = write_group * ratio;
5615e837896SMarek Vasut 	int i;
5625ff825b8SMarek Vasut 	/*
5635e837896SMarek Vasut 	 * Load the setting in the SCC manager
5645ff825b8SMarek Vasut 	 * Although OCT affects only write data, the OCT delay is controlled
5655ff825b8SMarek Vasut 	 * by the DQS logic block which is instantiated once per read group.
5665ff825b8SMarek Vasut 	 * For protocols where a write group consists of multiple read groups,
5675e837896SMarek Vasut 	 * the setting must be set multiple times.
5685ff825b8SMarek Vasut 	 */
5695e837896SMarek Vasut 	for (i = 0; i < ratio; i++)
5705e837896SMarek Vasut 		writel(base + i, &sdr_scc_mgr->dqs_ena);
5715ff825b8SMarek Vasut }
5725ff825b8SMarek Vasut 
573d41ea93aSMarek Vasut /**
574d41ea93aSMarek Vasut  * scc_mgr_zero_group() - Zero all configs for a group
575d41ea93aSMarek Vasut  *
576d41ea93aSMarek Vasut  * Zero DQ, DM, DQS and OCT configs for a group.
577d41ea93aSMarek Vasut  */
578d41ea93aSMarek Vasut static void scc_mgr_zero_group(const u32 write_group, const int out_only)
5793da42859SDinh Nguyen {
580d41ea93aSMarek Vasut 	int i, r;
5813da42859SDinh Nguyen 
582d41ea93aSMarek Vasut 	for (r = 0; r < RW_MGR_MEM_NUMBER_OF_RANKS;
583d41ea93aSMarek Vasut 	     r += NUM_RANKS_PER_SHADOW_REG) {
584d41ea93aSMarek Vasut 		/* Zero all DQ config settings. */
5853da42859SDinh Nguyen 		for (i = 0; i < RW_MGR_MEM_DQ_PER_WRITE_DQS; i++) {
58607aee5bdSMarek Vasut 			scc_mgr_set_dq_out1_delay(i, 0);
5873da42859SDinh Nguyen 			if (!out_only)
58807aee5bdSMarek Vasut 				scc_mgr_set_dq_in_delay(i, 0);
5893da42859SDinh Nguyen 		}
5903da42859SDinh Nguyen 
591d41ea93aSMarek Vasut 		/* Multicast to all DQ enables. */
5921273dd9eSMarek Vasut 		writel(0xff, &sdr_scc_mgr->dq_ena);
5933da42859SDinh Nguyen 
594d41ea93aSMarek Vasut 		/* Zero all DM config settings. */
595d41ea93aSMarek Vasut 		for (i = 0; i < RW_MGR_NUM_DM_PER_WRITE_GROUP; i++)
59607aee5bdSMarek Vasut 			scc_mgr_set_dm_out1_delay(i, 0);
5973da42859SDinh Nguyen 
598d41ea93aSMarek Vasut 		/* Multicast to all DM enables. */
5991273dd9eSMarek Vasut 		writel(0xff, &sdr_scc_mgr->dm_ena);
6003da42859SDinh Nguyen 
601d41ea93aSMarek Vasut 		/* Zero all DQS IO settings. */
6023da42859SDinh Nguyen 		if (!out_only)
60332675249SMarek Vasut 			scc_mgr_set_dqs_io_in_delay(0);
604d41ea93aSMarek Vasut 
605d41ea93aSMarek Vasut 		/* Arria V/Cyclone V don't have out2. */
60632675249SMarek Vasut 		scc_mgr_set_dqs_out1_delay(IO_DQS_OUT_RESERVE);
6073da42859SDinh Nguyen 		scc_mgr_set_oct_out1_delay(write_group, IO_DQS_OUT_RESERVE);
6083da42859SDinh Nguyen 		scc_mgr_load_dqs_for_write_group(write_group);
6093da42859SDinh Nguyen 
610d41ea93aSMarek Vasut 		/* Multicast to all DQS IO enables (only 1 in total). */
6111273dd9eSMarek Vasut 		writel(0, &sdr_scc_mgr->dqs_io_ena);
6123da42859SDinh Nguyen 
613d41ea93aSMarek Vasut 		/* Hit update to zero everything. */
6141273dd9eSMarek Vasut 		writel(0, &sdr_scc_mgr->update);
6153da42859SDinh Nguyen 	}
6163da42859SDinh Nguyen }
6173da42859SDinh Nguyen 
6183da42859SDinh Nguyen /*
6193da42859SDinh Nguyen  * apply and load a particular input delay for the DQ pins in a group
6203da42859SDinh Nguyen  * group_bgn is the index of the first dq pin (in the write group)
6213da42859SDinh Nguyen  */
62232675249SMarek Vasut static void scc_mgr_apply_group_dq_in_delay(uint32_t group_bgn, uint32_t delay)
6233da42859SDinh Nguyen {
6243da42859SDinh Nguyen 	uint32_t i, p;
6253da42859SDinh Nguyen 
6263da42859SDinh Nguyen 	for (i = 0, p = group_bgn; i < RW_MGR_MEM_DQ_PER_READ_DQS; i++, p++) {
62707aee5bdSMarek Vasut 		scc_mgr_set_dq_in_delay(p, delay);
6283da42859SDinh Nguyen 		scc_mgr_load_dq(p);
6293da42859SDinh Nguyen 	}
6303da42859SDinh Nguyen }
6313da42859SDinh Nguyen 
632300c2e62SMarek Vasut /**
633300c2e62SMarek Vasut  * scc_mgr_apply_group_dq_out1_delay() - Apply and load an output delay for the DQ pins in a group
634300c2e62SMarek Vasut  * @delay:		Delay value
635300c2e62SMarek Vasut  *
636300c2e62SMarek Vasut  * Apply and load a particular output delay for the DQ pins in a group.
637300c2e62SMarek Vasut  */
638300c2e62SMarek Vasut static void scc_mgr_apply_group_dq_out1_delay(const u32 delay)
6393da42859SDinh Nguyen {
640300c2e62SMarek Vasut 	int i;
6413da42859SDinh Nguyen 
642300c2e62SMarek Vasut 	for (i = 0; i < RW_MGR_MEM_DQ_PER_WRITE_DQS; i++) {
643300c2e62SMarek Vasut 		scc_mgr_set_dq_out1_delay(i, delay);
6443da42859SDinh Nguyen 		scc_mgr_load_dq(i);
6453da42859SDinh Nguyen 	}
6463da42859SDinh Nguyen }
6473da42859SDinh Nguyen 
6483da42859SDinh Nguyen /* apply and load a particular output delay for the DM pins in a group */
64932675249SMarek Vasut static void scc_mgr_apply_group_dm_out1_delay(uint32_t delay1)
6503da42859SDinh Nguyen {
6513da42859SDinh Nguyen 	uint32_t i;
6523da42859SDinh Nguyen 
6533da42859SDinh Nguyen 	for (i = 0; i < RW_MGR_NUM_DM_PER_WRITE_GROUP; i++) {
65407aee5bdSMarek Vasut 		scc_mgr_set_dm_out1_delay(i, delay1);
6553da42859SDinh Nguyen 		scc_mgr_load_dm(i);
6563da42859SDinh Nguyen 	}
6573da42859SDinh Nguyen }
6583da42859SDinh Nguyen 
6593da42859SDinh Nguyen 
6603da42859SDinh Nguyen /* apply and load delay on both DQS and OCT out1 */
6613da42859SDinh Nguyen static void scc_mgr_apply_group_dqs_io_and_oct_out1(uint32_t write_group,
6623da42859SDinh Nguyen 						    uint32_t delay)
6633da42859SDinh Nguyen {
66432675249SMarek Vasut 	scc_mgr_set_dqs_out1_delay(delay);
6653da42859SDinh Nguyen 	scc_mgr_load_dqs_io();
6663da42859SDinh Nguyen 
6673da42859SDinh Nguyen 	scc_mgr_set_oct_out1_delay(write_group, delay);
6683da42859SDinh Nguyen 	scc_mgr_load_dqs_for_write_group(write_group);
6693da42859SDinh Nguyen }
6703da42859SDinh Nguyen 
6715cb1b508SMarek Vasut /**
6725cb1b508SMarek Vasut  * scc_mgr_apply_group_all_out_delay_add() - Apply a delay to the entire output side: DQ, DM, DQS, OCT
6735cb1b508SMarek Vasut  * @write_group:	Write group
6745cb1b508SMarek Vasut  * @delay:		Delay value
6755cb1b508SMarek Vasut  *
6765cb1b508SMarek Vasut  * Apply a delay to the entire output side: DQ, DM, DQS, OCT.
6775cb1b508SMarek Vasut  */
6788eccde3eSMarek Vasut static void scc_mgr_apply_group_all_out_delay_add(const u32 write_group,
6798eccde3eSMarek Vasut 						  const u32 delay)
6803da42859SDinh Nguyen {
6818eccde3eSMarek Vasut 	u32 i, new_delay;
6823da42859SDinh Nguyen 
6838eccde3eSMarek Vasut 	/* DQ shift */
6848eccde3eSMarek Vasut 	for (i = 0; i < RW_MGR_MEM_DQ_PER_WRITE_DQS; i++)
6853da42859SDinh Nguyen 		scc_mgr_load_dq(i);
6863da42859SDinh Nguyen 
6878eccde3eSMarek Vasut 	/* DM shift */
6888eccde3eSMarek Vasut 	for (i = 0; i < RW_MGR_NUM_DM_PER_WRITE_GROUP; i++)
6893da42859SDinh Nguyen 		scc_mgr_load_dm(i);
6903da42859SDinh Nguyen 
6915cb1b508SMarek Vasut 	/* DQS shift */
6925cb1b508SMarek Vasut 	new_delay = READ_SCC_DQS_IO_OUT2_DELAY + delay;
6933da42859SDinh Nguyen 	if (new_delay > IO_IO_OUT2_DELAY_MAX) {
6945cb1b508SMarek Vasut 		debug_cond(DLEVEL == 1,
6955cb1b508SMarek Vasut 			   "%s:%d (%u, %u) DQS: %u > %d; adding %u to OUT1\n",
6965cb1b508SMarek Vasut 			   __func__, __LINE__, write_group, delay, new_delay,
6975cb1b508SMarek Vasut 			   IO_IO_OUT2_DELAY_MAX,
6983da42859SDinh Nguyen 			   new_delay - IO_IO_OUT2_DELAY_MAX);
6995cb1b508SMarek Vasut 		new_delay -= IO_IO_OUT2_DELAY_MAX;
7005cb1b508SMarek Vasut 		scc_mgr_set_dqs_out1_delay(new_delay);
7013da42859SDinh Nguyen 	}
7023da42859SDinh Nguyen 
7033da42859SDinh Nguyen 	scc_mgr_load_dqs_io();
7043da42859SDinh Nguyen 
7055cb1b508SMarek Vasut 	/* OCT shift */
7065cb1b508SMarek Vasut 	new_delay = READ_SCC_OCT_OUT2_DELAY + delay;
7073da42859SDinh Nguyen 	if (new_delay > IO_IO_OUT2_DELAY_MAX) {
7085cb1b508SMarek Vasut 		debug_cond(DLEVEL == 1,
7095cb1b508SMarek Vasut 			   "%s:%d (%u, %u) DQS: %u > %d; adding %u to OUT1\n",
7105cb1b508SMarek Vasut 			   __func__, __LINE__, write_group, delay,
7115cb1b508SMarek Vasut 			   new_delay, IO_IO_OUT2_DELAY_MAX,
7123da42859SDinh Nguyen 			   new_delay - IO_IO_OUT2_DELAY_MAX);
7135cb1b508SMarek Vasut 		new_delay -= IO_IO_OUT2_DELAY_MAX;
7145cb1b508SMarek Vasut 		scc_mgr_set_oct_out1_delay(write_group, new_delay);
7153da42859SDinh Nguyen 	}
7163da42859SDinh Nguyen 
7173da42859SDinh Nguyen 	scc_mgr_load_dqs_for_write_group(write_group);
7183da42859SDinh Nguyen }
7193da42859SDinh Nguyen 
720f51a7d35SMarek Vasut /**
721f51a7d35SMarek Vasut  * scc_mgr_apply_group_all_out_delay_add() - Apply a delay to the entire output side to all ranks
722f51a7d35SMarek Vasut  * @write_group:	Write group
723f51a7d35SMarek Vasut  * @delay:		Delay value
724f51a7d35SMarek Vasut  *
725f51a7d35SMarek Vasut  * Apply a delay to the entire output side (DQ, DM, DQS, OCT) to all ranks.
7263da42859SDinh Nguyen  */
727f51a7d35SMarek Vasut static void
728f51a7d35SMarek Vasut scc_mgr_apply_group_all_out_delay_add_all_ranks(const u32 write_group,
729f51a7d35SMarek Vasut 						const u32 delay)
7303da42859SDinh Nguyen {
731f51a7d35SMarek Vasut 	int r;
7323da42859SDinh Nguyen 
7333da42859SDinh Nguyen 	for (r = 0; r < RW_MGR_MEM_NUMBER_OF_RANKS;
7343da42859SDinh Nguyen 	     r += NUM_RANKS_PER_SHADOW_REG) {
7355cb1b508SMarek Vasut 		scc_mgr_apply_group_all_out_delay_add(write_group, delay);
7361273dd9eSMarek Vasut 		writel(0, &sdr_scc_mgr->update);
7373da42859SDinh Nguyen 	}
7383da42859SDinh Nguyen }
7393da42859SDinh Nguyen 
740f936f94fSMarek Vasut /**
741f936f94fSMarek Vasut  * set_jump_as_return() - Return instruction optimization
742f936f94fSMarek Vasut  *
743f936f94fSMarek Vasut  * Optimization used to recover some slots in ddr3 inst_rom could be
744f936f94fSMarek Vasut  * applied to other protocols if we wanted to
745f936f94fSMarek Vasut  */
7463da42859SDinh Nguyen static void set_jump_as_return(void)
7473da42859SDinh Nguyen {
7483da42859SDinh Nguyen 	/*
749f936f94fSMarek Vasut 	 * To save space, we replace return with jump to special shared
7503da42859SDinh Nguyen 	 * RETURN instruction so we set the counter to large value so that
751f936f94fSMarek Vasut 	 * we always jump.
7523da42859SDinh Nguyen 	 */
7531273dd9eSMarek Vasut 	writel(0xff, &sdr_rw_load_mgr_regs->load_cntr0);
7541273dd9eSMarek Vasut 	writel(RW_MGR_RETURN, &sdr_rw_load_jump_mgr_regs->load_jump_add0);
7553da42859SDinh Nguyen }
7563da42859SDinh Nguyen 
7573da42859SDinh Nguyen /*
7583da42859SDinh Nguyen  * should always use constants as argument to ensure all computations are
7593da42859SDinh Nguyen  * performed at compile time
7603da42859SDinh Nguyen  */
7613da42859SDinh Nguyen static void delay_for_n_mem_clocks(const uint32_t clocks)
7623da42859SDinh Nguyen {
7633da42859SDinh Nguyen 	uint32_t afi_clocks;
7643da42859SDinh Nguyen 	uint8_t inner = 0;
7653da42859SDinh Nguyen 	uint8_t outer = 0;
7663da42859SDinh Nguyen 	uint16_t c_loop = 0;
7673da42859SDinh Nguyen 
7683da42859SDinh Nguyen 	debug("%s:%d: clocks=%u ... start\n", __func__, __LINE__, clocks);
7693da42859SDinh Nguyen 
7703da42859SDinh Nguyen 
7713da42859SDinh Nguyen 	afi_clocks = (clocks + AFI_RATE_RATIO-1) / AFI_RATE_RATIO;
7723da42859SDinh Nguyen 	/* scale (rounding up) to get afi clocks */
7733da42859SDinh Nguyen 
7743da42859SDinh Nguyen 	/*
7753da42859SDinh Nguyen 	 * Note, we don't bother accounting for being off a little bit
7763da42859SDinh Nguyen 	 * because of a few extra instructions in outer loops
7773da42859SDinh Nguyen 	 * Note, the loops have a test at the end, and do the test before
7783da42859SDinh Nguyen 	 * the decrement, and so always perform the loop
7793da42859SDinh Nguyen 	 * 1 time more than the counter value
7803da42859SDinh Nguyen 	 */
7813da42859SDinh Nguyen 	if (afi_clocks == 0) {
7823da42859SDinh Nguyen 		;
7833da42859SDinh Nguyen 	} else if (afi_clocks <= 0x100) {
7843da42859SDinh Nguyen 		inner = afi_clocks-1;
7853da42859SDinh Nguyen 		outer = 0;
7863da42859SDinh Nguyen 		c_loop = 0;
7873da42859SDinh Nguyen 	} else if (afi_clocks <= 0x10000) {
7883da42859SDinh Nguyen 		inner = 0xff;
7893da42859SDinh Nguyen 		outer = (afi_clocks-1) >> 8;
7903da42859SDinh Nguyen 		c_loop = 0;
7913da42859SDinh Nguyen 	} else {
7923da42859SDinh Nguyen 		inner = 0xff;
7933da42859SDinh Nguyen 		outer = 0xff;
7943da42859SDinh Nguyen 		c_loop = (afi_clocks-1) >> 16;
7953da42859SDinh Nguyen 	}
7963da42859SDinh Nguyen 
7973da42859SDinh Nguyen 	/*
7983da42859SDinh Nguyen 	 * rom instructions are structured as follows:
7993da42859SDinh Nguyen 	 *
8003da42859SDinh Nguyen 	 *    IDLE_LOOP2: jnz cntr0, TARGET_A
8013da42859SDinh Nguyen 	 *    IDLE_LOOP1: jnz cntr1, TARGET_B
8023da42859SDinh Nguyen 	 *                return
8033da42859SDinh Nguyen 	 *
8043da42859SDinh Nguyen 	 * so, when doing nested loops, TARGET_A is set to IDLE_LOOP2, and
8053da42859SDinh Nguyen 	 * TARGET_B is set to IDLE_LOOP2 as well
8063da42859SDinh Nguyen 	 *
8073da42859SDinh Nguyen 	 * if we have no outer loop, though, then we can use IDLE_LOOP1 only,
8083da42859SDinh Nguyen 	 * and set TARGET_B to IDLE_LOOP1 and we skip IDLE_LOOP2 entirely
8093da42859SDinh Nguyen 	 *
8103da42859SDinh Nguyen 	 * a little confusing, but it helps save precious space in the inst_rom
8113da42859SDinh Nguyen 	 * and sequencer rom and keeps the delays more accurate and reduces
8123da42859SDinh Nguyen 	 * overhead
8133da42859SDinh Nguyen 	 */
8143da42859SDinh Nguyen 	if (afi_clocks <= 0x100) {
8151273dd9eSMarek Vasut 		writel(SKIP_DELAY_LOOP_VALUE_OR_ZERO(inner),
8161273dd9eSMarek Vasut 			&sdr_rw_load_mgr_regs->load_cntr1);
8173da42859SDinh Nguyen 
8181273dd9eSMarek Vasut 		writel(RW_MGR_IDLE_LOOP1,
8191273dd9eSMarek Vasut 			&sdr_rw_load_jump_mgr_regs->load_jump_add1);
8203da42859SDinh Nguyen 
8211273dd9eSMarek Vasut 		writel(RW_MGR_IDLE_LOOP1, SDR_PHYGRP_RWMGRGRP_ADDRESS |
8221273dd9eSMarek Vasut 					  RW_MGR_RUN_SINGLE_GROUP_OFFSET);
8233da42859SDinh Nguyen 	} else {
8241273dd9eSMarek Vasut 		writel(SKIP_DELAY_LOOP_VALUE_OR_ZERO(inner),
8251273dd9eSMarek Vasut 			&sdr_rw_load_mgr_regs->load_cntr0);
8263da42859SDinh Nguyen 
8271273dd9eSMarek Vasut 		writel(SKIP_DELAY_LOOP_VALUE_OR_ZERO(outer),
8281273dd9eSMarek Vasut 			&sdr_rw_load_mgr_regs->load_cntr1);
8293da42859SDinh Nguyen 
8301273dd9eSMarek Vasut 		writel(RW_MGR_IDLE_LOOP2,
8311273dd9eSMarek Vasut 			&sdr_rw_load_jump_mgr_regs->load_jump_add0);
8323da42859SDinh Nguyen 
8331273dd9eSMarek Vasut 		writel(RW_MGR_IDLE_LOOP2,
8341273dd9eSMarek Vasut 			&sdr_rw_load_jump_mgr_regs->load_jump_add1);
8353da42859SDinh Nguyen 
8363da42859SDinh Nguyen 		/* hack to get around compiler not being smart enough */
8373da42859SDinh Nguyen 		if (afi_clocks <= 0x10000) {
8383da42859SDinh Nguyen 			/* only need to run once */
8391273dd9eSMarek Vasut 			writel(RW_MGR_IDLE_LOOP2, SDR_PHYGRP_RWMGRGRP_ADDRESS |
8401273dd9eSMarek Vasut 						  RW_MGR_RUN_SINGLE_GROUP_OFFSET);
8413da42859SDinh Nguyen 		} else {
8423da42859SDinh Nguyen 			do {
8431273dd9eSMarek Vasut 				writel(RW_MGR_IDLE_LOOP2,
8441273dd9eSMarek Vasut 					SDR_PHYGRP_RWMGRGRP_ADDRESS |
8451273dd9eSMarek Vasut 					RW_MGR_RUN_SINGLE_GROUP_OFFSET);
8463da42859SDinh Nguyen 			} while (c_loop-- != 0);
8473da42859SDinh Nguyen 		}
8483da42859SDinh Nguyen 	}
8493da42859SDinh Nguyen 	debug("%s:%d clocks=%u ... end\n", __func__, __LINE__, clocks);
8503da42859SDinh Nguyen }
8513da42859SDinh Nguyen 
852944fe719SMarek Vasut /**
853944fe719SMarek Vasut  * rw_mgr_mem_init_load_regs() - Load instruction registers
854944fe719SMarek Vasut  * @cntr0:	Counter 0 value
855944fe719SMarek Vasut  * @cntr1:	Counter 1 value
856944fe719SMarek Vasut  * @cntr2:	Counter 2 value
857944fe719SMarek Vasut  * @jump:	Jump instruction value
858944fe719SMarek Vasut  *
859944fe719SMarek Vasut  * Load instruction registers.
860944fe719SMarek Vasut  */
861944fe719SMarek Vasut static void rw_mgr_mem_init_load_regs(u32 cntr0, u32 cntr1, u32 cntr2, u32 jump)
862944fe719SMarek Vasut {
863944fe719SMarek Vasut 	uint32_t grpaddr = SDR_PHYGRP_RWMGRGRP_ADDRESS |
864944fe719SMarek Vasut 			   RW_MGR_RUN_SINGLE_GROUP_OFFSET;
865944fe719SMarek Vasut 
866944fe719SMarek Vasut 	/* Load counters */
867944fe719SMarek Vasut 	writel(SKIP_DELAY_LOOP_VALUE_OR_ZERO(cntr0),
868944fe719SMarek Vasut 	       &sdr_rw_load_mgr_regs->load_cntr0);
869944fe719SMarek Vasut 	writel(SKIP_DELAY_LOOP_VALUE_OR_ZERO(cntr1),
870944fe719SMarek Vasut 	       &sdr_rw_load_mgr_regs->load_cntr1);
871944fe719SMarek Vasut 	writel(SKIP_DELAY_LOOP_VALUE_OR_ZERO(cntr2),
872944fe719SMarek Vasut 	       &sdr_rw_load_mgr_regs->load_cntr2);
873944fe719SMarek Vasut 
874944fe719SMarek Vasut 	/* Load jump address */
875944fe719SMarek Vasut 	writel(jump, &sdr_rw_load_jump_mgr_regs->load_jump_add0);
876944fe719SMarek Vasut 	writel(jump, &sdr_rw_load_jump_mgr_regs->load_jump_add1);
877944fe719SMarek Vasut 	writel(jump, &sdr_rw_load_jump_mgr_regs->load_jump_add2);
878944fe719SMarek Vasut 
879944fe719SMarek Vasut 	/* Execute count instruction */
880944fe719SMarek Vasut 	writel(jump, grpaddr);
881944fe719SMarek Vasut }
882944fe719SMarek Vasut 
883ecd2334aSMarek Vasut /**
884ecd2334aSMarek Vasut  * rw_mgr_mem_load_user() - Load user calibration values
885ecd2334aSMarek Vasut  * @fin1:	Final instruction 1
886ecd2334aSMarek Vasut  * @fin2:	Final instruction 2
887ecd2334aSMarek Vasut  * @precharge:	If 1, precharge the banks at the end
888ecd2334aSMarek Vasut  *
889ecd2334aSMarek Vasut  * Load user calibration values and optionally precharge the banks.
890ecd2334aSMarek Vasut  */
891ecd2334aSMarek Vasut static void rw_mgr_mem_load_user(const u32 fin1, const u32 fin2,
892ecd2334aSMarek Vasut 				 const int precharge)
893ecd2334aSMarek Vasut {
894ecd2334aSMarek Vasut 	u32 grpaddr = SDR_PHYGRP_RWMGRGRP_ADDRESS |
895ecd2334aSMarek Vasut 		      RW_MGR_RUN_SINGLE_GROUP_OFFSET;
896ecd2334aSMarek Vasut 	u32 r;
897ecd2334aSMarek Vasut 
898ecd2334aSMarek Vasut 	for (r = 0; r < RW_MGR_MEM_NUMBER_OF_RANKS; r++) {
899ecd2334aSMarek Vasut 		if (param->skip_ranks[r]) {
900ecd2334aSMarek Vasut 			/* request to skip the rank */
901ecd2334aSMarek Vasut 			continue;
902ecd2334aSMarek Vasut 		}
903ecd2334aSMarek Vasut 
904ecd2334aSMarek Vasut 		/* set rank */
905ecd2334aSMarek Vasut 		set_rank_and_odt_mask(r, RW_MGR_ODT_MODE_OFF);
906ecd2334aSMarek Vasut 
907ecd2334aSMarek Vasut 		/* precharge all banks ... */
908ecd2334aSMarek Vasut 		if (precharge)
909ecd2334aSMarek Vasut 			writel(RW_MGR_PRECHARGE_ALL, grpaddr);
910ecd2334aSMarek Vasut 
911ecd2334aSMarek Vasut 		/*
912ecd2334aSMarek Vasut 		 * USER Use Mirror-ed commands for odd ranks if address
913ecd2334aSMarek Vasut 		 * mirrorring is on
914ecd2334aSMarek Vasut 		 */
915ecd2334aSMarek Vasut 		if ((RW_MGR_MEM_ADDRESS_MIRRORING >> r) & 0x1) {
916ecd2334aSMarek Vasut 			set_jump_as_return();
917ecd2334aSMarek Vasut 			writel(RW_MGR_MRS2_MIRR, grpaddr);
918ecd2334aSMarek Vasut 			delay_for_n_mem_clocks(4);
919ecd2334aSMarek Vasut 			set_jump_as_return();
920ecd2334aSMarek Vasut 			writel(RW_MGR_MRS3_MIRR, grpaddr);
921ecd2334aSMarek Vasut 			delay_for_n_mem_clocks(4);
922ecd2334aSMarek Vasut 			set_jump_as_return();
923ecd2334aSMarek Vasut 			writel(RW_MGR_MRS1_MIRR, grpaddr);
924ecd2334aSMarek Vasut 			delay_for_n_mem_clocks(4);
925ecd2334aSMarek Vasut 			set_jump_as_return();
926ecd2334aSMarek Vasut 			writel(fin1, grpaddr);
927ecd2334aSMarek Vasut 		} else {
928ecd2334aSMarek Vasut 			set_jump_as_return();
929ecd2334aSMarek Vasut 			writel(RW_MGR_MRS2, grpaddr);
930ecd2334aSMarek Vasut 			delay_for_n_mem_clocks(4);
931ecd2334aSMarek Vasut 			set_jump_as_return();
932ecd2334aSMarek Vasut 			writel(RW_MGR_MRS3, grpaddr);
933ecd2334aSMarek Vasut 			delay_for_n_mem_clocks(4);
934ecd2334aSMarek Vasut 			set_jump_as_return();
935ecd2334aSMarek Vasut 			writel(RW_MGR_MRS1, grpaddr);
936ecd2334aSMarek Vasut 			set_jump_as_return();
937ecd2334aSMarek Vasut 			writel(fin2, grpaddr);
938ecd2334aSMarek Vasut 		}
939ecd2334aSMarek Vasut 
940ecd2334aSMarek Vasut 		if (precharge)
941ecd2334aSMarek Vasut 			continue;
942ecd2334aSMarek Vasut 
943ecd2334aSMarek Vasut 		set_jump_as_return();
944ecd2334aSMarek Vasut 		writel(RW_MGR_ZQCL, grpaddr);
945ecd2334aSMarek Vasut 
946ecd2334aSMarek Vasut 		/* tZQinit = tDLLK = 512 ck cycles */
947ecd2334aSMarek Vasut 		delay_for_n_mem_clocks(512);
948ecd2334aSMarek Vasut 	}
949ecd2334aSMarek Vasut }
950ecd2334aSMarek Vasut 
9518e9d7d04SMarek Vasut /**
9528e9d7d04SMarek Vasut  * rw_mgr_mem_initialize() - Initialize RW Manager
9538e9d7d04SMarek Vasut  *
9548e9d7d04SMarek Vasut  * Initialize RW Manager.
9558e9d7d04SMarek Vasut  */
9563da42859SDinh Nguyen static void rw_mgr_mem_initialize(void)
9573da42859SDinh Nguyen {
9583da42859SDinh Nguyen 	debug("%s:%d\n", __func__, __LINE__);
9593da42859SDinh Nguyen 
9603da42859SDinh Nguyen 	/* The reset / cke part of initialization is broadcasted to all ranks */
9611273dd9eSMarek Vasut 	writel(RW_MGR_RANK_ALL, SDR_PHYGRP_RWMGRGRP_ADDRESS |
9621273dd9eSMarek Vasut 				RW_MGR_SET_CS_AND_ODT_MASK_OFFSET);
9633da42859SDinh Nguyen 
9643da42859SDinh Nguyen 	/*
9653da42859SDinh Nguyen 	 * Here's how you load register for a loop
9663da42859SDinh Nguyen 	 * Counters are located @ 0x800
9673da42859SDinh Nguyen 	 * Jump address are located @ 0xC00
9683da42859SDinh Nguyen 	 * For both, registers 0 to 3 are selected using bits 3 and 2, like
9693da42859SDinh Nguyen 	 * in 0x800, 0x804, 0x808, 0x80C and 0xC00, 0xC04, 0xC08, 0xC0C
9703da42859SDinh Nguyen 	 * I know this ain't pretty, but Avalon bus throws away the 2 least
9713da42859SDinh Nguyen 	 * significant bits
9723da42859SDinh Nguyen 	 */
9733da42859SDinh Nguyen 
9748e9d7d04SMarek Vasut 	/* Start with memory RESET activated */
9753da42859SDinh Nguyen 
9763da42859SDinh Nguyen 	/* tINIT = 200us */
9773da42859SDinh Nguyen 
9783da42859SDinh Nguyen 	/*
9793da42859SDinh Nguyen 	 * 200us @ 266MHz (3.75 ns) ~ 54000 clock cycles
9803da42859SDinh Nguyen 	 * If a and b are the number of iteration in 2 nested loops
9813da42859SDinh Nguyen 	 * it takes the following number of cycles to complete the operation:
9823da42859SDinh Nguyen 	 * number_of_cycles = ((2 + n) * a + 2) * b
9833da42859SDinh Nguyen 	 * where n is the number of instruction in the inner loop
9843da42859SDinh Nguyen 	 * One possible solution is n = 0 , a = 256 , b = 106 => a = FF,
9853da42859SDinh Nguyen 	 * b = 6A
9863da42859SDinh Nguyen 	 */
987944fe719SMarek Vasut 	rw_mgr_mem_init_load_regs(SEQ_TINIT_CNTR0_VAL, SEQ_TINIT_CNTR1_VAL,
988944fe719SMarek Vasut 				  SEQ_TINIT_CNTR2_VAL,
989944fe719SMarek Vasut 				  RW_MGR_INIT_RESET_0_CKE_0);
9903da42859SDinh Nguyen 
9918e9d7d04SMarek Vasut 	/* Indicate that memory is stable. */
9921273dd9eSMarek Vasut 	writel(1, &phy_mgr_cfg->reset_mem_stbl);
9933da42859SDinh Nguyen 
9943da42859SDinh Nguyen 	/*
9953da42859SDinh Nguyen 	 * transition the RESET to high
9963da42859SDinh Nguyen 	 * Wait for 500us
9973da42859SDinh Nguyen 	 */
9983da42859SDinh Nguyen 
9993da42859SDinh Nguyen 	/*
10003da42859SDinh Nguyen 	 * 500us @ 266MHz (3.75 ns) ~ 134000 clock cycles
10013da42859SDinh Nguyen 	 * If a and b are the number of iteration in 2 nested loops
10023da42859SDinh Nguyen 	 * it takes the following number of cycles to complete the operation
10033da42859SDinh Nguyen 	 * number_of_cycles = ((2 + n) * a + 2) * b
10043da42859SDinh Nguyen 	 * where n is the number of instruction in the inner loop
10053da42859SDinh Nguyen 	 * One possible solution is n = 2 , a = 131 , b = 256 => a = 83,
10063da42859SDinh Nguyen 	 * b = FF
10073da42859SDinh Nguyen 	 */
1008944fe719SMarek Vasut 	rw_mgr_mem_init_load_regs(SEQ_TRESET_CNTR0_VAL, SEQ_TRESET_CNTR1_VAL,
1009944fe719SMarek Vasut 				  SEQ_TRESET_CNTR2_VAL,
1010944fe719SMarek Vasut 				  RW_MGR_INIT_RESET_1_CKE_0);
10113da42859SDinh Nguyen 
10128e9d7d04SMarek Vasut 	/* Bring up clock enable. */
10133da42859SDinh Nguyen 
10143da42859SDinh Nguyen 	/* tXRP < 250 ck cycles */
10153da42859SDinh Nguyen 	delay_for_n_mem_clocks(250);
10163da42859SDinh Nguyen 
1017ecd2334aSMarek Vasut 	rw_mgr_mem_load_user(RW_MGR_MRS0_DLL_RESET_MIRR, RW_MGR_MRS0_DLL_RESET,
1018ecd2334aSMarek Vasut 			     0);
10193da42859SDinh Nguyen }
10203da42859SDinh Nguyen 
10213da42859SDinh Nguyen /*
10223da42859SDinh Nguyen  * At the end of calibration we have to program the user settings in, and
10233da42859SDinh Nguyen  * USER  hand off the memory to the user.
10243da42859SDinh Nguyen  */
10253da42859SDinh Nguyen static void rw_mgr_mem_handoff(void)
10263da42859SDinh Nguyen {
1027ecd2334aSMarek Vasut 	rw_mgr_mem_load_user(RW_MGR_MRS0_USER_MIRR, RW_MGR_MRS0_USER, 1);
10283da42859SDinh Nguyen 	/*
10293da42859SDinh Nguyen 	 * USER  need to wait tMOD (12CK or 15ns) time before issuing
10303da42859SDinh Nguyen 	 * other commands, but we will have plenty of NIOS cycles before
10313da42859SDinh Nguyen 	 * actual handoff so its okay.
10323da42859SDinh Nguyen 	 */
10333da42859SDinh Nguyen }
10343da42859SDinh Nguyen 
10358371c2eeSMarek Vasut 
10368371c2eeSMarek Vasut /**
10378371c2eeSMarek Vasut  * rw_mgr_mem_calibrate_write_test_issue() - Issue write test command
10388371c2eeSMarek Vasut  * @group:	Write Group
10398371c2eeSMarek Vasut  * @use_dm:	Use DM
10408371c2eeSMarek Vasut  *
10418371c2eeSMarek Vasut  * Issue write test command. Two variants are provided, one that just tests
10428371c2eeSMarek Vasut  * a write pattern and another that tests datamask functionality.
1043ad64769cSMarek Vasut  */
10448371c2eeSMarek Vasut static void rw_mgr_mem_calibrate_write_test_issue(u32 group,
10458371c2eeSMarek Vasut 						  u32 test_dm)
1046ad64769cSMarek Vasut {
10478371c2eeSMarek Vasut 	const u32 quick_write_mode =
10488371c2eeSMarek Vasut 		(STATIC_CALIB_STEPS & CALIB_SKIP_WRITES) &&
10498371c2eeSMarek Vasut 		ENABLE_SUPER_QUICK_CALIBRATION;
10508371c2eeSMarek Vasut 	u32 mcc_instruction;
10518371c2eeSMarek Vasut 	u32 rw_wl_nop_cycles;
1052ad64769cSMarek Vasut 
1053ad64769cSMarek Vasut 	/*
1054ad64769cSMarek Vasut 	 * Set counter and jump addresses for the right
1055ad64769cSMarek Vasut 	 * number of NOP cycles.
1056ad64769cSMarek Vasut 	 * The number of supported NOP cycles can range from -1 to infinity
1057ad64769cSMarek Vasut 	 * Three different cases are handled:
1058ad64769cSMarek Vasut 	 *
1059ad64769cSMarek Vasut 	 * 1. For a number of NOP cycles greater than 0, the RW Mgr looping
1060ad64769cSMarek Vasut 	 *    mechanism will be used to insert the right number of NOPs
1061ad64769cSMarek Vasut 	 *
1062ad64769cSMarek Vasut 	 * 2. For a number of NOP cycles equals to 0, the micro-instruction
1063ad64769cSMarek Vasut 	 *    issuing the write command will jump straight to the
1064ad64769cSMarek Vasut 	 *    micro-instruction that turns on DQS (for DDRx), or outputs write
1065ad64769cSMarek Vasut 	 *    data (for RLD), skipping
1066ad64769cSMarek Vasut 	 *    the NOP micro-instruction all together
1067ad64769cSMarek Vasut 	 *
1068ad64769cSMarek Vasut 	 * 3. A number of NOP cycles equal to -1 indicates that DQS must be
1069ad64769cSMarek Vasut 	 *    turned on in the same micro-instruction that issues the write
1070ad64769cSMarek Vasut 	 *    command. Then we need
1071ad64769cSMarek Vasut 	 *    to directly jump to the micro-instruction that sends out the data
1072ad64769cSMarek Vasut 	 *
1073ad64769cSMarek Vasut 	 * NOTE: Implementing this mechanism uses 2 RW Mgr jump-counters
1074ad64769cSMarek Vasut 	 *       (2 and 3). One jump-counter (0) is used to perform multiple
1075ad64769cSMarek Vasut 	 *       write-read operations.
1076ad64769cSMarek Vasut 	 *       one counter left to issue this command in "multiple-group" mode
1077ad64769cSMarek Vasut 	 */
1078ad64769cSMarek Vasut 
1079ad64769cSMarek Vasut 	rw_wl_nop_cycles = gbl->rw_wl_nop_cycles;
1080ad64769cSMarek Vasut 
1081ad64769cSMarek Vasut 	if (rw_wl_nop_cycles == -1) {
1082ad64769cSMarek Vasut 		/*
1083ad64769cSMarek Vasut 		 * CNTR 2 - We want to execute the special write operation that
1084ad64769cSMarek Vasut 		 * turns on DQS right away and then skip directly to the
1085ad64769cSMarek Vasut 		 * instruction that sends out the data. We set the counter to a
1086ad64769cSMarek Vasut 		 * large number so that the jump is always taken.
1087ad64769cSMarek Vasut 		 */
1088ad64769cSMarek Vasut 		writel(0xFF, &sdr_rw_load_mgr_regs->load_cntr2);
1089ad64769cSMarek Vasut 
1090ad64769cSMarek Vasut 		/* CNTR 3 - Not used */
1091ad64769cSMarek Vasut 		if (test_dm) {
1092ad64769cSMarek Vasut 			mcc_instruction = RW_MGR_LFSR_WR_RD_DM_BANK_0_WL_1;
1093ad64769cSMarek Vasut 			writel(RW_MGR_LFSR_WR_RD_DM_BANK_0_DATA,
1094ad64769cSMarek Vasut 			       &sdr_rw_load_jump_mgr_regs->load_jump_add2);
1095ad64769cSMarek Vasut 			writel(RW_MGR_LFSR_WR_RD_DM_BANK_0_NOP,
1096ad64769cSMarek Vasut 			       &sdr_rw_load_jump_mgr_regs->load_jump_add3);
1097ad64769cSMarek Vasut 		} else {
1098ad64769cSMarek Vasut 			mcc_instruction = RW_MGR_LFSR_WR_RD_BANK_0_WL_1;
1099ad64769cSMarek Vasut 			writel(RW_MGR_LFSR_WR_RD_BANK_0_DATA,
1100ad64769cSMarek Vasut 				&sdr_rw_load_jump_mgr_regs->load_jump_add2);
1101ad64769cSMarek Vasut 			writel(RW_MGR_LFSR_WR_RD_BANK_0_NOP,
1102ad64769cSMarek Vasut 				&sdr_rw_load_jump_mgr_regs->load_jump_add3);
1103ad64769cSMarek Vasut 		}
1104ad64769cSMarek Vasut 	} else if (rw_wl_nop_cycles == 0) {
1105ad64769cSMarek Vasut 		/*
1106ad64769cSMarek Vasut 		 * CNTR 2 - We want to skip the NOP operation and go straight
1107ad64769cSMarek Vasut 		 * to the DQS enable instruction. We set the counter to a large
1108ad64769cSMarek Vasut 		 * number so that the jump is always taken.
1109ad64769cSMarek Vasut 		 */
1110ad64769cSMarek Vasut 		writel(0xFF, &sdr_rw_load_mgr_regs->load_cntr2);
1111ad64769cSMarek Vasut 
1112ad64769cSMarek Vasut 		/* CNTR 3 - Not used */
1113ad64769cSMarek Vasut 		if (test_dm) {
1114ad64769cSMarek Vasut 			mcc_instruction = RW_MGR_LFSR_WR_RD_DM_BANK_0;
1115ad64769cSMarek Vasut 			writel(RW_MGR_LFSR_WR_RD_DM_BANK_0_DQS,
1116ad64769cSMarek Vasut 			       &sdr_rw_load_jump_mgr_regs->load_jump_add2);
1117ad64769cSMarek Vasut 		} else {
1118ad64769cSMarek Vasut 			mcc_instruction = RW_MGR_LFSR_WR_RD_BANK_0;
1119ad64769cSMarek Vasut 			writel(RW_MGR_LFSR_WR_RD_BANK_0_DQS,
1120ad64769cSMarek Vasut 				&sdr_rw_load_jump_mgr_regs->load_jump_add2);
1121ad64769cSMarek Vasut 		}
1122ad64769cSMarek Vasut 	} else {
1123ad64769cSMarek Vasut 		/*
1124ad64769cSMarek Vasut 		 * CNTR 2 - In this case we want to execute the next instruction
1125ad64769cSMarek Vasut 		 * and NOT take the jump. So we set the counter to 0. The jump
1126ad64769cSMarek Vasut 		 * address doesn't count.
1127ad64769cSMarek Vasut 		 */
1128ad64769cSMarek Vasut 		writel(0x0, &sdr_rw_load_mgr_regs->load_cntr2);
1129ad64769cSMarek Vasut 		writel(0x0, &sdr_rw_load_jump_mgr_regs->load_jump_add2);
1130ad64769cSMarek Vasut 
1131ad64769cSMarek Vasut 		/*
1132ad64769cSMarek Vasut 		 * CNTR 3 - Set the nop counter to the number of cycles we
1133ad64769cSMarek Vasut 		 * need to loop for, minus 1.
1134ad64769cSMarek Vasut 		 */
1135ad64769cSMarek Vasut 		writel(rw_wl_nop_cycles - 1, &sdr_rw_load_mgr_regs->load_cntr3);
1136ad64769cSMarek Vasut 		if (test_dm) {
1137ad64769cSMarek Vasut 			mcc_instruction = RW_MGR_LFSR_WR_RD_DM_BANK_0;
1138ad64769cSMarek Vasut 			writel(RW_MGR_LFSR_WR_RD_DM_BANK_0_NOP,
1139ad64769cSMarek Vasut 				&sdr_rw_load_jump_mgr_regs->load_jump_add3);
1140ad64769cSMarek Vasut 		} else {
1141ad64769cSMarek Vasut 			mcc_instruction = RW_MGR_LFSR_WR_RD_BANK_0;
1142ad64769cSMarek Vasut 			writel(RW_MGR_LFSR_WR_RD_BANK_0_NOP,
1143ad64769cSMarek Vasut 				&sdr_rw_load_jump_mgr_regs->load_jump_add3);
1144ad64769cSMarek Vasut 		}
1145ad64769cSMarek Vasut 	}
1146ad64769cSMarek Vasut 
1147ad64769cSMarek Vasut 	writel(0, SDR_PHYGRP_RWMGRGRP_ADDRESS |
1148ad64769cSMarek Vasut 		  RW_MGR_RESET_READ_DATAPATH_OFFSET);
1149ad64769cSMarek Vasut 
1150ad64769cSMarek Vasut 	if (quick_write_mode)
1151ad64769cSMarek Vasut 		writel(0x08, &sdr_rw_load_mgr_regs->load_cntr0);
1152ad64769cSMarek Vasut 	else
1153ad64769cSMarek Vasut 		writel(0x40, &sdr_rw_load_mgr_regs->load_cntr0);
1154ad64769cSMarek Vasut 
1155ad64769cSMarek Vasut 	writel(mcc_instruction, &sdr_rw_load_jump_mgr_regs->load_jump_add0);
1156ad64769cSMarek Vasut 
1157ad64769cSMarek Vasut 	/*
1158ad64769cSMarek Vasut 	 * CNTR 1 - This is used to ensure enough time elapses
1159ad64769cSMarek Vasut 	 * for read data to come back.
1160ad64769cSMarek Vasut 	 */
1161ad64769cSMarek Vasut 	writel(0x30, &sdr_rw_load_mgr_regs->load_cntr1);
1162ad64769cSMarek Vasut 
1163ad64769cSMarek Vasut 	if (test_dm) {
1164ad64769cSMarek Vasut 		writel(RW_MGR_LFSR_WR_RD_DM_BANK_0_WAIT,
1165ad64769cSMarek Vasut 			&sdr_rw_load_jump_mgr_regs->load_jump_add1);
1166ad64769cSMarek Vasut 	} else {
1167ad64769cSMarek Vasut 		writel(RW_MGR_LFSR_WR_RD_BANK_0_WAIT,
1168ad64769cSMarek Vasut 			&sdr_rw_load_jump_mgr_regs->load_jump_add1);
1169ad64769cSMarek Vasut 	}
1170ad64769cSMarek Vasut 
11718371c2eeSMarek Vasut 	writel(mcc_instruction, (SDR_PHYGRP_RWMGRGRP_ADDRESS |
11728371c2eeSMarek Vasut 				RW_MGR_RUN_SINGLE_GROUP_OFFSET) +
11738371c2eeSMarek Vasut 				(group << 2));
1174ad64769cSMarek Vasut }
1175ad64769cSMarek Vasut 
11764a82854bSMarek Vasut /**
11774a82854bSMarek Vasut  * rw_mgr_mem_calibrate_write_test() - Test writes, check for single/multiple pass
11784a82854bSMarek Vasut  * @rank_bgn:		Rank number
11794a82854bSMarek Vasut  * @write_group:	Write Group
11804a82854bSMarek Vasut  * @use_dm:		Use DM
11814a82854bSMarek Vasut  * @all_correct:	All bits must be correct in the mask
11824a82854bSMarek Vasut  * @bit_chk:		Resulting bit mask after the test
11834a82854bSMarek Vasut  * @all_ranks:		Test all ranks
11844a82854bSMarek Vasut  *
11854a82854bSMarek Vasut  * Test writes, can check for a single bit pass or multiple bit pass.
11864a82854bSMarek Vasut  */
1187b9452ea0SMarek Vasut static int
1188b9452ea0SMarek Vasut rw_mgr_mem_calibrate_write_test(const u32 rank_bgn, const u32 write_group,
1189b9452ea0SMarek Vasut 				const u32 use_dm, const u32 all_correct,
1190b9452ea0SMarek Vasut 				u32 *bit_chk, const u32 all_ranks)
1191ad64769cSMarek Vasut {
1192b9452ea0SMarek Vasut 	const u32 rank_end = all_ranks ?
1193b9452ea0SMarek Vasut 				RW_MGR_MEM_NUMBER_OF_RANKS :
1194ad64769cSMarek Vasut 				(rank_bgn + NUM_RANKS_PER_SHADOW_REG);
1195b9452ea0SMarek Vasut 	const u32 shift_ratio = RW_MGR_MEM_DQ_PER_WRITE_DQS /
1196b9452ea0SMarek Vasut 				RW_MGR_MEM_VIRTUAL_GROUPS_PER_WRITE_DQS;
1197b9452ea0SMarek Vasut 	const u32 correct_mask_vg = param->write_correct_mask_vg;
1198b9452ea0SMarek Vasut 
1199b9452ea0SMarek Vasut 	u32 tmp_bit_chk, base_rw_mgr;
1200b9452ea0SMarek Vasut 	int vg, r;
1201ad64769cSMarek Vasut 
1202ad64769cSMarek Vasut 	*bit_chk = param->write_correct_mask;
1203ad64769cSMarek Vasut 
1204ad64769cSMarek Vasut 	for (r = rank_bgn; r < rank_end; r++) {
1205b9452ea0SMarek Vasut 		/* Request to skip the rank */
1206b9452ea0SMarek Vasut 		if (param->skip_ranks[r])
1207ad64769cSMarek Vasut 			continue;
1208ad64769cSMarek Vasut 
1209b9452ea0SMarek Vasut 		/* Set rank */
1210ad64769cSMarek Vasut 		set_rank_and_odt_mask(r, RW_MGR_ODT_MODE_READ_WRITE);
1211ad64769cSMarek Vasut 
1212ad64769cSMarek Vasut 		tmp_bit_chk = 0;
1213b9452ea0SMarek Vasut 		for (vg = RW_MGR_MEM_VIRTUAL_GROUPS_PER_WRITE_DQS - 1;
1214b9452ea0SMarek Vasut 		     vg >= 0; vg--) {
1215b9452ea0SMarek Vasut 			/* Reset the FIFOs to get pointers to known state. */
1216ad64769cSMarek Vasut 			writel(0, &phy_mgr_cmd->fifo_reset);
1217ad64769cSMarek Vasut 
1218b9452ea0SMarek Vasut 			rw_mgr_mem_calibrate_write_test_issue(
1219b9452ea0SMarek Vasut 				write_group *
1220ad64769cSMarek Vasut 				RW_MGR_MEM_VIRTUAL_GROUPS_PER_WRITE_DQS + vg,
1221ad64769cSMarek Vasut 				use_dm);
1222ad64769cSMarek Vasut 
1223b9452ea0SMarek Vasut 			base_rw_mgr = readl(SDR_PHYGRP_RWMGRGRP_ADDRESS);
1224b9452ea0SMarek Vasut 			tmp_bit_chk <<= shift_ratio;
1225b9452ea0SMarek Vasut 			tmp_bit_chk |= (correct_mask_vg & ~(base_rw_mgr));
1226ad64769cSMarek Vasut 		}
1227b9452ea0SMarek Vasut 
1228ad64769cSMarek Vasut 		*bit_chk &= tmp_bit_chk;
1229ad64769cSMarek Vasut 	}
1230ad64769cSMarek Vasut 
1231ad64769cSMarek Vasut 	set_rank_and_odt_mask(0, RW_MGR_ODT_MODE_OFF);
1232b9452ea0SMarek Vasut 	if (all_correct) {
1233b9452ea0SMarek Vasut 		debug_cond(DLEVEL == 2,
1234b9452ea0SMarek Vasut 			   "write_test(%u,%u,ALL) : %u == %u => %i\n",
1235b9452ea0SMarek Vasut 			   write_group, use_dm, *bit_chk,
1236b9452ea0SMarek Vasut 			   param->write_correct_mask,
1237b9452ea0SMarek Vasut 			   *bit_chk == param->write_correct_mask);
1238ad64769cSMarek Vasut 		return *bit_chk == param->write_correct_mask;
1239ad64769cSMarek Vasut 	} else {
1240ad64769cSMarek Vasut 		set_rank_and_odt_mask(0, RW_MGR_ODT_MODE_OFF);
1241b9452ea0SMarek Vasut 		debug_cond(DLEVEL == 2,
1242b9452ea0SMarek Vasut 			   "write_test(%u,%u,ONE) : %u != %i => %i\n",
1243b9452ea0SMarek Vasut 			   write_group, use_dm, *bit_chk, 0, *bit_chk != 0);
1244ad64769cSMarek Vasut 		return *bit_chk != 0x00;
1245ad64769cSMarek Vasut 	}
1246ad64769cSMarek Vasut }
1247ad64769cSMarek Vasut 
1248d844c7d4SMarek Vasut /**
1249d844c7d4SMarek Vasut  * rw_mgr_mem_calibrate_read_test_patterns() - Read back test patterns
1250d844c7d4SMarek Vasut  * @rank_bgn:	Rank number
1251d844c7d4SMarek Vasut  * @group:	Read/Write Group
1252d844c7d4SMarek Vasut  * @all_ranks:	Test all ranks
1253d844c7d4SMarek Vasut  *
1254d844c7d4SMarek Vasut  * Performs a guaranteed read on the patterns we are going to use during a
1255d844c7d4SMarek Vasut  * read test to ensure memory works.
12563da42859SDinh Nguyen  */
1257d844c7d4SMarek Vasut static int
1258d844c7d4SMarek Vasut rw_mgr_mem_calibrate_read_test_patterns(const u32 rank_bgn, const u32 group,
1259d844c7d4SMarek Vasut 					const u32 all_ranks)
12603da42859SDinh Nguyen {
1261d844c7d4SMarek Vasut 	const u32 addr = SDR_PHYGRP_RWMGRGRP_ADDRESS |
1262d844c7d4SMarek Vasut 			 RW_MGR_RUN_SINGLE_GROUP_OFFSET;
1263d844c7d4SMarek Vasut 	const u32 addr_offset =
1264d844c7d4SMarek Vasut 			 (group * RW_MGR_MEM_VIRTUAL_GROUPS_PER_READ_DQS) << 2;
1265d844c7d4SMarek Vasut 	const u32 rank_end = all_ranks ?
1266d844c7d4SMarek Vasut 				RW_MGR_MEM_NUMBER_OF_RANKS :
12673da42859SDinh Nguyen 				(rank_bgn + NUM_RANKS_PER_SHADOW_REG);
1268d844c7d4SMarek Vasut 	const u32 shift_ratio = RW_MGR_MEM_DQ_PER_READ_DQS /
1269d844c7d4SMarek Vasut 				RW_MGR_MEM_VIRTUAL_GROUPS_PER_READ_DQS;
1270d844c7d4SMarek Vasut 	const u32 correct_mask_vg = param->read_correct_mask_vg;
12713da42859SDinh Nguyen 
1272d844c7d4SMarek Vasut 	u32 tmp_bit_chk, base_rw_mgr, bit_chk;
1273d844c7d4SMarek Vasut 	int vg, r;
1274d844c7d4SMarek Vasut 	int ret = 0;
1275d844c7d4SMarek Vasut 
1276d844c7d4SMarek Vasut 	bit_chk = param->read_correct_mask;
12773da42859SDinh Nguyen 
12783da42859SDinh Nguyen 	for (r = rank_bgn; r < rank_end; r++) {
1279d844c7d4SMarek Vasut 		/* Request to skip the rank */
12803da42859SDinh Nguyen 		if (param->skip_ranks[r])
12813da42859SDinh Nguyen 			continue;
12823da42859SDinh Nguyen 
1283d844c7d4SMarek Vasut 		/* Set rank */
12843da42859SDinh Nguyen 		set_rank_and_odt_mask(r, RW_MGR_ODT_MODE_READ_WRITE);
12853da42859SDinh Nguyen 
12863da42859SDinh Nguyen 		/* Load up a constant bursts of read commands */
12871273dd9eSMarek Vasut 		writel(0x20, &sdr_rw_load_mgr_regs->load_cntr0);
12881273dd9eSMarek Vasut 		writel(RW_MGR_GUARANTEED_READ,
12891273dd9eSMarek Vasut 			&sdr_rw_load_jump_mgr_regs->load_jump_add0);
12903da42859SDinh Nguyen 
12911273dd9eSMarek Vasut 		writel(0x20, &sdr_rw_load_mgr_regs->load_cntr1);
12921273dd9eSMarek Vasut 		writel(RW_MGR_GUARANTEED_READ_CONT,
12931273dd9eSMarek Vasut 			&sdr_rw_load_jump_mgr_regs->load_jump_add1);
12943da42859SDinh Nguyen 
12953da42859SDinh Nguyen 		tmp_bit_chk = 0;
1296d844c7d4SMarek Vasut 		for (vg = RW_MGR_MEM_VIRTUAL_GROUPS_PER_READ_DQS - 1;
1297d844c7d4SMarek Vasut 		     vg >= 0; vg--) {
1298d844c7d4SMarek Vasut 			/* Reset the FIFOs to get pointers to known state. */
12991273dd9eSMarek Vasut 			writel(0, &phy_mgr_cmd->fifo_reset);
13001273dd9eSMarek Vasut 			writel(0, SDR_PHYGRP_RWMGRGRP_ADDRESS |
13011273dd9eSMarek Vasut 				  RW_MGR_RESET_READ_DATAPATH_OFFSET);
1302d844c7d4SMarek Vasut 			writel(RW_MGR_GUARANTEED_READ,
1303d844c7d4SMarek Vasut 			       addr + addr_offset + (vg << 2));
13043da42859SDinh Nguyen 
13051273dd9eSMarek Vasut 			base_rw_mgr = readl(SDR_PHYGRP_RWMGRGRP_ADDRESS);
1306d844c7d4SMarek Vasut 			tmp_bit_chk <<= shift_ratio;
1307d844c7d4SMarek Vasut 			tmp_bit_chk |= correct_mask_vg & ~base_rw_mgr;
13083da42859SDinh Nguyen 		}
13093da42859SDinh Nguyen 
1310d844c7d4SMarek Vasut 		bit_chk &= tmp_bit_chk;
1311d844c7d4SMarek Vasut 	}
1312d844c7d4SMarek Vasut 
131317fdc916SMarek Vasut 	writel(RW_MGR_CLEAR_DQS_ENABLE, addr + (group << 2));
13143da42859SDinh Nguyen 
13153da42859SDinh Nguyen 	set_rank_and_odt_mask(0, RW_MGR_ODT_MODE_OFF);
1316d844c7d4SMarek Vasut 
1317d844c7d4SMarek Vasut 	if (bit_chk != param->read_correct_mask)
1318d844c7d4SMarek Vasut 		ret = -EIO;
1319d844c7d4SMarek Vasut 
1320d844c7d4SMarek Vasut 	debug_cond(DLEVEL == 1,
1321d844c7d4SMarek Vasut 		   "%s:%d test_load_patterns(%u,ALL) => (%u == %u) => %i\n",
1322d844c7d4SMarek Vasut 		   __func__, __LINE__, group, bit_chk,
1323d844c7d4SMarek Vasut 		   param->read_correct_mask, ret);
1324d844c7d4SMarek Vasut 
1325d844c7d4SMarek Vasut 	return ret;
13263da42859SDinh Nguyen }
13273da42859SDinh Nguyen 
1328b6cb7f9eSMarek Vasut /**
1329b6cb7f9eSMarek Vasut  * rw_mgr_mem_calibrate_read_load_patterns() - Load up the patterns for read test
1330b6cb7f9eSMarek Vasut  * @rank_bgn:	Rank number
1331b6cb7f9eSMarek Vasut  * @all_ranks:	Test all ranks
1332b6cb7f9eSMarek Vasut  *
1333b6cb7f9eSMarek Vasut  * Load up the patterns we are going to use during a read test.
1334b6cb7f9eSMarek Vasut  */
1335b6cb7f9eSMarek Vasut static void rw_mgr_mem_calibrate_read_load_patterns(const u32 rank_bgn,
1336b6cb7f9eSMarek Vasut 						    const int all_ranks)
13373da42859SDinh Nguyen {
1338b6cb7f9eSMarek Vasut 	const u32 rank_end = all_ranks ?
1339b6cb7f9eSMarek Vasut 			RW_MGR_MEM_NUMBER_OF_RANKS :
13403da42859SDinh Nguyen 			(rank_bgn + NUM_RANKS_PER_SHADOW_REG);
1341b6cb7f9eSMarek Vasut 	u32 r;
13423da42859SDinh Nguyen 
13433da42859SDinh Nguyen 	debug("%s:%d\n", __func__, __LINE__);
1344b6cb7f9eSMarek Vasut 
13453da42859SDinh Nguyen 	for (r = rank_bgn; r < rank_end; r++) {
13463da42859SDinh Nguyen 		if (param->skip_ranks[r])
13473da42859SDinh Nguyen 			/* request to skip the rank */
13483da42859SDinh Nguyen 			continue;
13493da42859SDinh Nguyen 
13503da42859SDinh Nguyen 		/* set rank */
13513da42859SDinh Nguyen 		set_rank_and_odt_mask(r, RW_MGR_ODT_MODE_READ_WRITE);
13523da42859SDinh Nguyen 
13533da42859SDinh Nguyen 		/* Load up a constant bursts */
13541273dd9eSMarek Vasut 		writel(0x20, &sdr_rw_load_mgr_regs->load_cntr0);
13553da42859SDinh Nguyen 
13561273dd9eSMarek Vasut 		writel(RW_MGR_GUARANTEED_WRITE_WAIT0,
13571273dd9eSMarek Vasut 			&sdr_rw_load_jump_mgr_regs->load_jump_add0);
13583da42859SDinh Nguyen 
13591273dd9eSMarek Vasut 		writel(0x20, &sdr_rw_load_mgr_regs->load_cntr1);
13603da42859SDinh Nguyen 
13611273dd9eSMarek Vasut 		writel(RW_MGR_GUARANTEED_WRITE_WAIT1,
13621273dd9eSMarek Vasut 			&sdr_rw_load_jump_mgr_regs->load_jump_add1);
13633da42859SDinh Nguyen 
13641273dd9eSMarek Vasut 		writel(0x04, &sdr_rw_load_mgr_regs->load_cntr2);
13653da42859SDinh Nguyen 
13661273dd9eSMarek Vasut 		writel(RW_MGR_GUARANTEED_WRITE_WAIT2,
13671273dd9eSMarek Vasut 			&sdr_rw_load_jump_mgr_regs->load_jump_add2);
13683da42859SDinh Nguyen 
13691273dd9eSMarek Vasut 		writel(0x04, &sdr_rw_load_mgr_regs->load_cntr3);
13703da42859SDinh Nguyen 
13711273dd9eSMarek Vasut 		writel(RW_MGR_GUARANTEED_WRITE_WAIT3,
13721273dd9eSMarek Vasut 			&sdr_rw_load_jump_mgr_regs->load_jump_add3);
13733da42859SDinh Nguyen 
13741273dd9eSMarek Vasut 		writel(RW_MGR_GUARANTEED_WRITE, SDR_PHYGRP_RWMGRGRP_ADDRESS |
13751273dd9eSMarek Vasut 						RW_MGR_RUN_SINGLE_GROUP_OFFSET);
13763da42859SDinh Nguyen 	}
13773da42859SDinh Nguyen 
13783da42859SDinh Nguyen 	set_rank_and_odt_mask(0, RW_MGR_ODT_MODE_OFF);
13793da42859SDinh Nguyen }
13803da42859SDinh Nguyen 
1381783fcf59SMarek Vasut /**
1382783fcf59SMarek Vasut  * rw_mgr_mem_calibrate_read_test() - Perform READ test on single rank
1383783fcf59SMarek Vasut  * @rank_bgn:		Rank number
1384783fcf59SMarek Vasut  * @group:		Read/Write group
1385783fcf59SMarek Vasut  * @num_tries:		Number of retries of the test
1386783fcf59SMarek Vasut  * @all_correct:	All bits must be correct in the mask
1387783fcf59SMarek Vasut  * @bit_chk:		Resulting bit mask after the test
1388783fcf59SMarek Vasut  * @all_groups:		Test all R/W groups
1389783fcf59SMarek Vasut  * @all_ranks:		Test all ranks
1390783fcf59SMarek Vasut  *
1391783fcf59SMarek Vasut  * Try a read and see if it returns correct data back. Test has dummy reads
1392783fcf59SMarek Vasut  * inserted into the mix used to align DQS enable. Test has more thorough
1393783fcf59SMarek Vasut  * checks than the regular read test.
13943da42859SDinh Nguyen  */
13953cb8bf3fSMarek Vasut static int
13963cb8bf3fSMarek Vasut rw_mgr_mem_calibrate_read_test(const u32 rank_bgn, const u32 group,
13973cb8bf3fSMarek Vasut 			       const u32 num_tries, const u32 all_correct,
13983cb8bf3fSMarek Vasut 			       u32 *bit_chk,
13993cb8bf3fSMarek Vasut 			       const u32 all_groups, const u32 all_ranks)
14003da42859SDinh Nguyen {
14013cb8bf3fSMarek Vasut 	const u32 rank_end = all_ranks ? RW_MGR_MEM_NUMBER_OF_RANKS :
14023da42859SDinh Nguyen 		(rank_bgn + NUM_RANKS_PER_SHADOW_REG);
14033cb8bf3fSMarek Vasut 	const u32 quick_read_mode =
14043cb8bf3fSMarek Vasut 		((STATIC_CALIB_STEPS & CALIB_SKIP_DELAY_SWEEPS) &&
14053cb8bf3fSMarek Vasut 		 ENABLE_SUPER_QUICK_CALIBRATION);
14063cb8bf3fSMarek Vasut 	u32 correct_mask_vg = param->read_correct_mask_vg;
14073cb8bf3fSMarek Vasut 	u32 tmp_bit_chk;
14083cb8bf3fSMarek Vasut 	u32 base_rw_mgr;
14093cb8bf3fSMarek Vasut 	u32 addr;
14103cb8bf3fSMarek Vasut 
14113cb8bf3fSMarek Vasut 	int r, vg, ret;
14123da42859SDinh Nguyen 
14133da42859SDinh Nguyen 	*bit_chk = param->read_correct_mask;
14143da42859SDinh Nguyen 
14153da42859SDinh Nguyen 	for (r = rank_bgn; r < rank_end; r++) {
14163da42859SDinh Nguyen 		if (param->skip_ranks[r])
14173da42859SDinh Nguyen 			/* request to skip the rank */
14183da42859SDinh Nguyen 			continue;
14193da42859SDinh Nguyen 
14203da42859SDinh Nguyen 		/* set rank */
14213da42859SDinh Nguyen 		set_rank_and_odt_mask(r, RW_MGR_ODT_MODE_READ_WRITE);
14223da42859SDinh Nguyen 
14231273dd9eSMarek Vasut 		writel(0x10, &sdr_rw_load_mgr_regs->load_cntr1);
14243da42859SDinh Nguyen 
14251273dd9eSMarek Vasut 		writel(RW_MGR_READ_B2B_WAIT1,
14261273dd9eSMarek Vasut 			&sdr_rw_load_jump_mgr_regs->load_jump_add1);
14273da42859SDinh Nguyen 
14281273dd9eSMarek Vasut 		writel(0x10, &sdr_rw_load_mgr_regs->load_cntr2);
14291273dd9eSMarek Vasut 		writel(RW_MGR_READ_B2B_WAIT2,
14301273dd9eSMarek Vasut 			&sdr_rw_load_jump_mgr_regs->load_jump_add2);
14313da42859SDinh Nguyen 
14323da42859SDinh Nguyen 		if (quick_read_mode)
14331273dd9eSMarek Vasut 			writel(0x1, &sdr_rw_load_mgr_regs->load_cntr0);
14343da42859SDinh Nguyen 			/* need at least two (1+1) reads to capture failures */
14353da42859SDinh Nguyen 		else if (all_groups)
14361273dd9eSMarek Vasut 			writel(0x06, &sdr_rw_load_mgr_regs->load_cntr0);
14373da42859SDinh Nguyen 		else
14381273dd9eSMarek Vasut 			writel(0x32, &sdr_rw_load_mgr_regs->load_cntr0);
14393da42859SDinh Nguyen 
14401273dd9eSMarek Vasut 		writel(RW_MGR_READ_B2B,
14411273dd9eSMarek Vasut 			&sdr_rw_load_jump_mgr_regs->load_jump_add0);
14423da42859SDinh Nguyen 		if (all_groups)
14433da42859SDinh Nguyen 			writel(RW_MGR_MEM_IF_READ_DQS_WIDTH *
14443da42859SDinh Nguyen 			       RW_MGR_MEM_VIRTUAL_GROUPS_PER_READ_DQS - 1,
14451273dd9eSMarek Vasut 			       &sdr_rw_load_mgr_regs->load_cntr3);
14463da42859SDinh Nguyen 		else
14471273dd9eSMarek Vasut 			writel(0x0, &sdr_rw_load_mgr_regs->load_cntr3);
14483da42859SDinh Nguyen 
14491273dd9eSMarek Vasut 		writel(RW_MGR_READ_B2B,
14501273dd9eSMarek Vasut 			&sdr_rw_load_jump_mgr_regs->load_jump_add3);
14513da42859SDinh Nguyen 
14523da42859SDinh Nguyen 		tmp_bit_chk = 0;
14537ce23bb6SMarek Vasut 		for (vg = RW_MGR_MEM_VIRTUAL_GROUPS_PER_READ_DQS - 1; vg >= 0;
14547ce23bb6SMarek Vasut 		     vg--) {
1455ba522c76SMarek Vasut 			/* Reset the FIFOs to get pointers to known state. */
14561273dd9eSMarek Vasut 			writel(0, &phy_mgr_cmd->fifo_reset);
14571273dd9eSMarek Vasut 			writel(0, SDR_PHYGRP_RWMGRGRP_ADDRESS |
14581273dd9eSMarek Vasut 				  RW_MGR_RESET_READ_DATAPATH_OFFSET);
14593da42859SDinh Nguyen 
1460ba522c76SMarek Vasut 			if (all_groups) {
1461ba522c76SMarek Vasut 				addr = SDR_PHYGRP_RWMGRGRP_ADDRESS |
1462ba522c76SMarek Vasut 				       RW_MGR_RUN_ALL_GROUPS_OFFSET;
1463ba522c76SMarek Vasut 			} else {
1464ba522c76SMarek Vasut 				addr = SDR_PHYGRP_RWMGRGRP_ADDRESS |
1465ba522c76SMarek Vasut 				       RW_MGR_RUN_SINGLE_GROUP_OFFSET;
1466ba522c76SMarek Vasut 			}
1467c4815f76SMarek Vasut 
146817fdc916SMarek Vasut 			writel(RW_MGR_READ_B2B, addr +
14693da42859SDinh Nguyen 			       ((group * RW_MGR_MEM_VIRTUAL_GROUPS_PER_READ_DQS +
14703da42859SDinh Nguyen 			       vg) << 2));
14713da42859SDinh Nguyen 
14721273dd9eSMarek Vasut 			base_rw_mgr = readl(SDR_PHYGRP_RWMGRGRP_ADDRESS);
1473ba522c76SMarek Vasut 			tmp_bit_chk <<= RW_MGR_MEM_DQ_PER_READ_DQS /
1474ba522c76SMarek Vasut 					RW_MGR_MEM_VIRTUAL_GROUPS_PER_READ_DQS;
1475ba522c76SMarek Vasut 			tmp_bit_chk |= correct_mask_vg & ~(base_rw_mgr);
14763da42859SDinh Nguyen 		}
14777ce23bb6SMarek Vasut 
14783da42859SDinh Nguyen 		*bit_chk &= tmp_bit_chk;
14793da42859SDinh Nguyen 	}
14803da42859SDinh Nguyen 
1481c4815f76SMarek Vasut 	addr = SDR_PHYGRP_RWMGRGRP_ADDRESS | RW_MGR_RUN_SINGLE_GROUP_OFFSET;
148217fdc916SMarek Vasut 	writel(RW_MGR_CLEAR_DQS_ENABLE, addr + (group << 2));
14833da42859SDinh Nguyen 
14843853d65eSMarek Vasut 	set_rank_and_odt_mask(0, RW_MGR_ODT_MODE_OFF);
14853853d65eSMarek Vasut 
14863da42859SDinh Nguyen 	if (all_correct) {
14873853d65eSMarek Vasut 		ret = (*bit_chk == param->read_correct_mask);
14883853d65eSMarek Vasut 		debug_cond(DLEVEL == 2,
14893853d65eSMarek Vasut 			   "%s:%d read_test(%u,ALL,%u) => (%u == %u) => %i\n",
14903853d65eSMarek Vasut 			   __func__, __LINE__, group, all_groups, *bit_chk,
14913853d65eSMarek Vasut 			   param->read_correct_mask, ret);
14923da42859SDinh Nguyen 	} else	{
14933853d65eSMarek Vasut 		ret = (*bit_chk != 0x00);
14943853d65eSMarek Vasut 		debug_cond(DLEVEL == 2,
14953853d65eSMarek Vasut 			   "%s:%d read_test(%u,ONE,%u) => (%u != %u) => %i\n",
14963853d65eSMarek Vasut 			   __func__, __LINE__, group, all_groups, *bit_chk,
14973853d65eSMarek Vasut 			   0, ret);
14983da42859SDinh Nguyen 	}
14993853d65eSMarek Vasut 
15003853d65eSMarek Vasut 	return ret;
15013da42859SDinh Nguyen }
15023da42859SDinh Nguyen 
150396df6036SMarek Vasut /**
150496df6036SMarek Vasut  * rw_mgr_mem_calibrate_read_test_all_ranks() - Perform READ test on all ranks
150596df6036SMarek Vasut  * @grp:		Read/Write group
150696df6036SMarek Vasut  * @num_tries:		Number of retries of the test
150796df6036SMarek Vasut  * @all_correct:	All bits must be correct in the mask
150896df6036SMarek Vasut  * @all_groups:		Test all R/W groups
150996df6036SMarek Vasut  *
151096df6036SMarek Vasut  * Perform a READ test across all memory ranks.
151196df6036SMarek Vasut  */
151296df6036SMarek Vasut static int
151396df6036SMarek Vasut rw_mgr_mem_calibrate_read_test_all_ranks(const u32 grp, const u32 num_tries,
151496df6036SMarek Vasut 					 const u32 all_correct,
151596df6036SMarek Vasut 					 const u32 all_groups)
15163da42859SDinh Nguyen {
151796df6036SMarek Vasut 	u32 bit_chk;
151896df6036SMarek Vasut 	return rw_mgr_mem_calibrate_read_test(0, grp, num_tries, all_correct,
151996df6036SMarek Vasut 					      &bit_chk, all_groups, 1);
15203da42859SDinh Nguyen }
15213da42859SDinh Nguyen 
152260bb8a8aSMarek Vasut /**
152360bb8a8aSMarek Vasut  * rw_mgr_incr_vfifo() - Increase VFIFO value
152460bb8a8aSMarek Vasut  * @grp:	Read/Write group
152560bb8a8aSMarek Vasut  *
152660bb8a8aSMarek Vasut  * Increase VFIFO value.
152760bb8a8aSMarek Vasut  */
15288c887b6eSMarek Vasut static void rw_mgr_incr_vfifo(const u32 grp)
15293da42859SDinh Nguyen {
15301273dd9eSMarek Vasut 	writel(grp, &phy_mgr_cmd->inc_vfifo_hard_phy);
15313da42859SDinh Nguyen }
15323da42859SDinh Nguyen 
153360bb8a8aSMarek Vasut /**
153460bb8a8aSMarek Vasut  * rw_mgr_decr_vfifo() - Decrease VFIFO value
153560bb8a8aSMarek Vasut  * @grp:	Read/Write group
153660bb8a8aSMarek Vasut  *
153760bb8a8aSMarek Vasut  * Decrease VFIFO value.
153860bb8a8aSMarek Vasut  */
15398c887b6eSMarek Vasut static void rw_mgr_decr_vfifo(const u32 grp)
15403da42859SDinh Nguyen {
154160bb8a8aSMarek Vasut 	u32 i;
15423da42859SDinh Nguyen 
15433da42859SDinh Nguyen 	for (i = 0; i < VFIFO_SIZE - 1; i++)
15448c887b6eSMarek Vasut 		rw_mgr_incr_vfifo(grp);
15453da42859SDinh Nguyen }
15463da42859SDinh Nguyen 
1547d145ca9fSMarek Vasut /**
1548d145ca9fSMarek Vasut  * find_vfifo_failing_read() - Push VFIFO to get a failing read
1549d145ca9fSMarek Vasut  * @grp:	Read/Write group
1550d145ca9fSMarek Vasut  *
1551d145ca9fSMarek Vasut  * Push VFIFO until a failing read happens.
1552d145ca9fSMarek Vasut  */
1553d145ca9fSMarek Vasut static int find_vfifo_failing_read(const u32 grp)
15543da42859SDinh Nguyen {
155596df6036SMarek Vasut 	u32 v, ret, fail_cnt = 0;
15563da42859SDinh Nguyen 
15578c887b6eSMarek Vasut 	for (v = 0; v < VFIFO_SIZE; v++) {
1558d145ca9fSMarek Vasut 		debug_cond(DLEVEL == 2, "%s:%d: vfifo %u\n",
15593da42859SDinh Nguyen 			   __func__, __LINE__, v);
1560d145ca9fSMarek Vasut 		ret = rw_mgr_mem_calibrate_read_test_all_ranks(grp, 1,
156196df6036SMarek Vasut 						PASS_ONE_BIT, 0);
1562d145ca9fSMarek Vasut 		if (!ret) {
15633da42859SDinh Nguyen 			fail_cnt++;
15643da42859SDinh Nguyen 
15653da42859SDinh Nguyen 			if (fail_cnt == 2)
1566d145ca9fSMarek Vasut 				return v;
15673da42859SDinh Nguyen 		}
15683da42859SDinh Nguyen 
1569d145ca9fSMarek Vasut 		/* Fiddle with FIFO. */
15708c887b6eSMarek Vasut 		rw_mgr_incr_vfifo(grp);
15713da42859SDinh Nguyen 	}
15723da42859SDinh Nguyen 
1573d145ca9fSMarek Vasut 	/* No failing read found! Something must have gone wrong. */
1574d145ca9fSMarek Vasut 	debug_cond(DLEVEL == 2, "%s:%d: vfifo failed\n", __func__, __LINE__);
15753da42859SDinh Nguyen 	return 0;
15763da42859SDinh Nguyen }
15773da42859SDinh Nguyen 
1578192d6f9fSMarek Vasut /**
157952e8f217SMarek Vasut  * sdr_find_phase_delay() - Find DQS enable phase or delay
158052e8f217SMarek Vasut  * @working:	If 1, look for working phase/delay, if 0, look for non-working
158152e8f217SMarek Vasut  * @delay:	If 1, look for delay, if 0, look for phase
158252e8f217SMarek Vasut  * @grp:	Read/Write group
158352e8f217SMarek Vasut  * @work:	Working window position
158452e8f217SMarek Vasut  * @work_inc:	Working window increment
158552e8f217SMarek Vasut  * @pd:		DQS Phase/Delay Iterator
158652e8f217SMarek Vasut  *
158752e8f217SMarek Vasut  * Find working or non-working DQS enable phase setting.
158852e8f217SMarek Vasut  */
158952e8f217SMarek Vasut static int sdr_find_phase_delay(int working, int delay, const u32 grp,
159052e8f217SMarek Vasut 				u32 *work, const u32 work_inc, u32 *pd)
159152e8f217SMarek Vasut {
159252e8f217SMarek Vasut 	const u32 max = delay ? IO_DQS_EN_DELAY_MAX : IO_DQS_EN_PHASE_MAX;
159396df6036SMarek Vasut 	u32 ret;
159452e8f217SMarek Vasut 
159552e8f217SMarek Vasut 	for (; *pd <= max; (*pd)++) {
159652e8f217SMarek Vasut 		if (delay)
159752e8f217SMarek Vasut 			scc_mgr_set_dqs_en_delay_all_ranks(grp, *pd);
159852e8f217SMarek Vasut 		else
159952e8f217SMarek Vasut 			scc_mgr_set_dqs_en_phase_all_ranks(grp, *pd);
160052e8f217SMarek Vasut 
160152e8f217SMarek Vasut 		ret = rw_mgr_mem_calibrate_read_test_all_ranks(grp, 1,
160296df6036SMarek Vasut 					PASS_ONE_BIT, 0);
160352e8f217SMarek Vasut 		if (!working)
160452e8f217SMarek Vasut 			ret = !ret;
160552e8f217SMarek Vasut 
160652e8f217SMarek Vasut 		if (ret)
160752e8f217SMarek Vasut 			return 0;
160852e8f217SMarek Vasut 
160952e8f217SMarek Vasut 		if (work)
161052e8f217SMarek Vasut 			*work += work_inc;
161152e8f217SMarek Vasut 	}
161252e8f217SMarek Vasut 
161352e8f217SMarek Vasut 	return -EINVAL;
161452e8f217SMarek Vasut }
161552e8f217SMarek Vasut /**
1616192d6f9fSMarek Vasut  * sdr_find_phase() - Find DQS enable phase
1617192d6f9fSMarek Vasut  * @working:	If 1, look for working phase, if 0, look for non-working phase
1618192d6f9fSMarek Vasut  * @grp:	Read/Write group
1619192d6f9fSMarek Vasut  * @work:	Working window position
1620192d6f9fSMarek Vasut  * @i:		Iterator
1621192d6f9fSMarek Vasut  * @p:		DQS Phase Iterator
1622192d6f9fSMarek Vasut  *
1623192d6f9fSMarek Vasut  * Find working or non-working DQS enable phase setting.
1624192d6f9fSMarek Vasut  */
16258c887b6eSMarek Vasut static int sdr_find_phase(int working, const u32 grp, u32 *work,
162686a39dc7SMarek Vasut 			  u32 *i, u32 *p)
1627192d6f9fSMarek Vasut {
1628192d6f9fSMarek Vasut 	const u32 end = VFIFO_SIZE + (working ? 0 : 1);
162952e8f217SMarek Vasut 	int ret;
1630192d6f9fSMarek Vasut 
1631192d6f9fSMarek Vasut 	for (; *i < end; (*i)++) {
1632192d6f9fSMarek Vasut 		if (working)
1633192d6f9fSMarek Vasut 			*p = 0;
1634192d6f9fSMarek Vasut 
163552e8f217SMarek Vasut 		ret = sdr_find_phase_delay(working, 0, grp, work,
163652e8f217SMarek Vasut 					   IO_DELAY_PER_OPA_TAP, p);
163752e8f217SMarek Vasut 		if (!ret)
1638192d6f9fSMarek Vasut 			return 0;
1639192d6f9fSMarek Vasut 
1640192d6f9fSMarek Vasut 		if (*p > IO_DQS_EN_PHASE_MAX) {
1641192d6f9fSMarek Vasut 			/* Fiddle with FIFO. */
16428c887b6eSMarek Vasut 			rw_mgr_incr_vfifo(grp);
1643192d6f9fSMarek Vasut 			if (!working)
1644192d6f9fSMarek Vasut 				*p = 0;
1645192d6f9fSMarek Vasut 		}
1646192d6f9fSMarek Vasut 	}
1647192d6f9fSMarek Vasut 
1648192d6f9fSMarek Vasut 	return -EINVAL;
1649192d6f9fSMarek Vasut }
1650192d6f9fSMarek Vasut 
16514c5e584bSMarek Vasut /**
16524c5e584bSMarek Vasut  * sdr_working_phase() - Find working DQS enable phase
16534c5e584bSMarek Vasut  * @grp:	Read/Write group
16544c5e584bSMarek Vasut  * @work_bgn:	Working window start position
16554c5e584bSMarek Vasut  * @d:		dtaps output value
16564c5e584bSMarek Vasut  * @p:		DQS Phase Iterator
16574c5e584bSMarek Vasut  * @i:		Iterator
16584c5e584bSMarek Vasut  *
16594c5e584bSMarek Vasut  * Find working DQS enable phase setting.
16604c5e584bSMarek Vasut  */
16618c887b6eSMarek Vasut static int sdr_working_phase(const u32 grp, u32 *work_bgn, u32 *d,
16624c5e584bSMarek Vasut 			     u32 *p, u32 *i)
16633da42859SDinh Nguyen {
166435ee867fSMarek Vasut 	const u32 dtaps_per_ptap = IO_DELAY_PER_OPA_TAP /
166535ee867fSMarek Vasut 				   IO_DELAY_PER_DQS_EN_DCHAIN_TAP;
1666192d6f9fSMarek Vasut 	int ret;
16673da42859SDinh Nguyen 
1668192d6f9fSMarek Vasut 	*work_bgn = 0;
1669192d6f9fSMarek Vasut 
1670192d6f9fSMarek Vasut 	for (*d = 0; *d <= dtaps_per_ptap; (*d)++) {
1671192d6f9fSMarek Vasut 		*i = 0;
1672521fe39cSMarek Vasut 		scc_mgr_set_dqs_en_delay_all_ranks(grp, *d);
16738c887b6eSMarek Vasut 		ret = sdr_find_phase(1, grp, work_bgn, i, p);
1674192d6f9fSMarek Vasut 		if (!ret)
1675192d6f9fSMarek Vasut 			return 0;
1676192d6f9fSMarek Vasut 		*work_bgn += IO_DELAY_PER_DQS_EN_DCHAIN_TAP;
16773da42859SDinh Nguyen 	}
16783da42859SDinh Nguyen 
167938ed6922SMarek Vasut 	/* Cannot find working solution */
1680192d6f9fSMarek Vasut 	debug_cond(DLEVEL == 2, "%s:%d find_dqs_en_phase: no vfifo/ptap/dtap\n",
1681192d6f9fSMarek Vasut 		   __func__, __LINE__);
1682192d6f9fSMarek Vasut 	return -EINVAL;
16833da42859SDinh Nguyen }
16843da42859SDinh Nguyen 
16854c5e584bSMarek Vasut /**
16864c5e584bSMarek Vasut  * sdr_backup_phase() - Find DQS enable backup phase
16874c5e584bSMarek Vasut  * @grp:	Read/Write group
16884c5e584bSMarek Vasut  * @work_bgn:	Working window start position
16894c5e584bSMarek Vasut  * @p:		DQS Phase Iterator
16904c5e584bSMarek Vasut  *
16914c5e584bSMarek Vasut  * Find DQS enable backup phase setting.
16924c5e584bSMarek Vasut  */
16938c887b6eSMarek Vasut static void sdr_backup_phase(const u32 grp, u32 *work_bgn, u32 *p)
16943da42859SDinh Nguyen {
169596df6036SMarek Vasut 	u32 tmp_delay, d;
16964c5e584bSMarek Vasut 	int ret;
16973da42859SDinh Nguyen 
16983da42859SDinh Nguyen 	/* Special case code for backing up a phase */
16993da42859SDinh Nguyen 	if (*p == 0) {
17003da42859SDinh Nguyen 		*p = IO_DQS_EN_PHASE_MAX;
17018c887b6eSMarek Vasut 		rw_mgr_decr_vfifo(grp);
17023da42859SDinh Nguyen 	} else {
17033da42859SDinh Nguyen 		(*p)--;
17043da42859SDinh Nguyen 	}
17053da42859SDinh Nguyen 	tmp_delay = *work_bgn - IO_DELAY_PER_OPA_TAP;
1706521fe39cSMarek Vasut 	scc_mgr_set_dqs_en_phase_all_ranks(grp, *p);
17073da42859SDinh Nguyen 
170849891df6SMarek Vasut 	for (d = 0; d <= IO_DQS_EN_DELAY_MAX && tmp_delay < *work_bgn; d++) {
170949891df6SMarek Vasut 		scc_mgr_set_dqs_en_delay_all_ranks(grp, d);
17103da42859SDinh Nguyen 
17114c5e584bSMarek Vasut 		ret = rw_mgr_mem_calibrate_read_test_all_ranks(grp, 1,
171296df6036SMarek Vasut 					PASS_ONE_BIT, 0);
17134c5e584bSMarek Vasut 		if (ret) {
17143da42859SDinh Nguyen 			*work_bgn = tmp_delay;
17153da42859SDinh Nguyen 			break;
17163da42859SDinh Nguyen 		}
171749891df6SMarek Vasut 
171849891df6SMarek Vasut 		tmp_delay += IO_DELAY_PER_DQS_EN_DCHAIN_TAP;
17193da42859SDinh Nguyen 	}
17203da42859SDinh Nguyen 
17214c5e584bSMarek Vasut 	/* Restore VFIFO to old state before we decremented it (if needed). */
17223da42859SDinh Nguyen 	(*p)++;
17233da42859SDinh Nguyen 	if (*p > IO_DQS_EN_PHASE_MAX) {
17243da42859SDinh Nguyen 		*p = 0;
17258c887b6eSMarek Vasut 		rw_mgr_incr_vfifo(grp);
17263da42859SDinh Nguyen 	}
17273da42859SDinh Nguyen 
1728521fe39cSMarek Vasut 	scc_mgr_set_dqs_en_delay_all_ranks(grp, 0);
17293da42859SDinh Nguyen }
17303da42859SDinh Nguyen 
17314c5e584bSMarek Vasut /**
17324c5e584bSMarek Vasut  * sdr_nonworking_phase() - Find non-working DQS enable phase
17334c5e584bSMarek Vasut  * @grp:	Read/Write group
17344c5e584bSMarek Vasut  * @work_end:	Working window end position
17354c5e584bSMarek Vasut  * @p:		DQS Phase Iterator
17364c5e584bSMarek Vasut  * @i:		Iterator
17374c5e584bSMarek Vasut  *
17384c5e584bSMarek Vasut  * Find non-working DQS enable phase setting.
17394c5e584bSMarek Vasut  */
17408c887b6eSMarek Vasut static int sdr_nonworking_phase(const u32 grp, u32 *work_end, u32 *p, u32 *i)
17413da42859SDinh Nguyen {
1742192d6f9fSMarek Vasut 	int ret;
17433da42859SDinh Nguyen 
17443da42859SDinh Nguyen 	(*p)++;
17453da42859SDinh Nguyen 	*work_end += IO_DELAY_PER_OPA_TAP;
17463da42859SDinh Nguyen 	if (*p > IO_DQS_EN_PHASE_MAX) {
1747192d6f9fSMarek Vasut 		/* Fiddle with FIFO. */
17483da42859SDinh Nguyen 		*p = 0;
17498c887b6eSMarek Vasut 		rw_mgr_incr_vfifo(grp);
17503da42859SDinh Nguyen 	}
17513da42859SDinh Nguyen 
17528c887b6eSMarek Vasut 	ret = sdr_find_phase(0, grp, work_end, i, p);
1753192d6f9fSMarek Vasut 	if (ret) {
175438ed6922SMarek Vasut 		/* Cannot see edge of failing read. */
1755192d6f9fSMarek Vasut 		debug_cond(DLEVEL == 2, "%s:%d: end: failed\n",
1756192d6f9fSMarek Vasut 			   __func__, __LINE__);
1757192d6f9fSMarek Vasut 	}
1758192d6f9fSMarek Vasut 
1759192d6f9fSMarek Vasut 	return ret;
17603da42859SDinh Nguyen }
17613da42859SDinh Nguyen 
17620a13a0fbSMarek Vasut /**
17630a13a0fbSMarek Vasut  * sdr_find_window_center() - Find center of the working DQS window.
17640a13a0fbSMarek Vasut  * @grp:	Read/Write group
17650a13a0fbSMarek Vasut  * @work_bgn:	First working settings
17660a13a0fbSMarek Vasut  * @work_end:	Last working settings
17670a13a0fbSMarek Vasut  *
17680a13a0fbSMarek Vasut  * Find center of the working DQS enable window.
17690a13a0fbSMarek Vasut  */
17700a13a0fbSMarek Vasut static int sdr_find_window_center(const u32 grp, const u32 work_bgn,
17718c887b6eSMarek Vasut 				  const u32 work_end)
17723da42859SDinh Nguyen {
177396df6036SMarek Vasut 	u32 work_mid;
17743da42859SDinh Nguyen 	int tmp_delay = 0;
177528fd242aSMarek Vasut 	int i, p, d;
17763da42859SDinh Nguyen 
177728fd242aSMarek Vasut 	work_mid = (work_bgn + work_end) / 2;
17783da42859SDinh Nguyen 
17793da42859SDinh Nguyen 	debug_cond(DLEVEL == 2, "work_bgn=%d work_end=%d work_mid=%d\n",
178028fd242aSMarek Vasut 		   work_bgn, work_end, work_mid);
17813da42859SDinh Nguyen 	/* Get the middle delay to be less than a VFIFO delay */
1782cbb0b7e0SMarek Vasut 	tmp_delay = (IO_DQS_EN_PHASE_MAX + 1) * IO_DELAY_PER_OPA_TAP;
178328fd242aSMarek Vasut 
17843da42859SDinh Nguyen 	debug_cond(DLEVEL == 2, "vfifo ptap delay %d\n", tmp_delay);
1785cbb0b7e0SMarek Vasut 	work_mid %= tmp_delay;
178628fd242aSMarek Vasut 	debug_cond(DLEVEL == 2, "new work_mid %d\n", work_mid);
17873da42859SDinh Nguyen 
1788cbb0b7e0SMarek Vasut 	tmp_delay = rounddown(work_mid, IO_DELAY_PER_OPA_TAP);
1789cbb0b7e0SMarek Vasut 	if (tmp_delay > IO_DQS_EN_PHASE_MAX * IO_DELAY_PER_OPA_TAP)
1790cbb0b7e0SMarek Vasut 		tmp_delay = IO_DQS_EN_PHASE_MAX * IO_DELAY_PER_OPA_TAP;
1791cbb0b7e0SMarek Vasut 	p = tmp_delay / IO_DELAY_PER_OPA_TAP;
17923da42859SDinh Nguyen 
1793cbb0b7e0SMarek Vasut 	debug_cond(DLEVEL == 2, "new p %d, tmp_delay=%d\n", p, tmp_delay);
1794cbb0b7e0SMarek Vasut 
1795cbb0b7e0SMarek Vasut 	d = DIV_ROUND_UP(work_mid - tmp_delay, IO_DELAY_PER_DQS_EN_DCHAIN_TAP);
1796cbb0b7e0SMarek Vasut 	if (d > IO_DQS_EN_DELAY_MAX)
1797cbb0b7e0SMarek Vasut 		d = IO_DQS_EN_DELAY_MAX;
1798cbb0b7e0SMarek Vasut 	tmp_delay += d * IO_DELAY_PER_DQS_EN_DCHAIN_TAP;
1799cbb0b7e0SMarek Vasut 
180028fd242aSMarek Vasut 	debug_cond(DLEVEL == 2, "new d %d, tmp_delay=%d\n", d, tmp_delay);
180128fd242aSMarek Vasut 
1802cbb0b7e0SMarek Vasut 	scc_mgr_set_dqs_en_phase_all_ranks(grp, p);
180328fd242aSMarek Vasut 	scc_mgr_set_dqs_en_delay_all_ranks(grp, d);
18043da42859SDinh Nguyen 
18053da42859SDinh Nguyen 	/*
18063da42859SDinh Nguyen 	 * push vfifo until we can successfully calibrate. We can do this
18073da42859SDinh Nguyen 	 * because the largest possible margin in 1 VFIFO cycle.
18083da42859SDinh Nguyen 	 */
18093da42859SDinh Nguyen 	for (i = 0; i < VFIFO_SIZE; i++) {
18108c887b6eSMarek Vasut 		debug_cond(DLEVEL == 2, "find_dqs_en_phase: center\n");
181128fd242aSMarek Vasut 		if (rw_mgr_mem_calibrate_read_test_all_ranks(grp, 1,
18123da42859SDinh Nguyen 							     PASS_ONE_BIT,
181396df6036SMarek Vasut 							     0)) {
181428fd242aSMarek Vasut 			debug_cond(DLEVEL == 2,
18158c887b6eSMarek Vasut 				   "%s:%d center: found: ptap=%u dtap=%u\n",
18168c887b6eSMarek Vasut 				   __func__, __LINE__, p, d);
18170a13a0fbSMarek Vasut 			return 0;
18183da42859SDinh Nguyen 		}
18190a13a0fbSMarek Vasut 
18200a13a0fbSMarek Vasut 		/* Fiddle with FIFO. */
18218c887b6eSMarek Vasut 		rw_mgr_incr_vfifo(grp);
18220a13a0fbSMarek Vasut 	}
18230a13a0fbSMarek Vasut 
18240a13a0fbSMarek Vasut 	debug_cond(DLEVEL == 2, "%s:%d center: failed.\n",
18250a13a0fbSMarek Vasut 		   __func__, __LINE__);
18260a13a0fbSMarek Vasut 	return -EINVAL;
18273da42859SDinh Nguyen }
18283da42859SDinh Nguyen 
182933756893SMarek Vasut /**
183033756893SMarek Vasut  * rw_mgr_mem_calibrate_vfifo_find_dqs_en_phase() - Find a good DQS enable to use
183133756893SMarek Vasut  * @grp:	Read/Write Group
183233756893SMarek Vasut  *
183333756893SMarek Vasut  * Find a good DQS enable to use.
183433756893SMarek Vasut  */
1835914546e7SMarek Vasut static int rw_mgr_mem_calibrate_vfifo_find_dqs_en_phase(const u32 grp)
18363da42859SDinh Nguyen {
18375735540fSMarek Vasut 	u32 d, p, i;
18385735540fSMarek Vasut 	u32 dtaps_per_ptap;
18395735540fSMarek Vasut 	u32 work_bgn, work_end;
18405735540fSMarek Vasut 	u32 found_passing_read, found_failing_read, initial_failing_dtap;
18415735540fSMarek Vasut 	int ret;
18423da42859SDinh Nguyen 
18433da42859SDinh Nguyen 	debug("%s:%d %u\n", __func__, __LINE__, grp);
18443da42859SDinh Nguyen 
18453da42859SDinh Nguyen 	reg_file_set_sub_stage(CAL_SUBSTAGE_VFIFO_CENTER);
18463da42859SDinh Nguyen 
18473da42859SDinh Nguyen 	scc_mgr_set_dqs_en_delay_all_ranks(grp, 0);
18483da42859SDinh Nguyen 	scc_mgr_set_dqs_en_phase_all_ranks(grp, 0);
18493da42859SDinh Nguyen 
18502f3589caSMarek Vasut 	/* Step 0: Determine number of delay taps for each phase tap. */
18513da42859SDinh Nguyen 	dtaps_per_ptap = IO_DELAY_PER_OPA_TAP / IO_DELAY_PER_DQS_EN_DCHAIN_TAP;
18523da42859SDinh Nguyen 
18532f3589caSMarek Vasut 	/* Step 1: First push vfifo until we get a failing read. */
1854d145ca9fSMarek Vasut 	find_vfifo_failing_read(grp);
18553da42859SDinh Nguyen 
18562f3589caSMarek Vasut 	/* Step 2: Find first working phase, increment in ptaps. */
18573da42859SDinh Nguyen 	work_bgn = 0;
1858914546e7SMarek Vasut 	ret = sdr_working_phase(grp, &work_bgn, &d, &p, &i);
1859914546e7SMarek Vasut 	if (ret)
1860914546e7SMarek Vasut 		return ret;
18613da42859SDinh Nguyen 
18623da42859SDinh Nguyen 	work_end = work_bgn;
18633da42859SDinh Nguyen 
18643da42859SDinh Nguyen 	/*
18652f3589caSMarek Vasut 	 * If d is 0 then the working window covers a phase tap and we can
18662f3589caSMarek Vasut 	 * follow the old procedure. Otherwise, we've found the beginning
18673da42859SDinh Nguyen 	 * and we need to increment the dtaps until we find the end.
18683da42859SDinh Nguyen 	 */
18693da42859SDinh Nguyen 	if (d == 0) {
18702f3589caSMarek Vasut 		/*
18712f3589caSMarek Vasut 		 * Step 3a: If we have room, back off by one and
18722f3589caSMarek Vasut 		 *          increment in dtaps.
18732f3589caSMarek Vasut 		 */
18748c887b6eSMarek Vasut 		sdr_backup_phase(grp, &work_bgn, &p);
18753da42859SDinh Nguyen 
18762f3589caSMarek Vasut 		/*
18772f3589caSMarek Vasut 		 * Step 4a: go forward from working phase to non working
18782f3589caSMarek Vasut 		 * phase, increment in ptaps.
18792f3589caSMarek Vasut 		 */
1880914546e7SMarek Vasut 		ret = sdr_nonworking_phase(grp, &work_end, &p, &i);
1881914546e7SMarek Vasut 		if (ret)
1882914546e7SMarek Vasut 			return ret;
18833da42859SDinh Nguyen 
18842f3589caSMarek Vasut 		/* Step 5a: Back off one from last, increment in dtaps. */
18853da42859SDinh Nguyen 
18863da42859SDinh Nguyen 		/* Special case code for backing up a phase */
18873da42859SDinh Nguyen 		if (p == 0) {
18883da42859SDinh Nguyen 			p = IO_DQS_EN_PHASE_MAX;
18898c887b6eSMarek Vasut 			rw_mgr_decr_vfifo(grp);
18903da42859SDinh Nguyen 		} else {
18913da42859SDinh Nguyen 			p = p - 1;
18923da42859SDinh Nguyen 		}
18933da42859SDinh Nguyen 
18943da42859SDinh Nguyen 		work_end -= IO_DELAY_PER_OPA_TAP;
18953da42859SDinh Nguyen 		scc_mgr_set_dqs_en_phase_all_ranks(grp, p);
18963da42859SDinh Nguyen 
18973da42859SDinh Nguyen 		d = 0;
18983da42859SDinh Nguyen 
18992f3589caSMarek Vasut 		debug_cond(DLEVEL == 2, "%s:%d p: ptap=%u\n",
19002f3589caSMarek Vasut 			   __func__, __LINE__, p);
19013da42859SDinh Nguyen 	}
19023da42859SDinh Nguyen 
19032f3589caSMarek Vasut 	/* The dtap increment to find the failing edge is done here. */
190452e8f217SMarek Vasut 	sdr_find_phase_delay(0, 1, grp, &work_end,
190552e8f217SMarek Vasut 			     IO_DELAY_PER_DQS_EN_DCHAIN_TAP, &d);
19063da42859SDinh Nguyen 
19073da42859SDinh Nguyen 	/* Go back to working dtap */
19083da42859SDinh Nguyen 	if (d != 0)
19093da42859SDinh Nguyen 		work_end -= IO_DELAY_PER_DQS_EN_DCHAIN_TAP;
19103da42859SDinh Nguyen 
19112f3589caSMarek Vasut 	debug_cond(DLEVEL == 2,
19122f3589caSMarek Vasut 		   "%s:%d p/d: ptap=%u dtap=%u end=%u\n",
19132f3589caSMarek Vasut 		   __func__, __LINE__, p, d - 1, work_end);
19143da42859SDinh Nguyen 
19153da42859SDinh Nguyen 	if (work_end < work_bgn) {
19163da42859SDinh Nguyen 		/* nil range */
19172f3589caSMarek Vasut 		debug_cond(DLEVEL == 2, "%s:%d end-2: failed\n",
19182f3589caSMarek Vasut 			   __func__, __LINE__);
1919914546e7SMarek Vasut 		return -EINVAL;
19203da42859SDinh Nguyen 	}
19213da42859SDinh Nguyen 
19222f3589caSMarek Vasut 	debug_cond(DLEVEL == 2, "%s:%d found range [%u,%u]\n",
19233da42859SDinh Nguyen 		   __func__, __LINE__, work_bgn, work_end);
19243da42859SDinh Nguyen 
19253da42859SDinh Nguyen 	/*
19262f3589caSMarek Vasut 	 * We need to calculate the number of dtaps that equal a ptap.
19272f3589caSMarek Vasut 	 * To do that we'll back up a ptap and re-find the edge of the
19282f3589caSMarek Vasut 	 * window using dtaps
19293da42859SDinh Nguyen 	 */
19302f3589caSMarek Vasut 	debug_cond(DLEVEL == 2, "%s:%d calculate dtaps_per_ptap for tracking\n",
19312f3589caSMarek Vasut 		   __func__, __LINE__);
19323da42859SDinh Nguyen 
19333da42859SDinh Nguyen 	/* Special case code for backing up a phase */
19343da42859SDinh Nguyen 	if (p == 0) {
19353da42859SDinh Nguyen 		p = IO_DQS_EN_PHASE_MAX;
19368c887b6eSMarek Vasut 		rw_mgr_decr_vfifo(grp);
19372f3589caSMarek Vasut 		debug_cond(DLEVEL == 2, "%s:%d backedup cycle/phase: p=%u\n",
19382f3589caSMarek Vasut 			   __func__, __LINE__, p);
19393da42859SDinh Nguyen 	} else {
19403da42859SDinh Nguyen 		p = p - 1;
19412f3589caSMarek Vasut 		debug_cond(DLEVEL == 2, "%s:%d backedup phase only: p=%u",
19422f3589caSMarek Vasut 			   __func__, __LINE__, p);
19433da42859SDinh Nguyen 	}
19443da42859SDinh Nguyen 
19453da42859SDinh Nguyen 	scc_mgr_set_dqs_en_phase_all_ranks(grp, p);
19463da42859SDinh Nguyen 
19473da42859SDinh Nguyen 	/*
19483da42859SDinh Nguyen 	 * Increase dtap until we first see a passing read (in case the
19492f3589caSMarek Vasut 	 * window is smaller than a ptap), and then a failing read to
19502f3589caSMarek Vasut 	 * mark the edge of the window again.
19513da42859SDinh Nguyen 	 */
19523da42859SDinh Nguyen 
19532f3589caSMarek Vasut 	/* Find a passing read. */
19542f3589caSMarek Vasut 	debug_cond(DLEVEL == 2, "%s:%d find passing read\n",
19553da42859SDinh Nguyen 		   __func__, __LINE__);
195652e8f217SMarek Vasut 
19573da42859SDinh Nguyen 	initial_failing_dtap = d;
19583da42859SDinh Nguyen 
195952e8f217SMarek Vasut 	found_passing_read = !sdr_find_phase_delay(1, 1, grp, NULL, 0, &d);
19603da42859SDinh Nguyen 	if (found_passing_read) {
19612f3589caSMarek Vasut 		/* Find a failing read. */
19622f3589caSMarek Vasut 		debug_cond(DLEVEL == 2, "%s:%d find failing read\n",
19632f3589caSMarek Vasut 			   __func__, __LINE__);
196452e8f217SMarek Vasut 		d++;
196552e8f217SMarek Vasut 		found_failing_read = !sdr_find_phase_delay(0, 1, grp, NULL, 0,
196652e8f217SMarek Vasut 							   &d);
19673da42859SDinh Nguyen 	} else {
19682f3589caSMarek Vasut 		debug_cond(DLEVEL == 1,
19692f3589caSMarek Vasut 			   "%s:%d failed to calculate dtaps per ptap. Fall back on static value\n",
19702f3589caSMarek Vasut 			   __func__, __LINE__);
19713da42859SDinh Nguyen 	}
19723da42859SDinh Nguyen 
19733da42859SDinh Nguyen 	/*
19743da42859SDinh Nguyen 	 * The dynamically calculated dtaps_per_ptap is only valid if we
19753da42859SDinh Nguyen 	 * found a passing/failing read. If we didn't, it means d hit the max
19763da42859SDinh Nguyen 	 * (IO_DQS_EN_DELAY_MAX). Otherwise, dtaps_per_ptap retains its
19773da42859SDinh Nguyen 	 * statically calculated value.
19783da42859SDinh Nguyen 	 */
19793da42859SDinh Nguyen 	if (found_passing_read && found_failing_read)
19803da42859SDinh Nguyen 		dtaps_per_ptap = d - initial_failing_dtap;
19813da42859SDinh Nguyen 
19821273dd9eSMarek Vasut 	writel(dtaps_per_ptap, &sdr_reg_file->dtaps_per_ptap);
19832f3589caSMarek Vasut 	debug_cond(DLEVEL == 2, "%s:%d dtaps_per_ptap=%u - %u = %u",
19842f3589caSMarek Vasut 		   __func__, __LINE__, d, initial_failing_dtap, dtaps_per_ptap);
19853da42859SDinh Nguyen 
19862f3589caSMarek Vasut 	/* Step 6: Find the centre of the window. */
1987914546e7SMarek Vasut 	ret = sdr_find_window_center(grp, work_bgn, work_end);
19883da42859SDinh Nguyen 
1989914546e7SMarek Vasut 	return ret;
19903da42859SDinh Nguyen }
19913da42859SDinh Nguyen 
1992c4907898SMarek Vasut /**
1993901dc36eSMarek Vasut  * search_stop_check() - Check if the detected edge is valid
1994901dc36eSMarek Vasut  * @write:		Perform read (Stage 2) or write (Stage 3) calibration
1995901dc36eSMarek Vasut  * @d:			DQS delay
1996901dc36eSMarek Vasut  * @rank_bgn:		Rank number
1997901dc36eSMarek Vasut  * @write_group:	Write Group
1998901dc36eSMarek Vasut  * @read_group:		Read Group
1999901dc36eSMarek Vasut  * @bit_chk:		Resulting bit mask after the test
2000901dc36eSMarek Vasut  * @sticky_bit_chk:	Resulting sticky bit mask after the test
2001901dc36eSMarek Vasut  * @use_read_test:	Perform read test
2002901dc36eSMarek Vasut  *
2003901dc36eSMarek Vasut  * Test if the found edge is valid.
2004901dc36eSMarek Vasut  */
2005901dc36eSMarek Vasut static u32 search_stop_check(const int write, const int d, const int rank_bgn,
2006901dc36eSMarek Vasut 			     const u32 write_group, const u32 read_group,
2007901dc36eSMarek Vasut 			     u32 *bit_chk, u32 *sticky_bit_chk,
2008901dc36eSMarek Vasut 			     const u32 use_read_test)
2009901dc36eSMarek Vasut {
2010901dc36eSMarek Vasut 	const u32 ratio = RW_MGR_MEM_IF_READ_DQS_WIDTH /
2011901dc36eSMarek Vasut 			  RW_MGR_MEM_IF_WRITE_DQS_WIDTH;
2012901dc36eSMarek Vasut 	const u32 correct_mask = write ? param->write_correct_mask :
2013901dc36eSMarek Vasut 					 param->read_correct_mask;
2014901dc36eSMarek Vasut 	const u32 per_dqs = write ? RW_MGR_MEM_DQ_PER_WRITE_DQS :
2015901dc36eSMarek Vasut 				    RW_MGR_MEM_DQ_PER_READ_DQS;
2016901dc36eSMarek Vasut 	u32 ret;
2017901dc36eSMarek Vasut 	/*
2018901dc36eSMarek Vasut 	 * Stop searching when the read test doesn't pass AND when
2019901dc36eSMarek Vasut 	 * we've seen a passing read on every bit.
2020901dc36eSMarek Vasut 	 */
2021901dc36eSMarek Vasut 	if (write) {			/* WRITE-ONLY */
2022901dc36eSMarek Vasut 		ret = !rw_mgr_mem_calibrate_write_test(rank_bgn, write_group,
2023901dc36eSMarek Vasut 							 0, PASS_ONE_BIT,
2024901dc36eSMarek Vasut 							 bit_chk, 0);
2025901dc36eSMarek Vasut 	} else if (use_read_test) {	/* READ-ONLY */
2026901dc36eSMarek Vasut 		ret = !rw_mgr_mem_calibrate_read_test(rank_bgn, read_group,
2027901dc36eSMarek Vasut 							NUM_READ_PB_TESTS,
2028901dc36eSMarek Vasut 							PASS_ONE_BIT, bit_chk,
2029901dc36eSMarek Vasut 							0, 0);
2030901dc36eSMarek Vasut 	} else {			/* READ-ONLY */
2031901dc36eSMarek Vasut 		rw_mgr_mem_calibrate_write_test(rank_bgn, write_group, 0,
2032901dc36eSMarek Vasut 						PASS_ONE_BIT, bit_chk, 0);
2033901dc36eSMarek Vasut 		*bit_chk = *bit_chk >> (per_dqs *
2034901dc36eSMarek Vasut 			(read_group - (write_group * ratio)));
2035901dc36eSMarek Vasut 		ret = (*bit_chk == 0);
2036901dc36eSMarek Vasut 	}
2037901dc36eSMarek Vasut 	*sticky_bit_chk = *sticky_bit_chk | *bit_chk;
2038901dc36eSMarek Vasut 	ret = ret && (*sticky_bit_chk == correct_mask);
2039901dc36eSMarek Vasut 	debug_cond(DLEVEL == 2,
2040901dc36eSMarek Vasut 		   "%s:%d center(left): dtap=%u => %u == %u && %u",
2041901dc36eSMarek Vasut 		   __func__, __LINE__, d,
2042901dc36eSMarek Vasut 		   *sticky_bit_chk, correct_mask, ret);
2043901dc36eSMarek Vasut 	return ret;
2044901dc36eSMarek Vasut }
2045901dc36eSMarek Vasut 
2046901dc36eSMarek Vasut /**
204771120773SMarek Vasut  * search_left_edge() - Find left edge of DQ/DQS working phase
204871120773SMarek Vasut  * @write:		Perform read (Stage 2) or write (Stage 3) calibration
204971120773SMarek Vasut  * @rank_bgn:		Rank number
205071120773SMarek Vasut  * @write_group:	Write Group
205171120773SMarek Vasut  * @read_group:		Read Group
205271120773SMarek Vasut  * @test_bgn:		Rank number to begin the test
205371120773SMarek Vasut  * @sticky_bit_chk:	Resulting sticky bit mask after the test
205471120773SMarek Vasut  * @left_edge:		Left edge of the DQ/DQS phase
205571120773SMarek Vasut  * @right_edge:		Right edge of the DQ/DQS phase
205671120773SMarek Vasut  * @use_read_test:	Perform read test
205771120773SMarek Vasut  *
205871120773SMarek Vasut  * Find left edge of DQ/DQS working phase.
205971120773SMarek Vasut  */
206071120773SMarek Vasut static void search_left_edge(const int write, const int rank_bgn,
206171120773SMarek Vasut 	const u32 write_group, const u32 read_group, const u32 test_bgn,
20620c4be198SMarek Vasut 	u32 *sticky_bit_chk,
206371120773SMarek Vasut 	int *left_edge, int *right_edge, const u32 use_read_test)
206471120773SMarek Vasut {
206571120773SMarek Vasut 	const u32 delay_max = write ? IO_IO_OUT1_DELAY_MAX : IO_IO_IN_DELAY_MAX;
206671120773SMarek Vasut 	const u32 dqs_max = write ? IO_IO_OUT1_DELAY_MAX : IO_DQS_IN_DELAY_MAX;
206771120773SMarek Vasut 	const u32 per_dqs = write ? RW_MGR_MEM_DQ_PER_WRITE_DQS :
206871120773SMarek Vasut 				    RW_MGR_MEM_DQ_PER_READ_DQS;
20690c4be198SMarek Vasut 	u32 stop, bit_chk;
207071120773SMarek Vasut 	int i, d;
207171120773SMarek Vasut 
207271120773SMarek Vasut 	for (d = 0; d <= dqs_max; d++) {
207371120773SMarek Vasut 		if (write)
207471120773SMarek Vasut 			scc_mgr_apply_group_dq_out1_delay(d);
207571120773SMarek Vasut 		else
207671120773SMarek Vasut 			scc_mgr_apply_group_dq_in_delay(test_bgn, d);
207771120773SMarek Vasut 
207871120773SMarek Vasut 		writel(0, &sdr_scc_mgr->update);
207971120773SMarek Vasut 
2080901dc36eSMarek Vasut 		stop = search_stop_check(write, d, rank_bgn, write_group,
20810c4be198SMarek Vasut 					 read_group, &bit_chk, sticky_bit_chk,
2082901dc36eSMarek Vasut 					 use_read_test);
208371120773SMarek Vasut 		if (stop == 1)
208471120773SMarek Vasut 			break;
208571120773SMarek Vasut 
208671120773SMarek Vasut 		/* stop != 1 */
208771120773SMarek Vasut 		for (i = 0; i < per_dqs; i++) {
20880c4be198SMarek Vasut 			if (bit_chk & 1) {
208971120773SMarek Vasut 				/*
209071120773SMarek Vasut 				 * Remember a passing test as
209171120773SMarek Vasut 				 * the left_edge.
209271120773SMarek Vasut 				 */
209371120773SMarek Vasut 				left_edge[i] = d;
209471120773SMarek Vasut 			} else {
209571120773SMarek Vasut 				/*
209671120773SMarek Vasut 				 * If a left edge has not been seen
209771120773SMarek Vasut 				 * yet, then a future passing test
209871120773SMarek Vasut 				 * will mark this edge as the right
209971120773SMarek Vasut 				 * edge.
210071120773SMarek Vasut 				 */
210171120773SMarek Vasut 				if (left_edge[i] == delay_max + 1)
210271120773SMarek Vasut 					right_edge[i] = -(d + 1);
210371120773SMarek Vasut 			}
21040c4be198SMarek Vasut 			bit_chk >>= 1;
210571120773SMarek Vasut 		}
210671120773SMarek Vasut 	}
210771120773SMarek Vasut 
210871120773SMarek Vasut 	/* Reset DQ delay chains to 0 */
210971120773SMarek Vasut 	if (write)
211071120773SMarek Vasut 		scc_mgr_apply_group_dq_out1_delay(0);
211171120773SMarek Vasut 	else
211271120773SMarek Vasut 		scc_mgr_apply_group_dq_in_delay(test_bgn, 0);
211371120773SMarek Vasut 
211471120773SMarek Vasut 	*sticky_bit_chk = 0;
211571120773SMarek Vasut 	for (i = per_dqs - 1; i >= 0; i--) {
211671120773SMarek Vasut 		debug_cond(DLEVEL == 2,
211771120773SMarek Vasut 			   "%s:%d vfifo_center: left_edge[%u]: %d right_edge[%u]: %d\n",
211871120773SMarek Vasut 			   __func__, __LINE__, i, left_edge[i],
211971120773SMarek Vasut 			   i, right_edge[i]);
212071120773SMarek Vasut 
212171120773SMarek Vasut 		/*
212271120773SMarek Vasut 		 * Check for cases where we haven't found the left edge,
212371120773SMarek Vasut 		 * which makes our assignment of the the right edge invalid.
212471120773SMarek Vasut 		 * Reset it to the illegal value.
212571120773SMarek Vasut 		 */
212671120773SMarek Vasut 		if ((left_edge[i] == delay_max + 1) &&
212771120773SMarek Vasut 		    (right_edge[i] != delay_max + 1)) {
212871120773SMarek Vasut 			right_edge[i] = delay_max + 1;
212971120773SMarek Vasut 			debug_cond(DLEVEL == 2,
213071120773SMarek Vasut 				   "%s:%d vfifo_center: reset right_edge[%u]: %d\n",
213171120773SMarek Vasut 				   __func__, __LINE__, i, right_edge[i]);
213271120773SMarek Vasut 		}
213371120773SMarek Vasut 
213471120773SMarek Vasut 		/*
213571120773SMarek Vasut 		 * Reset sticky bit
213671120773SMarek Vasut 		 * READ: except for bits where we have seen both
213771120773SMarek Vasut 		 *       the left and right edge.
213871120773SMarek Vasut 		 * WRITE: except for bits where we have seen the
213971120773SMarek Vasut 		 *        left edge.
214071120773SMarek Vasut 		 */
214171120773SMarek Vasut 		*sticky_bit_chk <<= 1;
214271120773SMarek Vasut 		if (write) {
214371120773SMarek Vasut 			if (left_edge[i] != delay_max + 1)
214471120773SMarek Vasut 				*sticky_bit_chk |= 1;
214571120773SMarek Vasut 		} else {
214671120773SMarek Vasut 			if ((left_edge[i] != delay_max + 1) &&
214771120773SMarek Vasut 			    (right_edge[i] != delay_max + 1))
214871120773SMarek Vasut 				*sticky_bit_chk |= 1;
214971120773SMarek Vasut 		}
215071120773SMarek Vasut 	}
215171120773SMarek Vasut 
215271120773SMarek Vasut 
215371120773SMarek Vasut }
215471120773SMarek Vasut 
215571120773SMarek Vasut /**
2156c4907898SMarek Vasut  * search_right_edge() - Find right edge of DQ/DQS working phase
2157c4907898SMarek Vasut  * @write:		Perform read (Stage 2) or write (Stage 3) calibration
2158c4907898SMarek Vasut  * @rank_bgn:		Rank number
2159c4907898SMarek Vasut  * @write_group:	Write Group
2160c4907898SMarek Vasut  * @read_group:		Read Group
2161c4907898SMarek Vasut  * @start_dqs:		DQS start phase
2162c4907898SMarek Vasut  * @start_dqs_en:	DQS enable start phase
2163c4907898SMarek Vasut  * @sticky_bit_chk:	Resulting sticky bit mask after the test
2164c4907898SMarek Vasut  * @left_edge:		Left edge of the DQ/DQS phase
2165c4907898SMarek Vasut  * @right_edge:		Right edge of the DQ/DQS phase
2166c4907898SMarek Vasut  * @use_read_test:	Perform read test
2167c4907898SMarek Vasut  *
2168c4907898SMarek Vasut  * Find right edge of DQ/DQS working phase.
2169c4907898SMarek Vasut  */
2170c4907898SMarek Vasut static int search_right_edge(const int write, const int rank_bgn,
2171c4907898SMarek Vasut 	const u32 write_group, const u32 read_group,
2172c4907898SMarek Vasut 	const int start_dqs, const int start_dqs_en,
21730c4be198SMarek Vasut 	u32 *sticky_bit_chk,
2174c4907898SMarek Vasut 	int *left_edge, int *right_edge, const u32 use_read_test)
2175c4907898SMarek Vasut {
2176c4907898SMarek Vasut 	const u32 delay_max = write ? IO_IO_OUT1_DELAY_MAX : IO_IO_IN_DELAY_MAX;
2177c4907898SMarek Vasut 	const u32 dqs_max = write ? IO_IO_OUT1_DELAY_MAX : IO_DQS_IN_DELAY_MAX;
2178c4907898SMarek Vasut 	const u32 per_dqs = write ? RW_MGR_MEM_DQ_PER_WRITE_DQS :
2179c4907898SMarek Vasut 				    RW_MGR_MEM_DQ_PER_READ_DQS;
21800c4be198SMarek Vasut 	u32 stop, bit_chk;
2181c4907898SMarek Vasut 	int i, d;
2182c4907898SMarek Vasut 
2183c4907898SMarek Vasut 	for (d = 0; d <= dqs_max - start_dqs; d++) {
2184c4907898SMarek Vasut 		if (write) {	/* WRITE-ONLY */
2185c4907898SMarek Vasut 			scc_mgr_apply_group_dqs_io_and_oct_out1(write_group,
2186c4907898SMarek Vasut 								d + start_dqs);
2187c4907898SMarek Vasut 		} else {	/* READ-ONLY */
2188c4907898SMarek Vasut 			scc_mgr_set_dqs_bus_in_delay(read_group, d + start_dqs);
2189c4907898SMarek Vasut 			if (IO_SHIFT_DQS_EN_WHEN_SHIFT_DQS) {
2190c4907898SMarek Vasut 				uint32_t delay = d + start_dqs_en;
2191c4907898SMarek Vasut 				if (delay > IO_DQS_EN_DELAY_MAX)
2192c4907898SMarek Vasut 					delay = IO_DQS_EN_DELAY_MAX;
2193c4907898SMarek Vasut 				scc_mgr_set_dqs_en_delay(read_group, delay);
2194c4907898SMarek Vasut 			}
2195c4907898SMarek Vasut 			scc_mgr_load_dqs(read_group);
2196c4907898SMarek Vasut 		}
2197c4907898SMarek Vasut 
2198c4907898SMarek Vasut 		writel(0, &sdr_scc_mgr->update);
2199c4907898SMarek Vasut 
2200901dc36eSMarek Vasut 		stop = search_stop_check(write, d, rank_bgn, write_group,
22010c4be198SMarek Vasut 					 read_group, &bit_chk, sticky_bit_chk,
2202901dc36eSMarek Vasut 					 use_read_test);
2203c4907898SMarek Vasut 		if (stop == 1) {
2204c4907898SMarek Vasut 			if (write && (d == 0)) {	/* WRITE-ONLY */
2205c4907898SMarek Vasut 				for (i = 0; i < RW_MGR_MEM_DQ_PER_WRITE_DQS; i++) {
2206c4907898SMarek Vasut 					/*
2207c4907898SMarek Vasut 					 * d = 0 failed, but it passed when
2208c4907898SMarek Vasut 					 * testing the left edge, so it must be
2209c4907898SMarek Vasut 					 * marginal, set it to -1
2210c4907898SMarek Vasut 					 */
2211c4907898SMarek Vasut 					if (right_edge[i] == delay_max + 1 &&
2212c4907898SMarek Vasut 					    left_edge[i] != delay_max + 1)
2213c4907898SMarek Vasut 						right_edge[i] = -1;
2214c4907898SMarek Vasut 				}
2215c4907898SMarek Vasut 			}
2216c4907898SMarek Vasut 			break;
2217c4907898SMarek Vasut 		}
2218c4907898SMarek Vasut 
2219c4907898SMarek Vasut 		/* stop != 1 */
2220c4907898SMarek Vasut 		for (i = 0; i < per_dqs; i++) {
22210c4be198SMarek Vasut 			if (bit_chk & 1) {
2222c4907898SMarek Vasut 				/*
2223c4907898SMarek Vasut 				 * Remember a passing test as
2224c4907898SMarek Vasut 				 * the right_edge.
2225c4907898SMarek Vasut 				 */
2226c4907898SMarek Vasut 				right_edge[i] = d;
2227c4907898SMarek Vasut 			} else {
2228c4907898SMarek Vasut 				if (d != 0) {
2229c4907898SMarek Vasut 					/*
2230c4907898SMarek Vasut 					 * If a right edge has not
2231c4907898SMarek Vasut 					 * been seen yet, then a future
2232c4907898SMarek Vasut 					 * passing test will mark this
2233c4907898SMarek Vasut 					 * edge as the left edge.
2234c4907898SMarek Vasut 					 */
2235c4907898SMarek Vasut 					if (right_edge[i] == delay_max + 1)
2236c4907898SMarek Vasut 						left_edge[i] = -(d + 1);
2237c4907898SMarek Vasut 				} else {
2238c4907898SMarek Vasut 					/*
2239c4907898SMarek Vasut 					 * d = 0 failed, but it passed
2240c4907898SMarek Vasut 					 * when testing the left edge,
2241c4907898SMarek Vasut 					 * so it must be marginal, set
2242c4907898SMarek Vasut 					 * it to -1
2243c4907898SMarek Vasut 					 */
2244c4907898SMarek Vasut 					if (right_edge[i] == delay_max + 1 &&
2245c4907898SMarek Vasut 					    left_edge[i] != delay_max + 1)
2246c4907898SMarek Vasut 						right_edge[i] = -1;
2247c4907898SMarek Vasut 					/*
2248c4907898SMarek Vasut 					 * If a right edge has not been
2249c4907898SMarek Vasut 					 * seen yet, then a future
2250c4907898SMarek Vasut 					 * passing test will mark this
2251c4907898SMarek Vasut 					 * edge as the left edge.
2252c4907898SMarek Vasut 					 */
2253c4907898SMarek Vasut 					else if (right_edge[i] == delay_max + 1)
2254c4907898SMarek Vasut 						left_edge[i] = -(d + 1);
2255c4907898SMarek Vasut 				}
2256c4907898SMarek Vasut 			}
2257c4907898SMarek Vasut 
2258c4907898SMarek Vasut 			debug_cond(DLEVEL == 2, "%s:%d center[r,d=%u]: ",
2259c4907898SMarek Vasut 				   __func__, __LINE__, d);
2260c4907898SMarek Vasut 			debug_cond(DLEVEL == 2,
2261c4907898SMarek Vasut 				   "bit_chk_test=%i left_edge[%u]: %d ",
22620c4be198SMarek Vasut 				   bit_chk & 1, i, left_edge[i]);
2263c4907898SMarek Vasut 			debug_cond(DLEVEL == 2, "right_edge[%u]: %d\n", i,
2264c4907898SMarek Vasut 				   right_edge[i]);
22650c4be198SMarek Vasut 			bit_chk >>= 1;
2266c4907898SMarek Vasut 		}
2267c4907898SMarek Vasut 	}
2268c4907898SMarek Vasut 
2269c4907898SMarek Vasut 	/* Check that all bits have a window */
2270c4907898SMarek Vasut 	for (i = 0; i < per_dqs; i++) {
2271c4907898SMarek Vasut 		debug_cond(DLEVEL == 2,
2272c4907898SMarek Vasut 			   "%s:%d write_center: left_edge[%u]: %d right_edge[%u]: %d",
2273c4907898SMarek Vasut 			   __func__, __LINE__, i, left_edge[i],
2274c4907898SMarek Vasut 			   i, right_edge[i]);
2275c4907898SMarek Vasut 		if ((left_edge[i] == dqs_max + 1) ||
2276c4907898SMarek Vasut 		    (right_edge[i] == dqs_max + 1))
2277c4907898SMarek Vasut 			return i + 1;	/* FIXME: If we fail, retval > 0 */
2278c4907898SMarek Vasut 	}
2279c4907898SMarek Vasut 
2280c4907898SMarek Vasut 	return 0;
2281c4907898SMarek Vasut }
2282c4907898SMarek Vasut 
2283afb3eb84SMarek Vasut /**
2284afb3eb84SMarek Vasut  * get_window_mid_index() - Find the best middle setting of DQ/DQS phase
2285afb3eb84SMarek Vasut  * @write:		Perform read (Stage 2) or write (Stage 3) calibration
2286afb3eb84SMarek Vasut  * @left_edge:		Left edge of the DQ/DQS phase
2287afb3eb84SMarek Vasut  * @right_edge:		Right edge of the DQ/DQS phase
2288afb3eb84SMarek Vasut  * @mid_min:		Best DQ/DQS phase middle setting
2289afb3eb84SMarek Vasut  *
2290afb3eb84SMarek Vasut  * Find index and value of the middle of the DQ/DQS working phase.
2291afb3eb84SMarek Vasut  */
2292afb3eb84SMarek Vasut static int get_window_mid_index(const int write, int *left_edge,
2293afb3eb84SMarek Vasut 				int *right_edge, int *mid_min)
2294afb3eb84SMarek Vasut {
2295afb3eb84SMarek Vasut 	const u32 per_dqs = write ? RW_MGR_MEM_DQ_PER_WRITE_DQS :
2296afb3eb84SMarek Vasut 				    RW_MGR_MEM_DQ_PER_READ_DQS;
2297afb3eb84SMarek Vasut 	int i, mid, min_index;
2298afb3eb84SMarek Vasut 
2299afb3eb84SMarek Vasut 	/* Find middle of window for each DQ bit */
2300afb3eb84SMarek Vasut 	*mid_min = left_edge[0] - right_edge[0];
2301afb3eb84SMarek Vasut 	min_index = 0;
2302afb3eb84SMarek Vasut 	for (i = 1; i < per_dqs; i++) {
2303afb3eb84SMarek Vasut 		mid = left_edge[i] - right_edge[i];
2304afb3eb84SMarek Vasut 		if (mid < *mid_min) {
2305afb3eb84SMarek Vasut 			*mid_min = mid;
2306afb3eb84SMarek Vasut 			min_index = i;
2307afb3eb84SMarek Vasut 		}
2308afb3eb84SMarek Vasut 	}
2309afb3eb84SMarek Vasut 
2310afb3eb84SMarek Vasut 	/*
2311afb3eb84SMarek Vasut 	 * -mid_min/2 represents the amount that we need to move DQS.
2312afb3eb84SMarek Vasut 	 * If mid_min is odd and positive we'll need to add one to make
2313afb3eb84SMarek Vasut 	 * sure the rounding in further calculations is correct (always
2314afb3eb84SMarek Vasut 	 * bias to the right), so just add 1 for all positive values.
2315afb3eb84SMarek Vasut 	 */
2316afb3eb84SMarek Vasut 	if (*mid_min > 0)
2317afb3eb84SMarek Vasut 		(*mid_min)++;
2318afb3eb84SMarek Vasut 	*mid_min = *mid_min / 2;
2319afb3eb84SMarek Vasut 
2320afb3eb84SMarek Vasut 	debug_cond(DLEVEL == 1, "%s:%d vfifo_center: *mid_min=%d (index=%u)\n",
2321afb3eb84SMarek Vasut 		   __func__, __LINE__, *mid_min, min_index);
2322afb3eb84SMarek Vasut 	return min_index;
2323afb3eb84SMarek Vasut }
2324afb3eb84SMarek Vasut 
2325ffb8b66eSMarek Vasut /**
2326ffb8b66eSMarek Vasut  * center_dq_windows() - Center the DQ/DQS windows
2327ffb8b66eSMarek Vasut  * @write:		Perform read (Stage 2) or write (Stage 3) calibration
2328ffb8b66eSMarek Vasut  * @left_edge:		Left edge of the DQ/DQS phase
2329ffb8b66eSMarek Vasut  * @right_edge:		Right edge of the DQ/DQS phase
2330ffb8b66eSMarek Vasut  * @mid_min:		Adjusted DQ/DQS phase middle setting
2331ffb8b66eSMarek Vasut  * @orig_mid_min:	Original DQ/DQS phase middle setting
2332ffb8b66eSMarek Vasut  * @min_index:		DQ/DQS phase middle setting index
2333ffb8b66eSMarek Vasut  * @test_bgn:		Rank number to begin the test
2334ffb8b66eSMarek Vasut  * @dq_margin:		Amount of shift for the DQ
2335ffb8b66eSMarek Vasut  * @dqs_margin:		Amount of shift for the DQS
2336ffb8b66eSMarek Vasut  *
2337ffb8b66eSMarek Vasut  * Align the DQ/DQS windows in each group.
2338ffb8b66eSMarek Vasut  */
2339ffb8b66eSMarek Vasut static void center_dq_windows(const int write, int *left_edge, int *right_edge,
2340ffb8b66eSMarek Vasut 			      const int mid_min, const int orig_mid_min,
2341ffb8b66eSMarek Vasut 			      const int min_index, const int test_bgn,
2342ffb8b66eSMarek Vasut 			      int *dq_margin, int *dqs_margin)
2343ffb8b66eSMarek Vasut {
2344ffb8b66eSMarek Vasut 	const u32 delay_max = write ? IO_IO_OUT1_DELAY_MAX : IO_IO_IN_DELAY_MAX;
2345ffb8b66eSMarek Vasut 	const u32 per_dqs = write ? RW_MGR_MEM_DQ_PER_WRITE_DQS :
2346ffb8b66eSMarek Vasut 				    RW_MGR_MEM_DQ_PER_READ_DQS;
2347ffb8b66eSMarek Vasut 	const u32 delay_off = write ? SCC_MGR_IO_OUT1_DELAY_OFFSET :
2348ffb8b66eSMarek Vasut 				      SCC_MGR_IO_IN_DELAY_OFFSET;
2349ffb8b66eSMarek Vasut 	const u32 addr = SDR_PHYGRP_SCCGRP_ADDRESS | delay_off;
2350ffb8b66eSMarek Vasut 
2351ffb8b66eSMarek Vasut 	u32 temp_dq_io_delay1, temp_dq_io_delay2;
2352ffb8b66eSMarek Vasut 	int shift_dq, i, p;
2353ffb8b66eSMarek Vasut 
2354ffb8b66eSMarek Vasut 	/* Initialize data for export structures */
2355ffb8b66eSMarek Vasut 	*dqs_margin = delay_max + 1;
2356ffb8b66eSMarek Vasut 	*dq_margin  = delay_max + 1;
2357ffb8b66eSMarek Vasut 
2358ffb8b66eSMarek Vasut 	/* add delay to bring centre of all DQ windows to the same "level" */
2359ffb8b66eSMarek Vasut 	for (i = 0, p = test_bgn; i < per_dqs; i++, p++) {
2360ffb8b66eSMarek Vasut 		/* Use values before divide by 2 to reduce round off error */
2361ffb8b66eSMarek Vasut 		shift_dq = (left_edge[i] - right_edge[i] -
2362ffb8b66eSMarek Vasut 			(left_edge[min_index] - right_edge[min_index]))/2  +
2363ffb8b66eSMarek Vasut 			(orig_mid_min - mid_min);
2364ffb8b66eSMarek Vasut 
2365ffb8b66eSMarek Vasut 		debug_cond(DLEVEL == 2,
2366ffb8b66eSMarek Vasut 			   "vfifo_center: before: shift_dq[%u]=%d\n",
2367ffb8b66eSMarek Vasut 			   i, shift_dq);
2368ffb8b66eSMarek Vasut 
2369ffb8b66eSMarek Vasut 		temp_dq_io_delay1 = readl(addr + (p << 2));
2370ffb8b66eSMarek Vasut 		temp_dq_io_delay2 = readl(addr + (i << 2));
2371ffb8b66eSMarek Vasut 
2372ffb8b66eSMarek Vasut 		if (shift_dq + temp_dq_io_delay1 > delay_max)
2373ffb8b66eSMarek Vasut 			shift_dq = delay_max - temp_dq_io_delay2;
2374ffb8b66eSMarek Vasut 		else if (shift_dq + temp_dq_io_delay1 < 0)
2375ffb8b66eSMarek Vasut 			shift_dq = -temp_dq_io_delay1;
2376ffb8b66eSMarek Vasut 
2377ffb8b66eSMarek Vasut 		debug_cond(DLEVEL == 2,
2378ffb8b66eSMarek Vasut 			   "vfifo_center: after: shift_dq[%u]=%d\n",
2379ffb8b66eSMarek Vasut 			   i, shift_dq);
2380ffb8b66eSMarek Vasut 
2381ffb8b66eSMarek Vasut 		if (write)
2382ffb8b66eSMarek Vasut 			scc_mgr_set_dq_out1_delay(i, temp_dq_io_delay1 + shift_dq);
2383ffb8b66eSMarek Vasut 		else
2384ffb8b66eSMarek Vasut 			scc_mgr_set_dq_in_delay(p, temp_dq_io_delay1 + shift_dq);
2385ffb8b66eSMarek Vasut 
2386ffb8b66eSMarek Vasut 		scc_mgr_load_dq(p);
2387ffb8b66eSMarek Vasut 
2388ffb8b66eSMarek Vasut 		debug_cond(DLEVEL == 2,
2389ffb8b66eSMarek Vasut 			   "vfifo_center: margin[%u]=[%d,%d]\n", i,
2390ffb8b66eSMarek Vasut 			   left_edge[i] - shift_dq + (-mid_min),
2391ffb8b66eSMarek Vasut 			   right_edge[i] + shift_dq - (-mid_min));
2392ffb8b66eSMarek Vasut 
2393ffb8b66eSMarek Vasut 		/* To determine values for export structures */
2394ffb8b66eSMarek Vasut 		if (left_edge[i] - shift_dq + (-mid_min) < *dq_margin)
2395ffb8b66eSMarek Vasut 			*dq_margin = left_edge[i] - shift_dq + (-mid_min);
2396ffb8b66eSMarek Vasut 
2397ffb8b66eSMarek Vasut 		if (right_edge[i] + shift_dq - (-mid_min) < *dqs_margin)
2398ffb8b66eSMarek Vasut 			*dqs_margin = right_edge[i] + shift_dq - (-mid_min);
2399ffb8b66eSMarek Vasut 	}
2400ffb8b66eSMarek Vasut 
2401ffb8b66eSMarek Vasut }
2402ffb8b66eSMarek Vasut 
2403ac63b9adSMarek Vasut /**
2404ac63b9adSMarek Vasut  * rw_mgr_mem_calibrate_vfifo_center() - Per-bit deskew DQ and centering
2405ac63b9adSMarek Vasut  * @rank_bgn:		Rank number
2406ac63b9adSMarek Vasut  * @rw_group:		Read/Write Group
2407ac63b9adSMarek Vasut  * @test_bgn:		Rank at which the test begins
2408ac63b9adSMarek Vasut  * @use_read_test:	Perform a read test
2409ac63b9adSMarek Vasut  * @update_fom:		Update FOM
2410ac63b9adSMarek Vasut  *
2411ac63b9adSMarek Vasut  * Per-bit deskew DQ and centering.
2412ac63b9adSMarek Vasut  */
24130113c3e1SMarek Vasut static int rw_mgr_mem_calibrate_vfifo_center(const u32 rank_bgn,
24140113c3e1SMarek Vasut 			const u32 rw_group, const u32 test_bgn,
24150113c3e1SMarek Vasut 			const int use_read_test, const int update_fom)
24163da42859SDinh Nguyen {
24175d6db444SMarek Vasut 	const u32 addr =
24185d6db444SMarek Vasut 		SDR_PHYGRP_SCCGRP_ADDRESS + SCC_MGR_DQS_IN_DELAY_OFFSET +
24190113c3e1SMarek Vasut 		(rw_group << 2);
24203da42859SDinh Nguyen 	/*
24213da42859SDinh Nguyen 	 * Store these as signed since there are comparisons with
24223da42859SDinh Nguyen 	 * signed numbers.
24233da42859SDinh Nguyen 	 */
24243da42859SDinh Nguyen 	uint32_t sticky_bit_chk;
24253da42859SDinh Nguyen 	int32_t left_edge[RW_MGR_MEM_DQ_PER_READ_DQS];
24263da42859SDinh Nguyen 	int32_t right_edge[RW_MGR_MEM_DQ_PER_READ_DQS];
24273da42859SDinh Nguyen 	int32_t orig_mid_min, mid_min;
24285d6db444SMarek Vasut 	int32_t new_dqs, start_dqs, start_dqs_en, final_dqs_en;
24293da42859SDinh Nguyen 	int32_t dq_margin, dqs_margin;
24305d6db444SMarek Vasut 	int i, min_index;
2431c4907898SMarek Vasut 	int ret;
24323da42859SDinh Nguyen 
24330113c3e1SMarek Vasut 	debug("%s:%d: %u %u", __func__, __LINE__, rw_group, test_bgn);
24343da42859SDinh Nguyen 
24355d6db444SMarek Vasut 	start_dqs = readl(addr);
24363da42859SDinh Nguyen 	if (IO_SHIFT_DQS_EN_WHEN_SHIFT_DQS)
24375d6db444SMarek Vasut 		start_dqs_en = readl(addr - IO_DQS_EN_DELAY_OFFSET);
24383da42859SDinh Nguyen 
24393da42859SDinh Nguyen 	/* set the left and right edge of each bit to an illegal value */
24403da42859SDinh Nguyen 	/* use (IO_IO_IN_DELAY_MAX + 1) as an illegal value */
24413da42859SDinh Nguyen 	sticky_bit_chk = 0;
24423da42859SDinh Nguyen 	for (i = 0; i < RW_MGR_MEM_DQ_PER_READ_DQS; i++) {
24433da42859SDinh Nguyen 		left_edge[i]  = IO_IO_IN_DELAY_MAX + 1;
24443da42859SDinh Nguyen 		right_edge[i] = IO_IO_IN_DELAY_MAX + 1;
24453da42859SDinh Nguyen 	}
24463da42859SDinh Nguyen 
24473da42859SDinh Nguyen 	/* Search for the left edge of the window for each bit */
24480113c3e1SMarek Vasut 	search_left_edge(0, rank_bgn, rw_group, rw_group, test_bgn,
24490c4be198SMarek Vasut 			 &sticky_bit_chk,
245071120773SMarek Vasut 			 left_edge, right_edge, use_read_test);
24513da42859SDinh Nguyen 
2452f0712c35SMarek Vasut 
24533da42859SDinh Nguyen 	/* Search for the right edge of the window for each bit */
24540113c3e1SMarek Vasut 	ret = search_right_edge(0, rank_bgn, rw_group, rw_group,
2455c4907898SMarek Vasut 				start_dqs, start_dqs_en,
24560c4be198SMarek Vasut 				&sticky_bit_chk,
2457c4907898SMarek Vasut 				left_edge, right_edge, use_read_test);
2458c4907898SMarek Vasut 	if (ret) {
24593da42859SDinh Nguyen 		/*
24603da42859SDinh Nguyen 		 * Restore delay chain settings before letting the loop
24613da42859SDinh Nguyen 		 * in rw_mgr_mem_calibrate_vfifo to retry different
24623da42859SDinh Nguyen 		 * dqs/ck relationships.
24633da42859SDinh Nguyen 		 */
24640113c3e1SMarek Vasut 		scc_mgr_set_dqs_bus_in_delay(rw_group, start_dqs);
2465c4907898SMarek Vasut 		if (IO_SHIFT_DQS_EN_WHEN_SHIFT_DQS)
24660113c3e1SMarek Vasut 			scc_mgr_set_dqs_en_delay(rw_group, start_dqs_en);
2467c4907898SMarek Vasut 
24680113c3e1SMarek Vasut 		scc_mgr_load_dqs(rw_group);
24691273dd9eSMarek Vasut 		writel(0, &sdr_scc_mgr->update);
24703da42859SDinh Nguyen 
2471c4907898SMarek Vasut 		debug_cond(DLEVEL == 1,
2472c4907898SMarek Vasut 			   "%s:%d vfifo_center: failed to find edge [%u]: %d %d",
2473c4907898SMarek Vasut 			   __func__, __LINE__, i, left_edge[i], right_edge[i]);
24743da42859SDinh Nguyen 		if (use_read_test) {
24750113c3e1SMarek Vasut 			set_failing_group_stage(rw_group *
24763da42859SDinh Nguyen 				RW_MGR_MEM_DQ_PER_READ_DQS + i,
24773da42859SDinh Nguyen 				CAL_STAGE_VFIFO,
24783da42859SDinh Nguyen 				CAL_SUBSTAGE_VFIFO_CENTER);
24793da42859SDinh Nguyen 		} else {
24800113c3e1SMarek Vasut 			set_failing_group_stage(rw_group *
24813da42859SDinh Nguyen 				RW_MGR_MEM_DQ_PER_READ_DQS + i,
24823da42859SDinh Nguyen 				CAL_STAGE_VFIFO_AFTER_WRITES,
24833da42859SDinh Nguyen 				CAL_SUBSTAGE_VFIFO_CENTER);
24843da42859SDinh Nguyen 		}
248598668247SMarek Vasut 		return -EIO;
24863da42859SDinh Nguyen 	}
24873da42859SDinh Nguyen 
2488afb3eb84SMarek Vasut 	min_index = get_window_mid_index(0, left_edge, right_edge, &mid_min);
24893da42859SDinh Nguyen 
24903da42859SDinh Nguyen 	/* Determine the amount we can change DQS (which is -mid_min) */
24913da42859SDinh Nguyen 	orig_mid_min = mid_min;
24923da42859SDinh Nguyen 	new_dqs = start_dqs - mid_min;
24933da42859SDinh Nguyen 	if (new_dqs > IO_DQS_IN_DELAY_MAX)
24943da42859SDinh Nguyen 		new_dqs = IO_DQS_IN_DELAY_MAX;
24953da42859SDinh Nguyen 	else if (new_dqs < 0)
24963da42859SDinh Nguyen 		new_dqs = 0;
24973da42859SDinh Nguyen 
24983da42859SDinh Nguyen 	mid_min = start_dqs - new_dqs;
24993da42859SDinh Nguyen 	debug_cond(DLEVEL == 1, "vfifo_center: new mid_min=%d new_dqs=%d\n",
25003da42859SDinh Nguyen 		   mid_min, new_dqs);
25013da42859SDinh Nguyen 
25023da42859SDinh Nguyen 	if (IO_SHIFT_DQS_EN_WHEN_SHIFT_DQS) {
25033da42859SDinh Nguyen 		if (start_dqs_en - mid_min > IO_DQS_EN_DELAY_MAX)
25043da42859SDinh Nguyen 			mid_min += start_dqs_en - mid_min - IO_DQS_EN_DELAY_MAX;
25053da42859SDinh Nguyen 		else if (start_dqs_en - mid_min < 0)
25063da42859SDinh Nguyen 			mid_min += start_dqs_en - mid_min;
25073da42859SDinh Nguyen 	}
25083da42859SDinh Nguyen 	new_dqs = start_dqs - mid_min;
25093da42859SDinh Nguyen 
2510f0712c35SMarek Vasut 	debug_cond(DLEVEL == 1,
2511f0712c35SMarek Vasut 		   "vfifo_center: start_dqs=%d start_dqs_en=%d new_dqs=%d mid_min=%d\n",
2512f0712c35SMarek Vasut 		   start_dqs,
25133da42859SDinh Nguyen 		   IO_SHIFT_DQS_EN_WHEN_SHIFT_DQS ? start_dqs_en : -1,
25143da42859SDinh Nguyen 		   new_dqs, mid_min);
25153da42859SDinh Nguyen 
2516ffb8b66eSMarek Vasut 	/* Add delay to bring centre of all DQ windows to the same "level". */
2517ffb8b66eSMarek Vasut 	center_dq_windows(0, left_edge, right_edge, mid_min, orig_mid_min,
2518ffb8b66eSMarek Vasut 			  min_index, test_bgn, &dq_margin, &dqs_margin);
25193da42859SDinh Nguyen 
25203da42859SDinh Nguyen 	/* Move DQS-en */
25213da42859SDinh Nguyen 	if (IO_SHIFT_DQS_EN_WHEN_SHIFT_DQS) {
25225d6db444SMarek Vasut 		final_dqs_en = start_dqs_en - mid_min;
25230113c3e1SMarek Vasut 		scc_mgr_set_dqs_en_delay(rw_group, final_dqs_en);
25240113c3e1SMarek Vasut 		scc_mgr_load_dqs(rw_group);
25253da42859SDinh Nguyen 	}
25263da42859SDinh Nguyen 
25273da42859SDinh Nguyen 	/* Move DQS */
25280113c3e1SMarek Vasut 	scc_mgr_set_dqs_bus_in_delay(rw_group, new_dqs);
25290113c3e1SMarek Vasut 	scc_mgr_load_dqs(rw_group);
2530f0712c35SMarek Vasut 	debug_cond(DLEVEL == 2,
2531f0712c35SMarek Vasut 		   "%s:%d vfifo_center: dq_margin=%d dqs_margin=%d",
2532f0712c35SMarek Vasut 		   __func__, __LINE__, dq_margin, dqs_margin);
25333da42859SDinh Nguyen 
25343da42859SDinh Nguyen 	/*
25353da42859SDinh Nguyen 	 * Do not remove this line as it makes sure all of our decisions
25363da42859SDinh Nguyen 	 * have been applied. Apply the update bit.
25373da42859SDinh Nguyen 	 */
25381273dd9eSMarek Vasut 	writel(0, &sdr_scc_mgr->update);
25393da42859SDinh Nguyen 
254098668247SMarek Vasut 	if ((dq_margin < 0) || (dqs_margin < 0))
254198668247SMarek Vasut 		return -EINVAL;
254298668247SMarek Vasut 
254398668247SMarek Vasut 	return 0;
25443da42859SDinh Nguyen }
25453da42859SDinh Nguyen 
2546bce24efaSMarek Vasut /**
254704372fb8SMarek Vasut  * rw_mgr_mem_calibrate_guaranteed_write() - Perform guaranteed write into the device
254804372fb8SMarek Vasut  * @rw_group:	Read/Write Group
254904372fb8SMarek Vasut  * @phase:	DQ/DQS phase
255004372fb8SMarek Vasut  *
255104372fb8SMarek Vasut  * Because initially no communication ca be reliably performed with the memory
255204372fb8SMarek Vasut  * device, the sequencer uses a guaranteed write mechanism to write data into
255304372fb8SMarek Vasut  * the memory device.
255404372fb8SMarek Vasut  */
255504372fb8SMarek Vasut static int rw_mgr_mem_calibrate_guaranteed_write(const u32 rw_group,
255604372fb8SMarek Vasut 						 const u32 phase)
255704372fb8SMarek Vasut {
255804372fb8SMarek Vasut 	int ret;
255904372fb8SMarek Vasut 
256004372fb8SMarek Vasut 	/* Set a particular DQ/DQS phase. */
256104372fb8SMarek Vasut 	scc_mgr_set_dqdqs_output_phase_all_ranks(rw_group, phase);
256204372fb8SMarek Vasut 
256304372fb8SMarek Vasut 	debug_cond(DLEVEL == 1, "%s:%d guaranteed write: g=%u p=%u\n",
256404372fb8SMarek Vasut 		   __func__, __LINE__, rw_group, phase);
256504372fb8SMarek Vasut 
256604372fb8SMarek Vasut 	/*
256704372fb8SMarek Vasut 	 * Altera EMI_RM 2015.05.04 :: Figure 1-25
256804372fb8SMarek Vasut 	 * Load up the patterns used by read calibration using the
256904372fb8SMarek Vasut 	 * current DQDQS phase.
257004372fb8SMarek Vasut 	 */
257104372fb8SMarek Vasut 	rw_mgr_mem_calibrate_read_load_patterns(0, 1);
257204372fb8SMarek Vasut 
257304372fb8SMarek Vasut 	if (gbl->phy_debug_mode_flags & PHY_DEBUG_DISABLE_GUARANTEED_READ)
257404372fb8SMarek Vasut 		return 0;
257504372fb8SMarek Vasut 
257604372fb8SMarek Vasut 	/*
257704372fb8SMarek Vasut 	 * Altera EMI_RM 2015.05.04 :: Figure 1-26
257804372fb8SMarek Vasut 	 * Back-to-Back reads of the patterns used for calibration.
257904372fb8SMarek Vasut 	 */
2580d844c7d4SMarek Vasut 	ret = rw_mgr_mem_calibrate_read_test_patterns(0, rw_group, 1);
2581d844c7d4SMarek Vasut 	if (ret)
258204372fb8SMarek Vasut 		debug_cond(DLEVEL == 1,
258304372fb8SMarek Vasut 			   "%s:%d Guaranteed read test failed: g=%u p=%u\n",
258404372fb8SMarek Vasut 			   __func__, __LINE__, rw_group, phase);
2585d844c7d4SMarek Vasut 	return ret;
258604372fb8SMarek Vasut }
258704372fb8SMarek Vasut 
258804372fb8SMarek Vasut /**
2589f09da11eSMarek Vasut  * rw_mgr_mem_calibrate_dqs_enable_calibration() - DQS Enable Calibration
2590f09da11eSMarek Vasut  * @rw_group:	Read/Write Group
2591f09da11eSMarek Vasut  * @test_bgn:	Rank at which the test begins
2592f09da11eSMarek Vasut  *
2593f09da11eSMarek Vasut  * DQS enable calibration ensures reliable capture of the DQ signal without
2594f09da11eSMarek Vasut  * glitches on the DQS line.
2595f09da11eSMarek Vasut  */
2596f09da11eSMarek Vasut static int rw_mgr_mem_calibrate_dqs_enable_calibration(const u32 rw_group,
2597f09da11eSMarek Vasut 						       const u32 test_bgn)
2598f09da11eSMarek Vasut {
2599f09da11eSMarek Vasut 	/*
2600f09da11eSMarek Vasut 	 * Altera EMI_RM 2015.05.04 :: Figure 1-27
2601f09da11eSMarek Vasut 	 * DQS and DQS Eanble Signal Relationships.
2602f09da11eSMarek Vasut 	 */
260328ea827dSMarek Vasut 
260428ea827dSMarek Vasut 	/* We start at zero, so have one less dq to devide among */
260528ea827dSMarek Vasut 	const u32 delay_step = IO_IO_IN_DELAY_MAX /
260628ea827dSMarek Vasut 			       (RW_MGR_MEM_DQ_PER_READ_DQS - 1);
2607914546e7SMarek Vasut 	int ret;
260828ea827dSMarek Vasut 	u32 i, p, d, r;
260928ea827dSMarek Vasut 
261028ea827dSMarek Vasut 	debug("%s:%d (%u,%u)\n", __func__, __LINE__, rw_group, test_bgn);
261128ea827dSMarek Vasut 
261228ea827dSMarek Vasut 	/* Try different dq_in_delays since the DQ path is shorter than DQS. */
261328ea827dSMarek Vasut 	for (r = 0; r < RW_MGR_MEM_NUMBER_OF_RANKS;
261428ea827dSMarek Vasut 	     r += NUM_RANKS_PER_SHADOW_REG) {
261528ea827dSMarek Vasut 		for (i = 0, p = test_bgn, d = 0;
261628ea827dSMarek Vasut 		     i < RW_MGR_MEM_DQ_PER_READ_DQS;
261728ea827dSMarek Vasut 		     i++, p++, d += delay_step) {
261828ea827dSMarek Vasut 			debug_cond(DLEVEL == 1,
261928ea827dSMarek Vasut 				   "%s:%d: g=%u r=%u i=%u p=%u d=%u\n",
262028ea827dSMarek Vasut 				   __func__, __LINE__, rw_group, r, i, p, d);
262128ea827dSMarek Vasut 
262228ea827dSMarek Vasut 			scc_mgr_set_dq_in_delay(p, d);
262328ea827dSMarek Vasut 			scc_mgr_load_dq(p);
262428ea827dSMarek Vasut 		}
262528ea827dSMarek Vasut 
262628ea827dSMarek Vasut 		writel(0, &sdr_scc_mgr->update);
262728ea827dSMarek Vasut 	}
262828ea827dSMarek Vasut 
262928ea827dSMarek Vasut 	/*
263028ea827dSMarek Vasut 	 * Try rw_mgr_mem_calibrate_vfifo_find_dqs_en_phase across different
263128ea827dSMarek Vasut 	 * dq_in_delay values
263228ea827dSMarek Vasut 	 */
2633914546e7SMarek Vasut 	ret = rw_mgr_mem_calibrate_vfifo_find_dqs_en_phase(rw_group);
263428ea827dSMarek Vasut 
263528ea827dSMarek Vasut 	debug_cond(DLEVEL == 1,
263628ea827dSMarek Vasut 		   "%s:%d: g=%u found=%u; Reseting delay chain to zero\n",
2637914546e7SMarek Vasut 		   __func__, __LINE__, rw_group, !ret);
263828ea827dSMarek Vasut 
263928ea827dSMarek Vasut 	for (r = 0; r < RW_MGR_MEM_NUMBER_OF_RANKS;
264028ea827dSMarek Vasut 	     r += NUM_RANKS_PER_SHADOW_REG) {
264128ea827dSMarek Vasut 		scc_mgr_apply_group_dq_in_delay(test_bgn, 0);
264228ea827dSMarek Vasut 		writel(0, &sdr_scc_mgr->update);
264328ea827dSMarek Vasut 	}
264428ea827dSMarek Vasut 
2645914546e7SMarek Vasut 	return ret;
2646f09da11eSMarek Vasut }
2647f09da11eSMarek Vasut 
2648f09da11eSMarek Vasut /**
264916cfc4b9SMarek Vasut  * rw_mgr_mem_calibrate_dq_dqs_centering() - Centering DQ/DQS
265016cfc4b9SMarek Vasut  * @rw_group:		Read/Write Group
265116cfc4b9SMarek Vasut  * @test_bgn:		Rank at which the test begins
265216cfc4b9SMarek Vasut  * @use_read_test:	Perform a read test
265316cfc4b9SMarek Vasut  * @update_fom:		Update FOM
265416cfc4b9SMarek Vasut  *
265516cfc4b9SMarek Vasut  * The centerin DQ/DQS stage attempts to align DQ and DQS signals on reads
265616cfc4b9SMarek Vasut  * within a group.
265716cfc4b9SMarek Vasut  */
265816cfc4b9SMarek Vasut static int
265916cfc4b9SMarek Vasut rw_mgr_mem_calibrate_dq_dqs_centering(const u32 rw_group, const u32 test_bgn,
266016cfc4b9SMarek Vasut 				      const int use_read_test,
266116cfc4b9SMarek Vasut 				      const int update_fom)
266216cfc4b9SMarek Vasut 
266316cfc4b9SMarek Vasut {
266416cfc4b9SMarek Vasut 	int ret, grp_calibrated;
266516cfc4b9SMarek Vasut 	u32 rank_bgn, sr;
266616cfc4b9SMarek Vasut 
266716cfc4b9SMarek Vasut 	/*
266816cfc4b9SMarek Vasut 	 * Altera EMI_RM 2015.05.04 :: Figure 1-28
266916cfc4b9SMarek Vasut 	 * Read per-bit deskew can be done on a per shadow register basis.
267016cfc4b9SMarek Vasut 	 */
267116cfc4b9SMarek Vasut 	grp_calibrated = 1;
267216cfc4b9SMarek Vasut 	for (rank_bgn = 0, sr = 0;
267316cfc4b9SMarek Vasut 	     rank_bgn < RW_MGR_MEM_NUMBER_OF_RANKS;
267416cfc4b9SMarek Vasut 	     rank_bgn += NUM_RANKS_PER_SHADOW_REG, sr++) {
267516cfc4b9SMarek Vasut 		/* Check if this set of ranks should be skipped entirely. */
267616cfc4b9SMarek Vasut 		if (param->skip_shadow_regs[sr])
267716cfc4b9SMarek Vasut 			continue;
267816cfc4b9SMarek Vasut 
267916cfc4b9SMarek Vasut 		ret = rw_mgr_mem_calibrate_vfifo_center(rank_bgn, rw_group,
26800113c3e1SMarek Vasut 							test_bgn,
268116cfc4b9SMarek Vasut 							use_read_test,
268216cfc4b9SMarek Vasut 							update_fom);
268398668247SMarek Vasut 		if (!ret)
268416cfc4b9SMarek Vasut 			continue;
268516cfc4b9SMarek Vasut 
268616cfc4b9SMarek Vasut 		grp_calibrated = 0;
268716cfc4b9SMarek Vasut 	}
268816cfc4b9SMarek Vasut 
268916cfc4b9SMarek Vasut 	if (!grp_calibrated)
269016cfc4b9SMarek Vasut 		return -EIO;
269116cfc4b9SMarek Vasut 
269216cfc4b9SMarek Vasut 	return 0;
269316cfc4b9SMarek Vasut }
269416cfc4b9SMarek Vasut 
269516cfc4b9SMarek Vasut /**
2696bce24efaSMarek Vasut  * rw_mgr_mem_calibrate_vfifo() - Calibrate the read valid prediction FIFO
2697bce24efaSMarek Vasut  * @rw_group:		Read/Write Group
2698bce24efaSMarek Vasut  * @test_bgn:		Rank at which the test begins
26993da42859SDinh Nguyen  *
2700bce24efaSMarek Vasut  * Stage 1: Calibrate the read valid prediction FIFO.
2701bce24efaSMarek Vasut  *
2702bce24efaSMarek Vasut  * This function implements UniPHY calibration Stage 1, as explained in
2703bce24efaSMarek Vasut  * detail in Altera EMI_RM 2015.05.04 , "UniPHY Calibration Stages".
2704bce24efaSMarek Vasut  *
2705bce24efaSMarek Vasut  * - read valid prediction will consist of finding:
2706bce24efaSMarek Vasut  *   - DQS enable phase and DQS enable delay (DQS Enable Calibration)
2707bce24efaSMarek Vasut  *   - DQS input phase  and DQS input delay (DQ/DQS Centering)
27083da42859SDinh Nguyen  *  - we also do a per-bit deskew on the DQ lines.
27093da42859SDinh Nguyen  */
2710c336ca3eSMarek Vasut static int rw_mgr_mem_calibrate_vfifo(const u32 rw_group, const u32 test_bgn)
27113da42859SDinh Nguyen {
271216cfc4b9SMarek Vasut 	uint32_t p, d;
27133da42859SDinh Nguyen 	uint32_t dtaps_per_ptap;
27143da42859SDinh Nguyen 	uint32_t failed_substage;
27153da42859SDinh Nguyen 
271604372fb8SMarek Vasut 	int ret;
271704372fb8SMarek Vasut 
2718c336ca3eSMarek Vasut 	debug("%s:%d: %u %u\n", __func__, __LINE__, rw_group, test_bgn);
27193da42859SDinh Nguyen 
27207c0a9df3SMarek Vasut 	/* Update info for sims */
27217c0a9df3SMarek Vasut 	reg_file_set_group(rw_group);
27223da42859SDinh Nguyen 	reg_file_set_stage(CAL_STAGE_VFIFO);
27237c0a9df3SMarek Vasut 	reg_file_set_sub_stage(CAL_SUBSTAGE_GUARANTEED_READ);
27243da42859SDinh Nguyen 
27257c0a9df3SMarek Vasut 	failed_substage = CAL_SUBSTAGE_GUARANTEED_READ;
27267c0a9df3SMarek Vasut 
27277c0a9df3SMarek Vasut 	/* USER Determine number of delay taps for each phase tap. */
2728d32badbdSMarek Vasut 	dtaps_per_ptap = DIV_ROUND_UP(IO_DELAY_PER_OPA_TAP,
2729d32badbdSMarek Vasut 				      IO_DELAY_PER_DQS_EN_DCHAIN_TAP) - 1;
27303da42859SDinh Nguyen 
2731fe2d0a2dSMarek Vasut 	for (d = 0; d <= dtaps_per_ptap; d += 2) {
27323da42859SDinh Nguyen 		/*
27333da42859SDinh Nguyen 		 * In RLDRAMX we may be messing the delay of pins in
2734c336ca3eSMarek Vasut 		 * the same write rw_group but outside of the current read
2735c336ca3eSMarek Vasut 		 * the rw_group, but that's ok because we haven't calibrated
2736ac70d2f3SMarek Vasut 		 * output side yet.
27373da42859SDinh Nguyen 		 */
27383da42859SDinh Nguyen 		if (d > 0) {
2739f51a7d35SMarek Vasut 			scc_mgr_apply_group_all_out_delay_add_all_ranks(
2740c336ca3eSMarek Vasut 								rw_group, d);
27413da42859SDinh Nguyen 		}
27423da42859SDinh Nguyen 
2743fe2d0a2dSMarek Vasut 		for (p = 0; p <= IO_DQDQS_OUT_PHASE_MAX; p++) {
274404372fb8SMarek Vasut 			/* 1) Guaranteed Write */
274504372fb8SMarek Vasut 			ret = rw_mgr_mem_calibrate_guaranteed_write(rw_group, p);
274604372fb8SMarek Vasut 			if (ret)
27473da42859SDinh Nguyen 				break;
27483da42859SDinh Nguyen 
2749f09da11eSMarek Vasut 			/* 2) DQS Enable Calibration */
2750f09da11eSMarek Vasut 			ret = rw_mgr_mem_calibrate_dqs_enable_calibration(rw_group,
2751f09da11eSMarek Vasut 									  test_bgn);
2752f09da11eSMarek Vasut 			if (ret) {
2753fe2d0a2dSMarek Vasut 				failed_substage = CAL_SUBSTAGE_DQS_EN_PHASE;
2754fe2d0a2dSMarek Vasut 				continue;
2755fe2d0a2dSMarek Vasut 			}
2756fe2d0a2dSMarek Vasut 
275716cfc4b9SMarek Vasut 			/* 3) Centering DQ/DQS */
27583da42859SDinh Nguyen 			/*
275916cfc4b9SMarek Vasut 			 * If doing read after write calibration, do not update
276016cfc4b9SMarek Vasut 			 * FOM now. Do it then.
27613da42859SDinh Nguyen 			 */
276216cfc4b9SMarek Vasut 			ret = rw_mgr_mem_calibrate_dq_dqs_centering(rw_group,
276316cfc4b9SMarek Vasut 								test_bgn, 1, 0);
276416cfc4b9SMarek Vasut 			if (ret) {
2765d2ea4950SMarek Vasut 				failed_substage = CAL_SUBSTAGE_VFIFO_CENTER;
276616cfc4b9SMarek Vasut 				continue;
27673da42859SDinh Nguyen 			}
2768fe2d0a2dSMarek Vasut 
276916cfc4b9SMarek Vasut 			/* All done. */
2770fe2d0a2dSMarek Vasut 			goto cal_done_ok;
27713da42859SDinh Nguyen 		}
27723da42859SDinh Nguyen 	}
27733da42859SDinh Nguyen 
2774fe2d0a2dSMarek Vasut 	/* Calibration Stage 1 failed. */
2775c336ca3eSMarek Vasut 	set_failing_group_stage(rw_group, CAL_STAGE_VFIFO, failed_substage);
27763da42859SDinh Nguyen 	return 0;
27773da42859SDinh Nguyen 
2778fe2d0a2dSMarek Vasut 	/* Calibration Stage 1 completed OK. */
2779fe2d0a2dSMarek Vasut cal_done_ok:
27803da42859SDinh Nguyen 	/*
27813da42859SDinh Nguyen 	 * Reset the delay chains back to zero if they have moved > 1
27823da42859SDinh Nguyen 	 * (check for > 1 because loop will increase d even when pass in
27833da42859SDinh Nguyen 	 * first case).
27843da42859SDinh Nguyen 	 */
27853da42859SDinh Nguyen 	if (d > 2)
2786c336ca3eSMarek Vasut 		scc_mgr_zero_group(rw_group, 1);
27873da42859SDinh Nguyen 
27883da42859SDinh Nguyen 	return 1;
27893da42859SDinh Nguyen }
27903da42859SDinh Nguyen 
2791*78cdd7d0SMarek Vasut /**
2792*78cdd7d0SMarek Vasut  * rw_mgr_mem_calibrate_vfifo_end() - DQ/DQS Centering.
2793*78cdd7d0SMarek Vasut  * @rw_group:		Read/Write Group
2794*78cdd7d0SMarek Vasut  * @test_bgn:		Rank at which the test begins
2795*78cdd7d0SMarek Vasut  *
2796*78cdd7d0SMarek Vasut  * Stage 3: DQ/DQS Centering.
2797*78cdd7d0SMarek Vasut  *
2798*78cdd7d0SMarek Vasut  * This function implements UniPHY calibration Stage 3, as explained in
2799*78cdd7d0SMarek Vasut  * detail in Altera EMI_RM 2015.05.04 , "UniPHY Calibration Stages".
2800*78cdd7d0SMarek Vasut  */
2801*78cdd7d0SMarek Vasut static int rw_mgr_mem_calibrate_vfifo_end(const u32 rw_group,
2802*78cdd7d0SMarek Vasut 					  const u32 test_bgn)
28033da42859SDinh Nguyen {
2804*78cdd7d0SMarek Vasut 	int ret;
28053da42859SDinh Nguyen 
2806*78cdd7d0SMarek Vasut 	debug("%s:%d %u %u", __func__, __LINE__, rw_group, test_bgn);
28073da42859SDinh Nguyen 
2808*78cdd7d0SMarek Vasut 	/* Update info for sims. */
2809*78cdd7d0SMarek Vasut 	reg_file_set_group(rw_group);
28103da42859SDinh Nguyen 	reg_file_set_stage(CAL_STAGE_VFIFO_AFTER_WRITES);
28113da42859SDinh Nguyen 	reg_file_set_sub_stage(CAL_SUBSTAGE_VFIFO_CENTER);
28123da42859SDinh Nguyen 
2813*78cdd7d0SMarek Vasut 	ret = rw_mgr_mem_calibrate_dq_dqs_centering(rw_group, test_bgn, 0, 1);
2814*78cdd7d0SMarek Vasut 	if (ret)
2815*78cdd7d0SMarek Vasut 		set_failing_group_stage(rw_group,
28163da42859SDinh Nguyen 					CAL_STAGE_VFIFO_AFTER_WRITES,
28173da42859SDinh Nguyen 					CAL_SUBSTAGE_VFIFO_CENTER);
2818*78cdd7d0SMarek Vasut 	return ret;
28193da42859SDinh Nguyen }
28203da42859SDinh Nguyen 
28213da42859SDinh Nguyen /* Calibrate LFIFO to find smallest read latency */
28223da42859SDinh Nguyen static uint32_t rw_mgr_mem_calibrate_lfifo(void)
28233da42859SDinh Nguyen {
28243da42859SDinh Nguyen 	uint32_t found_one;
28253da42859SDinh Nguyen 
28263da42859SDinh Nguyen 	debug("%s:%d\n", __func__, __LINE__);
28273da42859SDinh Nguyen 
28283da42859SDinh Nguyen 	/* update info for sims */
28293da42859SDinh Nguyen 	reg_file_set_stage(CAL_STAGE_LFIFO);
28303da42859SDinh Nguyen 	reg_file_set_sub_stage(CAL_SUBSTAGE_READ_LATENCY);
28313da42859SDinh Nguyen 
28323da42859SDinh Nguyen 	/* Load up the patterns used by read calibration for all ranks */
28333da42859SDinh Nguyen 	rw_mgr_mem_calibrate_read_load_patterns(0, 1);
28343da42859SDinh Nguyen 	found_one = 0;
28353da42859SDinh Nguyen 
28363da42859SDinh Nguyen 	do {
28371273dd9eSMarek Vasut 		writel(gbl->curr_read_lat, &phy_mgr_cfg->phy_rlat);
28383da42859SDinh Nguyen 		debug_cond(DLEVEL == 2, "%s:%d lfifo: read_lat=%u",
28393da42859SDinh Nguyen 			   __func__, __LINE__, gbl->curr_read_lat);
28403da42859SDinh Nguyen 
28413da42859SDinh Nguyen 		if (!rw_mgr_mem_calibrate_read_test_all_ranks(0,
28423da42859SDinh Nguyen 							      NUM_READ_TESTS,
28433da42859SDinh Nguyen 							      PASS_ALL_BITS,
284496df6036SMarek Vasut 							      1)) {
28453da42859SDinh Nguyen 			break;
28463da42859SDinh Nguyen 		}
28473da42859SDinh Nguyen 
28483da42859SDinh Nguyen 		found_one = 1;
28493da42859SDinh Nguyen 		/* reduce read latency and see if things are working */
28503da42859SDinh Nguyen 		/* correctly */
28513da42859SDinh Nguyen 		gbl->curr_read_lat--;
28523da42859SDinh Nguyen 	} while (gbl->curr_read_lat > 0);
28533da42859SDinh Nguyen 
28543da42859SDinh Nguyen 	/* reset the fifos to get pointers to known state */
28553da42859SDinh Nguyen 
28561273dd9eSMarek Vasut 	writel(0, &phy_mgr_cmd->fifo_reset);
28573da42859SDinh Nguyen 
28583da42859SDinh Nguyen 	if (found_one) {
28593da42859SDinh Nguyen 		/* add a fudge factor to the read latency that was determined */
28603da42859SDinh Nguyen 		gbl->curr_read_lat += 2;
28611273dd9eSMarek Vasut 		writel(gbl->curr_read_lat, &phy_mgr_cfg->phy_rlat);
28623da42859SDinh Nguyen 		debug_cond(DLEVEL == 2, "%s:%d lfifo: success: using \
28633da42859SDinh Nguyen 			   read_lat=%u\n", __func__, __LINE__,
28643da42859SDinh Nguyen 			   gbl->curr_read_lat);
28653da42859SDinh Nguyen 		return 1;
28663da42859SDinh Nguyen 	} else {
28673da42859SDinh Nguyen 		set_failing_group_stage(0xff, CAL_STAGE_LFIFO,
28683da42859SDinh Nguyen 					CAL_SUBSTAGE_READ_LATENCY);
28693da42859SDinh Nguyen 
28703da42859SDinh Nguyen 		debug_cond(DLEVEL == 2, "%s:%d lfifo: failed at initial \
28713da42859SDinh Nguyen 			   read_lat=%u\n", __func__, __LINE__,
28723da42859SDinh Nguyen 			   gbl->curr_read_lat);
28733da42859SDinh Nguyen 		return 0;
28743da42859SDinh Nguyen 	}
28753da42859SDinh Nguyen }
28763da42859SDinh Nguyen 
2877c8570afaSMarek Vasut /**
2878c8570afaSMarek Vasut  * search_window() - Search for the/part of the window with DM/DQS shift
2879c8570afaSMarek Vasut  * @search_dm:		If 1, search for the DM shift, if 0, search for DQS shift
2880c8570afaSMarek Vasut  * @rank_bgn:		Rank number
2881c8570afaSMarek Vasut  * @write_group:	Write Group
2882c8570afaSMarek Vasut  * @bgn_curr:		Current window begin
2883c8570afaSMarek Vasut  * @end_curr:		Current window end
2884c8570afaSMarek Vasut  * @bgn_best:		Current best window begin
2885c8570afaSMarek Vasut  * @end_best:		Current best window end
2886c8570afaSMarek Vasut  * @win_best:		Size of the best window
2887c8570afaSMarek Vasut  * @new_dqs:		New DQS value (only applicable if search_dm = 0).
2888c8570afaSMarek Vasut  *
2889c8570afaSMarek Vasut  * Search for the/part of the window with DM/DQS shift.
2890c8570afaSMarek Vasut  */
2891c8570afaSMarek Vasut static void search_window(const int search_dm,
2892c8570afaSMarek Vasut 			  const u32 rank_bgn, const u32 write_group,
2893c8570afaSMarek Vasut 			  int *bgn_curr, int *end_curr, int *bgn_best,
2894c8570afaSMarek Vasut 			  int *end_best, int *win_best, int new_dqs)
2895c8570afaSMarek Vasut {
2896c8570afaSMarek Vasut 	u32 bit_chk;
2897c8570afaSMarek Vasut 	const int max = IO_IO_OUT1_DELAY_MAX - new_dqs;
2898c8570afaSMarek Vasut 	int d, di;
2899c8570afaSMarek Vasut 
2900c8570afaSMarek Vasut 	/* Search for the/part of the window with DM/DQS shift. */
2901c8570afaSMarek Vasut 	for (di = max; di >= 0; di -= DELTA_D) {
2902c8570afaSMarek Vasut 		if (search_dm) {
2903c8570afaSMarek Vasut 			d = di;
2904c8570afaSMarek Vasut 			scc_mgr_apply_group_dm_out1_delay(d);
2905c8570afaSMarek Vasut 		} else {
2906c8570afaSMarek Vasut 			/* For DQS, we go from 0...max */
2907c8570afaSMarek Vasut 			d = max - di;
2908c8570afaSMarek Vasut 			/*
2909c8570afaSMarek Vasut 			 * Note: This only shifts DQS, so are we limiting ourselve to
2910c8570afaSMarek Vasut 			 * width of DQ unnecessarily.
2911c8570afaSMarek Vasut 			 */
2912c8570afaSMarek Vasut 			scc_mgr_apply_group_dqs_io_and_oct_out1(write_group,
2913c8570afaSMarek Vasut 								d + new_dqs);
2914c8570afaSMarek Vasut 		}
2915c8570afaSMarek Vasut 
2916c8570afaSMarek Vasut 		writel(0, &sdr_scc_mgr->update);
2917c8570afaSMarek Vasut 
2918c8570afaSMarek Vasut 		if (rw_mgr_mem_calibrate_write_test(rank_bgn, write_group, 1,
2919c8570afaSMarek Vasut 						    PASS_ALL_BITS, &bit_chk,
2920c8570afaSMarek Vasut 						    0)) {
2921c8570afaSMarek Vasut 			/* Set current end of the window. */
2922c8570afaSMarek Vasut 			*end_curr = search_dm ? -d : d;
2923c8570afaSMarek Vasut 
2924c8570afaSMarek Vasut 			/*
2925c8570afaSMarek Vasut 			 * If a starting edge of our window has not been seen
2926c8570afaSMarek Vasut 			 * this is our current start of the DM window.
2927c8570afaSMarek Vasut 			 */
2928c8570afaSMarek Vasut 			if (*bgn_curr == IO_IO_OUT1_DELAY_MAX + 1)
2929c8570afaSMarek Vasut 				*bgn_curr = search_dm ? -d : d;
2930c8570afaSMarek Vasut 
2931c8570afaSMarek Vasut 			/*
2932c8570afaSMarek Vasut 			 * If current window is bigger than best seen.
2933c8570afaSMarek Vasut 			 * Set best seen to be current window.
2934c8570afaSMarek Vasut 			 */
2935c8570afaSMarek Vasut 			if ((*end_curr - *bgn_curr + 1) > *win_best) {
2936c8570afaSMarek Vasut 				*win_best = *end_curr - *bgn_curr + 1;
2937c8570afaSMarek Vasut 				*bgn_best = *bgn_curr;
2938c8570afaSMarek Vasut 				*end_best = *end_curr;
2939c8570afaSMarek Vasut 			}
2940c8570afaSMarek Vasut 		} else {
2941c8570afaSMarek Vasut 			/* We just saw a failing test. Reset temp edge. */
2942c8570afaSMarek Vasut 			*bgn_curr = IO_IO_OUT1_DELAY_MAX + 1;
2943c8570afaSMarek Vasut 			*end_curr = IO_IO_OUT1_DELAY_MAX + 1;
2944c8570afaSMarek Vasut 
2945c8570afaSMarek Vasut 			/* Early exit is only applicable to DQS. */
2946c8570afaSMarek Vasut 			if (search_dm)
2947c8570afaSMarek Vasut 				continue;
2948c8570afaSMarek Vasut 
2949c8570afaSMarek Vasut 			/*
2950c8570afaSMarek Vasut 			 * Early exit optimization: if the remaining delay
2951c8570afaSMarek Vasut 			 * chain space is less than already seen largest
2952c8570afaSMarek Vasut 			 * window we can exit.
2953c8570afaSMarek Vasut 			 */
2954c8570afaSMarek Vasut 			if (*win_best - 1 > IO_IO_OUT1_DELAY_MAX - new_dqs - d)
2955c8570afaSMarek Vasut 				break;
2956c8570afaSMarek Vasut 		}
2957c8570afaSMarek Vasut 	}
2958c8570afaSMarek Vasut }
2959c8570afaSMarek Vasut 
29603da42859SDinh Nguyen /*
2961a386a50eSMarek Vasut  * rw_mgr_mem_calibrate_writes_center() - Center all windows
2962a386a50eSMarek Vasut  * @rank_bgn:		Rank number
2963a386a50eSMarek Vasut  * @write_group:	Write group
2964a386a50eSMarek Vasut  * @test_bgn:		Rank at which the test begins
2965a386a50eSMarek Vasut  *
2966a386a50eSMarek Vasut  * Center all windows. Do per-bit-deskew to possibly increase size of
29673da42859SDinh Nguyen  * certain windows.
29683da42859SDinh Nguyen  */
29693b44f55cSMarek Vasut static int
29703b44f55cSMarek Vasut rw_mgr_mem_calibrate_writes_center(const u32 rank_bgn, const u32 write_group,
29713b44f55cSMarek Vasut 				   const u32 test_bgn)
29723da42859SDinh Nguyen {
2973c8570afaSMarek Vasut 	int i;
29743b44f55cSMarek Vasut 	u32 sticky_bit_chk;
29753b44f55cSMarek Vasut 	u32 min_index;
29763b44f55cSMarek Vasut 	int left_edge[RW_MGR_MEM_DQ_PER_WRITE_DQS];
29773b44f55cSMarek Vasut 	int right_edge[RW_MGR_MEM_DQ_PER_WRITE_DQS];
29783b44f55cSMarek Vasut 	int mid;
29793b44f55cSMarek Vasut 	int mid_min, orig_mid_min;
29803b44f55cSMarek Vasut 	int new_dqs, start_dqs;
29813b44f55cSMarek Vasut 	int dq_margin, dqs_margin, dm_margin;
29823b44f55cSMarek Vasut 	int bgn_curr = IO_IO_OUT1_DELAY_MAX + 1;
29833b44f55cSMarek Vasut 	int end_curr = IO_IO_OUT1_DELAY_MAX + 1;
29843b44f55cSMarek Vasut 	int bgn_best = IO_IO_OUT1_DELAY_MAX + 1;
29853b44f55cSMarek Vasut 	int end_best = IO_IO_OUT1_DELAY_MAX + 1;
29863b44f55cSMarek Vasut 	int win_best = 0;
29873da42859SDinh Nguyen 
2988c4907898SMarek Vasut 	int ret;
2989c4907898SMarek Vasut 
29903da42859SDinh Nguyen 	debug("%s:%d %u %u", __func__, __LINE__, write_group, test_bgn);
29913da42859SDinh Nguyen 
29923da42859SDinh Nguyen 	dm_margin = 0;
29933da42859SDinh Nguyen 
2994c6540872SMarek Vasut 	start_dqs = readl((SDR_PHYGRP_SCCGRP_ADDRESS |
2995c6540872SMarek Vasut 			  SCC_MGR_IO_OUT1_DELAY_OFFSET) +
29963da42859SDinh Nguyen 			  (RW_MGR_MEM_DQ_PER_WRITE_DQS << 2));
29973da42859SDinh Nguyen 
29983b44f55cSMarek Vasut 	/* Per-bit deskew. */
29993da42859SDinh Nguyen 
30003da42859SDinh Nguyen 	/*
30013b44f55cSMarek Vasut 	 * Set the left and right edge of each bit to an illegal value.
30023b44f55cSMarek Vasut 	 * Use (IO_IO_OUT1_DELAY_MAX + 1) as an illegal value.
30033da42859SDinh Nguyen 	 */
30043da42859SDinh Nguyen 	sticky_bit_chk = 0;
30053da42859SDinh Nguyen 	for (i = 0; i < RW_MGR_MEM_DQ_PER_WRITE_DQS; i++) {
30063da42859SDinh Nguyen 		left_edge[i]  = IO_IO_OUT1_DELAY_MAX + 1;
30073da42859SDinh Nguyen 		right_edge[i] = IO_IO_OUT1_DELAY_MAX + 1;
30083da42859SDinh Nguyen 	}
30093da42859SDinh Nguyen 
30103b44f55cSMarek Vasut 	/* Search for the left edge of the window for each bit. */
301171120773SMarek Vasut 	search_left_edge(1, rank_bgn, write_group, 0, test_bgn,
30120c4be198SMarek Vasut 			 &sticky_bit_chk,
301371120773SMarek Vasut 			 left_edge, right_edge, 0);
30143da42859SDinh Nguyen 
30153b44f55cSMarek Vasut 	/* Search for the right edge of the window for each bit. */
3016c4907898SMarek Vasut 	ret = search_right_edge(1, rank_bgn, write_group, 0,
3017c4907898SMarek Vasut 				start_dqs, 0,
30180c4be198SMarek Vasut 				&sticky_bit_chk,
3019c4907898SMarek Vasut 				left_edge, right_edge, 0);
3020c4907898SMarek Vasut 	if (ret) {
3021c4907898SMarek Vasut 		set_failing_group_stage(test_bgn + ret - 1, CAL_STAGE_WRITES,
30223da42859SDinh Nguyen 					CAL_SUBSTAGE_WRITES_CENTER);
3023d043ee5bSMarek Vasut 		return -EINVAL;
30243da42859SDinh Nguyen 	}
30253da42859SDinh Nguyen 
3026afb3eb84SMarek Vasut 	min_index = get_window_mid_index(1, left_edge, right_edge, &mid_min);
30273da42859SDinh Nguyen 
30283b44f55cSMarek Vasut 	/* Determine the amount we can change DQS (which is -mid_min). */
30293da42859SDinh Nguyen 	orig_mid_min = mid_min;
30303da42859SDinh Nguyen 	new_dqs = start_dqs;
30313da42859SDinh Nguyen 	mid_min = 0;
30323b44f55cSMarek Vasut 	debug_cond(DLEVEL == 1,
30333b44f55cSMarek Vasut 		   "%s:%d write_center: start_dqs=%d new_dqs=%d mid_min=%d\n",
30343b44f55cSMarek Vasut 		   __func__, __LINE__, start_dqs, new_dqs, mid_min);
30353da42859SDinh Nguyen 
3036ffb8b66eSMarek Vasut 	/* Add delay to bring centre of all DQ windows to the same "level". */
3037ffb8b66eSMarek Vasut 	center_dq_windows(1, left_edge, right_edge, mid_min, orig_mid_min,
3038ffb8b66eSMarek Vasut 			  min_index, 0, &dq_margin, &dqs_margin);
30393da42859SDinh Nguyen 
30403da42859SDinh Nguyen 	/* Move DQS */
30413da42859SDinh Nguyen 	scc_mgr_apply_group_dqs_io_and_oct_out1(write_group, new_dqs);
30421273dd9eSMarek Vasut 	writel(0, &sdr_scc_mgr->update);
30433da42859SDinh Nguyen 
30443da42859SDinh Nguyen 	/* Centre DM */
30453da42859SDinh Nguyen 	debug_cond(DLEVEL == 2, "%s:%d write_center: DM\n", __func__, __LINE__);
30463da42859SDinh Nguyen 
30473da42859SDinh Nguyen 	/*
30483b44f55cSMarek Vasut 	 * Set the left and right edge of each bit to an illegal value.
30493b44f55cSMarek Vasut 	 * Use (IO_IO_OUT1_DELAY_MAX + 1) as an illegal value.
30503da42859SDinh Nguyen 	 */
30513da42859SDinh Nguyen 	left_edge[0]  = IO_IO_OUT1_DELAY_MAX + 1;
30523da42859SDinh Nguyen 	right_edge[0] = IO_IO_OUT1_DELAY_MAX + 1;
30533da42859SDinh Nguyen 
30543b44f55cSMarek Vasut 	/* Search for the/part of the window with DM shift. */
3055c8570afaSMarek Vasut 	search_window(1, rank_bgn, write_group, &bgn_curr, &end_curr,
3056c8570afaSMarek Vasut 		      &bgn_best, &end_best, &win_best, 0);
30573da42859SDinh Nguyen 
30583b44f55cSMarek Vasut 	/* Reset DM delay chains to 0. */
305932675249SMarek Vasut 	scc_mgr_apply_group_dm_out1_delay(0);
30603da42859SDinh Nguyen 
30613da42859SDinh Nguyen 	/*
30623da42859SDinh Nguyen 	 * Check to see if the current window nudges up aganist 0 delay.
30633da42859SDinh Nguyen 	 * If so we need to continue the search by shifting DQS otherwise DQS
30643b44f55cSMarek Vasut 	 * search begins as a new search.
30653b44f55cSMarek Vasut 	 */
30663da42859SDinh Nguyen 	if (end_curr != 0) {
30673da42859SDinh Nguyen 		bgn_curr = IO_IO_OUT1_DELAY_MAX + 1;
30683da42859SDinh Nguyen 		end_curr = IO_IO_OUT1_DELAY_MAX + 1;
30693da42859SDinh Nguyen 	}
30703da42859SDinh Nguyen 
30713b44f55cSMarek Vasut 	/* Search for the/part of the window with DQS shifts. */
3072c8570afaSMarek Vasut 	search_window(0, rank_bgn, write_group, &bgn_curr, &end_curr,
3073c8570afaSMarek Vasut 		      &bgn_best, &end_best, &win_best, new_dqs);
30743da42859SDinh Nguyen 
30753b44f55cSMarek Vasut 	/* Assign left and right edge for cal and reporting. */
30763da42859SDinh Nguyen 	left_edge[0] = -1 * bgn_best;
30773da42859SDinh Nguyen 	right_edge[0] = end_best;
30783da42859SDinh Nguyen 
30793b44f55cSMarek Vasut 	debug_cond(DLEVEL == 2, "%s:%d dm_calib: left=%d right=%d\n",
30803b44f55cSMarek Vasut 		   __func__, __LINE__, left_edge[0], right_edge[0]);
30813da42859SDinh Nguyen 
30823b44f55cSMarek Vasut 	/* Move DQS (back to orig). */
30833da42859SDinh Nguyen 	scc_mgr_apply_group_dqs_io_and_oct_out1(write_group, new_dqs);
30843da42859SDinh Nguyen 
30853da42859SDinh Nguyen 	/* Move DM */
30863da42859SDinh Nguyen 
30873b44f55cSMarek Vasut 	/* Find middle of window for the DM bit. */
30883da42859SDinh Nguyen 	mid = (left_edge[0] - right_edge[0]) / 2;
30893da42859SDinh Nguyen 
30903b44f55cSMarek Vasut 	/* Only move right, since we are not moving DQS/DQ. */
30913da42859SDinh Nguyen 	if (mid < 0)
30923da42859SDinh Nguyen 		mid = 0;
30933da42859SDinh Nguyen 
30943b44f55cSMarek Vasut 	/* dm_marign should fail if we never find a window. */
30953da42859SDinh Nguyen 	if (win_best == 0)
30963da42859SDinh Nguyen 		dm_margin = -1;
30973da42859SDinh Nguyen 	else
30983da42859SDinh Nguyen 		dm_margin = left_edge[0] - mid;
30993da42859SDinh Nguyen 
310032675249SMarek Vasut 	scc_mgr_apply_group_dm_out1_delay(mid);
31011273dd9eSMarek Vasut 	writel(0, &sdr_scc_mgr->update);
31023da42859SDinh Nguyen 
31033b44f55cSMarek Vasut 	debug_cond(DLEVEL == 2,
31043b44f55cSMarek Vasut 		   "%s:%d dm_calib: left=%d right=%d mid=%d dm_margin=%d\n",
31053b44f55cSMarek Vasut 		   __func__, __LINE__, left_edge[0], right_edge[0],
31063b44f55cSMarek Vasut 		   mid, dm_margin);
31073b44f55cSMarek Vasut 	/* Export values. */
31083da42859SDinh Nguyen 	gbl->fom_out += dq_margin + dqs_margin;
31093da42859SDinh Nguyen 
31103b44f55cSMarek Vasut 	debug_cond(DLEVEL == 2,
31113b44f55cSMarek Vasut 		   "%s:%d write_center: dq_margin=%d dqs_margin=%d dm_margin=%d\n",
31123b44f55cSMarek Vasut 		   __func__, __LINE__, dq_margin, dqs_margin, dm_margin);
31133da42859SDinh Nguyen 
31143da42859SDinh Nguyen 	/*
31153da42859SDinh Nguyen 	 * Do not remove this line as it makes sure all of our
31163da42859SDinh Nguyen 	 * decisions have been applied.
31173da42859SDinh Nguyen 	 */
31181273dd9eSMarek Vasut 	writel(0, &sdr_scc_mgr->update);
31193b44f55cSMarek Vasut 
3120d043ee5bSMarek Vasut 	if ((dq_margin < 0) || (dqs_margin < 0) || (dm_margin < 0))
3121d043ee5bSMarek Vasut 		return -EINVAL;
3122d043ee5bSMarek Vasut 
3123d043ee5bSMarek Vasut 	return 0;
31243da42859SDinh Nguyen }
31253da42859SDinh Nguyen 
3126db3a6061SMarek Vasut /**
3127db3a6061SMarek Vasut  * rw_mgr_mem_calibrate_writes() - Write Calibration Part One
3128db3a6061SMarek Vasut  * @rank_bgn:		Rank number
3129db3a6061SMarek Vasut  * @group:		Read/Write Group
3130db3a6061SMarek Vasut  * @test_bgn:		Rank at which the test begins
3131db3a6061SMarek Vasut  *
3132db3a6061SMarek Vasut  * Stage 2: Write Calibration Part One.
3133db3a6061SMarek Vasut  *
3134db3a6061SMarek Vasut  * This function implements UniPHY calibration Stage 2, as explained in
3135db3a6061SMarek Vasut  * detail in Altera EMI_RM 2015.05.04 , "UniPHY Calibration Stages".
3136db3a6061SMarek Vasut  */
3137db3a6061SMarek Vasut static int rw_mgr_mem_calibrate_writes(const u32 rank_bgn, const u32 group,
3138db3a6061SMarek Vasut 				       const u32 test_bgn)
31393da42859SDinh Nguyen {
3140db3a6061SMarek Vasut 	int ret;
31413da42859SDinh Nguyen 
3142db3a6061SMarek Vasut 	/* Update info for sims */
3143db3a6061SMarek Vasut 	debug("%s:%d %u %u\n", __func__, __LINE__, group, test_bgn);
3144db3a6061SMarek Vasut 
3145db3a6061SMarek Vasut 	reg_file_set_group(group);
31463da42859SDinh Nguyen 	reg_file_set_stage(CAL_STAGE_WRITES);
31473da42859SDinh Nguyen 	reg_file_set_sub_stage(CAL_SUBSTAGE_WRITES_CENTER);
31483da42859SDinh Nguyen 
3149db3a6061SMarek Vasut 	ret = rw_mgr_mem_calibrate_writes_center(rank_bgn, group, test_bgn);
3150d043ee5bSMarek Vasut 	if (ret)
3151db3a6061SMarek Vasut 		set_failing_group_stage(group, CAL_STAGE_WRITES,
31523da42859SDinh Nguyen 					CAL_SUBSTAGE_WRITES_CENTER);
31533da42859SDinh Nguyen 
3154d043ee5bSMarek Vasut 	return ret;
31553da42859SDinh Nguyen }
31563da42859SDinh Nguyen 
31574b0ac26aSMarek Vasut /**
31584b0ac26aSMarek Vasut  * mem_precharge_and_activate() - Precharge all banks and activate
31594b0ac26aSMarek Vasut  *
31604b0ac26aSMarek Vasut  * Precharge all banks and activate row 0 in bank "000..." and bank "111...".
31614b0ac26aSMarek Vasut  */
31623da42859SDinh Nguyen static void mem_precharge_and_activate(void)
31633da42859SDinh Nguyen {
31644b0ac26aSMarek Vasut 	int r;
31653da42859SDinh Nguyen 
31663da42859SDinh Nguyen 	for (r = 0; r < RW_MGR_MEM_NUMBER_OF_RANKS; r++) {
31674b0ac26aSMarek Vasut 		/* Test if the rank should be skipped. */
31684b0ac26aSMarek Vasut 		if (param->skip_ranks[r])
31693da42859SDinh Nguyen 			continue;
31703da42859SDinh Nguyen 
31714b0ac26aSMarek Vasut 		/* Set rank. */
31723da42859SDinh Nguyen 		set_rank_and_odt_mask(r, RW_MGR_ODT_MODE_OFF);
31733da42859SDinh Nguyen 
31744b0ac26aSMarek Vasut 		/* Precharge all banks. */
31751273dd9eSMarek Vasut 		writel(RW_MGR_PRECHARGE_ALL, SDR_PHYGRP_RWMGRGRP_ADDRESS |
31761273dd9eSMarek Vasut 					     RW_MGR_RUN_SINGLE_GROUP_OFFSET);
31773da42859SDinh Nguyen 
31781273dd9eSMarek Vasut 		writel(0x0F, &sdr_rw_load_mgr_regs->load_cntr0);
31791273dd9eSMarek Vasut 		writel(RW_MGR_ACTIVATE_0_AND_1_WAIT1,
31801273dd9eSMarek Vasut 			&sdr_rw_load_jump_mgr_regs->load_jump_add0);
31813da42859SDinh Nguyen 
31821273dd9eSMarek Vasut 		writel(0x0F, &sdr_rw_load_mgr_regs->load_cntr1);
31831273dd9eSMarek Vasut 		writel(RW_MGR_ACTIVATE_0_AND_1_WAIT2,
31841273dd9eSMarek Vasut 			&sdr_rw_load_jump_mgr_regs->load_jump_add1);
31853da42859SDinh Nguyen 
31864b0ac26aSMarek Vasut 		/* Activate rows. */
31871273dd9eSMarek Vasut 		writel(RW_MGR_ACTIVATE_0_AND_1, SDR_PHYGRP_RWMGRGRP_ADDRESS |
31881273dd9eSMarek Vasut 						RW_MGR_RUN_SINGLE_GROUP_OFFSET);
31893da42859SDinh Nguyen 	}
31903da42859SDinh Nguyen }
31913da42859SDinh Nguyen 
319216502a0bSMarek Vasut /**
319316502a0bSMarek Vasut  * mem_init_latency() - Configure memory RLAT and WLAT settings
319416502a0bSMarek Vasut  *
319516502a0bSMarek Vasut  * Configure memory RLAT and WLAT parameters.
319616502a0bSMarek Vasut  */
319716502a0bSMarek Vasut static void mem_init_latency(void)
31983da42859SDinh Nguyen {
319916502a0bSMarek Vasut 	/*
320016502a0bSMarek Vasut 	 * For AV/CV, LFIFO is hardened and always runs at full rate
320116502a0bSMarek Vasut 	 * so max latency in AFI clocks, used here, is correspondingly
320216502a0bSMarek Vasut 	 * smaller.
320316502a0bSMarek Vasut 	 */
320416502a0bSMarek Vasut 	const u32 max_latency = (1 << MAX_LATENCY_COUNT_WIDTH) - 1;
320516502a0bSMarek Vasut 	u32 rlat, wlat;
32063da42859SDinh Nguyen 
32073da42859SDinh Nguyen 	debug("%s:%d\n", __func__, __LINE__);
320816502a0bSMarek Vasut 
320916502a0bSMarek Vasut 	/*
321016502a0bSMarek Vasut 	 * Read in write latency.
321116502a0bSMarek Vasut 	 * WL for Hard PHY does not include additive latency.
321216502a0bSMarek Vasut 	 */
32131273dd9eSMarek Vasut 	wlat = readl(&data_mgr->t_wl_add);
32141273dd9eSMarek Vasut 	wlat += readl(&data_mgr->mem_t_add);
32153da42859SDinh Nguyen 
321616502a0bSMarek Vasut 	gbl->rw_wl_nop_cycles = wlat - 1;
32173da42859SDinh Nguyen 
321816502a0bSMarek Vasut 	/* Read in readl latency. */
32191273dd9eSMarek Vasut 	rlat = readl(&data_mgr->t_rl_add);
32203da42859SDinh Nguyen 
322116502a0bSMarek Vasut 	/* Set a pretty high read latency initially. */
32223da42859SDinh Nguyen 	gbl->curr_read_lat = rlat + 16;
32233da42859SDinh Nguyen 	if (gbl->curr_read_lat > max_latency)
32243da42859SDinh Nguyen 		gbl->curr_read_lat = max_latency;
32253da42859SDinh Nguyen 
32261273dd9eSMarek Vasut 	writel(gbl->curr_read_lat, &phy_mgr_cfg->phy_rlat);
32273da42859SDinh Nguyen 
322816502a0bSMarek Vasut 	/* Advertise write latency. */
322916502a0bSMarek Vasut 	writel(wlat, &phy_mgr_cfg->afi_wlat);
32303da42859SDinh Nguyen }
32313da42859SDinh Nguyen 
323251cea0b6SMarek Vasut /**
323351cea0b6SMarek Vasut  * @mem_skip_calibrate() - Set VFIFO and LFIFO to instant-on settings
323451cea0b6SMarek Vasut  *
323551cea0b6SMarek Vasut  * Set VFIFO and LFIFO to instant-on settings in skip calibration mode.
323651cea0b6SMarek Vasut  */
32373da42859SDinh Nguyen static void mem_skip_calibrate(void)
32383da42859SDinh Nguyen {
32393da42859SDinh Nguyen 	uint32_t vfifo_offset;
32403da42859SDinh Nguyen 	uint32_t i, j, r;
32413da42859SDinh Nguyen 
32423da42859SDinh Nguyen 	debug("%s:%d\n", __func__, __LINE__);
32433da42859SDinh Nguyen 	/* Need to update every shadow register set used by the interface */
32443da42859SDinh Nguyen 	for (r = 0; r < RW_MGR_MEM_NUMBER_OF_RANKS;
32453da42859SDinh Nguyen 	     r += NUM_RANKS_PER_SHADOW_REG) {
32463da42859SDinh Nguyen 		/*
32473da42859SDinh Nguyen 		 * Set output phase alignment settings appropriate for
32483da42859SDinh Nguyen 		 * skip calibration.
32493da42859SDinh Nguyen 		 */
32503da42859SDinh Nguyen 		for (i = 0; i < RW_MGR_MEM_IF_READ_DQS_WIDTH; i++) {
32513da42859SDinh Nguyen 			scc_mgr_set_dqs_en_phase(i, 0);
32523da42859SDinh Nguyen #if IO_DLL_CHAIN_LENGTH == 6
32533da42859SDinh Nguyen 			scc_mgr_set_dqdqs_output_phase(i, 6);
32543da42859SDinh Nguyen #else
32553da42859SDinh Nguyen 			scc_mgr_set_dqdqs_output_phase(i, 7);
32563da42859SDinh Nguyen #endif
32573da42859SDinh Nguyen 			/*
32583da42859SDinh Nguyen 			 * Case:33398
32593da42859SDinh Nguyen 			 *
32603da42859SDinh Nguyen 			 * Write data arrives to the I/O two cycles before write
32613da42859SDinh Nguyen 			 * latency is reached (720 deg).
32623da42859SDinh Nguyen 			 *   -> due to bit-slip in a/c bus
32633da42859SDinh Nguyen 			 *   -> to allow board skew where dqs is longer than ck
32643da42859SDinh Nguyen 			 *      -> how often can this happen!?
32653da42859SDinh Nguyen 			 *      -> can claim back some ptaps for high freq
32663da42859SDinh Nguyen 			 *       support if we can relax this, but i digress...
32673da42859SDinh Nguyen 			 *
32683da42859SDinh Nguyen 			 * The write_clk leads mem_ck by 90 deg
32693da42859SDinh Nguyen 			 * The minimum ptap of the OPA is 180 deg
32703da42859SDinh Nguyen 			 * Each ptap has (360 / IO_DLL_CHAIN_LENGH) deg of delay
32713da42859SDinh Nguyen 			 * The write_clk is always delayed by 2 ptaps
32723da42859SDinh Nguyen 			 *
32733da42859SDinh Nguyen 			 * Hence, to make DQS aligned to CK, we need to delay
32743da42859SDinh Nguyen 			 * DQS by:
32753da42859SDinh Nguyen 			 *    (720 - 90 - 180 - 2 * (360 / IO_DLL_CHAIN_LENGTH))
32763da42859SDinh Nguyen 			 *
32773da42859SDinh Nguyen 			 * Dividing the above by (360 / IO_DLL_CHAIN_LENGTH)
32783da42859SDinh Nguyen 			 * gives us the number of ptaps, which simplies to:
32793da42859SDinh Nguyen 			 *
32803da42859SDinh Nguyen 			 *    (1.25 * IO_DLL_CHAIN_LENGTH - 2)
32813da42859SDinh Nguyen 			 */
328251cea0b6SMarek Vasut 			scc_mgr_set_dqdqs_output_phase(i,
328351cea0b6SMarek Vasut 					1.25 * IO_DLL_CHAIN_LENGTH - 2);
32843da42859SDinh Nguyen 		}
32851273dd9eSMarek Vasut 		writel(0xff, &sdr_scc_mgr->dqs_ena);
32861273dd9eSMarek Vasut 		writel(0xff, &sdr_scc_mgr->dqs_io_ena);
32873da42859SDinh Nguyen 
32883da42859SDinh Nguyen 		for (i = 0; i < RW_MGR_MEM_IF_WRITE_DQS_WIDTH; i++) {
32891273dd9eSMarek Vasut 			writel(i, SDR_PHYGRP_SCCGRP_ADDRESS |
32901273dd9eSMarek Vasut 				  SCC_MGR_GROUP_COUNTER_OFFSET);
32913da42859SDinh Nguyen 		}
32921273dd9eSMarek Vasut 		writel(0xff, &sdr_scc_mgr->dq_ena);
32931273dd9eSMarek Vasut 		writel(0xff, &sdr_scc_mgr->dm_ena);
32941273dd9eSMarek Vasut 		writel(0, &sdr_scc_mgr->update);
32953da42859SDinh Nguyen 	}
32963da42859SDinh Nguyen 
32973da42859SDinh Nguyen 	/* Compensate for simulation model behaviour */
32983da42859SDinh Nguyen 	for (i = 0; i < RW_MGR_MEM_IF_READ_DQS_WIDTH; i++) {
32993da42859SDinh Nguyen 		scc_mgr_set_dqs_bus_in_delay(i, 10);
33003da42859SDinh Nguyen 		scc_mgr_load_dqs(i);
33013da42859SDinh Nguyen 	}
33021273dd9eSMarek Vasut 	writel(0, &sdr_scc_mgr->update);
33033da42859SDinh Nguyen 
33043da42859SDinh Nguyen 	/*
33053da42859SDinh Nguyen 	 * ArriaV has hard FIFOs that can only be initialized by incrementing
33063da42859SDinh Nguyen 	 * in sequencer.
33073da42859SDinh Nguyen 	 */
33083da42859SDinh Nguyen 	vfifo_offset = CALIB_VFIFO_OFFSET;
330951cea0b6SMarek Vasut 	for (j = 0; j < vfifo_offset; j++)
33101273dd9eSMarek Vasut 		writel(0xff, &phy_mgr_cmd->inc_vfifo_hard_phy);
33111273dd9eSMarek Vasut 	writel(0, &phy_mgr_cmd->fifo_reset);
33123da42859SDinh Nguyen 
33133da42859SDinh Nguyen 	/*
331451cea0b6SMarek Vasut 	 * For Arria V and Cyclone V with hard LFIFO, we get the skip-cal
331551cea0b6SMarek Vasut 	 * setting from generation-time constant.
33163da42859SDinh Nguyen 	 */
33173da42859SDinh Nguyen 	gbl->curr_read_lat = CALIB_LFIFO_OFFSET;
33181273dd9eSMarek Vasut 	writel(gbl->curr_read_lat, &phy_mgr_cfg->phy_rlat);
33193da42859SDinh Nguyen }
33203da42859SDinh Nguyen 
33213589fbfbSMarek Vasut /**
33223589fbfbSMarek Vasut  * mem_calibrate() - Memory calibration entry point.
33233589fbfbSMarek Vasut  *
33243589fbfbSMarek Vasut  * Perform memory calibration.
33253589fbfbSMarek Vasut  */
33263da42859SDinh Nguyen static uint32_t mem_calibrate(void)
33273da42859SDinh Nguyen {
33283da42859SDinh Nguyen 	uint32_t i;
33293da42859SDinh Nguyen 	uint32_t rank_bgn, sr;
33303da42859SDinh Nguyen 	uint32_t write_group, write_test_bgn;
33313da42859SDinh Nguyen 	uint32_t read_group, read_test_bgn;
33323da42859SDinh Nguyen 	uint32_t run_groups, current_run;
33333da42859SDinh Nguyen 	uint32_t failing_groups = 0;
33343da42859SDinh Nguyen 	uint32_t group_failed = 0;
33353da42859SDinh Nguyen 
333633c42bb8SMarek Vasut 	const u32 rwdqs_ratio = RW_MGR_MEM_IF_READ_DQS_WIDTH /
333733c42bb8SMarek Vasut 				RW_MGR_MEM_IF_WRITE_DQS_WIDTH;
333833c42bb8SMarek Vasut 
33393da42859SDinh Nguyen 	debug("%s:%d\n", __func__, __LINE__);
33403da42859SDinh Nguyen 
334116502a0bSMarek Vasut 	/* Initialize the data settings */
33423da42859SDinh Nguyen 	gbl->error_substage = CAL_SUBSTAGE_NIL;
33433da42859SDinh Nguyen 	gbl->error_stage = CAL_STAGE_NIL;
33443da42859SDinh Nguyen 	gbl->error_group = 0xff;
33453da42859SDinh Nguyen 	gbl->fom_in = 0;
33463da42859SDinh Nguyen 	gbl->fom_out = 0;
33473da42859SDinh Nguyen 
334816502a0bSMarek Vasut 	/* Initialize WLAT and RLAT. */
334916502a0bSMarek Vasut 	mem_init_latency();
335016502a0bSMarek Vasut 
335116502a0bSMarek Vasut 	/* Initialize bit slips. */
335216502a0bSMarek Vasut 	mem_precharge_and_activate();
33533da42859SDinh Nguyen 
33543da42859SDinh Nguyen 	for (i = 0; i < RW_MGR_MEM_IF_READ_DQS_WIDTH; i++) {
33551273dd9eSMarek Vasut 		writel(i, SDR_PHYGRP_SCCGRP_ADDRESS |
33561273dd9eSMarek Vasut 			  SCC_MGR_GROUP_COUNTER_OFFSET);
3357fa5d821bSMarek Vasut 		/* Only needed once to set all groups, pins, DQ, DQS, DM. */
3358fa5d821bSMarek Vasut 		if (i == 0)
3359fa5d821bSMarek Vasut 			scc_mgr_set_hhp_extras();
3360fa5d821bSMarek Vasut 
3361c5c5f537SMarek Vasut 		scc_set_bypass_mode(i);
33623da42859SDinh Nguyen 	}
33633da42859SDinh Nguyen 
3364722c9685SMarek Vasut 	/* Calibration is skipped. */
33653da42859SDinh Nguyen 	if ((dyn_calib_steps & CALIB_SKIP_ALL) == CALIB_SKIP_ALL) {
33663da42859SDinh Nguyen 		/*
33673da42859SDinh Nguyen 		 * Set VFIFO and LFIFO to instant-on settings in skip
33683da42859SDinh Nguyen 		 * calibration mode.
33693da42859SDinh Nguyen 		 */
33703da42859SDinh Nguyen 		mem_skip_calibrate();
3371722c9685SMarek Vasut 
3372722c9685SMarek Vasut 		/*
3373722c9685SMarek Vasut 		 * Do not remove this line as it makes sure all of our
3374722c9685SMarek Vasut 		 * decisions have been applied.
3375722c9685SMarek Vasut 		 */
3376722c9685SMarek Vasut 		writel(0, &sdr_scc_mgr->update);
3377722c9685SMarek Vasut 		return 1;
3378722c9685SMarek Vasut 	}
3379722c9685SMarek Vasut 
3380722c9685SMarek Vasut 	/* Calibration is not skipped. */
33813da42859SDinh Nguyen 	for (i = 0; i < NUM_CALIB_REPEAT; i++) {
33823da42859SDinh Nguyen 		/*
33833da42859SDinh Nguyen 		 * Zero all delay chain/phase settings for all
33843da42859SDinh Nguyen 		 * groups and all shadow register sets.
33853da42859SDinh Nguyen 		 */
33863da42859SDinh Nguyen 		scc_mgr_zero_all();
33873da42859SDinh Nguyen 
33883da42859SDinh Nguyen 		run_groups = ~param->skip_groups;
33893da42859SDinh Nguyen 
33903da42859SDinh Nguyen 		for (write_group = 0, write_test_bgn = 0; write_group
33913da42859SDinh Nguyen 			< RW_MGR_MEM_IF_WRITE_DQS_WIDTH; write_group++,
33923da42859SDinh Nguyen 			write_test_bgn += RW_MGR_MEM_DQ_PER_WRITE_DQS) {
3393c452dcd0SMarek Vasut 
3394c452dcd0SMarek Vasut 			/* Initialize the group failure */
33953da42859SDinh Nguyen 			group_failed = 0;
33963da42859SDinh Nguyen 
33973da42859SDinh Nguyen 			current_run = run_groups & ((1 <<
33983da42859SDinh Nguyen 				RW_MGR_NUM_DQS_PER_WRITE_GROUP) - 1);
33993da42859SDinh Nguyen 			run_groups = run_groups >>
34003da42859SDinh Nguyen 				RW_MGR_NUM_DQS_PER_WRITE_GROUP;
34013da42859SDinh Nguyen 
34023da42859SDinh Nguyen 			if (current_run == 0)
34033da42859SDinh Nguyen 				continue;
34043da42859SDinh Nguyen 
34051273dd9eSMarek Vasut 			writel(write_group, SDR_PHYGRP_SCCGRP_ADDRESS |
34061273dd9eSMarek Vasut 					    SCC_MGR_GROUP_COUNTER_OFFSET);
3407d41ea93aSMarek Vasut 			scc_mgr_zero_group(write_group, 0);
34083da42859SDinh Nguyen 
340933c42bb8SMarek Vasut 			for (read_group = write_group * rwdqs_ratio,
34103da42859SDinh Nguyen 			     read_test_bgn = 0;
3411c452dcd0SMarek Vasut 			     read_group < (write_group + 1) * rwdqs_ratio;
341233c42bb8SMarek Vasut 			     read_group++,
341333c42bb8SMarek Vasut 			     read_test_bgn += RW_MGR_MEM_DQ_PER_READ_DQS) {
341433c42bb8SMarek Vasut 				if (STATIC_CALIB_STEPS & CALIB_SKIP_VFIFO)
341533c42bb8SMarek Vasut 					continue;
34163da42859SDinh Nguyen 
341733c42bb8SMarek Vasut 				/* Calibrate the VFIFO */
341833c42bb8SMarek Vasut 				if (rw_mgr_mem_calibrate_vfifo(read_group,
341933c42bb8SMarek Vasut 							       read_test_bgn))
342033c42bb8SMarek Vasut 					continue;
342133c42bb8SMarek Vasut 
342233c42bb8SMarek Vasut 				if (!(gbl->phy_debug_mode_flags & PHY_DEBUG_SWEEP_ALL_GROUPS))
34233da42859SDinh Nguyen 					return 0;
3424c452dcd0SMarek Vasut 
3425c452dcd0SMarek Vasut 				/* The group failed, we're done. */
3426c452dcd0SMarek Vasut 				goto grp_failed;
34273da42859SDinh Nguyen 			}
34283da42859SDinh Nguyen 
34293da42859SDinh Nguyen 			/* Calibrate the output side */
34304ac21610SMarek Vasut 			for (rank_bgn = 0, sr = 0;
34314ac21610SMarek Vasut 			     rank_bgn < RW_MGR_MEM_NUMBER_OF_RANKS;
34324ac21610SMarek Vasut 			     rank_bgn += NUM_RANKS_PER_SHADOW_REG, sr++) {
34334ac21610SMarek Vasut 				if (STATIC_CALIB_STEPS & CALIB_SKIP_WRITES)
34344ac21610SMarek Vasut 					continue;
34354ac21610SMarek Vasut 
34364ac21610SMarek Vasut 				/* Not needed in quick mode! */
34374ac21610SMarek Vasut 				if (STATIC_CALIB_STEPS & CALIB_SKIP_DELAY_SWEEPS)
34384ac21610SMarek Vasut 					continue;
34394ac21610SMarek Vasut 
34403da42859SDinh Nguyen 				/*
34414ac21610SMarek Vasut 				 * Determine if this set of ranks
34424ac21610SMarek Vasut 				 * should be skipped entirely.
34433da42859SDinh Nguyen 				 */
34444ac21610SMarek Vasut 				if (param->skip_shadow_regs[sr])
34454ac21610SMarek Vasut 					continue;
34464ac21610SMarek Vasut 
34474ac21610SMarek Vasut 				/* Calibrate WRITEs */
3448db3a6061SMarek Vasut 				if (!rw_mgr_mem_calibrate_writes(rank_bgn,
34494ac21610SMarek Vasut 						write_group, write_test_bgn))
34504ac21610SMarek Vasut 					continue;
34514ac21610SMarek Vasut 
34523da42859SDinh Nguyen 				group_failed = 1;
34534ac21610SMarek Vasut 				if (!(gbl->phy_debug_mode_flags & PHY_DEBUG_SWEEP_ALL_GROUPS))
34544ac21610SMarek Vasut 					return 0;
34553da42859SDinh Nguyen 			}
34563da42859SDinh Nguyen 
3457c452dcd0SMarek Vasut 			/* Some group failed, we're done. */
3458c452dcd0SMarek Vasut 			if (group_failed)
3459c452dcd0SMarek Vasut 				goto grp_failed;
3460c452dcd0SMarek Vasut 
34618213609eSMarek Vasut 			for (read_group = write_group * rwdqs_ratio,
34623da42859SDinh Nguyen 			     read_test_bgn = 0;
3463c452dcd0SMarek Vasut 			     read_group < (write_group + 1) * rwdqs_ratio;
34648213609eSMarek Vasut 			     read_group++,
34658213609eSMarek Vasut 			     read_test_bgn += RW_MGR_MEM_DQ_PER_READ_DQS) {
34668213609eSMarek Vasut 				if (STATIC_CALIB_STEPS & CALIB_SKIP_WRITES)
34678213609eSMarek Vasut 					continue;
34683da42859SDinh Nguyen 
3469*78cdd7d0SMarek Vasut 				if (!rw_mgr_mem_calibrate_vfifo_end(read_group,
34708213609eSMarek Vasut 								read_test_bgn))
34718213609eSMarek Vasut 					continue;
34728213609eSMarek Vasut 
34738213609eSMarek Vasut 				if (!(gbl->phy_debug_mode_flags & PHY_DEBUG_SWEEP_ALL_GROUPS))
34743da42859SDinh Nguyen 					return 0;
3475c452dcd0SMarek Vasut 
3476c452dcd0SMarek Vasut 				/* The group failed, we're done. */
3477c452dcd0SMarek Vasut 				goto grp_failed;
34783da42859SDinh Nguyen 			}
34793da42859SDinh Nguyen 
3480c452dcd0SMarek Vasut 			/* No group failed, continue as usual. */
3481c452dcd0SMarek Vasut 			continue;
3482c452dcd0SMarek Vasut 
3483c452dcd0SMarek Vasut grp_failed:		/* A group failed, increment the counter. */
34843da42859SDinh Nguyen 			failing_groups++;
34853da42859SDinh Nguyen 		}
34863da42859SDinh Nguyen 
34873da42859SDinh Nguyen 		/*
34883da42859SDinh Nguyen 		 * USER If there are any failing groups then report
34893da42859SDinh Nguyen 		 * the failure.
34903da42859SDinh Nguyen 		 */
34913da42859SDinh Nguyen 		if (failing_groups != 0)
34923da42859SDinh Nguyen 			return 0;
34933da42859SDinh Nguyen 
3494c50ae303SMarek Vasut 		if (STATIC_CALIB_STEPS & CALIB_SKIP_LFIFO)
3495c50ae303SMarek Vasut 			continue;
3496c50ae303SMarek Vasut 
34973da42859SDinh Nguyen 		/*
34983da42859SDinh Nguyen 		 * If we're skipping groups as part of debug,
34993da42859SDinh Nguyen 		 * don't calibrate LFIFO.
35003da42859SDinh Nguyen 		 */
3501c50ae303SMarek Vasut 		if (param->skip_groups != 0)
3502c50ae303SMarek Vasut 			continue;
3503c50ae303SMarek Vasut 
3504c50ae303SMarek Vasut 		/* Calibrate the LFIFO */
35053da42859SDinh Nguyen 		if (!rw_mgr_mem_calibrate_lfifo())
35063da42859SDinh Nguyen 			return 0;
35073da42859SDinh Nguyen 	}
35083da42859SDinh Nguyen 
35093da42859SDinh Nguyen 	/*
35103da42859SDinh Nguyen 	 * Do not remove this line as it makes sure all of our decisions
35113da42859SDinh Nguyen 	 * have been applied.
35123da42859SDinh Nguyen 	 */
35131273dd9eSMarek Vasut 	writel(0, &sdr_scc_mgr->update);
35143da42859SDinh Nguyen 	return 1;
35153da42859SDinh Nguyen }
35163da42859SDinh Nguyen 
351723a040c0SMarek Vasut /**
351823a040c0SMarek Vasut  * run_mem_calibrate() - Perform memory calibration
351923a040c0SMarek Vasut  *
352023a040c0SMarek Vasut  * This function triggers the entire memory calibration procedure.
352123a040c0SMarek Vasut  */
352223a040c0SMarek Vasut static int run_mem_calibrate(void)
35233da42859SDinh Nguyen {
352423a040c0SMarek Vasut 	int pass;
35253da42859SDinh Nguyen 
35263da42859SDinh Nguyen 	debug("%s:%d\n", __func__, __LINE__);
35273da42859SDinh Nguyen 
35283da42859SDinh Nguyen 	/* Reset pass/fail status shown on afi_cal_success/fail */
35291273dd9eSMarek Vasut 	writel(PHY_MGR_CAL_RESET, &phy_mgr_cfg->cal_status);
35303da42859SDinh Nguyen 
353123a040c0SMarek Vasut 	/* Stop tracking manager. */
353223a040c0SMarek Vasut 	clrbits_le32(&sdr_ctrl->ctrl_cfg, 1 << 22);
35333da42859SDinh Nguyen 
35349fa9c90eSMarek Vasut 	phy_mgr_initialize();
35353da42859SDinh Nguyen 	rw_mgr_mem_initialize();
35363da42859SDinh Nguyen 
353723a040c0SMarek Vasut 	/* Perform the actual memory calibration. */
35383da42859SDinh Nguyen 	pass = mem_calibrate();
35393da42859SDinh Nguyen 
35403da42859SDinh Nguyen 	mem_precharge_and_activate();
35411273dd9eSMarek Vasut 	writel(0, &phy_mgr_cmd->fifo_reset);
35423da42859SDinh Nguyen 
354323a040c0SMarek Vasut 	/* Handoff. */
35443da42859SDinh Nguyen 	rw_mgr_mem_handoff();
35453da42859SDinh Nguyen 	/*
35463da42859SDinh Nguyen 	 * In Hard PHY this is a 2-bit control:
35473da42859SDinh Nguyen 	 * 0: AFI Mux Select
35483da42859SDinh Nguyen 	 * 1: DDIO Mux Select
35493da42859SDinh Nguyen 	 */
35501273dd9eSMarek Vasut 	writel(0x2, &phy_mgr_cfg->mux_sel);
355123a040c0SMarek Vasut 
355223a040c0SMarek Vasut 	/* Start tracking manager. */
355323a040c0SMarek Vasut 	setbits_le32(&sdr_ctrl->ctrl_cfg, 1 << 22);
355423a040c0SMarek Vasut 
355523a040c0SMarek Vasut 	return pass;
35563da42859SDinh Nguyen }
35573da42859SDinh Nguyen 
355823a040c0SMarek Vasut /**
355923a040c0SMarek Vasut  * debug_mem_calibrate() - Report result of memory calibration
356023a040c0SMarek Vasut  * @pass:	Value indicating whether calibration passed or failed
356123a040c0SMarek Vasut  *
356223a040c0SMarek Vasut  * This function reports the results of the memory calibration
356323a040c0SMarek Vasut  * and writes debug information into the register file.
356423a040c0SMarek Vasut  */
356523a040c0SMarek Vasut static void debug_mem_calibrate(int pass)
356623a040c0SMarek Vasut {
356723a040c0SMarek Vasut 	uint32_t debug_info;
35683da42859SDinh Nguyen 
35693da42859SDinh Nguyen 	if (pass) {
35703da42859SDinh Nguyen 		printf("%s: CALIBRATION PASSED\n", __FILE__);
35713da42859SDinh Nguyen 
35723da42859SDinh Nguyen 		gbl->fom_in /= 2;
35733da42859SDinh Nguyen 		gbl->fom_out /= 2;
35743da42859SDinh Nguyen 
35753da42859SDinh Nguyen 		if (gbl->fom_in > 0xff)
35763da42859SDinh Nguyen 			gbl->fom_in = 0xff;
35773da42859SDinh Nguyen 
35783da42859SDinh Nguyen 		if (gbl->fom_out > 0xff)
35793da42859SDinh Nguyen 			gbl->fom_out = 0xff;
35803da42859SDinh Nguyen 
35813da42859SDinh Nguyen 		/* Update the FOM in the register file */
35823da42859SDinh Nguyen 		debug_info = gbl->fom_in;
35833da42859SDinh Nguyen 		debug_info |= gbl->fom_out << 8;
35841273dd9eSMarek Vasut 		writel(debug_info, &sdr_reg_file->fom);
35853da42859SDinh Nguyen 
35861273dd9eSMarek Vasut 		writel(debug_info, &phy_mgr_cfg->cal_debug_info);
35871273dd9eSMarek Vasut 		writel(PHY_MGR_CAL_SUCCESS, &phy_mgr_cfg->cal_status);
35883da42859SDinh Nguyen 	} else {
35893da42859SDinh Nguyen 		printf("%s: CALIBRATION FAILED\n", __FILE__);
35903da42859SDinh Nguyen 
35913da42859SDinh Nguyen 		debug_info = gbl->error_stage;
35923da42859SDinh Nguyen 		debug_info |= gbl->error_substage << 8;
35933da42859SDinh Nguyen 		debug_info |= gbl->error_group << 16;
35943da42859SDinh Nguyen 
35951273dd9eSMarek Vasut 		writel(debug_info, &sdr_reg_file->failing_stage);
35961273dd9eSMarek Vasut 		writel(debug_info, &phy_mgr_cfg->cal_debug_info);
35971273dd9eSMarek Vasut 		writel(PHY_MGR_CAL_FAIL, &phy_mgr_cfg->cal_status);
35983da42859SDinh Nguyen 
35993da42859SDinh Nguyen 		/* Update the failing group/stage in the register file */
36003da42859SDinh Nguyen 		debug_info = gbl->error_stage;
36013da42859SDinh Nguyen 		debug_info |= gbl->error_substage << 8;
36023da42859SDinh Nguyen 		debug_info |= gbl->error_group << 16;
36031273dd9eSMarek Vasut 		writel(debug_info, &sdr_reg_file->failing_stage);
36043da42859SDinh Nguyen 	}
36053da42859SDinh Nguyen 
360623a040c0SMarek Vasut 	printf("%s: Calibration complete\n", __FILE__);
36073da42859SDinh Nguyen }
36083da42859SDinh Nguyen 
3609bb06434bSMarek Vasut /**
3610bb06434bSMarek Vasut  * hc_initialize_rom_data() - Initialize ROM data
3611bb06434bSMarek Vasut  *
3612bb06434bSMarek Vasut  * Initialize ROM data.
3613bb06434bSMarek Vasut  */
36143da42859SDinh Nguyen static void hc_initialize_rom_data(void)
36153da42859SDinh Nguyen {
3616bb06434bSMarek Vasut 	u32 i, addr;
36173da42859SDinh Nguyen 
3618c4815f76SMarek Vasut 	addr = SDR_PHYGRP_RWMGRGRP_ADDRESS | RW_MGR_INST_ROM_WRITE_OFFSET;
3619bb06434bSMarek Vasut 	for (i = 0; i < ARRAY_SIZE(inst_rom_init); i++)
3620bb06434bSMarek Vasut 		writel(inst_rom_init[i], addr + (i << 2));
36213da42859SDinh Nguyen 
3622c4815f76SMarek Vasut 	addr = SDR_PHYGRP_RWMGRGRP_ADDRESS | RW_MGR_AC_ROM_WRITE_OFFSET;
3623bb06434bSMarek Vasut 	for (i = 0; i < ARRAY_SIZE(ac_rom_init); i++)
3624bb06434bSMarek Vasut 		writel(ac_rom_init[i], addr + (i << 2));
36253da42859SDinh Nguyen }
36263da42859SDinh Nguyen 
36279c1ab2caSMarek Vasut /**
36289c1ab2caSMarek Vasut  * initialize_reg_file() - Initialize SDR register file
36299c1ab2caSMarek Vasut  *
36309c1ab2caSMarek Vasut  * Initialize SDR register file.
36319c1ab2caSMarek Vasut  */
36323da42859SDinh Nguyen static void initialize_reg_file(void)
36333da42859SDinh Nguyen {
36343da42859SDinh Nguyen 	/* Initialize the register file with the correct data */
36351273dd9eSMarek Vasut 	writel(REG_FILE_INIT_SEQ_SIGNATURE, &sdr_reg_file->signature);
36361273dd9eSMarek Vasut 	writel(0, &sdr_reg_file->debug_data_addr);
36371273dd9eSMarek Vasut 	writel(0, &sdr_reg_file->cur_stage);
36381273dd9eSMarek Vasut 	writel(0, &sdr_reg_file->fom);
36391273dd9eSMarek Vasut 	writel(0, &sdr_reg_file->failing_stage);
36401273dd9eSMarek Vasut 	writel(0, &sdr_reg_file->debug1);
36411273dd9eSMarek Vasut 	writel(0, &sdr_reg_file->debug2);
36423da42859SDinh Nguyen }
36433da42859SDinh Nguyen 
36442ca151f8SMarek Vasut /**
36452ca151f8SMarek Vasut  * initialize_hps_phy() - Initialize HPS PHY
36462ca151f8SMarek Vasut  *
36472ca151f8SMarek Vasut  * Initialize HPS PHY.
36482ca151f8SMarek Vasut  */
36493da42859SDinh Nguyen static void initialize_hps_phy(void)
36503da42859SDinh Nguyen {
36513da42859SDinh Nguyen 	uint32_t reg;
36523da42859SDinh Nguyen 	/*
36533da42859SDinh Nguyen 	 * Tracking also gets configured here because it's in the
36543da42859SDinh Nguyen 	 * same register.
36553da42859SDinh Nguyen 	 */
36563da42859SDinh Nguyen 	uint32_t trk_sample_count = 7500;
36573da42859SDinh Nguyen 	uint32_t trk_long_idle_sample_count = (10 << 16) | 100;
36583da42859SDinh Nguyen 	/*
36593da42859SDinh Nguyen 	 * Format is number of outer loops in the 16 MSB, sample
36603da42859SDinh Nguyen 	 * count in 16 LSB.
36613da42859SDinh Nguyen 	 */
36623da42859SDinh Nguyen 
36633da42859SDinh Nguyen 	reg = 0;
36643da42859SDinh Nguyen 	reg |= SDR_CTRLGRP_PHYCTRL_PHYCTRL_0_ACDELAYEN_SET(2);
36653da42859SDinh Nguyen 	reg |= SDR_CTRLGRP_PHYCTRL_PHYCTRL_0_DQDELAYEN_SET(1);
36663da42859SDinh Nguyen 	reg |= SDR_CTRLGRP_PHYCTRL_PHYCTRL_0_DQSDELAYEN_SET(1);
36673da42859SDinh Nguyen 	reg |= SDR_CTRLGRP_PHYCTRL_PHYCTRL_0_DQSLOGICDELAYEN_SET(1);
36683da42859SDinh Nguyen 	reg |= SDR_CTRLGRP_PHYCTRL_PHYCTRL_0_RESETDELAYEN_SET(0);
36693da42859SDinh Nguyen 	reg |= SDR_CTRLGRP_PHYCTRL_PHYCTRL_0_LPDDRDIS_SET(1);
36703da42859SDinh Nguyen 	/*
36713da42859SDinh Nguyen 	 * This field selects the intrinsic latency to RDATA_EN/FULL path.
36723da42859SDinh Nguyen 	 * 00-bypass, 01- add 5 cycles, 10- add 10 cycles, 11- add 15 cycles.
36733da42859SDinh Nguyen 	 */
36743da42859SDinh Nguyen 	reg |= SDR_CTRLGRP_PHYCTRL_PHYCTRL_0_ADDLATSEL_SET(0);
36753da42859SDinh Nguyen 	reg |= SDR_CTRLGRP_PHYCTRL_PHYCTRL_0_SAMPLECOUNT_19_0_SET(
36763da42859SDinh Nguyen 		trk_sample_count);
36776cb9f167SMarek Vasut 	writel(reg, &sdr_ctrl->phy_ctrl0);
36783da42859SDinh Nguyen 
36793da42859SDinh Nguyen 	reg = 0;
36803da42859SDinh Nguyen 	reg |= SDR_CTRLGRP_PHYCTRL_PHYCTRL_1_SAMPLECOUNT_31_20_SET(
36813da42859SDinh Nguyen 		trk_sample_count >>
36823da42859SDinh Nguyen 		SDR_CTRLGRP_PHYCTRL_PHYCTRL_0_SAMPLECOUNT_19_0_WIDTH);
36833da42859SDinh Nguyen 	reg |= SDR_CTRLGRP_PHYCTRL_PHYCTRL_1_LONGIDLESAMPLECOUNT_19_0_SET(
36843da42859SDinh Nguyen 		trk_long_idle_sample_count);
36856cb9f167SMarek Vasut 	writel(reg, &sdr_ctrl->phy_ctrl1);
36863da42859SDinh Nguyen 
36873da42859SDinh Nguyen 	reg = 0;
36883da42859SDinh Nguyen 	reg |= SDR_CTRLGRP_PHYCTRL_PHYCTRL_2_LONGIDLESAMPLECOUNT_31_20_SET(
36893da42859SDinh Nguyen 		trk_long_idle_sample_count >>
36903da42859SDinh Nguyen 		SDR_CTRLGRP_PHYCTRL_PHYCTRL_1_LONGIDLESAMPLECOUNT_19_0_WIDTH);
36916cb9f167SMarek Vasut 	writel(reg, &sdr_ctrl->phy_ctrl2);
36923da42859SDinh Nguyen }
36933da42859SDinh Nguyen 
3694880e46f2SMarek Vasut /**
3695880e46f2SMarek Vasut  * initialize_tracking() - Initialize tracking
3696880e46f2SMarek Vasut  *
3697880e46f2SMarek Vasut  * Initialize the register file with usable initial data.
3698880e46f2SMarek Vasut  */
36993da42859SDinh Nguyen static void initialize_tracking(void)
37003da42859SDinh Nguyen {
3701880e46f2SMarek Vasut 	/*
3702880e46f2SMarek Vasut 	 * Initialize the register file with the correct data.
3703880e46f2SMarek Vasut 	 * Compute usable version of value in case we skip full
3704880e46f2SMarek Vasut 	 * computation later.
3705880e46f2SMarek Vasut 	 */
3706880e46f2SMarek Vasut 	writel(DIV_ROUND_UP(IO_DELAY_PER_OPA_TAP, IO_DELAY_PER_DCHAIN_TAP) - 1,
3707880e46f2SMarek Vasut 	       &sdr_reg_file->dtaps_per_ptap);
3708880e46f2SMarek Vasut 
3709880e46f2SMarek Vasut 	/* trk_sample_count */
3710880e46f2SMarek Vasut 	writel(7500, &sdr_reg_file->trk_sample_count);
3711880e46f2SMarek Vasut 
3712880e46f2SMarek Vasut 	/* longidle outer loop [15:0] */
3713880e46f2SMarek Vasut 	writel((10 << 16) | (100 << 0), &sdr_reg_file->trk_longidle);
37143da42859SDinh Nguyen 
37153da42859SDinh Nguyen 	/*
3716880e46f2SMarek Vasut 	 * longidle sample count [31:24]
3717880e46f2SMarek Vasut 	 * trfc, worst case of 933Mhz 4Gb [23:16]
3718880e46f2SMarek Vasut 	 * trcd, worst case [15:8]
3719880e46f2SMarek Vasut 	 * vfifo wait [7:0]
37203da42859SDinh Nguyen 	 */
3721880e46f2SMarek Vasut 	writel((243 << 24) | (14 << 16) | (10 << 8) | (4 << 0),
3722880e46f2SMarek Vasut 	       &sdr_reg_file->delays);
37233da42859SDinh Nguyen 
37243da42859SDinh Nguyen 	/* mux delay */
3725880e46f2SMarek Vasut 	writel((RW_MGR_IDLE << 24) | (RW_MGR_ACTIVATE_1 << 16) |
3726880e46f2SMarek Vasut 	       (RW_MGR_SGLE_READ << 8) | (RW_MGR_PRECHARGE_ALL << 0),
3727880e46f2SMarek Vasut 	       &sdr_reg_file->trk_rw_mgr_addr);
37283da42859SDinh Nguyen 
3729880e46f2SMarek Vasut 	writel(RW_MGR_MEM_IF_READ_DQS_WIDTH,
3730880e46f2SMarek Vasut 	       &sdr_reg_file->trk_read_dqs_width);
37313da42859SDinh Nguyen 
3732880e46f2SMarek Vasut 	/* trefi [7:0] */
3733880e46f2SMarek Vasut 	writel((RW_MGR_REFRESH_ALL << 24) | (1000 << 0),
3734880e46f2SMarek Vasut 	       &sdr_reg_file->trk_rfsh);
37353da42859SDinh Nguyen }
37363da42859SDinh Nguyen 
37373da42859SDinh Nguyen int sdram_calibration_full(void)
37383da42859SDinh Nguyen {
37393da42859SDinh Nguyen 	struct param_type my_param;
37403da42859SDinh Nguyen 	struct gbl_type my_gbl;
37413da42859SDinh Nguyen 	uint32_t pass;
374284e0b0cfSMarek Vasut 
374384e0b0cfSMarek Vasut 	memset(&my_param, 0, sizeof(my_param));
374484e0b0cfSMarek Vasut 	memset(&my_gbl, 0, sizeof(my_gbl));
37453da42859SDinh Nguyen 
37463da42859SDinh Nguyen 	param = &my_param;
37473da42859SDinh Nguyen 	gbl = &my_gbl;
37483da42859SDinh Nguyen 
37493da42859SDinh Nguyen 	/* Set the calibration enabled by default */
37503da42859SDinh Nguyen 	gbl->phy_debug_mode_flags |= PHY_DEBUG_ENABLE_CAL_RPT;
37513da42859SDinh Nguyen 	/*
37523da42859SDinh Nguyen 	 * Only sweep all groups (regardless of fail state) by default
37533da42859SDinh Nguyen 	 * Set enabled read test by default.
37543da42859SDinh Nguyen 	 */
37553da42859SDinh Nguyen #if DISABLE_GUARANTEED_READ
37563da42859SDinh Nguyen 	gbl->phy_debug_mode_flags |= PHY_DEBUG_DISABLE_GUARANTEED_READ;
37573da42859SDinh Nguyen #endif
37583da42859SDinh Nguyen 	/* Initialize the register file */
37593da42859SDinh Nguyen 	initialize_reg_file();
37603da42859SDinh Nguyen 
37613da42859SDinh Nguyen 	/* Initialize any PHY CSR */
37623da42859SDinh Nguyen 	initialize_hps_phy();
37633da42859SDinh Nguyen 
37643da42859SDinh Nguyen 	scc_mgr_initialize();
37653da42859SDinh Nguyen 
37663da42859SDinh Nguyen 	initialize_tracking();
37673da42859SDinh Nguyen 
37683da42859SDinh Nguyen 	printf("%s: Preparing to start memory calibration\n", __FILE__);
37693da42859SDinh Nguyen 
37703da42859SDinh Nguyen 	debug("%s:%d\n", __func__, __LINE__);
377123f62b36SMarek Vasut 	debug_cond(DLEVEL == 1,
377223f62b36SMarek Vasut 		   "DDR3 FULL_RATE ranks=%u cs/dimm=%u dq/dqs=%u,%u vg/dqs=%u,%u ",
377323f62b36SMarek Vasut 		   RW_MGR_MEM_NUMBER_OF_RANKS, RW_MGR_MEM_NUMBER_OF_CS_PER_DIMM,
377423f62b36SMarek Vasut 		   RW_MGR_MEM_DQ_PER_READ_DQS, RW_MGR_MEM_DQ_PER_WRITE_DQS,
377523f62b36SMarek Vasut 		   RW_MGR_MEM_VIRTUAL_GROUPS_PER_READ_DQS,
377623f62b36SMarek Vasut 		   RW_MGR_MEM_VIRTUAL_GROUPS_PER_WRITE_DQS);
377723f62b36SMarek Vasut 	debug_cond(DLEVEL == 1,
377823f62b36SMarek Vasut 		   "dqs=%u,%u dq=%u dm=%u ptap_delay=%u dtap_delay=%u ",
377923f62b36SMarek Vasut 		   RW_MGR_MEM_IF_READ_DQS_WIDTH, RW_MGR_MEM_IF_WRITE_DQS_WIDTH,
378023f62b36SMarek Vasut 		   RW_MGR_MEM_DATA_WIDTH, RW_MGR_MEM_DATA_MASK_WIDTH,
378123f62b36SMarek Vasut 		   IO_DELAY_PER_OPA_TAP, IO_DELAY_PER_DCHAIN_TAP);
378223f62b36SMarek Vasut 	debug_cond(DLEVEL == 1, "dtap_dqsen_delay=%u, dll=%u",
378323f62b36SMarek Vasut 		   IO_DELAY_PER_DQS_EN_DCHAIN_TAP, IO_DLL_CHAIN_LENGTH);
378423f62b36SMarek Vasut 	debug_cond(DLEVEL == 1, "max values: en_p=%u dqdqs_p=%u en_d=%u dqs_in_d=%u ",
378523f62b36SMarek Vasut 		   IO_DQS_EN_PHASE_MAX, IO_DQDQS_OUT_PHASE_MAX,
378623f62b36SMarek Vasut 		   IO_DQS_EN_DELAY_MAX, IO_DQS_IN_DELAY_MAX);
378723f62b36SMarek Vasut 	debug_cond(DLEVEL == 1, "io_in_d=%u io_out1_d=%u io_out2_d=%u ",
378823f62b36SMarek Vasut 		   IO_IO_IN_DELAY_MAX, IO_IO_OUT1_DELAY_MAX,
378923f62b36SMarek Vasut 		   IO_IO_OUT2_DELAY_MAX);
379023f62b36SMarek Vasut 	debug_cond(DLEVEL == 1, "dqs_in_reserve=%u dqs_out_reserve=%u\n",
379123f62b36SMarek Vasut 		   IO_DQS_IN_RESERVE, IO_DQS_OUT_RESERVE);
37923da42859SDinh Nguyen 
37933da42859SDinh Nguyen 	hc_initialize_rom_data();
37943da42859SDinh Nguyen 
37953da42859SDinh Nguyen 	/* update info for sims */
37963da42859SDinh Nguyen 	reg_file_set_stage(CAL_STAGE_NIL);
37973da42859SDinh Nguyen 	reg_file_set_group(0);
37983da42859SDinh Nguyen 
37993da42859SDinh Nguyen 	/*
38003da42859SDinh Nguyen 	 * Load global needed for those actions that require
38013da42859SDinh Nguyen 	 * some dynamic calibration support.
38023da42859SDinh Nguyen 	 */
38033da42859SDinh Nguyen 	dyn_calib_steps = STATIC_CALIB_STEPS;
38043da42859SDinh Nguyen 	/*
38053da42859SDinh Nguyen 	 * Load global to allow dynamic selection of delay loop settings
38063da42859SDinh Nguyen 	 * based on calibration mode.
38073da42859SDinh Nguyen 	 */
38083da42859SDinh Nguyen 	if (!(dyn_calib_steps & CALIB_SKIP_DELAY_LOOPS))
38093da42859SDinh Nguyen 		skip_delay_mask = 0xff;
38103da42859SDinh Nguyen 	else
38113da42859SDinh Nguyen 		skip_delay_mask = 0x0;
38123da42859SDinh Nguyen 
38133da42859SDinh Nguyen 	pass = run_mem_calibrate();
381423a040c0SMarek Vasut 	debug_mem_calibrate(pass);
38153da42859SDinh Nguyen 	return pass;
38163da42859SDinh Nguyen }
3817