xref: /rk3399_rockchip-uboot/drivers/ddr/altera/sequencer.c (revision 16cfc4b987c7078bb93da9b35c1956d1857207be)
13da42859SDinh Nguyen /*
23da42859SDinh Nguyen  * Copyright Altera Corporation (C) 2012-2015
33da42859SDinh Nguyen  *
43da42859SDinh Nguyen  * SPDX-License-Identifier:    BSD-3-Clause
53da42859SDinh Nguyen  */
63da42859SDinh Nguyen 
73da42859SDinh Nguyen #include <common.h>
83da42859SDinh Nguyen #include <asm/io.h>
93da42859SDinh Nguyen #include <asm/arch/sdram.h>
1004372fb8SMarek Vasut #include <errno.h>
113da42859SDinh Nguyen #include "sequencer.h"
123da42859SDinh Nguyen #include "sequencer_auto.h"
133da42859SDinh Nguyen #include "sequencer_auto_ac_init.h"
143da42859SDinh Nguyen #include "sequencer_auto_inst_init.h"
153da42859SDinh Nguyen #include "sequencer_defines.h"
163da42859SDinh Nguyen 
173da42859SDinh Nguyen static struct socfpga_sdr_rw_load_manager *sdr_rw_load_mgr_regs =
186afb4fe2SMarek Vasut 	(struct socfpga_sdr_rw_load_manager *)(SDR_PHYGRP_RWMGRGRP_ADDRESS | 0x800);
193da42859SDinh Nguyen 
203da42859SDinh Nguyen static struct socfpga_sdr_rw_load_jump_manager *sdr_rw_load_jump_mgr_regs =
216afb4fe2SMarek Vasut 	(struct socfpga_sdr_rw_load_jump_manager *)(SDR_PHYGRP_RWMGRGRP_ADDRESS | 0xC00);
223da42859SDinh Nguyen 
233da42859SDinh Nguyen static struct socfpga_sdr_reg_file *sdr_reg_file =
24a1c654a8SMarek Vasut 	(struct socfpga_sdr_reg_file *)SDR_PHYGRP_REGFILEGRP_ADDRESS;
253da42859SDinh Nguyen 
263da42859SDinh Nguyen static struct socfpga_sdr_scc_mgr *sdr_scc_mgr =
27e79025a7SMarek Vasut 	(struct socfpga_sdr_scc_mgr *)(SDR_PHYGRP_SCCGRP_ADDRESS | 0xe00);
283da42859SDinh Nguyen 
293da42859SDinh Nguyen static struct socfpga_phy_mgr_cmd *phy_mgr_cmd =
301bc6f14aSMarek Vasut 	(struct socfpga_phy_mgr_cmd *)SDR_PHYGRP_PHYMGRGRP_ADDRESS;
313da42859SDinh Nguyen 
323da42859SDinh Nguyen static struct socfpga_phy_mgr_cfg *phy_mgr_cfg =
331bc6f14aSMarek Vasut 	(struct socfpga_phy_mgr_cfg *)(SDR_PHYGRP_PHYMGRGRP_ADDRESS | 0x40);
343da42859SDinh Nguyen 
353da42859SDinh Nguyen static struct socfpga_data_mgr *data_mgr =
36c4815f76SMarek Vasut 	(struct socfpga_data_mgr *)SDR_PHYGRP_DATAMGRGRP_ADDRESS;
373da42859SDinh Nguyen 
386cb9f167SMarek Vasut static struct socfpga_sdr_ctrl *sdr_ctrl =
396cb9f167SMarek Vasut 	(struct socfpga_sdr_ctrl *)SDR_CTRLGRP_ADDRESS;
406cb9f167SMarek Vasut 
413da42859SDinh Nguyen #define DELTA_D		1
423da42859SDinh Nguyen 
433da42859SDinh Nguyen /*
443da42859SDinh Nguyen  * In order to reduce ROM size, most of the selectable calibration steps are
453da42859SDinh Nguyen  * decided at compile time based on the user's calibration mode selection,
463da42859SDinh Nguyen  * as captured by the STATIC_CALIB_STEPS selection below.
473da42859SDinh Nguyen  *
483da42859SDinh Nguyen  * However, to support simulation-time selection of fast simulation mode, where
493da42859SDinh Nguyen  * we skip everything except the bare minimum, we need a few of the steps to
503da42859SDinh Nguyen  * be dynamic.  In those cases, we either use the DYNAMIC_CALIB_STEPS for the
513da42859SDinh Nguyen  * check, which is based on the rtl-supplied value, or we dynamically compute
523da42859SDinh Nguyen  * the value to use based on the dynamically-chosen calibration mode
533da42859SDinh Nguyen  */
543da42859SDinh Nguyen 
553da42859SDinh Nguyen #define DLEVEL 0
563da42859SDinh Nguyen #define STATIC_IN_RTL_SIM 0
573da42859SDinh Nguyen #define STATIC_SKIP_DELAY_LOOPS 0
583da42859SDinh Nguyen 
593da42859SDinh Nguyen #define STATIC_CALIB_STEPS (STATIC_IN_RTL_SIM | CALIB_SKIP_FULL_TEST | \
603da42859SDinh Nguyen 	STATIC_SKIP_DELAY_LOOPS)
613da42859SDinh Nguyen 
623da42859SDinh Nguyen /* calibration steps requested by the rtl */
633da42859SDinh Nguyen uint16_t dyn_calib_steps;
643da42859SDinh Nguyen 
653da42859SDinh Nguyen /*
663da42859SDinh Nguyen  * To make CALIB_SKIP_DELAY_LOOPS a dynamic conditional option
673da42859SDinh Nguyen  * instead of static, we use boolean logic to select between
683da42859SDinh Nguyen  * non-skip and skip values
693da42859SDinh Nguyen  *
703da42859SDinh Nguyen  * The mask is set to include all bits when not-skipping, but is
713da42859SDinh Nguyen  * zero when skipping
723da42859SDinh Nguyen  */
733da42859SDinh Nguyen 
743da42859SDinh Nguyen uint16_t skip_delay_mask;	/* mask off bits when skipping/not-skipping */
753da42859SDinh Nguyen 
763da42859SDinh Nguyen #define SKIP_DELAY_LOOP_VALUE_OR_ZERO(non_skip_value) \
773da42859SDinh Nguyen 	((non_skip_value) & skip_delay_mask)
783da42859SDinh Nguyen 
793da42859SDinh Nguyen struct gbl_type *gbl;
803da42859SDinh Nguyen struct param_type *param;
813da42859SDinh Nguyen uint32_t curr_shadow_reg;
823da42859SDinh Nguyen 
833da42859SDinh Nguyen static uint32_t rw_mgr_mem_calibrate_write_test(uint32_t rank_bgn,
843da42859SDinh Nguyen 	uint32_t write_group, uint32_t use_dm,
853da42859SDinh Nguyen 	uint32_t all_correct, uint32_t *bit_chk, uint32_t all_ranks);
863da42859SDinh Nguyen 
873da42859SDinh Nguyen static void set_failing_group_stage(uint32_t group, uint32_t stage,
883da42859SDinh Nguyen 	uint32_t substage)
893da42859SDinh Nguyen {
903da42859SDinh Nguyen 	/*
913da42859SDinh Nguyen 	 * Only set the global stage if there was not been any other
923da42859SDinh Nguyen 	 * failing group
933da42859SDinh Nguyen 	 */
943da42859SDinh Nguyen 	if (gbl->error_stage == CAL_STAGE_NIL)	{
953da42859SDinh Nguyen 		gbl->error_substage = substage;
963da42859SDinh Nguyen 		gbl->error_stage = stage;
973da42859SDinh Nguyen 		gbl->error_group = group;
983da42859SDinh Nguyen 	}
993da42859SDinh Nguyen }
1003da42859SDinh Nguyen 
1012c0d2d9cSMarek Vasut static void reg_file_set_group(u16 set_group)
1023da42859SDinh Nguyen {
1032c0d2d9cSMarek Vasut 	clrsetbits_le32(&sdr_reg_file->cur_stage, 0xffff0000, set_group << 16);
1043da42859SDinh Nguyen }
1053da42859SDinh Nguyen 
1062c0d2d9cSMarek Vasut static void reg_file_set_stage(u8 set_stage)
1073da42859SDinh Nguyen {
1082c0d2d9cSMarek Vasut 	clrsetbits_le32(&sdr_reg_file->cur_stage, 0xffff, set_stage & 0xff);
1093da42859SDinh Nguyen }
1103da42859SDinh Nguyen 
1112c0d2d9cSMarek Vasut static void reg_file_set_sub_stage(u8 set_sub_stage)
1123da42859SDinh Nguyen {
1132c0d2d9cSMarek Vasut 	set_sub_stage &= 0xff;
1142c0d2d9cSMarek Vasut 	clrsetbits_le32(&sdr_reg_file->cur_stage, 0xff00, set_sub_stage << 8);
1153da42859SDinh Nguyen }
1163da42859SDinh Nguyen 
1177c89c2d9SMarek Vasut /**
1187c89c2d9SMarek Vasut  * phy_mgr_initialize() - Initialize PHY Manager
1197c89c2d9SMarek Vasut  *
1207c89c2d9SMarek Vasut  * Initialize PHY Manager.
1217c89c2d9SMarek Vasut  */
1229fa9c90eSMarek Vasut static void phy_mgr_initialize(void)
1233da42859SDinh Nguyen {
1247c89c2d9SMarek Vasut 	u32 ratio;
1257c89c2d9SMarek Vasut 
1263da42859SDinh Nguyen 	debug("%s:%d\n", __func__, __LINE__);
1277c89c2d9SMarek Vasut 	/* Calibration has control over path to memory */
1283da42859SDinh Nguyen 	/*
1293da42859SDinh Nguyen 	 * In Hard PHY this is a 2-bit control:
1303da42859SDinh Nguyen 	 * 0: AFI Mux Select
1313da42859SDinh Nguyen 	 * 1: DDIO Mux Select
1323da42859SDinh Nguyen 	 */
1331273dd9eSMarek Vasut 	writel(0x3, &phy_mgr_cfg->mux_sel);
1343da42859SDinh Nguyen 
1353da42859SDinh Nguyen 	/* USER memory clock is not stable we begin initialization  */
1361273dd9eSMarek Vasut 	writel(0, &phy_mgr_cfg->reset_mem_stbl);
1373da42859SDinh Nguyen 
1383da42859SDinh Nguyen 	/* USER calibration status all set to zero */
1391273dd9eSMarek Vasut 	writel(0, &phy_mgr_cfg->cal_status);
1403da42859SDinh Nguyen 
1411273dd9eSMarek Vasut 	writel(0, &phy_mgr_cfg->cal_debug_info);
1423da42859SDinh Nguyen 
1437c89c2d9SMarek Vasut 	/* Init params only if we do NOT skip calibration. */
1447c89c2d9SMarek Vasut 	if ((dyn_calib_steps & CALIB_SKIP_ALL) == CALIB_SKIP_ALL)
1457c89c2d9SMarek Vasut 		return;
1467c89c2d9SMarek Vasut 
1477c89c2d9SMarek Vasut 	ratio = RW_MGR_MEM_DQ_PER_READ_DQS /
1487c89c2d9SMarek Vasut 		RW_MGR_MEM_VIRTUAL_GROUPS_PER_READ_DQS;
1497c89c2d9SMarek Vasut 	param->read_correct_mask_vg = (1 << ratio) - 1;
1507c89c2d9SMarek Vasut 	param->write_correct_mask_vg = (1 << ratio) - 1;
1517c89c2d9SMarek Vasut 	param->read_correct_mask = (1 << RW_MGR_MEM_DQ_PER_READ_DQS) - 1;
1527c89c2d9SMarek Vasut 	param->write_correct_mask = (1 << RW_MGR_MEM_DQ_PER_WRITE_DQS) - 1;
1537c89c2d9SMarek Vasut 	ratio = RW_MGR_MEM_DATA_WIDTH /
1547c89c2d9SMarek Vasut 		RW_MGR_MEM_DATA_MASK_WIDTH;
1557c89c2d9SMarek Vasut 	param->dm_correct_mask = (1 << ratio) - 1;
1563da42859SDinh Nguyen }
1573da42859SDinh Nguyen 
158080bf64eSMarek Vasut /**
159080bf64eSMarek Vasut  * set_rank_and_odt_mask() - Set Rank and ODT mask
160080bf64eSMarek Vasut  * @rank:	Rank mask
161080bf64eSMarek Vasut  * @odt_mode:	ODT mode, OFF or READ_WRITE
162080bf64eSMarek Vasut  *
163080bf64eSMarek Vasut  * Set Rank and ODT mask (On-Die Termination).
164080bf64eSMarek Vasut  */
165b2dfd100SMarek Vasut static void set_rank_and_odt_mask(const u32 rank, const u32 odt_mode)
1663da42859SDinh Nguyen {
167b2dfd100SMarek Vasut 	u32 odt_mask_0 = 0;
168b2dfd100SMarek Vasut 	u32 odt_mask_1 = 0;
169b2dfd100SMarek Vasut 	u32 cs_and_odt_mask;
1703da42859SDinh Nguyen 
171b2dfd100SMarek Vasut 	if (odt_mode == RW_MGR_ODT_MODE_OFF) {
172b2dfd100SMarek Vasut 		odt_mask_0 = 0x0;
173b2dfd100SMarek Vasut 		odt_mask_1 = 0x0;
174b2dfd100SMarek Vasut 	} else {	/* RW_MGR_ODT_MODE_READ_WRITE */
175287cdf6bSMarek Vasut 		switch (RW_MGR_MEM_NUMBER_OF_RANKS) {
176287cdf6bSMarek Vasut 		case 1:	/* 1 Rank */
177287cdf6bSMarek Vasut 			/* Read: ODT = 0 ; Write: ODT = 1 */
1783da42859SDinh Nguyen 			odt_mask_0 = 0x0;
1793da42859SDinh Nguyen 			odt_mask_1 = 0x1;
180287cdf6bSMarek Vasut 			break;
181287cdf6bSMarek Vasut 		case 2:	/* 2 Ranks */
1823da42859SDinh Nguyen 			if (RW_MGR_MEM_NUMBER_OF_CS_PER_DIMM == 1) {
183080bf64eSMarek Vasut 				/*
184080bf64eSMarek Vasut 				 * - Dual-Slot , Single-Rank (1 CS per DIMM)
1853da42859SDinh Nguyen 				 *   OR
186080bf64eSMarek Vasut 				 * - RDIMM, 4 total CS (2 CS per DIMM, 2 DIMM)
187080bf64eSMarek Vasut 				 *
188080bf64eSMarek Vasut 				 * Since MEM_NUMBER_OF_RANKS is 2, they
189080bf64eSMarek Vasut 				 * are both single rank with 2 CS each
190080bf64eSMarek Vasut 				 * (special for RDIMM).
191080bf64eSMarek Vasut 				 *
1923da42859SDinh Nguyen 				 * Read: Turn on ODT on the opposite rank
1933da42859SDinh Nguyen 				 * Write: Turn on ODT on all ranks
1943da42859SDinh Nguyen 				 */
1953da42859SDinh Nguyen 				odt_mask_0 = 0x3 & ~(1 << rank);
1963da42859SDinh Nguyen 				odt_mask_1 = 0x3;
1973da42859SDinh Nguyen 			} else {
1983da42859SDinh Nguyen 				/*
199080bf64eSMarek Vasut 				 * - Single-Slot , Dual-Rank (2 CS per DIMM)
200080bf64eSMarek Vasut 				 *
201080bf64eSMarek Vasut 				 * Read: Turn on ODT off on all ranks
202080bf64eSMarek Vasut 				 * Write: Turn on ODT on active rank
2033da42859SDinh Nguyen 				 */
2043da42859SDinh Nguyen 				odt_mask_0 = 0x0;
2053da42859SDinh Nguyen 				odt_mask_1 = 0x3 & (1 << rank);
2063da42859SDinh Nguyen 			}
207287cdf6bSMarek Vasut 			break;
208287cdf6bSMarek Vasut 		case 4:	/* 4 Ranks */
209287cdf6bSMarek Vasut 			/* Read:
2103da42859SDinh Nguyen 			 * ----------+-----------------------+
2113da42859SDinh Nguyen 			 *           |         ODT           |
2123da42859SDinh Nguyen 			 * Read From +-----------------------+
2133da42859SDinh Nguyen 			 *   Rank    |  3  |  2  |  1  |  0  |
2143da42859SDinh Nguyen 			 * ----------+-----+-----+-----+-----+
2153da42859SDinh Nguyen 			 *     0     |  0  |  1  |  0  |  0  |
2163da42859SDinh Nguyen 			 *     1     |  1  |  0  |  0  |  0  |
2173da42859SDinh Nguyen 			 *     2     |  0  |  0  |  0  |  1  |
2183da42859SDinh Nguyen 			 *     3     |  0  |  0  |  1  |  0  |
2193da42859SDinh Nguyen 			 * ----------+-----+-----+-----+-----+
2203da42859SDinh Nguyen 			 *
2213da42859SDinh Nguyen 			 * Write:
2223da42859SDinh Nguyen 			 * ----------+-----------------------+
2233da42859SDinh Nguyen 			 *           |         ODT           |
2243da42859SDinh Nguyen 			 * Write To  +-----------------------+
2253da42859SDinh Nguyen 			 *   Rank    |  3  |  2  |  1  |  0  |
2263da42859SDinh Nguyen 			 * ----------+-----+-----+-----+-----+
2273da42859SDinh Nguyen 			 *     0     |  0  |  1  |  0  |  1  |
2283da42859SDinh Nguyen 			 *     1     |  1  |  0  |  1  |  0  |
2293da42859SDinh Nguyen 			 *     2     |  0  |  1  |  0  |  1  |
2303da42859SDinh Nguyen 			 *     3     |  1  |  0  |  1  |  0  |
2313da42859SDinh Nguyen 			 * ----------+-----+-----+-----+-----+
2323da42859SDinh Nguyen 			 */
2333da42859SDinh Nguyen 			switch (rank) {
2343da42859SDinh Nguyen 			case 0:
2353da42859SDinh Nguyen 				odt_mask_0 = 0x4;
2363da42859SDinh Nguyen 				odt_mask_1 = 0x5;
2373da42859SDinh Nguyen 				break;
2383da42859SDinh Nguyen 			case 1:
2393da42859SDinh Nguyen 				odt_mask_0 = 0x8;
2403da42859SDinh Nguyen 				odt_mask_1 = 0xA;
2413da42859SDinh Nguyen 				break;
2423da42859SDinh Nguyen 			case 2:
2433da42859SDinh Nguyen 				odt_mask_0 = 0x1;
2443da42859SDinh Nguyen 				odt_mask_1 = 0x5;
2453da42859SDinh Nguyen 				break;
2463da42859SDinh Nguyen 			case 3:
2473da42859SDinh Nguyen 				odt_mask_0 = 0x2;
2483da42859SDinh Nguyen 				odt_mask_1 = 0xA;
2493da42859SDinh Nguyen 				break;
2503da42859SDinh Nguyen 			}
251287cdf6bSMarek Vasut 			break;
2523da42859SDinh Nguyen 		}
2533da42859SDinh Nguyen 	}
2543da42859SDinh Nguyen 
255b2dfd100SMarek Vasut 	cs_and_odt_mask = (0xFF & ~(1 << rank)) |
2563da42859SDinh Nguyen 			  ((0xFF & odt_mask_0) << 8) |
2573da42859SDinh Nguyen 			  ((0xFF & odt_mask_1) << 16);
2581273dd9eSMarek Vasut 	writel(cs_and_odt_mask, SDR_PHYGRP_RWMGRGRP_ADDRESS |
2591273dd9eSMarek Vasut 				RW_MGR_SET_CS_AND_ODT_MASK_OFFSET);
2603da42859SDinh Nguyen }
2613da42859SDinh Nguyen 
262c76976d9SMarek Vasut /**
263c76976d9SMarek Vasut  * scc_mgr_set() - Set SCC Manager register
264c76976d9SMarek Vasut  * @off:	Base offset in SCC Manager space
265c76976d9SMarek Vasut  * @grp:	Read/Write group
266c76976d9SMarek Vasut  * @val:	Value to be set
267c76976d9SMarek Vasut  *
268c76976d9SMarek Vasut  * This function sets the SCC Manager (Scan Chain Control Manager) register.
269c76976d9SMarek Vasut  */
270c76976d9SMarek Vasut static void scc_mgr_set(u32 off, u32 grp, u32 val)
271c76976d9SMarek Vasut {
272c76976d9SMarek Vasut 	writel(val, SDR_PHYGRP_SCCGRP_ADDRESS | off | (grp << 2));
273c76976d9SMarek Vasut }
274c76976d9SMarek Vasut 
275e893f4dcSMarek Vasut /**
276e893f4dcSMarek Vasut  * scc_mgr_initialize() - Initialize SCC Manager registers
277e893f4dcSMarek Vasut  *
278e893f4dcSMarek Vasut  * Initialize SCC Manager registers.
279e893f4dcSMarek Vasut  */
2803da42859SDinh Nguyen static void scc_mgr_initialize(void)
2813da42859SDinh Nguyen {
2823da42859SDinh Nguyen 	/*
283e893f4dcSMarek Vasut 	 * Clear register file for HPS. 16 (2^4) is the size of the
284e893f4dcSMarek Vasut 	 * full register file in the scc mgr:
285e893f4dcSMarek Vasut 	 *	RFILE_DEPTH = 1 + log2(MEM_DQ_PER_DQS + 1 + MEM_DM_PER_DQS +
286e893f4dcSMarek Vasut 	 *                             MEM_IF_READ_DQS_WIDTH - 1);
2873da42859SDinh Nguyen 	 */
288c76976d9SMarek Vasut 	int i;
289e893f4dcSMarek Vasut 
2903da42859SDinh Nguyen 	for (i = 0; i < 16; i++) {
2917ac40d25SMarek Vasut 		debug_cond(DLEVEL == 1, "%s:%d: Clearing SCC RFILE index %u\n",
2923da42859SDinh Nguyen 			   __func__, __LINE__, i);
293c76976d9SMarek Vasut 		scc_mgr_set(SCC_MGR_HHP_RFILE_OFFSET, 0, i);
2943da42859SDinh Nguyen 	}
2953da42859SDinh Nguyen }
2963da42859SDinh Nguyen 
2975ff825b8SMarek Vasut static void scc_mgr_set_dqdqs_output_phase(uint32_t write_group, uint32_t phase)
2985ff825b8SMarek Vasut {
299c76976d9SMarek Vasut 	scc_mgr_set(SCC_MGR_DQDQS_OUT_PHASE_OFFSET, write_group, phase);
3005ff825b8SMarek Vasut }
3015ff825b8SMarek Vasut 
3025ff825b8SMarek Vasut static void scc_mgr_set_dqs_bus_in_delay(uint32_t read_group, uint32_t delay)
3033da42859SDinh Nguyen {
304c76976d9SMarek Vasut 	scc_mgr_set(SCC_MGR_DQS_IN_DELAY_OFFSET, read_group, delay);
3053da42859SDinh Nguyen }
3063da42859SDinh Nguyen 
3073da42859SDinh Nguyen static void scc_mgr_set_dqs_en_phase(uint32_t read_group, uint32_t phase)
3083da42859SDinh Nguyen {
309c76976d9SMarek Vasut 	scc_mgr_set(SCC_MGR_DQS_EN_PHASE_OFFSET, read_group, phase);
3103da42859SDinh Nguyen }
3113da42859SDinh Nguyen 
3125ff825b8SMarek Vasut static void scc_mgr_set_dqs_en_delay(uint32_t read_group, uint32_t delay)
3135ff825b8SMarek Vasut {
314c76976d9SMarek Vasut 	scc_mgr_set(SCC_MGR_DQS_EN_DELAY_OFFSET, read_group, delay);
3155ff825b8SMarek Vasut }
3165ff825b8SMarek Vasut 
31732675249SMarek Vasut static void scc_mgr_set_dqs_io_in_delay(uint32_t delay)
3185ff825b8SMarek Vasut {
319c76976d9SMarek Vasut 	scc_mgr_set(SCC_MGR_IO_IN_DELAY_OFFSET, RW_MGR_MEM_DQ_PER_WRITE_DQS,
320c76976d9SMarek Vasut 		    delay);
3215ff825b8SMarek Vasut }
3225ff825b8SMarek Vasut 
3235ff825b8SMarek Vasut static void scc_mgr_set_dq_in_delay(uint32_t dq_in_group, uint32_t delay)
3245ff825b8SMarek Vasut {
325c76976d9SMarek Vasut 	scc_mgr_set(SCC_MGR_IO_IN_DELAY_OFFSET, dq_in_group, delay);
3265ff825b8SMarek Vasut }
3275ff825b8SMarek Vasut 
3285ff825b8SMarek Vasut static void scc_mgr_set_dq_out1_delay(uint32_t dq_in_group, uint32_t delay)
3295ff825b8SMarek Vasut {
330c76976d9SMarek Vasut 	scc_mgr_set(SCC_MGR_IO_OUT1_DELAY_OFFSET, dq_in_group, delay);
3315ff825b8SMarek Vasut }
3325ff825b8SMarek Vasut 
33332675249SMarek Vasut static void scc_mgr_set_dqs_out1_delay(uint32_t delay)
3345ff825b8SMarek Vasut {
335c76976d9SMarek Vasut 	scc_mgr_set(SCC_MGR_IO_OUT1_DELAY_OFFSET, RW_MGR_MEM_DQ_PER_WRITE_DQS,
336c76976d9SMarek Vasut 		    delay);
3375ff825b8SMarek Vasut }
3385ff825b8SMarek Vasut 
3395ff825b8SMarek Vasut static void scc_mgr_set_dm_out1_delay(uint32_t dm, uint32_t delay)
3405ff825b8SMarek Vasut {
341c76976d9SMarek Vasut 	scc_mgr_set(SCC_MGR_IO_OUT1_DELAY_OFFSET,
342c76976d9SMarek Vasut 		    RW_MGR_MEM_DQ_PER_WRITE_DQS + 1 + dm,
343c76976d9SMarek Vasut 		    delay);
3445ff825b8SMarek Vasut }
3455ff825b8SMarek Vasut 
3465ff825b8SMarek Vasut /* load up dqs config settings */
3475ff825b8SMarek Vasut static void scc_mgr_load_dqs(uint32_t dqs)
3485ff825b8SMarek Vasut {
3495ff825b8SMarek Vasut 	writel(dqs, &sdr_scc_mgr->dqs_ena);
3505ff825b8SMarek Vasut }
3515ff825b8SMarek Vasut 
3525ff825b8SMarek Vasut /* load up dqs io config settings */
3535ff825b8SMarek Vasut static void scc_mgr_load_dqs_io(void)
3545ff825b8SMarek Vasut {
3555ff825b8SMarek Vasut 	writel(0, &sdr_scc_mgr->dqs_io_ena);
3565ff825b8SMarek Vasut }
3575ff825b8SMarek Vasut 
3585ff825b8SMarek Vasut /* load up dq config settings */
3595ff825b8SMarek Vasut static void scc_mgr_load_dq(uint32_t dq_in_group)
3605ff825b8SMarek Vasut {
3615ff825b8SMarek Vasut 	writel(dq_in_group, &sdr_scc_mgr->dq_ena);
3625ff825b8SMarek Vasut }
3635ff825b8SMarek Vasut 
3645ff825b8SMarek Vasut /* load up dm config settings */
3655ff825b8SMarek Vasut static void scc_mgr_load_dm(uint32_t dm)
3665ff825b8SMarek Vasut {
3675ff825b8SMarek Vasut 	writel(dm, &sdr_scc_mgr->dm_ena);
3685ff825b8SMarek Vasut }
3695ff825b8SMarek Vasut 
3700b69b807SMarek Vasut /**
3710b69b807SMarek Vasut  * scc_mgr_set_all_ranks() - Set SCC Manager register for all ranks
3720b69b807SMarek Vasut  * @off:	Base offset in SCC Manager space
3730b69b807SMarek Vasut  * @grp:	Read/Write group
3740b69b807SMarek Vasut  * @val:	Value to be set
3750b69b807SMarek Vasut  * @update:	If non-zero, trigger SCC Manager update for all ranks
3760b69b807SMarek Vasut  *
3770b69b807SMarek Vasut  * This function sets the SCC Manager (Scan Chain Control Manager) register
3780b69b807SMarek Vasut  * and optionally triggers the SCC update for all ranks.
3790b69b807SMarek Vasut  */
3800b69b807SMarek Vasut static void scc_mgr_set_all_ranks(const u32 off, const u32 grp, const u32 val,
3810b69b807SMarek Vasut 				  const int update)
3823da42859SDinh Nguyen {
3830b69b807SMarek Vasut 	u32 r;
3843da42859SDinh Nguyen 
3853da42859SDinh Nguyen 	for (r = 0; r < RW_MGR_MEM_NUMBER_OF_RANKS;
3863da42859SDinh Nguyen 	     r += NUM_RANKS_PER_SHADOW_REG) {
3870b69b807SMarek Vasut 		scc_mgr_set(off, grp, val);
388162d60efSMarek Vasut 
3890b69b807SMarek Vasut 		if (update || (r == 0)) {
3900b69b807SMarek Vasut 			writel(grp, &sdr_scc_mgr->dqs_ena);
3910b69b807SMarek Vasut 			writel(0, &sdr_scc_mgr->update);
3920b69b807SMarek Vasut 		}
3930b69b807SMarek Vasut 	}
3940b69b807SMarek Vasut }
3950b69b807SMarek Vasut 
3960b69b807SMarek Vasut static void scc_mgr_set_dqs_en_phase_all_ranks(u32 read_group, u32 phase)
3970b69b807SMarek Vasut {
3983da42859SDinh Nguyen 	/*
3993da42859SDinh Nguyen 	 * USER although the h/w doesn't support different phases per
4003da42859SDinh Nguyen 	 * shadow register, for simplicity our scc manager modeling
4013da42859SDinh Nguyen 	 * keeps different phase settings per shadow reg, and it's
4023da42859SDinh Nguyen 	 * important for us to keep them in sync to match h/w.
4033da42859SDinh Nguyen 	 * for efficiency, the scan chain update should occur only
4043da42859SDinh Nguyen 	 * once to sr0.
4053da42859SDinh Nguyen 	 */
4060b69b807SMarek Vasut 	scc_mgr_set_all_ranks(SCC_MGR_DQS_EN_PHASE_OFFSET,
4070b69b807SMarek Vasut 			      read_group, phase, 0);
4083da42859SDinh Nguyen }
4093da42859SDinh Nguyen 
4103da42859SDinh Nguyen static void scc_mgr_set_dqdqs_output_phase_all_ranks(uint32_t write_group,
4113da42859SDinh Nguyen 						     uint32_t phase)
4123da42859SDinh Nguyen {
4133da42859SDinh Nguyen 	/*
4143da42859SDinh Nguyen 	 * USER although the h/w doesn't support different phases per
4153da42859SDinh Nguyen 	 * shadow register, for simplicity our scc manager modeling
4163da42859SDinh Nguyen 	 * keeps different phase settings per shadow reg, and it's
4173da42859SDinh Nguyen 	 * important for us to keep them in sync to match h/w.
4183da42859SDinh Nguyen 	 * for efficiency, the scan chain update should occur only
4193da42859SDinh Nguyen 	 * once to sr0.
4203da42859SDinh Nguyen 	 */
4210b69b807SMarek Vasut 	scc_mgr_set_all_ranks(SCC_MGR_DQDQS_OUT_PHASE_OFFSET,
4220b69b807SMarek Vasut 			      write_group, phase, 0);
4233da42859SDinh Nguyen }
4243da42859SDinh Nguyen 
4253da42859SDinh Nguyen static void scc_mgr_set_dqs_en_delay_all_ranks(uint32_t read_group,
4263da42859SDinh Nguyen 					       uint32_t delay)
4273da42859SDinh Nguyen {
4283da42859SDinh Nguyen 	/*
4293da42859SDinh Nguyen 	 * In shadow register mode, the T11 settings are stored in
4303da42859SDinh Nguyen 	 * registers in the core, which are updated by the DQS_ENA
4313da42859SDinh Nguyen 	 * signals. Not issuing the SCC_MGR_UPD command allows us to
4323da42859SDinh Nguyen 	 * save lots of rank switching overhead, by calling
4333da42859SDinh Nguyen 	 * select_shadow_regs_for_update with update_scan_chains
4343da42859SDinh Nguyen 	 * set to 0.
4353da42859SDinh Nguyen 	 */
4360b69b807SMarek Vasut 	scc_mgr_set_all_ranks(SCC_MGR_DQS_EN_DELAY_OFFSET,
4370b69b807SMarek Vasut 			      read_group, delay, 1);
4381273dd9eSMarek Vasut 	writel(0, &sdr_scc_mgr->update);
4393da42859SDinh Nguyen }
4403da42859SDinh Nguyen 
4415be355c1SMarek Vasut /**
4425be355c1SMarek Vasut  * scc_mgr_set_oct_out1_delay() - Set OCT output delay
4435be355c1SMarek Vasut  * @write_group:	Write group
4445be355c1SMarek Vasut  * @delay:		Delay value
4455be355c1SMarek Vasut  *
4465be355c1SMarek Vasut  * This function sets the OCT output delay in SCC manager.
4475be355c1SMarek Vasut  */
4485be355c1SMarek Vasut static void scc_mgr_set_oct_out1_delay(const u32 write_group, const u32 delay)
4493da42859SDinh Nguyen {
4505be355c1SMarek Vasut 	const int ratio = RW_MGR_MEM_IF_READ_DQS_WIDTH /
4515be355c1SMarek Vasut 			  RW_MGR_MEM_IF_WRITE_DQS_WIDTH;
4525be355c1SMarek Vasut 	const int base = write_group * ratio;
4535be355c1SMarek Vasut 	int i;
4543da42859SDinh Nguyen 	/*
4553da42859SDinh Nguyen 	 * Load the setting in the SCC manager
4563da42859SDinh Nguyen 	 * Although OCT affects only write data, the OCT delay is controlled
4573da42859SDinh Nguyen 	 * by the DQS logic block which is instantiated once per read group.
4583da42859SDinh Nguyen 	 * For protocols where a write group consists of multiple read groups,
4593da42859SDinh Nguyen 	 * the setting must be set multiple times.
4603da42859SDinh Nguyen 	 */
4615be355c1SMarek Vasut 	for (i = 0; i < ratio; i++)
4625be355c1SMarek Vasut 		scc_mgr_set(SCC_MGR_OCT_OUT1_DELAY_OFFSET, base + i, delay);
4633da42859SDinh Nguyen }
4643da42859SDinh Nguyen 
46537a37ca7SMarek Vasut /**
46637a37ca7SMarek Vasut  * scc_mgr_set_hhp_extras() - Set HHP extras.
46737a37ca7SMarek Vasut  *
46837a37ca7SMarek Vasut  * Load the fixed setting in the SCC manager HHP extras.
46937a37ca7SMarek Vasut  */
4703da42859SDinh Nguyen static void scc_mgr_set_hhp_extras(void)
4713da42859SDinh Nguyen {
4723da42859SDinh Nguyen 	/*
4733da42859SDinh Nguyen 	 * Load the fixed setting in the SCC manager
47437a37ca7SMarek Vasut 	 * bits: 0:0 = 1'b1	- DQS bypass
47537a37ca7SMarek Vasut 	 * bits: 1:1 = 1'b1	- DQ bypass
4763da42859SDinh Nguyen 	 * bits: 4:2 = 3'b001	- rfifo_mode
4773da42859SDinh Nguyen 	 * bits: 6:5 = 2'b01	- rfifo clock_select
4783da42859SDinh Nguyen 	 * bits: 7:7 = 1'b0	- separate gating from ungating setting
4793da42859SDinh Nguyen 	 * bits: 8:8 = 1'b0	- separate OE from Output delay setting
4803da42859SDinh Nguyen 	 */
48137a37ca7SMarek Vasut 	const u32 value = (0 << 8) | (0 << 7) | (1 << 5) |
48237a37ca7SMarek Vasut 			  (1 << 2) | (1 << 1) | (1 << 0);
48337a37ca7SMarek Vasut 	const u32 addr = SDR_PHYGRP_SCCGRP_ADDRESS |
48437a37ca7SMarek Vasut 			 SCC_MGR_HHP_GLOBALS_OFFSET |
48537a37ca7SMarek Vasut 			 SCC_MGR_HHP_EXTRAS_OFFSET;
4863da42859SDinh Nguyen 
48737a37ca7SMarek Vasut 	debug_cond(DLEVEL == 1, "%s:%d Setting HHP Extras\n",
48837a37ca7SMarek Vasut 		   __func__, __LINE__);
48937a37ca7SMarek Vasut 	writel(value, addr);
49037a37ca7SMarek Vasut 	debug_cond(DLEVEL == 1, "%s:%d Done Setting HHP Extras\n",
49137a37ca7SMarek Vasut 		   __func__, __LINE__);
4923da42859SDinh Nguyen }
4933da42859SDinh Nguyen 
494f42af35bSMarek Vasut /**
495f42af35bSMarek Vasut  * scc_mgr_zero_all() - Zero all DQS config
496f42af35bSMarek Vasut  *
497f42af35bSMarek Vasut  * Zero all DQS config.
4983da42859SDinh Nguyen  */
4993da42859SDinh Nguyen static void scc_mgr_zero_all(void)
5003da42859SDinh Nguyen {
501f42af35bSMarek Vasut 	int i, r;
5023da42859SDinh Nguyen 
5033da42859SDinh Nguyen 	/*
5043da42859SDinh Nguyen 	 * USER Zero all DQS config settings, across all groups and all
5053da42859SDinh Nguyen 	 * shadow registers
5063da42859SDinh Nguyen 	 */
507f42af35bSMarek Vasut 	for (r = 0; r < RW_MGR_MEM_NUMBER_OF_RANKS;
508f42af35bSMarek Vasut 	     r += NUM_RANKS_PER_SHADOW_REG) {
5093da42859SDinh Nguyen 		for (i = 0; i < RW_MGR_MEM_IF_READ_DQS_WIDTH; i++) {
5103da42859SDinh Nguyen 			/*
5113da42859SDinh Nguyen 			 * The phases actually don't exist on a per-rank basis,
5123da42859SDinh Nguyen 			 * but there's no harm updating them several times, so
5133da42859SDinh Nguyen 			 * let's keep the code simple.
5143da42859SDinh Nguyen 			 */
5153da42859SDinh Nguyen 			scc_mgr_set_dqs_bus_in_delay(i, IO_DQS_IN_RESERVE);
5163da42859SDinh Nguyen 			scc_mgr_set_dqs_en_phase(i, 0);
5173da42859SDinh Nguyen 			scc_mgr_set_dqs_en_delay(i, 0);
5183da42859SDinh Nguyen 		}
5193da42859SDinh Nguyen 
5203da42859SDinh Nguyen 		for (i = 0; i < RW_MGR_MEM_IF_WRITE_DQS_WIDTH; i++) {
5213da42859SDinh Nguyen 			scc_mgr_set_dqdqs_output_phase(i, 0);
522f42af35bSMarek Vasut 			/* Arria V/Cyclone V don't have out2. */
5233da42859SDinh Nguyen 			scc_mgr_set_oct_out1_delay(i, IO_DQS_OUT_RESERVE);
5243da42859SDinh Nguyen 		}
5253da42859SDinh Nguyen 	}
5263da42859SDinh Nguyen 
527f42af35bSMarek Vasut 	/* Multicast to all DQS group enables. */
5281273dd9eSMarek Vasut 	writel(0xff, &sdr_scc_mgr->dqs_ena);
5291273dd9eSMarek Vasut 	writel(0, &sdr_scc_mgr->update);
5303da42859SDinh Nguyen }
5313da42859SDinh Nguyen 
532c5c5f537SMarek Vasut /**
533c5c5f537SMarek Vasut  * scc_set_bypass_mode() - Set bypass mode and trigger SCC update
534c5c5f537SMarek Vasut  * @write_group:	Write group
535c5c5f537SMarek Vasut  *
536c5c5f537SMarek Vasut  * Set bypass mode and trigger SCC update.
537c5c5f537SMarek Vasut  */
538c5c5f537SMarek Vasut static void scc_set_bypass_mode(const u32 write_group)
5393da42859SDinh Nguyen {
540c5c5f537SMarek Vasut 	/* Multicast to all DQ enables. */
5411273dd9eSMarek Vasut 	writel(0xff, &sdr_scc_mgr->dq_ena);
5421273dd9eSMarek Vasut 	writel(0xff, &sdr_scc_mgr->dm_ena);
5433da42859SDinh Nguyen 
544c5c5f537SMarek Vasut 	/* Update current DQS IO enable. */
5451273dd9eSMarek Vasut 	writel(0, &sdr_scc_mgr->dqs_io_ena);
5463da42859SDinh Nguyen 
547c5c5f537SMarek Vasut 	/* Update the DQS logic. */
5481273dd9eSMarek Vasut 	writel(write_group, &sdr_scc_mgr->dqs_ena);
5493da42859SDinh Nguyen 
550c5c5f537SMarek Vasut 	/* Hit update. */
5511273dd9eSMarek Vasut 	writel(0, &sdr_scc_mgr->update);
5523da42859SDinh Nguyen }
5533da42859SDinh Nguyen 
5545e837896SMarek Vasut /**
5555e837896SMarek Vasut  * scc_mgr_load_dqs_for_write_group() - Load DQS settings for Write Group
5565e837896SMarek Vasut  * @write_group:	Write group
5575e837896SMarek Vasut  *
5585e837896SMarek Vasut  * Load DQS settings for Write Group, do not trigger SCC update.
5595e837896SMarek Vasut  */
5605e837896SMarek Vasut static void scc_mgr_load_dqs_for_write_group(const u32 write_group)
5615ff825b8SMarek Vasut {
5625e837896SMarek Vasut 	const int ratio = RW_MGR_MEM_IF_READ_DQS_WIDTH /
5635e837896SMarek Vasut 			  RW_MGR_MEM_IF_WRITE_DQS_WIDTH;
5645e837896SMarek Vasut 	const int base = write_group * ratio;
5655e837896SMarek Vasut 	int i;
5665ff825b8SMarek Vasut 	/*
5675e837896SMarek Vasut 	 * Load the setting in the SCC manager
5685ff825b8SMarek Vasut 	 * Although OCT affects only write data, the OCT delay is controlled
5695ff825b8SMarek Vasut 	 * by the DQS logic block which is instantiated once per read group.
5705ff825b8SMarek Vasut 	 * For protocols where a write group consists of multiple read groups,
5715e837896SMarek Vasut 	 * the setting must be set multiple times.
5725ff825b8SMarek Vasut 	 */
5735e837896SMarek Vasut 	for (i = 0; i < ratio; i++)
5745e837896SMarek Vasut 		writel(base + i, &sdr_scc_mgr->dqs_ena);
5755ff825b8SMarek Vasut }
5765ff825b8SMarek Vasut 
577d41ea93aSMarek Vasut /**
578d41ea93aSMarek Vasut  * scc_mgr_zero_group() - Zero all configs for a group
579d41ea93aSMarek Vasut  *
580d41ea93aSMarek Vasut  * Zero DQ, DM, DQS and OCT configs for a group.
581d41ea93aSMarek Vasut  */
582d41ea93aSMarek Vasut static void scc_mgr_zero_group(const u32 write_group, const int out_only)
5833da42859SDinh Nguyen {
584d41ea93aSMarek Vasut 	int i, r;
5853da42859SDinh Nguyen 
586d41ea93aSMarek Vasut 	for (r = 0; r < RW_MGR_MEM_NUMBER_OF_RANKS;
587d41ea93aSMarek Vasut 	     r += NUM_RANKS_PER_SHADOW_REG) {
588d41ea93aSMarek Vasut 		/* Zero all DQ config settings. */
5893da42859SDinh Nguyen 		for (i = 0; i < RW_MGR_MEM_DQ_PER_WRITE_DQS; i++) {
59007aee5bdSMarek Vasut 			scc_mgr_set_dq_out1_delay(i, 0);
5913da42859SDinh Nguyen 			if (!out_only)
59207aee5bdSMarek Vasut 				scc_mgr_set_dq_in_delay(i, 0);
5933da42859SDinh Nguyen 		}
5943da42859SDinh Nguyen 
595d41ea93aSMarek Vasut 		/* Multicast to all DQ enables. */
5961273dd9eSMarek Vasut 		writel(0xff, &sdr_scc_mgr->dq_ena);
5973da42859SDinh Nguyen 
598d41ea93aSMarek Vasut 		/* Zero all DM config settings. */
599d41ea93aSMarek Vasut 		for (i = 0; i < RW_MGR_NUM_DM_PER_WRITE_GROUP; i++)
60007aee5bdSMarek Vasut 			scc_mgr_set_dm_out1_delay(i, 0);
6013da42859SDinh Nguyen 
602d41ea93aSMarek Vasut 		/* Multicast to all DM enables. */
6031273dd9eSMarek Vasut 		writel(0xff, &sdr_scc_mgr->dm_ena);
6043da42859SDinh Nguyen 
605d41ea93aSMarek Vasut 		/* Zero all DQS IO settings. */
6063da42859SDinh Nguyen 		if (!out_only)
60732675249SMarek Vasut 			scc_mgr_set_dqs_io_in_delay(0);
608d41ea93aSMarek Vasut 
609d41ea93aSMarek Vasut 		/* Arria V/Cyclone V don't have out2. */
61032675249SMarek Vasut 		scc_mgr_set_dqs_out1_delay(IO_DQS_OUT_RESERVE);
6113da42859SDinh Nguyen 		scc_mgr_set_oct_out1_delay(write_group, IO_DQS_OUT_RESERVE);
6123da42859SDinh Nguyen 		scc_mgr_load_dqs_for_write_group(write_group);
6133da42859SDinh Nguyen 
614d41ea93aSMarek Vasut 		/* Multicast to all DQS IO enables (only 1 in total). */
6151273dd9eSMarek Vasut 		writel(0, &sdr_scc_mgr->dqs_io_ena);
6163da42859SDinh Nguyen 
617d41ea93aSMarek Vasut 		/* Hit update to zero everything. */
6181273dd9eSMarek Vasut 		writel(0, &sdr_scc_mgr->update);
6193da42859SDinh Nguyen 	}
6203da42859SDinh Nguyen }
6213da42859SDinh Nguyen 
6223da42859SDinh Nguyen /*
6233da42859SDinh Nguyen  * apply and load a particular input delay for the DQ pins in a group
6243da42859SDinh Nguyen  * group_bgn is the index of the first dq pin (in the write group)
6253da42859SDinh Nguyen  */
62632675249SMarek Vasut static void scc_mgr_apply_group_dq_in_delay(uint32_t group_bgn, uint32_t delay)
6273da42859SDinh Nguyen {
6283da42859SDinh Nguyen 	uint32_t i, p;
6293da42859SDinh Nguyen 
6303da42859SDinh Nguyen 	for (i = 0, p = group_bgn; i < RW_MGR_MEM_DQ_PER_READ_DQS; i++, p++) {
63107aee5bdSMarek Vasut 		scc_mgr_set_dq_in_delay(p, delay);
6323da42859SDinh Nguyen 		scc_mgr_load_dq(p);
6333da42859SDinh Nguyen 	}
6343da42859SDinh Nguyen }
6353da42859SDinh Nguyen 
636300c2e62SMarek Vasut /**
637300c2e62SMarek Vasut  * scc_mgr_apply_group_dq_out1_delay() - Apply and load an output delay for the DQ pins in a group
638300c2e62SMarek Vasut  * @delay:		Delay value
639300c2e62SMarek Vasut  *
640300c2e62SMarek Vasut  * Apply and load a particular output delay for the DQ pins in a group.
641300c2e62SMarek Vasut  */
642300c2e62SMarek Vasut static void scc_mgr_apply_group_dq_out1_delay(const u32 delay)
6433da42859SDinh Nguyen {
644300c2e62SMarek Vasut 	int i;
6453da42859SDinh Nguyen 
646300c2e62SMarek Vasut 	for (i = 0; i < RW_MGR_MEM_DQ_PER_WRITE_DQS; i++) {
647300c2e62SMarek Vasut 		scc_mgr_set_dq_out1_delay(i, delay);
6483da42859SDinh Nguyen 		scc_mgr_load_dq(i);
6493da42859SDinh Nguyen 	}
6503da42859SDinh Nguyen }
6513da42859SDinh Nguyen 
6523da42859SDinh Nguyen /* apply and load a particular output delay for the DM pins in a group */
65332675249SMarek Vasut static void scc_mgr_apply_group_dm_out1_delay(uint32_t delay1)
6543da42859SDinh Nguyen {
6553da42859SDinh Nguyen 	uint32_t i;
6563da42859SDinh Nguyen 
6573da42859SDinh Nguyen 	for (i = 0; i < RW_MGR_NUM_DM_PER_WRITE_GROUP; i++) {
65807aee5bdSMarek Vasut 		scc_mgr_set_dm_out1_delay(i, delay1);
6593da42859SDinh Nguyen 		scc_mgr_load_dm(i);
6603da42859SDinh Nguyen 	}
6613da42859SDinh Nguyen }
6623da42859SDinh Nguyen 
6633da42859SDinh Nguyen 
6643da42859SDinh Nguyen /* apply and load delay on both DQS and OCT out1 */
6653da42859SDinh Nguyen static void scc_mgr_apply_group_dqs_io_and_oct_out1(uint32_t write_group,
6663da42859SDinh Nguyen 						    uint32_t delay)
6673da42859SDinh Nguyen {
66832675249SMarek Vasut 	scc_mgr_set_dqs_out1_delay(delay);
6693da42859SDinh Nguyen 	scc_mgr_load_dqs_io();
6703da42859SDinh Nguyen 
6713da42859SDinh Nguyen 	scc_mgr_set_oct_out1_delay(write_group, delay);
6723da42859SDinh Nguyen 	scc_mgr_load_dqs_for_write_group(write_group);
6733da42859SDinh Nguyen }
6743da42859SDinh Nguyen 
6755cb1b508SMarek Vasut /**
6765cb1b508SMarek Vasut  * scc_mgr_apply_group_all_out_delay_add() - Apply a delay to the entire output side: DQ, DM, DQS, OCT
6775cb1b508SMarek Vasut  * @write_group:	Write group
6785cb1b508SMarek Vasut  * @delay:		Delay value
6795cb1b508SMarek Vasut  *
6805cb1b508SMarek Vasut  * Apply a delay to the entire output side: DQ, DM, DQS, OCT.
6815cb1b508SMarek Vasut  */
6828eccde3eSMarek Vasut static void scc_mgr_apply_group_all_out_delay_add(const u32 write_group,
6838eccde3eSMarek Vasut 						  const u32 delay)
6843da42859SDinh Nguyen {
6858eccde3eSMarek Vasut 	u32 i, new_delay;
6863da42859SDinh Nguyen 
6878eccde3eSMarek Vasut 	/* DQ shift */
6888eccde3eSMarek Vasut 	for (i = 0; i < RW_MGR_MEM_DQ_PER_WRITE_DQS; i++)
6893da42859SDinh Nguyen 		scc_mgr_load_dq(i);
6903da42859SDinh Nguyen 
6918eccde3eSMarek Vasut 	/* DM shift */
6928eccde3eSMarek Vasut 	for (i = 0; i < RW_MGR_NUM_DM_PER_WRITE_GROUP; i++)
6933da42859SDinh Nguyen 		scc_mgr_load_dm(i);
6943da42859SDinh Nguyen 
6955cb1b508SMarek Vasut 	/* DQS shift */
6965cb1b508SMarek Vasut 	new_delay = READ_SCC_DQS_IO_OUT2_DELAY + delay;
6973da42859SDinh Nguyen 	if (new_delay > IO_IO_OUT2_DELAY_MAX) {
6985cb1b508SMarek Vasut 		debug_cond(DLEVEL == 1,
6995cb1b508SMarek Vasut 			   "%s:%d (%u, %u) DQS: %u > %d; adding %u to OUT1\n",
7005cb1b508SMarek Vasut 			   __func__, __LINE__, write_group, delay, new_delay,
7015cb1b508SMarek Vasut 			   IO_IO_OUT2_DELAY_MAX,
7023da42859SDinh Nguyen 			   new_delay - IO_IO_OUT2_DELAY_MAX);
7035cb1b508SMarek Vasut 		new_delay -= IO_IO_OUT2_DELAY_MAX;
7045cb1b508SMarek Vasut 		scc_mgr_set_dqs_out1_delay(new_delay);
7053da42859SDinh Nguyen 	}
7063da42859SDinh Nguyen 
7073da42859SDinh Nguyen 	scc_mgr_load_dqs_io();
7083da42859SDinh Nguyen 
7095cb1b508SMarek Vasut 	/* OCT shift */
7105cb1b508SMarek Vasut 	new_delay = READ_SCC_OCT_OUT2_DELAY + delay;
7113da42859SDinh Nguyen 	if (new_delay > IO_IO_OUT2_DELAY_MAX) {
7125cb1b508SMarek Vasut 		debug_cond(DLEVEL == 1,
7135cb1b508SMarek Vasut 			   "%s:%d (%u, %u) DQS: %u > %d; adding %u to OUT1\n",
7145cb1b508SMarek Vasut 			   __func__, __LINE__, write_group, delay,
7155cb1b508SMarek Vasut 			   new_delay, IO_IO_OUT2_DELAY_MAX,
7163da42859SDinh Nguyen 			   new_delay - IO_IO_OUT2_DELAY_MAX);
7175cb1b508SMarek Vasut 		new_delay -= IO_IO_OUT2_DELAY_MAX;
7185cb1b508SMarek Vasut 		scc_mgr_set_oct_out1_delay(write_group, new_delay);
7193da42859SDinh Nguyen 	}
7203da42859SDinh Nguyen 
7213da42859SDinh Nguyen 	scc_mgr_load_dqs_for_write_group(write_group);
7223da42859SDinh Nguyen }
7233da42859SDinh Nguyen 
724f51a7d35SMarek Vasut /**
725f51a7d35SMarek Vasut  * scc_mgr_apply_group_all_out_delay_add() - Apply a delay to the entire output side to all ranks
726f51a7d35SMarek Vasut  * @write_group:	Write group
727f51a7d35SMarek Vasut  * @delay:		Delay value
728f51a7d35SMarek Vasut  *
729f51a7d35SMarek Vasut  * Apply a delay to the entire output side (DQ, DM, DQS, OCT) to all ranks.
7303da42859SDinh Nguyen  */
731f51a7d35SMarek Vasut static void
732f51a7d35SMarek Vasut scc_mgr_apply_group_all_out_delay_add_all_ranks(const u32 write_group,
733f51a7d35SMarek Vasut 						const u32 delay)
7343da42859SDinh Nguyen {
735f51a7d35SMarek Vasut 	int r;
7363da42859SDinh Nguyen 
7373da42859SDinh Nguyen 	for (r = 0; r < RW_MGR_MEM_NUMBER_OF_RANKS;
7383da42859SDinh Nguyen 	     r += NUM_RANKS_PER_SHADOW_REG) {
7395cb1b508SMarek Vasut 		scc_mgr_apply_group_all_out_delay_add(write_group, delay);
7401273dd9eSMarek Vasut 		writel(0, &sdr_scc_mgr->update);
7413da42859SDinh Nguyen 	}
7423da42859SDinh Nguyen }
7433da42859SDinh Nguyen 
744f936f94fSMarek Vasut /**
745f936f94fSMarek Vasut  * set_jump_as_return() - Return instruction optimization
746f936f94fSMarek Vasut  *
747f936f94fSMarek Vasut  * Optimization used to recover some slots in ddr3 inst_rom could be
748f936f94fSMarek Vasut  * applied to other protocols if we wanted to
749f936f94fSMarek Vasut  */
7503da42859SDinh Nguyen static void set_jump_as_return(void)
7513da42859SDinh Nguyen {
7523da42859SDinh Nguyen 	/*
753f936f94fSMarek Vasut 	 * To save space, we replace return with jump to special shared
7543da42859SDinh Nguyen 	 * RETURN instruction so we set the counter to large value so that
755f936f94fSMarek Vasut 	 * we always jump.
7563da42859SDinh Nguyen 	 */
7571273dd9eSMarek Vasut 	writel(0xff, &sdr_rw_load_mgr_regs->load_cntr0);
7581273dd9eSMarek Vasut 	writel(RW_MGR_RETURN, &sdr_rw_load_jump_mgr_regs->load_jump_add0);
7593da42859SDinh Nguyen }
7603da42859SDinh Nguyen 
7613da42859SDinh Nguyen /*
7623da42859SDinh Nguyen  * should always use constants as argument to ensure all computations are
7633da42859SDinh Nguyen  * performed at compile time
7643da42859SDinh Nguyen  */
7653da42859SDinh Nguyen static void delay_for_n_mem_clocks(const uint32_t clocks)
7663da42859SDinh Nguyen {
7673da42859SDinh Nguyen 	uint32_t afi_clocks;
7683da42859SDinh Nguyen 	uint8_t inner = 0;
7693da42859SDinh Nguyen 	uint8_t outer = 0;
7703da42859SDinh Nguyen 	uint16_t c_loop = 0;
7713da42859SDinh Nguyen 
7723da42859SDinh Nguyen 	debug("%s:%d: clocks=%u ... start\n", __func__, __LINE__, clocks);
7733da42859SDinh Nguyen 
7743da42859SDinh Nguyen 
7753da42859SDinh Nguyen 	afi_clocks = (clocks + AFI_RATE_RATIO-1) / AFI_RATE_RATIO;
7763da42859SDinh Nguyen 	/* scale (rounding up) to get afi clocks */
7773da42859SDinh Nguyen 
7783da42859SDinh Nguyen 	/*
7793da42859SDinh Nguyen 	 * Note, we don't bother accounting for being off a little bit
7803da42859SDinh Nguyen 	 * because of a few extra instructions in outer loops
7813da42859SDinh Nguyen 	 * Note, the loops have a test at the end, and do the test before
7823da42859SDinh Nguyen 	 * the decrement, and so always perform the loop
7833da42859SDinh Nguyen 	 * 1 time more than the counter value
7843da42859SDinh Nguyen 	 */
7853da42859SDinh Nguyen 	if (afi_clocks == 0) {
7863da42859SDinh Nguyen 		;
7873da42859SDinh Nguyen 	} else if (afi_clocks <= 0x100) {
7883da42859SDinh Nguyen 		inner = afi_clocks-1;
7893da42859SDinh Nguyen 		outer = 0;
7903da42859SDinh Nguyen 		c_loop = 0;
7913da42859SDinh Nguyen 	} else if (afi_clocks <= 0x10000) {
7923da42859SDinh Nguyen 		inner = 0xff;
7933da42859SDinh Nguyen 		outer = (afi_clocks-1) >> 8;
7943da42859SDinh Nguyen 		c_loop = 0;
7953da42859SDinh Nguyen 	} else {
7963da42859SDinh Nguyen 		inner = 0xff;
7973da42859SDinh Nguyen 		outer = 0xff;
7983da42859SDinh Nguyen 		c_loop = (afi_clocks-1) >> 16;
7993da42859SDinh Nguyen 	}
8003da42859SDinh Nguyen 
8013da42859SDinh Nguyen 	/*
8023da42859SDinh Nguyen 	 * rom instructions are structured as follows:
8033da42859SDinh Nguyen 	 *
8043da42859SDinh Nguyen 	 *    IDLE_LOOP2: jnz cntr0, TARGET_A
8053da42859SDinh Nguyen 	 *    IDLE_LOOP1: jnz cntr1, TARGET_B
8063da42859SDinh Nguyen 	 *                return
8073da42859SDinh Nguyen 	 *
8083da42859SDinh Nguyen 	 * so, when doing nested loops, TARGET_A is set to IDLE_LOOP2, and
8093da42859SDinh Nguyen 	 * TARGET_B is set to IDLE_LOOP2 as well
8103da42859SDinh Nguyen 	 *
8113da42859SDinh Nguyen 	 * if we have no outer loop, though, then we can use IDLE_LOOP1 only,
8123da42859SDinh Nguyen 	 * and set TARGET_B to IDLE_LOOP1 and we skip IDLE_LOOP2 entirely
8133da42859SDinh Nguyen 	 *
8143da42859SDinh Nguyen 	 * a little confusing, but it helps save precious space in the inst_rom
8153da42859SDinh Nguyen 	 * and sequencer rom and keeps the delays more accurate and reduces
8163da42859SDinh Nguyen 	 * overhead
8173da42859SDinh Nguyen 	 */
8183da42859SDinh Nguyen 	if (afi_clocks <= 0x100) {
8191273dd9eSMarek Vasut 		writel(SKIP_DELAY_LOOP_VALUE_OR_ZERO(inner),
8201273dd9eSMarek Vasut 			&sdr_rw_load_mgr_regs->load_cntr1);
8213da42859SDinh Nguyen 
8221273dd9eSMarek Vasut 		writel(RW_MGR_IDLE_LOOP1,
8231273dd9eSMarek Vasut 			&sdr_rw_load_jump_mgr_regs->load_jump_add1);
8243da42859SDinh Nguyen 
8251273dd9eSMarek Vasut 		writel(RW_MGR_IDLE_LOOP1, SDR_PHYGRP_RWMGRGRP_ADDRESS |
8261273dd9eSMarek Vasut 					  RW_MGR_RUN_SINGLE_GROUP_OFFSET);
8273da42859SDinh Nguyen 	} else {
8281273dd9eSMarek Vasut 		writel(SKIP_DELAY_LOOP_VALUE_OR_ZERO(inner),
8291273dd9eSMarek Vasut 			&sdr_rw_load_mgr_regs->load_cntr0);
8303da42859SDinh Nguyen 
8311273dd9eSMarek Vasut 		writel(SKIP_DELAY_LOOP_VALUE_OR_ZERO(outer),
8321273dd9eSMarek Vasut 			&sdr_rw_load_mgr_regs->load_cntr1);
8333da42859SDinh Nguyen 
8341273dd9eSMarek Vasut 		writel(RW_MGR_IDLE_LOOP2,
8351273dd9eSMarek Vasut 			&sdr_rw_load_jump_mgr_regs->load_jump_add0);
8363da42859SDinh Nguyen 
8371273dd9eSMarek Vasut 		writel(RW_MGR_IDLE_LOOP2,
8381273dd9eSMarek Vasut 			&sdr_rw_load_jump_mgr_regs->load_jump_add1);
8393da42859SDinh Nguyen 
8403da42859SDinh Nguyen 		/* hack to get around compiler not being smart enough */
8413da42859SDinh Nguyen 		if (afi_clocks <= 0x10000) {
8423da42859SDinh Nguyen 			/* only need to run once */
8431273dd9eSMarek Vasut 			writel(RW_MGR_IDLE_LOOP2, SDR_PHYGRP_RWMGRGRP_ADDRESS |
8441273dd9eSMarek Vasut 						  RW_MGR_RUN_SINGLE_GROUP_OFFSET);
8453da42859SDinh Nguyen 		} else {
8463da42859SDinh Nguyen 			do {
8471273dd9eSMarek Vasut 				writel(RW_MGR_IDLE_LOOP2,
8481273dd9eSMarek Vasut 					SDR_PHYGRP_RWMGRGRP_ADDRESS |
8491273dd9eSMarek Vasut 					RW_MGR_RUN_SINGLE_GROUP_OFFSET);
8503da42859SDinh Nguyen 			} while (c_loop-- != 0);
8513da42859SDinh Nguyen 		}
8523da42859SDinh Nguyen 	}
8533da42859SDinh Nguyen 	debug("%s:%d clocks=%u ... end\n", __func__, __LINE__, clocks);
8543da42859SDinh Nguyen }
8553da42859SDinh Nguyen 
856944fe719SMarek Vasut /**
857944fe719SMarek Vasut  * rw_mgr_mem_init_load_regs() - Load instruction registers
858944fe719SMarek Vasut  * @cntr0:	Counter 0 value
859944fe719SMarek Vasut  * @cntr1:	Counter 1 value
860944fe719SMarek Vasut  * @cntr2:	Counter 2 value
861944fe719SMarek Vasut  * @jump:	Jump instruction value
862944fe719SMarek Vasut  *
863944fe719SMarek Vasut  * Load instruction registers.
864944fe719SMarek Vasut  */
865944fe719SMarek Vasut static void rw_mgr_mem_init_load_regs(u32 cntr0, u32 cntr1, u32 cntr2, u32 jump)
866944fe719SMarek Vasut {
867944fe719SMarek Vasut 	uint32_t grpaddr = SDR_PHYGRP_RWMGRGRP_ADDRESS |
868944fe719SMarek Vasut 			   RW_MGR_RUN_SINGLE_GROUP_OFFSET;
869944fe719SMarek Vasut 
870944fe719SMarek Vasut 	/* Load counters */
871944fe719SMarek Vasut 	writel(SKIP_DELAY_LOOP_VALUE_OR_ZERO(cntr0),
872944fe719SMarek Vasut 	       &sdr_rw_load_mgr_regs->load_cntr0);
873944fe719SMarek Vasut 	writel(SKIP_DELAY_LOOP_VALUE_OR_ZERO(cntr1),
874944fe719SMarek Vasut 	       &sdr_rw_load_mgr_regs->load_cntr1);
875944fe719SMarek Vasut 	writel(SKIP_DELAY_LOOP_VALUE_OR_ZERO(cntr2),
876944fe719SMarek Vasut 	       &sdr_rw_load_mgr_regs->load_cntr2);
877944fe719SMarek Vasut 
878944fe719SMarek Vasut 	/* Load jump address */
879944fe719SMarek Vasut 	writel(jump, &sdr_rw_load_jump_mgr_regs->load_jump_add0);
880944fe719SMarek Vasut 	writel(jump, &sdr_rw_load_jump_mgr_regs->load_jump_add1);
881944fe719SMarek Vasut 	writel(jump, &sdr_rw_load_jump_mgr_regs->load_jump_add2);
882944fe719SMarek Vasut 
883944fe719SMarek Vasut 	/* Execute count instruction */
884944fe719SMarek Vasut 	writel(jump, grpaddr);
885944fe719SMarek Vasut }
886944fe719SMarek Vasut 
887ecd2334aSMarek Vasut /**
888ecd2334aSMarek Vasut  * rw_mgr_mem_load_user() - Load user calibration values
889ecd2334aSMarek Vasut  * @fin1:	Final instruction 1
890ecd2334aSMarek Vasut  * @fin2:	Final instruction 2
891ecd2334aSMarek Vasut  * @precharge:	If 1, precharge the banks at the end
892ecd2334aSMarek Vasut  *
893ecd2334aSMarek Vasut  * Load user calibration values and optionally precharge the banks.
894ecd2334aSMarek Vasut  */
895ecd2334aSMarek Vasut static void rw_mgr_mem_load_user(const u32 fin1, const u32 fin2,
896ecd2334aSMarek Vasut 				 const int precharge)
897ecd2334aSMarek Vasut {
898ecd2334aSMarek Vasut 	u32 grpaddr = SDR_PHYGRP_RWMGRGRP_ADDRESS |
899ecd2334aSMarek Vasut 		      RW_MGR_RUN_SINGLE_GROUP_OFFSET;
900ecd2334aSMarek Vasut 	u32 r;
901ecd2334aSMarek Vasut 
902ecd2334aSMarek Vasut 	for (r = 0; r < RW_MGR_MEM_NUMBER_OF_RANKS; r++) {
903ecd2334aSMarek Vasut 		if (param->skip_ranks[r]) {
904ecd2334aSMarek Vasut 			/* request to skip the rank */
905ecd2334aSMarek Vasut 			continue;
906ecd2334aSMarek Vasut 		}
907ecd2334aSMarek Vasut 
908ecd2334aSMarek Vasut 		/* set rank */
909ecd2334aSMarek Vasut 		set_rank_and_odt_mask(r, RW_MGR_ODT_MODE_OFF);
910ecd2334aSMarek Vasut 
911ecd2334aSMarek Vasut 		/* precharge all banks ... */
912ecd2334aSMarek Vasut 		if (precharge)
913ecd2334aSMarek Vasut 			writel(RW_MGR_PRECHARGE_ALL, grpaddr);
914ecd2334aSMarek Vasut 
915ecd2334aSMarek Vasut 		/*
916ecd2334aSMarek Vasut 		 * USER Use Mirror-ed commands for odd ranks if address
917ecd2334aSMarek Vasut 		 * mirrorring is on
918ecd2334aSMarek Vasut 		 */
919ecd2334aSMarek Vasut 		if ((RW_MGR_MEM_ADDRESS_MIRRORING >> r) & 0x1) {
920ecd2334aSMarek Vasut 			set_jump_as_return();
921ecd2334aSMarek Vasut 			writel(RW_MGR_MRS2_MIRR, grpaddr);
922ecd2334aSMarek Vasut 			delay_for_n_mem_clocks(4);
923ecd2334aSMarek Vasut 			set_jump_as_return();
924ecd2334aSMarek Vasut 			writel(RW_MGR_MRS3_MIRR, grpaddr);
925ecd2334aSMarek Vasut 			delay_for_n_mem_clocks(4);
926ecd2334aSMarek Vasut 			set_jump_as_return();
927ecd2334aSMarek Vasut 			writel(RW_MGR_MRS1_MIRR, grpaddr);
928ecd2334aSMarek Vasut 			delay_for_n_mem_clocks(4);
929ecd2334aSMarek Vasut 			set_jump_as_return();
930ecd2334aSMarek Vasut 			writel(fin1, grpaddr);
931ecd2334aSMarek Vasut 		} else {
932ecd2334aSMarek Vasut 			set_jump_as_return();
933ecd2334aSMarek Vasut 			writel(RW_MGR_MRS2, grpaddr);
934ecd2334aSMarek Vasut 			delay_for_n_mem_clocks(4);
935ecd2334aSMarek Vasut 			set_jump_as_return();
936ecd2334aSMarek Vasut 			writel(RW_MGR_MRS3, grpaddr);
937ecd2334aSMarek Vasut 			delay_for_n_mem_clocks(4);
938ecd2334aSMarek Vasut 			set_jump_as_return();
939ecd2334aSMarek Vasut 			writel(RW_MGR_MRS1, grpaddr);
940ecd2334aSMarek Vasut 			set_jump_as_return();
941ecd2334aSMarek Vasut 			writel(fin2, grpaddr);
942ecd2334aSMarek Vasut 		}
943ecd2334aSMarek Vasut 
944ecd2334aSMarek Vasut 		if (precharge)
945ecd2334aSMarek Vasut 			continue;
946ecd2334aSMarek Vasut 
947ecd2334aSMarek Vasut 		set_jump_as_return();
948ecd2334aSMarek Vasut 		writel(RW_MGR_ZQCL, grpaddr);
949ecd2334aSMarek Vasut 
950ecd2334aSMarek Vasut 		/* tZQinit = tDLLK = 512 ck cycles */
951ecd2334aSMarek Vasut 		delay_for_n_mem_clocks(512);
952ecd2334aSMarek Vasut 	}
953ecd2334aSMarek Vasut }
954ecd2334aSMarek Vasut 
9558e9d7d04SMarek Vasut /**
9568e9d7d04SMarek Vasut  * rw_mgr_mem_initialize() - Initialize RW Manager
9578e9d7d04SMarek Vasut  *
9588e9d7d04SMarek Vasut  * Initialize RW Manager.
9598e9d7d04SMarek Vasut  */
9603da42859SDinh Nguyen static void rw_mgr_mem_initialize(void)
9613da42859SDinh Nguyen {
9623da42859SDinh Nguyen 	debug("%s:%d\n", __func__, __LINE__);
9633da42859SDinh Nguyen 
9643da42859SDinh Nguyen 	/* The reset / cke part of initialization is broadcasted to all ranks */
9651273dd9eSMarek Vasut 	writel(RW_MGR_RANK_ALL, SDR_PHYGRP_RWMGRGRP_ADDRESS |
9661273dd9eSMarek Vasut 				RW_MGR_SET_CS_AND_ODT_MASK_OFFSET);
9673da42859SDinh Nguyen 
9683da42859SDinh Nguyen 	/*
9693da42859SDinh Nguyen 	 * Here's how you load register for a loop
9703da42859SDinh Nguyen 	 * Counters are located @ 0x800
9713da42859SDinh Nguyen 	 * Jump address are located @ 0xC00
9723da42859SDinh Nguyen 	 * For both, registers 0 to 3 are selected using bits 3 and 2, like
9733da42859SDinh Nguyen 	 * in 0x800, 0x804, 0x808, 0x80C and 0xC00, 0xC04, 0xC08, 0xC0C
9743da42859SDinh Nguyen 	 * I know this ain't pretty, but Avalon bus throws away the 2 least
9753da42859SDinh Nguyen 	 * significant bits
9763da42859SDinh Nguyen 	 */
9773da42859SDinh Nguyen 
9788e9d7d04SMarek Vasut 	/* Start with memory RESET activated */
9793da42859SDinh Nguyen 
9803da42859SDinh Nguyen 	/* tINIT = 200us */
9813da42859SDinh Nguyen 
9823da42859SDinh Nguyen 	/*
9833da42859SDinh Nguyen 	 * 200us @ 266MHz (3.75 ns) ~ 54000 clock cycles
9843da42859SDinh Nguyen 	 * If a and b are the number of iteration in 2 nested loops
9853da42859SDinh Nguyen 	 * it takes the following number of cycles to complete the operation:
9863da42859SDinh Nguyen 	 * number_of_cycles = ((2 + n) * a + 2) * b
9873da42859SDinh Nguyen 	 * where n is the number of instruction in the inner loop
9883da42859SDinh Nguyen 	 * One possible solution is n = 0 , a = 256 , b = 106 => a = FF,
9893da42859SDinh Nguyen 	 * b = 6A
9903da42859SDinh Nguyen 	 */
991944fe719SMarek Vasut 	rw_mgr_mem_init_load_regs(SEQ_TINIT_CNTR0_VAL, SEQ_TINIT_CNTR1_VAL,
992944fe719SMarek Vasut 				  SEQ_TINIT_CNTR2_VAL,
993944fe719SMarek Vasut 				  RW_MGR_INIT_RESET_0_CKE_0);
9943da42859SDinh Nguyen 
9958e9d7d04SMarek Vasut 	/* Indicate that memory is stable. */
9961273dd9eSMarek Vasut 	writel(1, &phy_mgr_cfg->reset_mem_stbl);
9973da42859SDinh Nguyen 
9983da42859SDinh Nguyen 	/*
9993da42859SDinh Nguyen 	 * transition the RESET to high
10003da42859SDinh Nguyen 	 * Wait for 500us
10013da42859SDinh Nguyen 	 */
10023da42859SDinh Nguyen 
10033da42859SDinh Nguyen 	/*
10043da42859SDinh Nguyen 	 * 500us @ 266MHz (3.75 ns) ~ 134000 clock cycles
10053da42859SDinh Nguyen 	 * If a and b are the number of iteration in 2 nested loops
10063da42859SDinh Nguyen 	 * it takes the following number of cycles to complete the operation
10073da42859SDinh Nguyen 	 * number_of_cycles = ((2 + n) * a + 2) * b
10083da42859SDinh Nguyen 	 * where n is the number of instruction in the inner loop
10093da42859SDinh Nguyen 	 * One possible solution is n = 2 , a = 131 , b = 256 => a = 83,
10103da42859SDinh Nguyen 	 * b = FF
10113da42859SDinh Nguyen 	 */
1012944fe719SMarek Vasut 	rw_mgr_mem_init_load_regs(SEQ_TRESET_CNTR0_VAL, SEQ_TRESET_CNTR1_VAL,
1013944fe719SMarek Vasut 				  SEQ_TRESET_CNTR2_VAL,
1014944fe719SMarek Vasut 				  RW_MGR_INIT_RESET_1_CKE_0);
10153da42859SDinh Nguyen 
10168e9d7d04SMarek Vasut 	/* Bring up clock enable. */
10173da42859SDinh Nguyen 
10183da42859SDinh Nguyen 	/* tXRP < 250 ck cycles */
10193da42859SDinh Nguyen 	delay_for_n_mem_clocks(250);
10203da42859SDinh Nguyen 
1021ecd2334aSMarek Vasut 	rw_mgr_mem_load_user(RW_MGR_MRS0_DLL_RESET_MIRR, RW_MGR_MRS0_DLL_RESET,
1022ecd2334aSMarek Vasut 			     0);
10233da42859SDinh Nguyen }
10243da42859SDinh Nguyen 
10253da42859SDinh Nguyen /*
10263da42859SDinh Nguyen  * At the end of calibration we have to program the user settings in, and
10273da42859SDinh Nguyen  * USER  hand off the memory to the user.
10283da42859SDinh Nguyen  */
10293da42859SDinh Nguyen static void rw_mgr_mem_handoff(void)
10303da42859SDinh Nguyen {
1031ecd2334aSMarek Vasut 	rw_mgr_mem_load_user(RW_MGR_MRS0_USER_MIRR, RW_MGR_MRS0_USER, 1);
10323da42859SDinh Nguyen 	/*
10333da42859SDinh Nguyen 	 * USER  need to wait tMOD (12CK or 15ns) time before issuing
10343da42859SDinh Nguyen 	 * other commands, but we will have plenty of NIOS cycles before
10353da42859SDinh Nguyen 	 * actual handoff so its okay.
10363da42859SDinh Nguyen 	 */
10373da42859SDinh Nguyen }
10383da42859SDinh Nguyen 
10393da42859SDinh Nguyen /*
10403da42859SDinh Nguyen  * performs a guaranteed read on the patterns we are going to use during a
10413da42859SDinh Nguyen  * read test to ensure memory works
10423da42859SDinh Nguyen  */
10433da42859SDinh Nguyen static uint32_t rw_mgr_mem_calibrate_read_test_patterns(uint32_t rank_bgn,
10443da42859SDinh Nguyen 	uint32_t group, uint32_t num_tries, uint32_t *bit_chk,
10453da42859SDinh Nguyen 	uint32_t all_ranks)
10463da42859SDinh Nguyen {
10473da42859SDinh Nguyen 	uint32_t r, vg;
10483da42859SDinh Nguyen 	uint32_t correct_mask_vg;
10493da42859SDinh Nguyen 	uint32_t tmp_bit_chk;
10503da42859SDinh Nguyen 	uint32_t rank_end = all_ranks ? RW_MGR_MEM_NUMBER_OF_RANKS :
10513da42859SDinh Nguyen 		(rank_bgn + NUM_RANKS_PER_SHADOW_REG);
10523da42859SDinh Nguyen 	uint32_t addr;
10533da42859SDinh Nguyen 	uint32_t base_rw_mgr;
10543da42859SDinh Nguyen 
10553da42859SDinh Nguyen 	*bit_chk = param->read_correct_mask;
10563da42859SDinh Nguyen 	correct_mask_vg = param->read_correct_mask_vg;
10573da42859SDinh Nguyen 
10583da42859SDinh Nguyen 	for (r = rank_bgn; r < rank_end; r++) {
10593da42859SDinh Nguyen 		if (param->skip_ranks[r])
10603da42859SDinh Nguyen 			/* request to skip the rank */
10613da42859SDinh Nguyen 			continue;
10623da42859SDinh Nguyen 
10633da42859SDinh Nguyen 		/* set rank */
10643da42859SDinh Nguyen 		set_rank_and_odt_mask(r, RW_MGR_ODT_MODE_READ_WRITE);
10653da42859SDinh Nguyen 
10663da42859SDinh Nguyen 		/* Load up a constant bursts of read commands */
10671273dd9eSMarek Vasut 		writel(0x20, &sdr_rw_load_mgr_regs->load_cntr0);
10681273dd9eSMarek Vasut 		writel(RW_MGR_GUARANTEED_READ,
10691273dd9eSMarek Vasut 			&sdr_rw_load_jump_mgr_regs->load_jump_add0);
10703da42859SDinh Nguyen 
10711273dd9eSMarek Vasut 		writel(0x20, &sdr_rw_load_mgr_regs->load_cntr1);
10721273dd9eSMarek Vasut 		writel(RW_MGR_GUARANTEED_READ_CONT,
10731273dd9eSMarek Vasut 			&sdr_rw_load_jump_mgr_regs->load_jump_add1);
10743da42859SDinh Nguyen 
10753da42859SDinh Nguyen 		tmp_bit_chk = 0;
10763da42859SDinh Nguyen 		for (vg = RW_MGR_MEM_VIRTUAL_GROUPS_PER_READ_DQS-1; ; vg--) {
10773da42859SDinh Nguyen 			/* reset the fifos to get pointers to known state */
10783da42859SDinh Nguyen 
10791273dd9eSMarek Vasut 			writel(0, &phy_mgr_cmd->fifo_reset);
10801273dd9eSMarek Vasut 			writel(0, SDR_PHYGRP_RWMGRGRP_ADDRESS |
10811273dd9eSMarek Vasut 				  RW_MGR_RESET_READ_DATAPATH_OFFSET);
10823da42859SDinh Nguyen 
10833da42859SDinh Nguyen 			tmp_bit_chk = tmp_bit_chk << (RW_MGR_MEM_DQ_PER_READ_DQS
10843da42859SDinh Nguyen 				/ RW_MGR_MEM_VIRTUAL_GROUPS_PER_READ_DQS);
10853da42859SDinh Nguyen 
1086c4815f76SMarek Vasut 			addr = SDR_PHYGRP_RWMGRGRP_ADDRESS | RW_MGR_RUN_SINGLE_GROUP_OFFSET;
108717fdc916SMarek Vasut 			writel(RW_MGR_GUARANTEED_READ, addr +
10883da42859SDinh Nguyen 			       ((group * RW_MGR_MEM_VIRTUAL_GROUPS_PER_READ_DQS +
10893da42859SDinh Nguyen 				vg) << 2));
10903da42859SDinh Nguyen 
10911273dd9eSMarek Vasut 			base_rw_mgr = readl(SDR_PHYGRP_RWMGRGRP_ADDRESS);
10923da42859SDinh Nguyen 			tmp_bit_chk = tmp_bit_chk | (correct_mask_vg & (~base_rw_mgr));
10933da42859SDinh Nguyen 
10943da42859SDinh Nguyen 			if (vg == 0)
10953da42859SDinh Nguyen 				break;
10963da42859SDinh Nguyen 		}
10973da42859SDinh Nguyen 		*bit_chk &= tmp_bit_chk;
10983da42859SDinh Nguyen 	}
10993da42859SDinh Nguyen 
1100c4815f76SMarek Vasut 	addr = SDR_PHYGRP_RWMGRGRP_ADDRESS | RW_MGR_RUN_SINGLE_GROUP_OFFSET;
110117fdc916SMarek Vasut 	writel(RW_MGR_CLEAR_DQS_ENABLE, addr + (group << 2));
11023da42859SDinh Nguyen 
11033da42859SDinh Nguyen 	set_rank_and_odt_mask(0, RW_MGR_ODT_MODE_OFF);
11043da42859SDinh Nguyen 	debug_cond(DLEVEL == 1, "%s:%d test_load_patterns(%u,ALL) => (%u == %u) =>\
11053da42859SDinh Nguyen 		   %lu\n", __func__, __LINE__, group, *bit_chk, param->read_correct_mask,
11063da42859SDinh Nguyen 		   (long unsigned int)(*bit_chk == param->read_correct_mask));
11073da42859SDinh Nguyen 	return *bit_chk == param->read_correct_mask;
11083da42859SDinh Nguyen }
11093da42859SDinh Nguyen 
11103da42859SDinh Nguyen static uint32_t rw_mgr_mem_calibrate_read_test_patterns_all_ranks
11113da42859SDinh Nguyen 	(uint32_t group, uint32_t num_tries, uint32_t *bit_chk)
11123da42859SDinh Nguyen {
11133da42859SDinh Nguyen 	return rw_mgr_mem_calibrate_read_test_patterns(0, group,
11143da42859SDinh Nguyen 		num_tries, bit_chk, 1);
11153da42859SDinh Nguyen }
11163da42859SDinh Nguyen 
11173da42859SDinh Nguyen /* load up the patterns we are going to use during a read test */
11183da42859SDinh Nguyen static void rw_mgr_mem_calibrate_read_load_patterns(uint32_t rank_bgn,
11193da42859SDinh Nguyen 	uint32_t all_ranks)
11203da42859SDinh Nguyen {
11213da42859SDinh Nguyen 	uint32_t r;
11223da42859SDinh Nguyen 	uint32_t rank_end = all_ranks ? RW_MGR_MEM_NUMBER_OF_RANKS :
11233da42859SDinh Nguyen 		(rank_bgn + NUM_RANKS_PER_SHADOW_REG);
11243da42859SDinh Nguyen 
11253da42859SDinh Nguyen 	debug("%s:%d\n", __func__, __LINE__);
11263da42859SDinh Nguyen 	for (r = rank_bgn; r < rank_end; r++) {
11273da42859SDinh Nguyen 		if (param->skip_ranks[r])
11283da42859SDinh Nguyen 			/* request to skip the rank */
11293da42859SDinh Nguyen 			continue;
11303da42859SDinh Nguyen 
11313da42859SDinh Nguyen 		/* set rank */
11323da42859SDinh Nguyen 		set_rank_and_odt_mask(r, RW_MGR_ODT_MODE_READ_WRITE);
11333da42859SDinh Nguyen 
11343da42859SDinh Nguyen 		/* Load up a constant bursts */
11351273dd9eSMarek Vasut 		writel(0x20, &sdr_rw_load_mgr_regs->load_cntr0);
11363da42859SDinh Nguyen 
11371273dd9eSMarek Vasut 		writel(RW_MGR_GUARANTEED_WRITE_WAIT0,
11381273dd9eSMarek Vasut 			&sdr_rw_load_jump_mgr_regs->load_jump_add0);
11393da42859SDinh Nguyen 
11401273dd9eSMarek Vasut 		writel(0x20, &sdr_rw_load_mgr_regs->load_cntr1);
11413da42859SDinh Nguyen 
11421273dd9eSMarek Vasut 		writel(RW_MGR_GUARANTEED_WRITE_WAIT1,
11431273dd9eSMarek Vasut 			&sdr_rw_load_jump_mgr_regs->load_jump_add1);
11443da42859SDinh Nguyen 
11451273dd9eSMarek Vasut 		writel(0x04, &sdr_rw_load_mgr_regs->load_cntr2);
11463da42859SDinh Nguyen 
11471273dd9eSMarek Vasut 		writel(RW_MGR_GUARANTEED_WRITE_WAIT2,
11481273dd9eSMarek Vasut 			&sdr_rw_load_jump_mgr_regs->load_jump_add2);
11493da42859SDinh Nguyen 
11501273dd9eSMarek Vasut 		writel(0x04, &sdr_rw_load_mgr_regs->load_cntr3);
11513da42859SDinh Nguyen 
11521273dd9eSMarek Vasut 		writel(RW_MGR_GUARANTEED_WRITE_WAIT3,
11531273dd9eSMarek Vasut 			&sdr_rw_load_jump_mgr_regs->load_jump_add3);
11543da42859SDinh Nguyen 
11551273dd9eSMarek Vasut 		writel(RW_MGR_GUARANTEED_WRITE, SDR_PHYGRP_RWMGRGRP_ADDRESS |
11561273dd9eSMarek Vasut 						RW_MGR_RUN_SINGLE_GROUP_OFFSET);
11573da42859SDinh Nguyen 	}
11583da42859SDinh Nguyen 
11593da42859SDinh Nguyen 	set_rank_and_odt_mask(0, RW_MGR_ODT_MODE_OFF);
11603da42859SDinh Nguyen }
11613da42859SDinh Nguyen 
11623da42859SDinh Nguyen /*
11633da42859SDinh Nguyen  * try a read and see if it returns correct data back. has dummy reads
11643da42859SDinh Nguyen  * inserted into the mix used to align dqs enable. has more thorough checks
11653da42859SDinh Nguyen  * than the regular read test.
11663da42859SDinh Nguyen  */
11673da42859SDinh Nguyen static uint32_t rw_mgr_mem_calibrate_read_test(uint32_t rank_bgn, uint32_t group,
11683da42859SDinh Nguyen 	uint32_t num_tries, uint32_t all_correct, uint32_t *bit_chk,
11693da42859SDinh Nguyen 	uint32_t all_groups, uint32_t all_ranks)
11703da42859SDinh Nguyen {
11713da42859SDinh Nguyen 	uint32_t r, vg;
11723da42859SDinh Nguyen 	uint32_t correct_mask_vg;
11733da42859SDinh Nguyen 	uint32_t tmp_bit_chk;
11743da42859SDinh Nguyen 	uint32_t rank_end = all_ranks ? RW_MGR_MEM_NUMBER_OF_RANKS :
11753da42859SDinh Nguyen 		(rank_bgn + NUM_RANKS_PER_SHADOW_REG);
11763da42859SDinh Nguyen 	uint32_t addr;
11773da42859SDinh Nguyen 	uint32_t base_rw_mgr;
11783da42859SDinh Nguyen 
11793da42859SDinh Nguyen 	*bit_chk = param->read_correct_mask;
11803da42859SDinh Nguyen 	correct_mask_vg = param->read_correct_mask_vg;
11813da42859SDinh Nguyen 
11823da42859SDinh Nguyen 	uint32_t quick_read_mode = (((STATIC_CALIB_STEPS) &
11833da42859SDinh Nguyen 		CALIB_SKIP_DELAY_SWEEPS) && ENABLE_SUPER_QUICK_CALIBRATION);
11843da42859SDinh Nguyen 
11853da42859SDinh Nguyen 	for (r = rank_bgn; r < rank_end; r++) {
11863da42859SDinh Nguyen 		if (param->skip_ranks[r])
11873da42859SDinh Nguyen 			/* request to skip the rank */
11883da42859SDinh Nguyen 			continue;
11893da42859SDinh Nguyen 
11903da42859SDinh Nguyen 		/* set rank */
11913da42859SDinh Nguyen 		set_rank_and_odt_mask(r, RW_MGR_ODT_MODE_READ_WRITE);
11923da42859SDinh Nguyen 
11931273dd9eSMarek Vasut 		writel(0x10, &sdr_rw_load_mgr_regs->load_cntr1);
11943da42859SDinh Nguyen 
11951273dd9eSMarek Vasut 		writel(RW_MGR_READ_B2B_WAIT1,
11961273dd9eSMarek Vasut 			&sdr_rw_load_jump_mgr_regs->load_jump_add1);
11973da42859SDinh Nguyen 
11981273dd9eSMarek Vasut 		writel(0x10, &sdr_rw_load_mgr_regs->load_cntr2);
11991273dd9eSMarek Vasut 		writel(RW_MGR_READ_B2B_WAIT2,
12001273dd9eSMarek Vasut 			&sdr_rw_load_jump_mgr_regs->load_jump_add2);
12013da42859SDinh Nguyen 
12023da42859SDinh Nguyen 		if (quick_read_mode)
12031273dd9eSMarek Vasut 			writel(0x1, &sdr_rw_load_mgr_regs->load_cntr0);
12043da42859SDinh Nguyen 			/* need at least two (1+1) reads to capture failures */
12053da42859SDinh Nguyen 		else if (all_groups)
12061273dd9eSMarek Vasut 			writel(0x06, &sdr_rw_load_mgr_regs->load_cntr0);
12073da42859SDinh Nguyen 		else
12081273dd9eSMarek Vasut 			writel(0x32, &sdr_rw_load_mgr_regs->load_cntr0);
12093da42859SDinh Nguyen 
12101273dd9eSMarek Vasut 		writel(RW_MGR_READ_B2B,
12111273dd9eSMarek Vasut 			&sdr_rw_load_jump_mgr_regs->load_jump_add0);
12123da42859SDinh Nguyen 		if (all_groups)
12133da42859SDinh Nguyen 			writel(RW_MGR_MEM_IF_READ_DQS_WIDTH *
12143da42859SDinh Nguyen 			       RW_MGR_MEM_VIRTUAL_GROUPS_PER_READ_DQS - 1,
12151273dd9eSMarek Vasut 			       &sdr_rw_load_mgr_regs->load_cntr3);
12163da42859SDinh Nguyen 		else
12171273dd9eSMarek Vasut 			writel(0x0, &sdr_rw_load_mgr_regs->load_cntr3);
12183da42859SDinh Nguyen 
12191273dd9eSMarek Vasut 		writel(RW_MGR_READ_B2B,
12201273dd9eSMarek Vasut 			&sdr_rw_load_jump_mgr_regs->load_jump_add3);
12213da42859SDinh Nguyen 
12223da42859SDinh Nguyen 		tmp_bit_chk = 0;
12233da42859SDinh Nguyen 		for (vg = RW_MGR_MEM_VIRTUAL_GROUPS_PER_READ_DQS-1; ; vg--) {
12243da42859SDinh Nguyen 			/* reset the fifos to get pointers to known state */
12251273dd9eSMarek Vasut 			writel(0, &phy_mgr_cmd->fifo_reset);
12261273dd9eSMarek Vasut 			writel(0, SDR_PHYGRP_RWMGRGRP_ADDRESS |
12271273dd9eSMarek Vasut 				  RW_MGR_RESET_READ_DATAPATH_OFFSET);
12283da42859SDinh Nguyen 
12293da42859SDinh Nguyen 			tmp_bit_chk = tmp_bit_chk << (RW_MGR_MEM_DQ_PER_READ_DQS
12303da42859SDinh Nguyen 				/ RW_MGR_MEM_VIRTUAL_GROUPS_PER_READ_DQS);
12313da42859SDinh Nguyen 
1232c4815f76SMarek Vasut 			if (all_groups)
1233c4815f76SMarek Vasut 				addr = SDR_PHYGRP_RWMGRGRP_ADDRESS | RW_MGR_RUN_ALL_GROUPS_OFFSET;
1234c4815f76SMarek Vasut 			else
1235c4815f76SMarek Vasut 				addr = SDR_PHYGRP_RWMGRGRP_ADDRESS | RW_MGR_RUN_SINGLE_GROUP_OFFSET;
1236c4815f76SMarek Vasut 
123717fdc916SMarek Vasut 			writel(RW_MGR_READ_B2B, addr +
12383da42859SDinh Nguyen 			       ((group * RW_MGR_MEM_VIRTUAL_GROUPS_PER_READ_DQS +
12393da42859SDinh Nguyen 			       vg) << 2));
12403da42859SDinh Nguyen 
12411273dd9eSMarek Vasut 			base_rw_mgr = readl(SDR_PHYGRP_RWMGRGRP_ADDRESS);
12423da42859SDinh Nguyen 			tmp_bit_chk = tmp_bit_chk | (correct_mask_vg & ~(base_rw_mgr));
12433da42859SDinh Nguyen 
12443da42859SDinh Nguyen 			if (vg == 0)
12453da42859SDinh Nguyen 				break;
12463da42859SDinh Nguyen 		}
12473da42859SDinh Nguyen 		*bit_chk &= tmp_bit_chk;
12483da42859SDinh Nguyen 	}
12493da42859SDinh Nguyen 
1250c4815f76SMarek Vasut 	addr = SDR_PHYGRP_RWMGRGRP_ADDRESS | RW_MGR_RUN_SINGLE_GROUP_OFFSET;
125117fdc916SMarek Vasut 	writel(RW_MGR_CLEAR_DQS_ENABLE, addr + (group << 2));
12523da42859SDinh Nguyen 
12533da42859SDinh Nguyen 	if (all_correct) {
12543da42859SDinh Nguyen 		set_rank_and_odt_mask(0, RW_MGR_ODT_MODE_OFF);
12553da42859SDinh Nguyen 		debug_cond(DLEVEL == 2, "%s:%d read_test(%u,ALL,%u) =>\
12563da42859SDinh Nguyen 			   (%u == %u) => %lu", __func__, __LINE__, group,
12573da42859SDinh Nguyen 			   all_groups, *bit_chk, param->read_correct_mask,
12583da42859SDinh Nguyen 			   (long unsigned int)(*bit_chk ==
12593da42859SDinh Nguyen 			   param->read_correct_mask));
12603da42859SDinh Nguyen 		return *bit_chk == param->read_correct_mask;
12613da42859SDinh Nguyen 	} else	{
12623da42859SDinh Nguyen 		set_rank_and_odt_mask(0, RW_MGR_ODT_MODE_OFF);
12633da42859SDinh Nguyen 		debug_cond(DLEVEL == 2, "%s:%d read_test(%u,ONE,%u) =>\
12643da42859SDinh Nguyen 			   (%u != %lu) => %lu\n", __func__, __LINE__,
12653da42859SDinh Nguyen 			   group, all_groups, *bit_chk, (long unsigned int)0,
12663da42859SDinh Nguyen 			   (long unsigned int)(*bit_chk != 0x00));
12673da42859SDinh Nguyen 		return *bit_chk != 0x00;
12683da42859SDinh Nguyen 	}
12693da42859SDinh Nguyen }
12703da42859SDinh Nguyen 
12713da42859SDinh Nguyen static uint32_t rw_mgr_mem_calibrate_read_test_all_ranks(uint32_t group,
12723da42859SDinh Nguyen 	uint32_t num_tries, uint32_t all_correct, uint32_t *bit_chk,
12733da42859SDinh Nguyen 	uint32_t all_groups)
12743da42859SDinh Nguyen {
12753da42859SDinh Nguyen 	return rw_mgr_mem_calibrate_read_test(0, group, num_tries, all_correct,
12763da42859SDinh Nguyen 					      bit_chk, all_groups, 1);
12773da42859SDinh Nguyen }
12783da42859SDinh Nguyen 
12793da42859SDinh Nguyen static void rw_mgr_incr_vfifo(uint32_t grp, uint32_t *v)
12803da42859SDinh Nguyen {
12811273dd9eSMarek Vasut 	writel(grp, &phy_mgr_cmd->inc_vfifo_hard_phy);
12823da42859SDinh Nguyen 	(*v)++;
12833da42859SDinh Nguyen }
12843da42859SDinh Nguyen 
12853da42859SDinh Nguyen static void rw_mgr_decr_vfifo(uint32_t grp, uint32_t *v)
12863da42859SDinh Nguyen {
12873da42859SDinh Nguyen 	uint32_t i;
12883da42859SDinh Nguyen 
12893da42859SDinh Nguyen 	for (i = 0; i < VFIFO_SIZE-1; i++)
12903da42859SDinh Nguyen 		rw_mgr_incr_vfifo(grp, v);
12913da42859SDinh Nguyen }
12923da42859SDinh Nguyen 
12933da42859SDinh Nguyen static int find_vfifo_read(uint32_t grp, uint32_t *bit_chk)
12943da42859SDinh Nguyen {
12953da42859SDinh Nguyen 	uint32_t  v;
12963da42859SDinh Nguyen 	uint32_t fail_cnt = 0;
12973da42859SDinh Nguyen 	uint32_t test_status;
12983da42859SDinh Nguyen 
12993da42859SDinh Nguyen 	for (v = 0; v < VFIFO_SIZE; ) {
13003da42859SDinh Nguyen 		debug_cond(DLEVEL == 2, "%s:%d find_dqs_en_phase: vfifo %u\n",
13013da42859SDinh Nguyen 			   __func__, __LINE__, v);
13023da42859SDinh Nguyen 		test_status = rw_mgr_mem_calibrate_read_test_all_ranks
13033da42859SDinh Nguyen 			(grp, 1, PASS_ONE_BIT, bit_chk, 0);
13043da42859SDinh Nguyen 		if (!test_status) {
13053da42859SDinh Nguyen 			fail_cnt++;
13063da42859SDinh Nguyen 
13073da42859SDinh Nguyen 			if (fail_cnt == 2)
13083da42859SDinh Nguyen 				break;
13093da42859SDinh Nguyen 		}
13103da42859SDinh Nguyen 
13113da42859SDinh Nguyen 		/* fiddle with FIFO */
13123da42859SDinh Nguyen 		rw_mgr_incr_vfifo(grp, &v);
13133da42859SDinh Nguyen 	}
13143da42859SDinh Nguyen 
13153da42859SDinh Nguyen 	if (v >= VFIFO_SIZE) {
13163da42859SDinh Nguyen 		/* no failing read found!! Something must have gone wrong */
13173da42859SDinh Nguyen 		debug_cond(DLEVEL == 2, "%s:%d find_dqs_en_phase: vfifo failed\n",
13183da42859SDinh Nguyen 			   __func__, __LINE__);
13193da42859SDinh Nguyen 		return 0;
13203da42859SDinh Nguyen 	} else {
13213da42859SDinh Nguyen 		return v;
13223da42859SDinh Nguyen 	}
13233da42859SDinh Nguyen }
13243da42859SDinh Nguyen 
13253da42859SDinh Nguyen static int find_working_phase(uint32_t *grp, uint32_t *bit_chk,
13263da42859SDinh Nguyen 			      uint32_t dtaps_per_ptap, uint32_t *work_bgn,
13273da42859SDinh Nguyen 			      uint32_t *v, uint32_t *d, uint32_t *p,
13283da42859SDinh Nguyen 			      uint32_t *i, uint32_t *max_working_cnt)
13293da42859SDinh Nguyen {
13303da42859SDinh Nguyen 	uint32_t found_begin = 0;
13313da42859SDinh Nguyen 	uint32_t tmp_delay = 0;
13323da42859SDinh Nguyen 	uint32_t test_status;
13333da42859SDinh Nguyen 
13343da42859SDinh Nguyen 	for (*d = 0; *d <= dtaps_per_ptap; (*d)++, tmp_delay +=
13353da42859SDinh Nguyen 		IO_DELAY_PER_DQS_EN_DCHAIN_TAP) {
13363da42859SDinh Nguyen 		*work_bgn = tmp_delay;
13373da42859SDinh Nguyen 		scc_mgr_set_dqs_en_delay_all_ranks(*grp, *d);
13383da42859SDinh Nguyen 
13393da42859SDinh Nguyen 		for (*i = 0; *i < VFIFO_SIZE; (*i)++) {
13403da42859SDinh Nguyen 			for (*p = 0; *p <= IO_DQS_EN_PHASE_MAX; (*p)++, *work_bgn +=
13413da42859SDinh Nguyen 				IO_DELAY_PER_OPA_TAP) {
13423da42859SDinh Nguyen 				scc_mgr_set_dqs_en_phase_all_ranks(*grp, *p);
13433da42859SDinh Nguyen 
13443da42859SDinh Nguyen 				test_status =
13453da42859SDinh Nguyen 				rw_mgr_mem_calibrate_read_test_all_ranks
13463da42859SDinh Nguyen 				(*grp, 1, PASS_ONE_BIT, bit_chk, 0);
13473da42859SDinh Nguyen 
13483da42859SDinh Nguyen 				if (test_status) {
13493da42859SDinh Nguyen 					*max_working_cnt = 1;
13503da42859SDinh Nguyen 					found_begin = 1;
13513da42859SDinh Nguyen 					break;
13523da42859SDinh Nguyen 				}
13533da42859SDinh Nguyen 			}
13543da42859SDinh Nguyen 
13553da42859SDinh Nguyen 			if (found_begin)
13563da42859SDinh Nguyen 				break;
13573da42859SDinh Nguyen 
13583da42859SDinh Nguyen 			if (*p > IO_DQS_EN_PHASE_MAX)
13593da42859SDinh Nguyen 				/* fiddle with FIFO */
13603da42859SDinh Nguyen 				rw_mgr_incr_vfifo(*grp, v);
13613da42859SDinh Nguyen 		}
13623da42859SDinh Nguyen 
13633da42859SDinh Nguyen 		if (found_begin)
13643da42859SDinh Nguyen 			break;
13653da42859SDinh Nguyen 	}
13663da42859SDinh Nguyen 
13673da42859SDinh Nguyen 	if (*i >= VFIFO_SIZE) {
13683da42859SDinh Nguyen 		/* cannot find working solution */
13693da42859SDinh Nguyen 		debug_cond(DLEVEL == 2, "%s:%d find_dqs_en_phase: no vfifo/\
13703da42859SDinh Nguyen 			   ptap/dtap\n", __func__, __LINE__);
13713da42859SDinh Nguyen 		return 0;
13723da42859SDinh Nguyen 	} else {
13733da42859SDinh Nguyen 		return 1;
13743da42859SDinh Nguyen 	}
13753da42859SDinh Nguyen }
13763da42859SDinh Nguyen 
13773da42859SDinh Nguyen static void sdr_backup_phase(uint32_t *grp, uint32_t *bit_chk,
13783da42859SDinh Nguyen 			     uint32_t *work_bgn, uint32_t *v, uint32_t *d,
13793da42859SDinh Nguyen 			     uint32_t *p, uint32_t *max_working_cnt)
13803da42859SDinh Nguyen {
13813da42859SDinh Nguyen 	uint32_t found_begin = 0;
13823da42859SDinh Nguyen 	uint32_t tmp_delay;
13833da42859SDinh Nguyen 
13843da42859SDinh Nguyen 	/* Special case code for backing up a phase */
13853da42859SDinh Nguyen 	if (*p == 0) {
13863da42859SDinh Nguyen 		*p = IO_DQS_EN_PHASE_MAX;
13873da42859SDinh Nguyen 		rw_mgr_decr_vfifo(*grp, v);
13883da42859SDinh Nguyen 	} else {
13893da42859SDinh Nguyen 		(*p)--;
13903da42859SDinh Nguyen 	}
13913da42859SDinh Nguyen 	tmp_delay = *work_bgn - IO_DELAY_PER_OPA_TAP;
13923da42859SDinh Nguyen 	scc_mgr_set_dqs_en_phase_all_ranks(*grp, *p);
13933da42859SDinh Nguyen 
13943da42859SDinh Nguyen 	for (*d = 0; *d <= IO_DQS_EN_DELAY_MAX && tmp_delay < *work_bgn;
13953da42859SDinh Nguyen 		(*d)++, tmp_delay += IO_DELAY_PER_DQS_EN_DCHAIN_TAP) {
13963da42859SDinh Nguyen 		scc_mgr_set_dqs_en_delay_all_ranks(*grp, *d);
13973da42859SDinh Nguyen 
13983da42859SDinh Nguyen 		if (rw_mgr_mem_calibrate_read_test_all_ranks(*grp, 1,
13993da42859SDinh Nguyen 							     PASS_ONE_BIT,
14003da42859SDinh Nguyen 							     bit_chk, 0)) {
14013da42859SDinh Nguyen 			found_begin = 1;
14023da42859SDinh Nguyen 			*work_bgn = tmp_delay;
14033da42859SDinh Nguyen 			break;
14043da42859SDinh Nguyen 		}
14053da42859SDinh Nguyen 	}
14063da42859SDinh Nguyen 
14073da42859SDinh Nguyen 	/* We have found a working dtap before the ptap found above */
14083da42859SDinh Nguyen 	if (found_begin == 1)
14093da42859SDinh Nguyen 		(*max_working_cnt)++;
14103da42859SDinh Nguyen 
14113da42859SDinh Nguyen 	/*
14123da42859SDinh Nguyen 	 * Restore VFIFO to old state before we decremented it
14133da42859SDinh Nguyen 	 * (if needed).
14143da42859SDinh Nguyen 	 */
14153da42859SDinh Nguyen 	(*p)++;
14163da42859SDinh Nguyen 	if (*p > IO_DQS_EN_PHASE_MAX) {
14173da42859SDinh Nguyen 		*p = 0;
14183da42859SDinh Nguyen 		rw_mgr_incr_vfifo(*grp, v);
14193da42859SDinh Nguyen 	}
14203da42859SDinh Nguyen 
14213da42859SDinh Nguyen 	scc_mgr_set_dqs_en_delay_all_ranks(*grp, 0);
14223da42859SDinh Nguyen }
14233da42859SDinh Nguyen 
14243da42859SDinh Nguyen static int sdr_nonworking_phase(uint32_t *grp, uint32_t *bit_chk,
14253da42859SDinh Nguyen 			     uint32_t *work_bgn, uint32_t *v, uint32_t *d,
14263da42859SDinh Nguyen 			     uint32_t *p, uint32_t *i, uint32_t *max_working_cnt,
14273da42859SDinh Nguyen 			     uint32_t *work_end)
14283da42859SDinh Nguyen {
14293da42859SDinh Nguyen 	uint32_t found_end = 0;
14303da42859SDinh Nguyen 
14313da42859SDinh Nguyen 	(*p)++;
14323da42859SDinh Nguyen 	*work_end += IO_DELAY_PER_OPA_TAP;
14333da42859SDinh Nguyen 	if (*p > IO_DQS_EN_PHASE_MAX) {
14343da42859SDinh Nguyen 		/* fiddle with FIFO */
14353da42859SDinh Nguyen 		*p = 0;
14363da42859SDinh Nguyen 		rw_mgr_incr_vfifo(*grp, v);
14373da42859SDinh Nguyen 	}
14383da42859SDinh Nguyen 
14393da42859SDinh Nguyen 	for (; *i < VFIFO_SIZE + 1; (*i)++) {
14403da42859SDinh Nguyen 		for (; *p <= IO_DQS_EN_PHASE_MAX; (*p)++, *work_end
14413da42859SDinh Nguyen 			+= IO_DELAY_PER_OPA_TAP) {
14423da42859SDinh Nguyen 			scc_mgr_set_dqs_en_phase_all_ranks(*grp, *p);
14433da42859SDinh Nguyen 
14443da42859SDinh Nguyen 			if (!rw_mgr_mem_calibrate_read_test_all_ranks
14453da42859SDinh Nguyen 				(*grp, 1, PASS_ONE_BIT, bit_chk, 0)) {
14463da42859SDinh Nguyen 				found_end = 1;
14473da42859SDinh Nguyen 				break;
14483da42859SDinh Nguyen 			} else {
14493da42859SDinh Nguyen 				(*max_working_cnt)++;
14503da42859SDinh Nguyen 			}
14513da42859SDinh Nguyen 		}
14523da42859SDinh Nguyen 
14533da42859SDinh Nguyen 		if (found_end)
14543da42859SDinh Nguyen 			break;
14553da42859SDinh Nguyen 
14563da42859SDinh Nguyen 		if (*p > IO_DQS_EN_PHASE_MAX) {
14573da42859SDinh Nguyen 			/* fiddle with FIFO */
14583da42859SDinh Nguyen 			rw_mgr_incr_vfifo(*grp, v);
14593da42859SDinh Nguyen 			*p = 0;
14603da42859SDinh Nguyen 		}
14613da42859SDinh Nguyen 	}
14623da42859SDinh Nguyen 
14633da42859SDinh Nguyen 	if (*i >= VFIFO_SIZE + 1) {
14643da42859SDinh Nguyen 		/* cannot see edge of failing read */
14653da42859SDinh Nguyen 		debug_cond(DLEVEL == 2, "%s:%d sdr_nonworking_phase: end:\
14663da42859SDinh Nguyen 			   failed\n", __func__, __LINE__);
14673da42859SDinh Nguyen 		return 0;
14683da42859SDinh Nguyen 	} else {
14693da42859SDinh Nguyen 		return 1;
14703da42859SDinh Nguyen 	}
14713da42859SDinh Nguyen }
14723da42859SDinh Nguyen 
14733da42859SDinh Nguyen static int sdr_find_window_centre(uint32_t *grp, uint32_t *bit_chk,
14743da42859SDinh Nguyen 				  uint32_t *work_bgn, uint32_t *v, uint32_t *d,
14753da42859SDinh Nguyen 				  uint32_t *p, uint32_t *work_mid,
14763da42859SDinh Nguyen 				  uint32_t *work_end)
14773da42859SDinh Nguyen {
14783da42859SDinh Nguyen 	int i;
14793da42859SDinh Nguyen 	int tmp_delay = 0;
14803da42859SDinh Nguyen 
14813da42859SDinh Nguyen 	*work_mid = (*work_bgn + *work_end) / 2;
14823da42859SDinh Nguyen 
14833da42859SDinh Nguyen 	debug_cond(DLEVEL == 2, "work_bgn=%d work_end=%d work_mid=%d\n",
14843da42859SDinh Nguyen 		   *work_bgn, *work_end, *work_mid);
14853da42859SDinh Nguyen 	/* Get the middle delay to be less than a VFIFO delay */
14863da42859SDinh Nguyen 	for (*p = 0; *p <= IO_DQS_EN_PHASE_MAX;
14873da42859SDinh Nguyen 		(*p)++, tmp_delay += IO_DELAY_PER_OPA_TAP)
14883da42859SDinh Nguyen 		;
14893da42859SDinh Nguyen 	debug_cond(DLEVEL == 2, "vfifo ptap delay %d\n", tmp_delay);
14903da42859SDinh Nguyen 	while (*work_mid > tmp_delay)
14913da42859SDinh Nguyen 		*work_mid -= tmp_delay;
14923da42859SDinh Nguyen 	debug_cond(DLEVEL == 2, "new work_mid %d\n", *work_mid);
14933da42859SDinh Nguyen 
14943da42859SDinh Nguyen 	tmp_delay = 0;
14953da42859SDinh Nguyen 	for (*p = 0; *p <= IO_DQS_EN_PHASE_MAX && tmp_delay < *work_mid;
14963da42859SDinh Nguyen 		(*p)++, tmp_delay += IO_DELAY_PER_OPA_TAP)
14973da42859SDinh Nguyen 		;
14983da42859SDinh Nguyen 	tmp_delay -= IO_DELAY_PER_OPA_TAP;
14993da42859SDinh Nguyen 	debug_cond(DLEVEL == 2, "new p %d, tmp_delay=%d\n", (*p) - 1, tmp_delay);
15003da42859SDinh Nguyen 	for (*d = 0; *d <= IO_DQS_EN_DELAY_MAX && tmp_delay < *work_mid; (*d)++,
15013da42859SDinh Nguyen 		tmp_delay += IO_DELAY_PER_DQS_EN_DCHAIN_TAP)
15023da42859SDinh Nguyen 		;
15033da42859SDinh Nguyen 	debug_cond(DLEVEL == 2, "new d %d, tmp_delay=%d\n", *d, tmp_delay);
15043da42859SDinh Nguyen 
15053da42859SDinh Nguyen 	scc_mgr_set_dqs_en_phase_all_ranks(*grp, (*p) - 1);
15063da42859SDinh Nguyen 	scc_mgr_set_dqs_en_delay_all_ranks(*grp, *d);
15073da42859SDinh Nguyen 
15083da42859SDinh Nguyen 	/*
15093da42859SDinh Nguyen 	 * push vfifo until we can successfully calibrate. We can do this
15103da42859SDinh Nguyen 	 * because the largest possible margin in 1 VFIFO cycle.
15113da42859SDinh Nguyen 	 */
15123da42859SDinh Nguyen 	for (i = 0; i < VFIFO_SIZE; i++) {
15133da42859SDinh Nguyen 		debug_cond(DLEVEL == 2, "find_dqs_en_phase: center: vfifo=%u\n",
15143da42859SDinh Nguyen 			   *v);
15153da42859SDinh Nguyen 		if (rw_mgr_mem_calibrate_read_test_all_ranks(*grp, 1,
15163da42859SDinh Nguyen 							     PASS_ONE_BIT,
15173da42859SDinh Nguyen 							     bit_chk, 0)) {
15183da42859SDinh Nguyen 			break;
15193da42859SDinh Nguyen 		}
15203da42859SDinh Nguyen 
15213da42859SDinh Nguyen 		/* fiddle with FIFO */
15223da42859SDinh Nguyen 		rw_mgr_incr_vfifo(*grp, v);
15233da42859SDinh Nguyen 	}
15243da42859SDinh Nguyen 
15253da42859SDinh Nguyen 	if (i >= VFIFO_SIZE) {
15263da42859SDinh Nguyen 		debug_cond(DLEVEL == 2, "%s:%d find_dqs_en_phase: center: \
15273da42859SDinh Nguyen 			   failed\n", __func__, __LINE__);
15283da42859SDinh Nguyen 		return 0;
15293da42859SDinh Nguyen 	} else {
15303da42859SDinh Nguyen 		return 1;
15313da42859SDinh Nguyen 	}
15323da42859SDinh Nguyen }
15333da42859SDinh Nguyen 
15343da42859SDinh Nguyen /* find a good dqs enable to use */
15353da42859SDinh Nguyen static uint32_t rw_mgr_mem_calibrate_vfifo_find_dqs_en_phase(uint32_t grp)
15363da42859SDinh Nguyen {
15373da42859SDinh Nguyen 	uint32_t v, d, p, i;
15383da42859SDinh Nguyen 	uint32_t max_working_cnt;
15393da42859SDinh Nguyen 	uint32_t bit_chk;
15403da42859SDinh Nguyen 	uint32_t dtaps_per_ptap;
15413da42859SDinh Nguyen 	uint32_t work_bgn, work_mid, work_end;
15423da42859SDinh Nguyen 	uint32_t found_passing_read, found_failing_read, initial_failing_dtap;
15433da42859SDinh Nguyen 
15443da42859SDinh Nguyen 	debug("%s:%d %u\n", __func__, __LINE__, grp);
15453da42859SDinh Nguyen 
15463da42859SDinh Nguyen 	reg_file_set_sub_stage(CAL_SUBSTAGE_VFIFO_CENTER);
15473da42859SDinh Nguyen 
15483da42859SDinh Nguyen 	scc_mgr_set_dqs_en_delay_all_ranks(grp, 0);
15493da42859SDinh Nguyen 	scc_mgr_set_dqs_en_phase_all_ranks(grp, 0);
15503da42859SDinh Nguyen 
15513da42859SDinh Nguyen 	/* ************************************************************** */
15523da42859SDinh Nguyen 	/* * Step 0 : Determine number of delay taps for each phase tap * */
15533da42859SDinh Nguyen 	dtaps_per_ptap = IO_DELAY_PER_OPA_TAP/IO_DELAY_PER_DQS_EN_DCHAIN_TAP;
15543da42859SDinh Nguyen 
15553da42859SDinh Nguyen 	/* ********************************************************* */
15563da42859SDinh Nguyen 	/* * Step 1 : First push vfifo until we get a failing read * */
15573da42859SDinh Nguyen 	v = find_vfifo_read(grp, &bit_chk);
15583da42859SDinh Nguyen 
15593da42859SDinh Nguyen 	max_working_cnt = 0;
15603da42859SDinh Nguyen 
15613da42859SDinh Nguyen 	/* ******************************************************** */
15623da42859SDinh Nguyen 	/* * step 2: find first working phase, increment in ptaps * */
15633da42859SDinh Nguyen 	work_bgn = 0;
15643da42859SDinh Nguyen 	if (find_working_phase(&grp, &bit_chk, dtaps_per_ptap, &work_bgn, &v, &d,
15653da42859SDinh Nguyen 				&p, &i, &max_working_cnt) == 0)
15663da42859SDinh Nguyen 		return 0;
15673da42859SDinh Nguyen 
15683da42859SDinh Nguyen 	work_end = work_bgn;
15693da42859SDinh Nguyen 
15703da42859SDinh Nguyen 	/*
15713da42859SDinh Nguyen 	 * If d is 0 then the working window covers a phase tap and
15723da42859SDinh Nguyen 	 * we can follow the old procedure otherwise, we've found the beginning,
15733da42859SDinh Nguyen 	 * and we need to increment the dtaps until we find the end.
15743da42859SDinh Nguyen 	 */
15753da42859SDinh Nguyen 	if (d == 0) {
15763da42859SDinh Nguyen 		/* ********************************************************* */
15773da42859SDinh Nguyen 		/* * step 3a: if we have room, back off by one and
15783da42859SDinh Nguyen 		increment in dtaps * */
15793da42859SDinh Nguyen 
15803da42859SDinh Nguyen 		sdr_backup_phase(&grp, &bit_chk, &work_bgn, &v, &d, &p,
15813da42859SDinh Nguyen 				 &max_working_cnt);
15823da42859SDinh Nguyen 
15833da42859SDinh Nguyen 		/* ********************************************************* */
15843da42859SDinh Nguyen 		/* * step 4a: go forward from working phase to non working
15853da42859SDinh Nguyen 		phase, increment in ptaps * */
15863da42859SDinh Nguyen 		if (sdr_nonworking_phase(&grp, &bit_chk, &work_bgn, &v, &d, &p,
15873da42859SDinh Nguyen 					 &i, &max_working_cnt, &work_end) == 0)
15883da42859SDinh Nguyen 			return 0;
15893da42859SDinh Nguyen 
15903da42859SDinh Nguyen 		/* ********************************************************* */
15913da42859SDinh Nguyen 		/* * step 5a:  back off one from last, increment in dtaps  * */
15923da42859SDinh Nguyen 
15933da42859SDinh Nguyen 		/* Special case code for backing up a phase */
15943da42859SDinh Nguyen 		if (p == 0) {
15953da42859SDinh Nguyen 			p = IO_DQS_EN_PHASE_MAX;
15963da42859SDinh Nguyen 			rw_mgr_decr_vfifo(grp, &v);
15973da42859SDinh Nguyen 		} else {
15983da42859SDinh Nguyen 			p = p - 1;
15993da42859SDinh Nguyen 		}
16003da42859SDinh Nguyen 
16013da42859SDinh Nguyen 		work_end -= IO_DELAY_PER_OPA_TAP;
16023da42859SDinh Nguyen 		scc_mgr_set_dqs_en_phase_all_ranks(grp, p);
16033da42859SDinh Nguyen 
16043da42859SDinh Nguyen 		/* * The actual increment of dtaps is done outside of
16053da42859SDinh Nguyen 		the if/else loop to share code */
16063da42859SDinh Nguyen 		d = 0;
16073da42859SDinh Nguyen 
16083da42859SDinh Nguyen 		debug_cond(DLEVEL == 2, "%s:%d find_dqs_en_phase: v/p: \
16093da42859SDinh Nguyen 			   vfifo=%u ptap=%u\n", __func__, __LINE__,
16103da42859SDinh Nguyen 			   v, p);
16113da42859SDinh Nguyen 	} else {
16123da42859SDinh Nguyen 		/* ******************************************************* */
16133da42859SDinh Nguyen 		/* * step 3-5b:  Find the right edge of the window using
16143da42859SDinh Nguyen 		delay taps   * */
16153da42859SDinh Nguyen 		debug_cond(DLEVEL == 2, "%s:%d find_dqs_en_phase:vfifo=%u \
16163da42859SDinh Nguyen 			   ptap=%u dtap=%u bgn=%u\n", __func__, __LINE__,
16173da42859SDinh Nguyen 			   v, p, d, work_bgn);
16183da42859SDinh Nguyen 
16193da42859SDinh Nguyen 		work_end = work_bgn;
16203da42859SDinh Nguyen 
16213da42859SDinh Nguyen 		/* * The actual increment of dtaps is done outside of the
16223da42859SDinh Nguyen 		if/else loop to share code */
16233da42859SDinh Nguyen 
16243da42859SDinh Nguyen 		/* Only here to counterbalance a subtract later on which is
16253da42859SDinh Nguyen 		not needed if this branch of the algorithm is taken */
16263da42859SDinh Nguyen 		max_working_cnt++;
16273da42859SDinh Nguyen 	}
16283da42859SDinh Nguyen 
16293da42859SDinh Nguyen 	/* The dtap increment to find the failing edge is done here */
16303da42859SDinh Nguyen 	for (; d <= IO_DQS_EN_DELAY_MAX; d++, work_end +=
16313da42859SDinh Nguyen 		IO_DELAY_PER_DQS_EN_DCHAIN_TAP) {
16323da42859SDinh Nguyen 			debug_cond(DLEVEL == 2, "%s:%d find_dqs_en_phase: \
16333da42859SDinh Nguyen 				   end-2: dtap=%u\n", __func__, __LINE__, d);
16343da42859SDinh Nguyen 			scc_mgr_set_dqs_en_delay_all_ranks(grp, d);
16353da42859SDinh Nguyen 
16363da42859SDinh Nguyen 			if (!rw_mgr_mem_calibrate_read_test_all_ranks(grp, 1,
16373da42859SDinh Nguyen 								      PASS_ONE_BIT,
16383da42859SDinh Nguyen 								      &bit_chk, 0)) {
16393da42859SDinh Nguyen 				break;
16403da42859SDinh Nguyen 			}
16413da42859SDinh Nguyen 	}
16423da42859SDinh Nguyen 
16433da42859SDinh Nguyen 	/* Go back to working dtap */
16443da42859SDinh Nguyen 	if (d != 0)
16453da42859SDinh Nguyen 		work_end -= IO_DELAY_PER_DQS_EN_DCHAIN_TAP;
16463da42859SDinh Nguyen 
16473da42859SDinh Nguyen 	debug_cond(DLEVEL == 2, "%s:%d find_dqs_en_phase: v/p/d: vfifo=%u \
16483da42859SDinh Nguyen 		   ptap=%u dtap=%u end=%u\n", __func__, __LINE__,
16493da42859SDinh Nguyen 		   v, p, d-1, work_end);
16503da42859SDinh Nguyen 
16513da42859SDinh Nguyen 	if (work_end < work_bgn) {
16523da42859SDinh Nguyen 		/* nil range */
16533da42859SDinh Nguyen 		debug_cond(DLEVEL == 2, "%s:%d find_dqs_en_phase: end-2: \
16543da42859SDinh Nguyen 			   failed\n", __func__, __LINE__);
16553da42859SDinh Nguyen 		return 0;
16563da42859SDinh Nguyen 	}
16573da42859SDinh Nguyen 
16583da42859SDinh Nguyen 	debug_cond(DLEVEL == 2, "%s:%d find_dqs_en_phase: found range [%u,%u]\n",
16593da42859SDinh Nguyen 		   __func__, __LINE__, work_bgn, work_end);
16603da42859SDinh Nguyen 
16613da42859SDinh Nguyen 	/* *************************************************************** */
16623da42859SDinh Nguyen 	/*
16633da42859SDinh Nguyen 	 * * We need to calculate the number of dtaps that equal a ptap
16643da42859SDinh Nguyen 	 * * To do that we'll back up a ptap and re-find the edge of the
16653da42859SDinh Nguyen 	 * * window using dtaps
16663da42859SDinh Nguyen 	 */
16673da42859SDinh Nguyen 
16683da42859SDinh Nguyen 	debug_cond(DLEVEL == 2, "%s:%d find_dqs_en_phase: calculate dtaps_per_ptap \
16693da42859SDinh Nguyen 		   for tracking\n", __func__, __LINE__);
16703da42859SDinh Nguyen 
16713da42859SDinh Nguyen 	/* Special case code for backing up a phase */
16723da42859SDinh Nguyen 	if (p == 0) {
16733da42859SDinh Nguyen 		p = IO_DQS_EN_PHASE_MAX;
16743da42859SDinh Nguyen 		rw_mgr_decr_vfifo(grp, &v);
16753da42859SDinh Nguyen 		debug_cond(DLEVEL == 2, "%s:%d find_dqs_en_phase: backedup \
16763da42859SDinh Nguyen 			   cycle/phase: v=%u p=%u\n", __func__, __LINE__,
16773da42859SDinh Nguyen 			   v, p);
16783da42859SDinh Nguyen 	} else {
16793da42859SDinh Nguyen 		p = p - 1;
16803da42859SDinh Nguyen 		debug_cond(DLEVEL == 2, "%s:%d find_dqs_en_phase: backedup \
16813da42859SDinh Nguyen 			   phase only: v=%u p=%u", __func__, __LINE__,
16823da42859SDinh Nguyen 			   v, p);
16833da42859SDinh Nguyen 	}
16843da42859SDinh Nguyen 
16853da42859SDinh Nguyen 	scc_mgr_set_dqs_en_phase_all_ranks(grp, p);
16863da42859SDinh Nguyen 
16873da42859SDinh Nguyen 	/*
16883da42859SDinh Nguyen 	 * Increase dtap until we first see a passing read (in case the
16893da42859SDinh Nguyen 	 * window is smaller than a ptap),
16903da42859SDinh Nguyen 	 * and then a failing read to mark the edge of the window again
16913da42859SDinh Nguyen 	 */
16923da42859SDinh Nguyen 
16933da42859SDinh Nguyen 	/* Find a passing read */
16943da42859SDinh Nguyen 	debug_cond(DLEVEL == 2, "%s:%d find_dqs_en_phase: find passing read\n",
16953da42859SDinh Nguyen 		   __func__, __LINE__);
16963da42859SDinh Nguyen 	found_passing_read = 0;
16973da42859SDinh Nguyen 	found_failing_read = 0;
16983da42859SDinh Nguyen 	initial_failing_dtap = d;
16993da42859SDinh Nguyen 	for (; d <= IO_DQS_EN_DELAY_MAX; d++) {
17003da42859SDinh Nguyen 		debug_cond(DLEVEL == 2, "%s:%d find_dqs_en_phase: testing \
17013da42859SDinh Nguyen 			   read d=%u\n", __func__, __LINE__, d);
17023da42859SDinh Nguyen 		scc_mgr_set_dqs_en_delay_all_ranks(grp, d);
17033da42859SDinh Nguyen 
17043da42859SDinh Nguyen 		if (rw_mgr_mem_calibrate_read_test_all_ranks(grp, 1,
17053da42859SDinh Nguyen 							     PASS_ONE_BIT,
17063da42859SDinh Nguyen 							     &bit_chk, 0)) {
17073da42859SDinh Nguyen 			found_passing_read = 1;
17083da42859SDinh Nguyen 			break;
17093da42859SDinh Nguyen 		}
17103da42859SDinh Nguyen 	}
17113da42859SDinh Nguyen 
17123da42859SDinh Nguyen 	if (found_passing_read) {
17133da42859SDinh Nguyen 		/* Find a failing read */
17143da42859SDinh Nguyen 		debug_cond(DLEVEL == 2, "%s:%d find_dqs_en_phase: find failing \
17153da42859SDinh Nguyen 			   read\n", __func__, __LINE__);
17163da42859SDinh Nguyen 		for (d = d + 1; d <= IO_DQS_EN_DELAY_MAX; d++) {
17173da42859SDinh Nguyen 			debug_cond(DLEVEL == 2, "%s:%d find_dqs_en_phase: \
17183da42859SDinh Nguyen 				   testing read d=%u\n", __func__, __LINE__, d);
17193da42859SDinh Nguyen 			scc_mgr_set_dqs_en_delay_all_ranks(grp, d);
17203da42859SDinh Nguyen 
17213da42859SDinh Nguyen 			if (!rw_mgr_mem_calibrate_read_test_all_ranks
17223da42859SDinh Nguyen 				(grp, 1, PASS_ONE_BIT, &bit_chk, 0)) {
17233da42859SDinh Nguyen 				found_failing_read = 1;
17243da42859SDinh Nguyen 				break;
17253da42859SDinh Nguyen 			}
17263da42859SDinh Nguyen 		}
17273da42859SDinh Nguyen 	} else {
17283da42859SDinh Nguyen 		debug_cond(DLEVEL == 1, "%s:%d find_dqs_en_phase: failed to \
17293da42859SDinh Nguyen 			   calculate dtaps", __func__, __LINE__);
17303da42859SDinh Nguyen 		debug_cond(DLEVEL == 1, "per ptap. Fall back on static value\n");
17313da42859SDinh Nguyen 	}
17323da42859SDinh Nguyen 
17333da42859SDinh Nguyen 	/*
17343da42859SDinh Nguyen 	 * The dynamically calculated dtaps_per_ptap is only valid if we
17353da42859SDinh Nguyen 	 * found a passing/failing read. If we didn't, it means d hit the max
17363da42859SDinh Nguyen 	 * (IO_DQS_EN_DELAY_MAX). Otherwise, dtaps_per_ptap retains its
17373da42859SDinh Nguyen 	 * statically calculated value.
17383da42859SDinh Nguyen 	 */
17393da42859SDinh Nguyen 	if (found_passing_read && found_failing_read)
17403da42859SDinh Nguyen 		dtaps_per_ptap = d - initial_failing_dtap;
17413da42859SDinh Nguyen 
17421273dd9eSMarek Vasut 	writel(dtaps_per_ptap, &sdr_reg_file->dtaps_per_ptap);
17433da42859SDinh Nguyen 	debug_cond(DLEVEL == 2, "%s:%d find_dqs_en_phase: dtaps_per_ptap=%u \
17443da42859SDinh Nguyen 		   - %u = %u",  __func__, __LINE__, d,
17453da42859SDinh Nguyen 		   initial_failing_dtap, dtaps_per_ptap);
17463da42859SDinh Nguyen 
17473da42859SDinh Nguyen 	/* ******************************************** */
17483da42859SDinh Nguyen 	/* * step 6:  Find the centre of the window   * */
17493da42859SDinh Nguyen 	if (sdr_find_window_centre(&grp, &bit_chk, &work_bgn, &v, &d, &p,
17503da42859SDinh Nguyen 				   &work_mid, &work_end) == 0)
17513da42859SDinh Nguyen 		return 0;
17523da42859SDinh Nguyen 
17533da42859SDinh Nguyen 	debug_cond(DLEVEL == 2, "%s:%d find_dqs_en_phase: center found: \
17543da42859SDinh Nguyen 		   vfifo=%u ptap=%u dtap=%u\n", __func__, __LINE__,
17553da42859SDinh Nguyen 		   v, p-1, d);
17563da42859SDinh Nguyen 	return 1;
17573da42859SDinh Nguyen }
17583da42859SDinh Nguyen 
17593da42859SDinh Nguyen /*
17603da42859SDinh Nguyen  * Try rw_mgr_mem_calibrate_vfifo_find_dqs_en_phase across different
17613da42859SDinh Nguyen  * dq_in_delay values
17623da42859SDinh Nguyen  */
17633da42859SDinh Nguyen static uint32_t
17643da42859SDinh Nguyen rw_mgr_mem_calibrate_vfifo_find_dqs_en_phase_sweep_dq_in_delay
17653da42859SDinh Nguyen (uint32_t write_group, uint32_t read_group, uint32_t test_bgn)
17663da42859SDinh Nguyen {
17673da42859SDinh Nguyen 	uint32_t found;
17683da42859SDinh Nguyen 	uint32_t i;
17693da42859SDinh Nguyen 	uint32_t p;
17703da42859SDinh Nguyen 	uint32_t d;
17713da42859SDinh Nguyen 	uint32_t r;
17723da42859SDinh Nguyen 
17733da42859SDinh Nguyen 	const uint32_t delay_step = IO_IO_IN_DELAY_MAX /
17743da42859SDinh Nguyen 		(RW_MGR_MEM_DQ_PER_READ_DQS-1);
17753da42859SDinh Nguyen 		/* we start at zero, so have one less dq to devide among */
17763da42859SDinh Nguyen 
17773da42859SDinh Nguyen 	debug("%s:%d (%u,%u,%u)", __func__, __LINE__, write_group, read_group,
17783da42859SDinh Nguyen 	      test_bgn);
17793da42859SDinh Nguyen 
17803da42859SDinh Nguyen 	/* try different dq_in_delays since the dq path is shorter than dqs */
17813da42859SDinh Nguyen 
17823da42859SDinh Nguyen 	for (r = 0; r < RW_MGR_MEM_NUMBER_OF_RANKS;
17833da42859SDinh Nguyen 	     r += NUM_RANKS_PER_SHADOW_REG) {
178432675249SMarek Vasut 		for (i = 0, p = test_bgn, d = 0; i < RW_MGR_MEM_DQ_PER_READ_DQS; i++, p++, d += delay_step) {
17853da42859SDinh Nguyen 			debug_cond(DLEVEL == 1, "%s:%d rw_mgr_mem_calibrate_\
17863da42859SDinh Nguyen 				   vfifo_find_dqs_", __func__, __LINE__);
17873da42859SDinh Nguyen 			debug_cond(DLEVEL == 1, "en_phase_sweep_dq_in_delay: g=%u/%u ",
17883da42859SDinh Nguyen 			       write_group, read_group);
17893da42859SDinh Nguyen 			debug_cond(DLEVEL == 1, "r=%u, i=%u p=%u d=%u\n", r, i , p, d);
179007aee5bdSMarek Vasut 			scc_mgr_set_dq_in_delay(p, d);
17913da42859SDinh Nguyen 			scc_mgr_load_dq(p);
17923da42859SDinh Nguyen 		}
17931273dd9eSMarek Vasut 		writel(0, &sdr_scc_mgr->update);
17943da42859SDinh Nguyen 	}
17953da42859SDinh Nguyen 
17963da42859SDinh Nguyen 	found = rw_mgr_mem_calibrate_vfifo_find_dqs_en_phase(read_group);
17973da42859SDinh Nguyen 
17983da42859SDinh Nguyen 	debug_cond(DLEVEL == 1, "%s:%d rw_mgr_mem_calibrate_vfifo_find_dqs_\
17993da42859SDinh Nguyen 		   en_phase_sweep_dq", __func__, __LINE__);
18003da42859SDinh Nguyen 	debug_cond(DLEVEL == 1, "_in_delay: g=%u/%u found=%u; Reseting delay \
18013da42859SDinh Nguyen 		   chain to zero\n", write_group, read_group, found);
18023da42859SDinh Nguyen 
18033da42859SDinh Nguyen 	for (r = 0; r < RW_MGR_MEM_NUMBER_OF_RANKS;
18043da42859SDinh Nguyen 	     r += NUM_RANKS_PER_SHADOW_REG) {
18053da42859SDinh Nguyen 		for (i = 0, p = test_bgn; i < RW_MGR_MEM_DQ_PER_READ_DQS;
18063da42859SDinh Nguyen 			i++, p++) {
180707aee5bdSMarek Vasut 			scc_mgr_set_dq_in_delay(p, 0);
18083da42859SDinh Nguyen 			scc_mgr_load_dq(p);
18093da42859SDinh Nguyen 		}
18101273dd9eSMarek Vasut 		writel(0, &sdr_scc_mgr->update);
18113da42859SDinh Nguyen 	}
18123da42859SDinh Nguyen 
18133da42859SDinh Nguyen 	return found;
18143da42859SDinh Nguyen }
18153da42859SDinh Nguyen 
18163da42859SDinh Nguyen /* per-bit deskew DQ and center */
18173da42859SDinh Nguyen static uint32_t rw_mgr_mem_calibrate_vfifo_center(uint32_t rank_bgn,
18183da42859SDinh Nguyen 	uint32_t write_group, uint32_t read_group, uint32_t test_bgn,
18193da42859SDinh Nguyen 	uint32_t use_read_test, uint32_t update_fom)
18203da42859SDinh Nguyen {
18213da42859SDinh Nguyen 	uint32_t i, p, d, min_index;
18223da42859SDinh Nguyen 	/*
18233da42859SDinh Nguyen 	 * Store these as signed since there are comparisons with
18243da42859SDinh Nguyen 	 * signed numbers.
18253da42859SDinh Nguyen 	 */
18263da42859SDinh Nguyen 	uint32_t bit_chk;
18273da42859SDinh Nguyen 	uint32_t sticky_bit_chk;
18283da42859SDinh Nguyen 	int32_t left_edge[RW_MGR_MEM_DQ_PER_READ_DQS];
18293da42859SDinh Nguyen 	int32_t right_edge[RW_MGR_MEM_DQ_PER_READ_DQS];
18303da42859SDinh Nguyen 	int32_t final_dq[RW_MGR_MEM_DQ_PER_READ_DQS];
18313da42859SDinh Nguyen 	int32_t mid;
18323da42859SDinh Nguyen 	int32_t orig_mid_min, mid_min;
18333da42859SDinh Nguyen 	int32_t new_dqs, start_dqs, start_dqs_en, shift_dq, final_dqs,
18343da42859SDinh Nguyen 		final_dqs_en;
18353da42859SDinh Nguyen 	int32_t dq_margin, dqs_margin;
18363da42859SDinh Nguyen 	uint32_t stop;
18373da42859SDinh Nguyen 	uint32_t temp_dq_in_delay1, temp_dq_in_delay2;
18383da42859SDinh Nguyen 	uint32_t addr;
18393da42859SDinh Nguyen 
18403da42859SDinh Nguyen 	debug("%s:%d: %u %u", __func__, __LINE__, read_group, test_bgn);
18413da42859SDinh Nguyen 
1842c4815f76SMarek Vasut 	addr = SDR_PHYGRP_SCCGRP_ADDRESS | SCC_MGR_DQS_IN_DELAY_OFFSET;
184317fdc916SMarek Vasut 	start_dqs = readl(addr + (read_group << 2));
18443da42859SDinh Nguyen 	if (IO_SHIFT_DQS_EN_WHEN_SHIFT_DQS)
184517fdc916SMarek Vasut 		start_dqs_en = readl(addr + ((read_group << 2)
18463da42859SDinh Nguyen 				     - IO_DQS_EN_DELAY_OFFSET));
18473da42859SDinh Nguyen 
18483da42859SDinh Nguyen 	/* set the left and right edge of each bit to an illegal value */
18493da42859SDinh Nguyen 	/* use (IO_IO_IN_DELAY_MAX + 1) as an illegal value */
18503da42859SDinh Nguyen 	sticky_bit_chk = 0;
18513da42859SDinh Nguyen 	for (i = 0; i < RW_MGR_MEM_DQ_PER_READ_DQS; i++) {
18523da42859SDinh Nguyen 		left_edge[i]  = IO_IO_IN_DELAY_MAX + 1;
18533da42859SDinh Nguyen 		right_edge[i] = IO_IO_IN_DELAY_MAX + 1;
18543da42859SDinh Nguyen 	}
18553da42859SDinh Nguyen 
18563da42859SDinh Nguyen 	/* Search for the left edge of the window for each bit */
18573da42859SDinh Nguyen 	for (d = 0; d <= IO_IO_IN_DELAY_MAX; d++) {
18583da42859SDinh Nguyen 		scc_mgr_apply_group_dq_in_delay(write_group, test_bgn, d);
18593da42859SDinh Nguyen 
18601273dd9eSMarek Vasut 		writel(0, &sdr_scc_mgr->update);
18613da42859SDinh Nguyen 
18623da42859SDinh Nguyen 		/*
18633da42859SDinh Nguyen 		 * Stop searching when the read test doesn't pass AND when
18643da42859SDinh Nguyen 		 * we've seen a passing read on every bit.
18653da42859SDinh Nguyen 		 */
18663da42859SDinh Nguyen 		if (use_read_test) {
18673da42859SDinh Nguyen 			stop = !rw_mgr_mem_calibrate_read_test(rank_bgn,
18683da42859SDinh Nguyen 				read_group, NUM_READ_PB_TESTS, PASS_ONE_BIT,
18693da42859SDinh Nguyen 				&bit_chk, 0, 0);
18703da42859SDinh Nguyen 		} else {
18713da42859SDinh Nguyen 			rw_mgr_mem_calibrate_write_test(rank_bgn, write_group,
18723da42859SDinh Nguyen 							0, PASS_ONE_BIT,
18733da42859SDinh Nguyen 							&bit_chk, 0);
18743da42859SDinh Nguyen 			bit_chk = bit_chk >> (RW_MGR_MEM_DQ_PER_READ_DQS *
18753da42859SDinh Nguyen 				(read_group - (write_group *
18763da42859SDinh Nguyen 					RW_MGR_MEM_IF_READ_DQS_WIDTH /
18773da42859SDinh Nguyen 					RW_MGR_MEM_IF_WRITE_DQS_WIDTH)));
18783da42859SDinh Nguyen 			stop = (bit_chk == 0);
18793da42859SDinh Nguyen 		}
18803da42859SDinh Nguyen 		sticky_bit_chk = sticky_bit_chk | bit_chk;
18813da42859SDinh Nguyen 		stop = stop && (sticky_bit_chk == param->read_correct_mask);
18823da42859SDinh Nguyen 		debug_cond(DLEVEL == 2, "%s:%d vfifo_center(left): dtap=%u => %u == %u \
18833da42859SDinh Nguyen 			   && %u", __func__, __LINE__, d,
18843da42859SDinh Nguyen 			   sticky_bit_chk,
18853da42859SDinh Nguyen 			param->read_correct_mask, stop);
18863da42859SDinh Nguyen 
18873da42859SDinh Nguyen 		if (stop == 1) {
18883da42859SDinh Nguyen 			break;
18893da42859SDinh Nguyen 		} else {
18903da42859SDinh Nguyen 			for (i = 0; i < RW_MGR_MEM_DQ_PER_READ_DQS; i++) {
18913da42859SDinh Nguyen 				if (bit_chk & 1) {
18923da42859SDinh Nguyen 					/* Remember a passing test as the
18933da42859SDinh Nguyen 					left_edge */
18943da42859SDinh Nguyen 					left_edge[i] = d;
18953da42859SDinh Nguyen 				} else {
18963da42859SDinh Nguyen 					/* If a left edge has not been seen yet,
18973da42859SDinh Nguyen 					then a future passing test will mark
18983da42859SDinh Nguyen 					this edge as the right edge */
18993da42859SDinh Nguyen 					if (left_edge[i] ==
19003da42859SDinh Nguyen 						IO_IO_IN_DELAY_MAX + 1) {
19013da42859SDinh Nguyen 						right_edge[i] = -(d + 1);
19023da42859SDinh Nguyen 					}
19033da42859SDinh Nguyen 				}
19043da42859SDinh Nguyen 				bit_chk = bit_chk >> 1;
19053da42859SDinh Nguyen 			}
19063da42859SDinh Nguyen 		}
19073da42859SDinh Nguyen 	}
19083da42859SDinh Nguyen 
19093da42859SDinh Nguyen 	/* Reset DQ delay chains to 0 */
191032675249SMarek Vasut 	scc_mgr_apply_group_dq_in_delay(test_bgn, 0);
19113da42859SDinh Nguyen 	sticky_bit_chk = 0;
19123da42859SDinh Nguyen 	for (i = RW_MGR_MEM_DQ_PER_READ_DQS - 1;; i--) {
19133da42859SDinh Nguyen 		debug_cond(DLEVEL == 2, "%s:%d vfifo_center: left_edge[%u]: \
19143da42859SDinh Nguyen 			   %d right_edge[%u]: %d\n", __func__, __LINE__,
19153da42859SDinh Nguyen 			   i, left_edge[i], i, right_edge[i]);
19163da42859SDinh Nguyen 
19173da42859SDinh Nguyen 		/*
19183da42859SDinh Nguyen 		 * Check for cases where we haven't found the left edge,
19193da42859SDinh Nguyen 		 * which makes our assignment of the the right edge invalid.
19203da42859SDinh Nguyen 		 * Reset it to the illegal value.
19213da42859SDinh Nguyen 		 */
19223da42859SDinh Nguyen 		if ((left_edge[i] == IO_IO_IN_DELAY_MAX + 1) && (
19233da42859SDinh Nguyen 			right_edge[i] != IO_IO_IN_DELAY_MAX + 1)) {
19243da42859SDinh Nguyen 			right_edge[i] = IO_IO_IN_DELAY_MAX + 1;
19253da42859SDinh Nguyen 			debug_cond(DLEVEL == 2, "%s:%d vfifo_center: reset \
19263da42859SDinh Nguyen 				   right_edge[%u]: %d\n", __func__, __LINE__,
19273da42859SDinh Nguyen 				   i, right_edge[i]);
19283da42859SDinh Nguyen 		}
19293da42859SDinh Nguyen 
19303da42859SDinh Nguyen 		/*
19313da42859SDinh Nguyen 		 * Reset sticky bit (except for bits where we have seen
19323da42859SDinh Nguyen 		 * both the left and right edge).
19333da42859SDinh Nguyen 		 */
19343da42859SDinh Nguyen 		sticky_bit_chk = sticky_bit_chk << 1;
19353da42859SDinh Nguyen 		if ((left_edge[i] != IO_IO_IN_DELAY_MAX + 1) &&
19363da42859SDinh Nguyen 		    (right_edge[i] != IO_IO_IN_DELAY_MAX + 1)) {
19373da42859SDinh Nguyen 			sticky_bit_chk = sticky_bit_chk | 1;
19383da42859SDinh Nguyen 		}
19393da42859SDinh Nguyen 
19403da42859SDinh Nguyen 		if (i == 0)
19413da42859SDinh Nguyen 			break;
19423da42859SDinh Nguyen 	}
19433da42859SDinh Nguyen 
19443da42859SDinh Nguyen 	/* Search for the right edge of the window for each bit */
19453da42859SDinh Nguyen 	for (d = 0; d <= IO_DQS_IN_DELAY_MAX - start_dqs; d++) {
19463da42859SDinh Nguyen 		scc_mgr_set_dqs_bus_in_delay(read_group, d + start_dqs);
19473da42859SDinh Nguyen 		if (IO_SHIFT_DQS_EN_WHEN_SHIFT_DQS) {
19483da42859SDinh Nguyen 			uint32_t delay = d + start_dqs_en;
19493da42859SDinh Nguyen 			if (delay > IO_DQS_EN_DELAY_MAX)
19503da42859SDinh Nguyen 				delay = IO_DQS_EN_DELAY_MAX;
19513da42859SDinh Nguyen 			scc_mgr_set_dqs_en_delay(read_group, delay);
19523da42859SDinh Nguyen 		}
19533da42859SDinh Nguyen 		scc_mgr_load_dqs(read_group);
19543da42859SDinh Nguyen 
19551273dd9eSMarek Vasut 		writel(0, &sdr_scc_mgr->update);
19563da42859SDinh Nguyen 
19573da42859SDinh Nguyen 		/*
19583da42859SDinh Nguyen 		 * Stop searching when the read test doesn't pass AND when
19593da42859SDinh Nguyen 		 * we've seen a passing read on every bit.
19603da42859SDinh Nguyen 		 */
19613da42859SDinh Nguyen 		if (use_read_test) {
19623da42859SDinh Nguyen 			stop = !rw_mgr_mem_calibrate_read_test(rank_bgn,
19633da42859SDinh Nguyen 				read_group, NUM_READ_PB_TESTS, PASS_ONE_BIT,
19643da42859SDinh Nguyen 				&bit_chk, 0, 0);
19653da42859SDinh Nguyen 		} else {
19663da42859SDinh Nguyen 			rw_mgr_mem_calibrate_write_test(rank_bgn, write_group,
19673da42859SDinh Nguyen 							0, PASS_ONE_BIT,
19683da42859SDinh Nguyen 							&bit_chk, 0);
19693da42859SDinh Nguyen 			bit_chk = bit_chk >> (RW_MGR_MEM_DQ_PER_READ_DQS *
19703da42859SDinh Nguyen 				(read_group - (write_group *
19713da42859SDinh Nguyen 					RW_MGR_MEM_IF_READ_DQS_WIDTH /
19723da42859SDinh Nguyen 					RW_MGR_MEM_IF_WRITE_DQS_WIDTH)));
19733da42859SDinh Nguyen 			stop = (bit_chk == 0);
19743da42859SDinh Nguyen 		}
19753da42859SDinh Nguyen 		sticky_bit_chk = sticky_bit_chk | bit_chk;
19763da42859SDinh Nguyen 		stop = stop && (sticky_bit_chk == param->read_correct_mask);
19773da42859SDinh Nguyen 
19783da42859SDinh Nguyen 		debug_cond(DLEVEL == 2, "%s:%d vfifo_center(right): dtap=%u => %u == \
19793da42859SDinh Nguyen 			   %u && %u", __func__, __LINE__, d,
19803da42859SDinh Nguyen 			   sticky_bit_chk, param->read_correct_mask, stop);
19813da42859SDinh Nguyen 
19823da42859SDinh Nguyen 		if (stop == 1) {
19833da42859SDinh Nguyen 			break;
19843da42859SDinh Nguyen 		} else {
19853da42859SDinh Nguyen 			for (i = 0; i < RW_MGR_MEM_DQ_PER_READ_DQS; i++) {
19863da42859SDinh Nguyen 				if (bit_chk & 1) {
19873da42859SDinh Nguyen 					/* Remember a passing test as
19883da42859SDinh Nguyen 					the right_edge */
19893da42859SDinh Nguyen 					right_edge[i] = d;
19903da42859SDinh Nguyen 				} else {
19913da42859SDinh Nguyen 					if (d != 0) {
19923da42859SDinh Nguyen 						/* If a right edge has not been
19933da42859SDinh Nguyen 						seen yet, then a future passing
19943da42859SDinh Nguyen 						test will mark this edge as the
19953da42859SDinh Nguyen 						left edge */
19963da42859SDinh Nguyen 						if (right_edge[i] ==
19973da42859SDinh Nguyen 						IO_IO_IN_DELAY_MAX + 1) {
19983da42859SDinh Nguyen 							left_edge[i] = -(d + 1);
19993da42859SDinh Nguyen 						}
20003da42859SDinh Nguyen 					} else {
20013da42859SDinh Nguyen 						/* d = 0 failed, but it passed
20023da42859SDinh Nguyen 						when testing the left edge,
20033da42859SDinh Nguyen 						so it must be marginal,
20043da42859SDinh Nguyen 						set it to -1 */
20053da42859SDinh Nguyen 						if (right_edge[i] ==
20063da42859SDinh Nguyen 							IO_IO_IN_DELAY_MAX + 1 &&
20073da42859SDinh Nguyen 							left_edge[i] !=
20083da42859SDinh Nguyen 							IO_IO_IN_DELAY_MAX
20093da42859SDinh Nguyen 							+ 1) {
20103da42859SDinh Nguyen 							right_edge[i] = -1;
20113da42859SDinh Nguyen 						}
20123da42859SDinh Nguyen 						/* If a right edge has not been
20133da42859SDinh Nguyen 						seen yet, then a future passing
20143da42859SDinh Nguyen 						test will mark this edge as the
20153da42859SDinh Nguyen 						left edge */
20163da42859SDinh Nguyen 						else if (right_edge[i] ==
20173da42859SDinh Nguyen 							IO_IO_IN_DELAY_MAX +
20183da42859SDinh Nguyen 							1) {
20193da42859SDinh Nguyen 							left_edge[i] = -(d + 1);
20203da42859SDinh Nguyen 						}
20213da42859SDinh Nguyen 					}
20223da42859SDinh Nguyen 				}
20233da42859SDinh Nguyen 
20243da42859SDinh Nguyen 				debug_cond(DLEVEL == 2, "%s:%d vfifo_center[r,\
20253da42859SDinh Nguyen 					   d=%u]: ", __func__, __LINE__, d);
20263da42859SDinh Nguyen 				debug_cond(DLEVEL == 2, "bit_chk_test=%d left_edge[%u]: %d ",
20273da42859SDinh Nguyen 					   (int)(bit_chk & 1), i, left_edge[i]);
20283da42859SDinh Nguyen 				debug_cond(DLEVEL == 2, "right_edge[%u]: %d\n", i,
20293da42859SDinh Nguyen 					   right_edge[i]);
20303da42859SDinh Nguyen 				bit_chk = bit_chk >> 1;
20313da42859SDinh Nguyen 			}
20323da42859SDinh Nguyen 		}
20333da42859SDinh Nguyen 	}
20343da42859SDinh Nguyen 
20353da42859SDinh Nguyen 	/* Check that all bits have a window */
20363da42859SDinh Nguyen 	for (i = 0; i < RW_MGR_MEM_DQ_PER_READ_DQS; i++) {
20373da42859SDinh Nguyen 		debug_cond(DLEVEL == 2, "%s:%d vfifo_center: left_edge[%u]: \
20383da42859SDinh Nguyen 			   %d right_edge[%u]: %d", __func__, __LINE__,
20393da42859SDinh Nguyen 			   i, left_edge[i], i, right_edge[i]);
20403da42859SDinh Nguyen 		if ((left_edge[i] == IO_IO_IN_DELAY_MAX + 1) || (right_edge[i]
20413da42859SDinh Nguyen 			== IO_IO_IN_DELAY_MAX + 1)) {
20423da42859SDinh Nguyen 			/*
20433da42859SDinh Nguyen 			 * Restore delay chain settings before letting the loop
20443da42859SDinh Nguyen 			 * in rw_mgr_mem_calibrate_vfifo to retry different
20453da42859SDinh Nguyen 			 * dqs/ck relationships.
20463da42859SDinh Nguyen 			 */
20473da42859SDinh Nguyen 			scc_mgr_set_dqs_bus_in_delay(read_group, start_dqs);
20483da42859SDinh Nguyen 			if (IO_SHIFT_DQS_EN_WHEN_SHIFT_DQS) {
20493da42859SDinh Nguyen 				scc_mgr_set_dqs_en_delay(read_group,
20503da42859SDinh Nguyen 							 start_dqs_en);
20513da42859SDinh Nguyen 			}
20523da42859SDinh Nguyen 			scc_mgr_load_dqs(read_group);
20531273dd9eSMarek Vasut 			writel(0, &sdr_scc_mgr->update);
20543da42859SDinh Nguyen 
20553da42859SDinh Nguyen 			debug_cond(DLEVEL == 1, "%s:%d vfifo_center: failed to \
20563da42859SDinh Nguyen 				   find edge [%u]: %d %d", __func__, __LINE__,
20573da42859SDinh Nguyen 				   i, left_edge[i], right_edge[i]);
20583da42859SDinh Nguyen 			if (use_read_test) {
20593da42859SDinh Nguyen 				set_failing_group_stage(read_group *
20603da42859SDinh Nguyen 					RW_MGR_MEM_DQ_PER_READ_DQS + i,
20613da42859SDinh Nguyen 					CAL_STAGE_VFIFO,
20623da42859SDinh Nguyen 					CAL_SUBSTAGE_VFIFO_CENTER);
20633da42859SDinh Nguyen 			} else {
20643da42859SDinh Nguyen 				set_failing_group_stage(read_group *
20653da42859SDinh Nguyen 					RW_MGR_MEM_DQ_PER_READ_DQS + i,
20663da42859SDinh Nguyen 					CAL_STAGE_VFIFO_AFTER_WRITES,
20673da42859SDinh Nguyen 					CAL_SUBSTAGE_VFIFO_CENTER);
20683da42859SDinh Nguyen 			}
20693da42859SDinh Nguyen 			return 0;
20703da42859SDinh Nguyen 		}
20713da42859SDinh Nguyen 	}
20723da42859SDinh Nguyen 
20733da42859SDinh Nguyen 	/* Find middle of window for each DQ bit */
20743da42859SDinh Nguyen 	mid_min = left_edge[0] - right_edge[0];
20753da42859SDinh Nguyen 	min_index = 0;
20763da42859SDinh Nguyen 	for (i = 1; i < RW_MGR_MEM_DQ_PER_READ_DQS; i++) {
20773da42859SDinh Nguyen 		mid = left_edge[i] - right_edge[i];
20783da42859SDinh Nguyen 		if (mid < mid_min) {
20793da42859SDinh Nguyen 			mid_min = mid;
20803da42859SDinh Nguyen 			min_index = i;
20813da42859SDinh Nguyen 		}
20823da42859SDinh Nguyen 	}
20833da42859SDinh Nguyen 
20843da42859SDinh Nguyen 	/*
20853da42859SDinh Nguyen 	 * -mid_min/2 represents the amount that we need to move DQS.
20863da42859SDinh Nguyen 	 * If mid_min is odd and positive we'll need to add one to
20873da42859SDinh Nguyen 	 * make sure the rounding in further calculations is correct
20883da42859SDinh Nguyen 	 * (always bias to the right), so just add 1 for all positive values.
20893da42859SDinh Nguyen 	 */
20903da42859SDinh Nguyen 	if (mid_min > 0)
20913da42859SDinh Nguyen 		mid_min++;
20923da42859SDinh Nguyen 
20933da42859SDinh Nguyen 	mid_min = mid_min / 2;
20943da42859SDinh Nguyen 
20953da42859SDinh Nguyen 	debug_cond(DLEVEL == 1, "%s:%d vfifo_center: mid_min=%d (index=%u)\n",
20963da42859SDinh Nguyen 		   __func__, __LINE__, mid_min, min_index);
20973da42859SDinh Nguyen 
20983da42859SDinh Nguyen 	/* Determine the amount we can change DQS (which is -mid_min) */
20993da42859SDinh Nguyen 	orig_mid_min = mid_min;
21003da42859SDinh Nguyen 	new_dqs = start_dqs - mid_min;
21013da42859SDinh Nguyen 	if (new_dqs > IO_DQS_IN_DELAY_MAX)
21023da42859SDinh Nguyen 		new_dqs = IO_DQS_IN_DELAY_MAX;
21033da42859SDinh Nguyen 	else if (new_dqs < 0)
21043da42859SDinh Nguyen 		new_dqs = 0;
21053da42859SDinh Nguyen 
21063da42859SDinh Nguyen 	mid_min = start_dqs - new_dqs;
21073da42859SDinh Nguyen 	debug_cond(DLEVEL == 1, "vfifo_center: new mid_min=%d new_dqs=%d\n",
21083da42859SDinh Nguyen 		   mid_min, new_dqs);
21093da42859SDinh Nguyen 
21103da42859SDinh Nguyen 	if (IO_SHIFT_DQS_EN_WHEN_SHIFT_DQS) {
21113da42859SDinh Nguyen 		if (start_dqs_en - mid_min > IO_DQS_EN_DELAY_MAX)
21123da42859SDinh Nguyen 			mid_min += start_dqs_en - mid_min - IO_DQS_EN_DELAY_MAX;
21133da42859SDinh Nguyen 		else if (start_dqs_en - mid_min < 0)
21143da42859SDinh Nguyen 			mid_min += start_dqs_en - mid_min;
21153da42859SDinh Nguyen 	}
21163da42859SDinh Nguyen 	new_dqs = start_dqs - mid_min;
21173da42859SDinh Nguyen 
21183da42859SDinh Nguyen 	debug_cond(DLEVEL == 1, "vfifo_center: start_dqs=%d start_dqs_en=%d \
21193da42859SDinh Nguyen 		   new_dqs=%d mid_min=%d\n", start_dqs,
21203da42859SDinh Nguyen 		   IO_SHIFT_DQS_EN_WHEN_SHIFT_DQS ? start_dqs_en : -1,
21213da42859SDinh Nguyen 		   new_dqs, mid_min);
21223da42859SDinh Nguyen 
21233da42859SDinh Nguyen 	/* Initialize data for export structures */
21243da42859SDinh Nguyen 	dqs_margin = IO_IO_IN_DELAY_MAX + 1;
21253da42859SDinh Nguyen 	dq_margin  = IO_IO_IN_DELAY_MAX + 1;
21263da42859SDinh Nguyen 
21273da42859SDinh Nguyen 	/* add delay to bring centre of all DQ windows to the same "level" */
21283da42859SDinh Nguyen 	for (i = 0, p = test_bgn; i < RW_MGR_MEM_DQ_PER_READ_DQS; i++, p++) {
21293da42859SDinh Nguyen 		/* Use values before divide by 2 to reduce round off error */
21303da42859SDinh Nguyen 		shift_dq = (left_edge[i] - right_edge[i] -
21313da42859SDinh Nguyen 			(left_edge[min_index] - right_edge[min_index]))/2  +
21323da42859SDinh Nguyen 			(orig_mid_min - mid_min);
21333da42859SDinh Nguyen 
21343da42859SDinh Nguyen 		debug_cond(DLEVEL == 2, "vfifo_center: before: \
21353da42859SDinh Nguyen 			   shift_dq[%u]=%d\n", i, shift_dq);
21363da42859SDinh Nguyen 
21371273dd9eSMarek Vasut 		addr = SDR_PHYGRP_SCCGRP_ADDRESS | SCC_MGR_IO_IN_DELAY_OFFSET;
213817fdc916SMarek Vasut 		temp_dq_in_delay1 = readl(addr + (p << 2));
213917fdc916SMarek Vasut 		temp_dq_in_delay2 = readl(addr + (i << 2));
21403da42859SDinh Nguyen 
21413da42859SDinh Nguyen 		if (shift_dq + (int32_t)temp_dq_in_delay1 >
21423da42859SDinh Nguyen 			(int32_t)IO_IO_IN_DELAY_MAX) {
21433da42859SDinh Nguyen 			shift_dq = (int32_t)IO_IO_IN_DELAY_MAX - temp_dq_in_delay2;
21443da42859SDinh Nguyen 		} else if (shift_dq + (int32_t)temp_dq_in_delay1 < 0) {
21453da42859SDinh Nguyen 			shift_dq = -(int32_t)temp_dq_in_delay1;
21463da42859SDinh Nguyen 		}
21473da42859SDinh Nguyen 		debug_cond(DLEVEL == 2, "vfifo_center: after: \
21483da42859SDinh Nguyen 			   shift_dq[%u]=%d\n", i, shift_dq);
21493da42859SDinh Nguyen 		final_dq[i] = temp_dq_in_delay1 + shift_dq;
215007aee5bdSMarek Vasut 		scc_mgr_set_dq_in_delay(p, final_dq[i]);
21513da42859SDinh Nguyen 		scc_mgr_load_dq(p);
21523da42859SDinh Nguyen 
21533da42859SDinh Nguyen 		debug_cond(DLEVEL == 2, "vfifo_center: margin[%u]=[%d,%d]\n", i,
21543da42859SDinh Nguyen 			   left_edge[i] - shift_dq + (-mid_min),
21553da42859SDinh Nguyen 			   right_edge[i] + shift_dq - (-mid_min));
21563da42859SDinh Nguyen 		/* To determine values for export structures */
21573da42859SDinh Nguyen 		if (left_edge[i] - shift_dq + (-mid_min) < dq_margin)
21583da42859SDinh Nguyen 			dq_margin = left_edge[i] - shift_dq + (-mid_min);
21593da42859SDinh Nguyen 
21603da42859SDinh Nguyen 		if (right_edge[i] + shift_dq - (-mid_min) < dqs_margin)
21613da42859SDinh Nguyen 			dqs_margin = right_edge[i] + shift_dq - (-mid_min);
21623da42859SDinh Nguyen 	}
21633da42859SDinh Nguyen 
21643da42859SDinh Nguyen 	final_dqs = new_dqs;
21653da42859SDinh Nguyen 	if (IO_SHIFT_DQS_EN_WHEN_SHIFT_DQS)
21663da42859SDinh Nguyen 		final_dqs_en = start_dqs_en - mid_min;
21673da42859SDinh Nguyen 
21683da42859SDinh Nguyen 	/* Move DQS-en */
21693da42859SDinh Nguyen 	if (IO_SHIFT_DQS_EN_WHEN_SHIFT_DQS) {
21703da42859SDinh Nguyen 		scc_mgr_set_dqs_en_delay(read_group, final_dqs_en);
21713da42859SDinh Nguyen 		scc_mgr_load_dqs(read_group);
21723da42859SDinh Nguyen 	}
21733da42859SDinh Nguyen 
21743da42859SDinh Nguyen 	/* Move DQS */
21753da42859SDinh Nguyen 	scc_mgr_set_dqs_bus_in_delay(read_group, final_dqs);
21763da42859SDinh Nguyen 	scc_mgr_load_dqs(read_group);
21773da42859SDinh Nguyen 	debug_cond(DLEVEL == 2, "%s:%d vfifo_center: dq_margin=%d \
21783da42859SDinh Nguyen 		   dqs_margin=%d", __func__, __LINE__,
21793da42859SDinh Nguyen 		   dq_margin, dqs_margin);
21803da42859SDinh Nguyen 
21813da42859SDinh Nguyen 	/*
21823da42859SDinh Nguyen 	 * Do not remove this line as it makes sure all of our decisions
21833da42859SDinh Nguyen 	 * have been applied. Apply the update bit.
21843da42859SDinh Nguyen 	 */
21851273dd9eSMarek Vasut 	writel(0, &sdr_scc_mgr->update);
21863da42859SDinh Nguyen 
21873da42859SDinh Nguyen 	return (dq_margin >= 0) && (dqs_margin >= 0);
21883da42859SDinh Nguyen }
21893da42859SDinh Nguyen 
2190bce24efaSMarek Vasut /**
219104372fb8SMarek Vasut  * rw_mgr_mem_calibrate_guaranteed_write() - Perform guaranteed write into the device
219204372fb8SMarek Vasut  * @rw_group:	Read/Write Group
219304372fb8SMarek Vasut  * @phase:	DQ/DQS phase
219404372fb8SMarek Vasut  *
219504372fb8SMarek Vasut  * Because initially no communication ca be reliably performed with the memory
219604372fb8SMarek Vasut  * device, the sequencer uses a guaranteed write mechanism to write data into
219704372fb8SMarek Vasut  * the memory device.
219804372fb8SMarek Vasut  */
219904372fb8SMarek Vasut static int rw_mgr_mem_calibrate_guaranteed_write(const u32 rw_group,
220004372fb8SMarek Vasut 						 const u32 phase)
220104372fb8SMarek Vasut {
220204372fb8SMarek Vasut 	u32 bit_chk;
220304372fb8SMarek Vasut 	int ret;
220404372fb8SMarek Vasut 
220504372fb8SMarek Vasut 	/* Set a particular DQ/DQS phase. */
220604372fb8SMarek Vasut 	scc_mgr_set_dqdqs_output_phase_all_ranks(rw_group, phase);
220704372fb8SMarek Vasut 
220804372fb8SMarek Vasut 	debug_cond(DLEVEL == 1, "%s:%d guaranteed write: g=%u p=%u\n",
220904372fb8SMarek Vasut 		   __func__, __LINE__, rw_group, phase);
221004372fb8SMarek Vasut 
221104372fb8SMarek Vasut 	/*
221204372fb8SMarek Vasut 	 * Altera EMI_RM 2015.05.04 :: Figure 1-25
221304372fb8SMarek Vasut 	 * Load up the patterns used by read calibration using the
221404372fb8SMarek Vasut 	 * current DQDQS phase.
221504372fb8SMarek Vasut 	 */
221604372fb8SMarek Vasut 	rw_mgr_mem_calibrate_read_load_patterns(0, 1);
221704372fb8SMarek Vasut 
221804372fb8SMarek Vasut 	if (gbl->phy_debug_mode_flags & PHY_DEBUG_DISABLE_GUARANTEED_READ)
221904372fb8SMarek Vasut 		return 0;
222004372fb8SMarek Vasut 
222104372fb8SMarek Vasut 	/*
222204372fb8SMarek Vasut 	 * Altera EMI_RM 2015.05.04 :: Figure 1-26
222304372fb8SMarek Vasut 	 * Back-to-Back reads of the patterns used for calibration.
222404372fb8SMarek Vasut 	 */
222504372fb8SMarek Vasut 	ret = rw_mgr_mem_calibrate_read_test_patterns_all_ranks(rw_group, 1,
222604372fb8SMarek Vasut 								&bit_chk);
222704372fb8SMarek Vasut 	if (!ret) {	/* FIXME: 0 means failure in this old code :-( */
222804372fb8SMarek Vasut 		debug_cond(DLEVEL == 1,
222904372fb8SMarek Vasut 			   "%s:%d Guaranteed read test failed: g=%u p=%u\n",
223004372fb8SMarek Vasut 			   __func__, __LINE__, rw_group, phase);
223104372fb8SMarek Vasut 		return -EIO;
223204372fb8SMarek Vasut 	}
223304372fb8SMarek Vasut 
223404372fb8SMarek Vasut 	return 0;
223504372fb8SMarek Vasut }
223604372fb8SMarek Vasut 
223704372fb8SMarek Vasut /**
2238f09da11eSMarek Vasut  * rw_mgr_mem_calibrate_dqs_enable_calibration() - DQS Enable Calibration
2239f09da11eSMarek Vasut  * @rw_group:	Read/Write Group
2240f09da11eSMarek Vasut  * @test_bgn:	Rank at which the test begins
2241f09da11eSMarek Vasut  *
2242f09da11eSMarek Vasut  * DQS enable calibration ensures reliable capture of the DQ signal without
2243f09da11eSMarek Vasut  * glitches on the DQS line.
2244f09da11eSMarek Vasut  */
2245f09da11eSMarek Vasut static int rw_mgr_mem_calibrate_dqs_enable_calibration(const u32 rw_group,
2246f09da11eSMarek Vasut 						       const u32 test_bgn)
2247f09da11eSMarek Vasut {
2248f09da11eSMarek Vasut 	int ret;
2249f09da11eSMarek Vasut 
2250f09da11eSMarek Vasut 	/*
2251f09da11eSMarek Vasut 	 * Altera EMI_RM 2015.05.04 :: Figure 1-27
2252f09da11eSMarek Vasut 	 * DQS and DQS Eanble Signal Relationships.
2253f09da11eSMarek Vasut 	 */
2254f09da11eSMarek Vasut 	ret = rw_mgr_mem_calibrate_vfifo_find_dqs_en_phase_sweep_dq_in_delay(
2255f09da11eSMarek Vasut 						rw_group, rw_group, test_bgn);
2256f09da11eSMarek Vasut 	if (!ret)	/* FIXME: 0 means failure in this old code :-( */
2257f09da11eSMarek Vasut 		return -EIO;
2258f09da11eSMarek Vasut 
2259f09da11eSMarek Vasut 	return 0;
2260f09da11eSMarek Vasut }
2261f09da11eSMarek Vasut 
2262f09da11eSMarek Vasut /**
2263*16cfc4b9SMarek Vasut  * rw_mgr_mem_calibrate_dq_dqs_centering() - Centering DQ/DQS
2264*16cfc4b9SMarek Vasut  * @rw_group:		Read/Write Group
2265*16cfc4b9SMarek Vasut  * @test_bgn:		Rank at which the test begins
2266*16cfc4b9SMarek Vasut  * @use_read_test:	Perform a read test
2267*16cfc4b9SMarek Vasut  * @update_fom:		Update FOM
2268*16cfc4b9SMarek Vasut  *
2269*16cfc4b9SMarek Vasut  * The centerin DQ/DQS stage attempts to align DQ and DQS signals on reads
2270*16cfc4b9SMarek Vasut  * within a group.
2271*16cfc4b9SMarek Vasut  */
2272*16cfc4b9SMarek Vasut static int
2273*16cfc4b9SMarek Vasut rw_mgr_mem_calibrate_dq_dqs_centering(const u32 rw_group, const u32 test_bgn,
2274*16cfc4b9SMarek Vasut 				      const int use_read_test,
2275*16cfc4b9SMarek Vasut 				      const int update_fom)
2276*16cfc4b9SMarek Vasut 
2277*16cfc4b9SMarek Vasut {
2278*16cfc4b9SMarek Vasut 	int ret, grp_calibrated;
2279*16cfc4b9SMarek Vasut 	u32 rank_bgn, sr;
2280*16cfc4b9SMarek Vasut 
2281*16cfc4b9SMarek Vasut 	/*
2282*16cfc4b9SMarek Vasut 	 * Altera EMI_RM 2015.05.04 :: Figure 1-28
2283*16cfc4b9SMarek Vasut 	 * Read per-bit deskew can be done on a per shadow register basis.
2284*16cfc4b9SMarek Vasut 	 */
2285*16cfc4b9SMarek Vasut 	grp_calibrated = 1;
2286*16cfc4b9SMarek Vasut 	for (rank_bgn = 0, sr = 0;
2287*16cfc4b9SMarek Vasut 	     rank_bgn < RW_MGR_MEM_NUMBER_OF_RANKS;
2288*16cfc4b9SMarek Vasut 	     rank_bgn += NUM_RANKS_PER_SHADOW_REG, sr++) {
2289*16cfc4b9SMarek Vasut 		/* Check if this set of ranks should be skipped entirely. */
2290*16cfc4b9SMarek Vasut 		if (param->skip_shadow_regs[sr])
2291*16cfc4b9SMarek Vasut 			continue;
2292*16cfc4b9SMarek Vasut 
2293*16cfc4b9SMarek Vasut 		ret = rw_mgr_mem_calibrate_vfifo_center(rank_bgn, rw_group,
2294*16cfc4b9SMarek Vasut 							rw_group, test_bgn,
2295*16cfc4b9SMarek Vasut 							use_read_test,
2296*16cfc4b9SMarek Vasut 							update_fom);
2297*16cfc4b9SMarek Vasut 		if (ret)
2298*16cfc4b9SMarek Vasut 			continue;
2299*16cfc4b9SMarek Vasut 
2300*16cfc4b9SMarek Vasut 		grp_calibrated = 0;
2301*16cfc4b9SMarek Vasut 	}
2302*16cfc4b9SMarek Vasut 
2303*16cfc4b9SMarek Vasut 	if (!grp_calibrated)
2304*16cfc4b9SMarek Vasut 		return -EIO;
2305*16cfc4b9SMarek Vasut 
2306*16cfc4b9SMarek Vasut 	return 0;
2307*16cfc4b9SMarek Vasut }
2308*16cfc4b9SMarek Vasut 
2309*16cfc4b9SMarek Vasut /**
2310bce24efaSMarek Vasut  * rw_mgr_mem_calibrate_vfifo() - Calibrate the read valid prediction FIFO
2311bce24efaSMarek Vasut  * @rw_group:		Read/Write Group
2312bce24efaSMarek Vasut  * @test_bgn:		Rank at which the test begins
23133da42859SDinh Nguyen  *
2314bce24efaSMarek Vasut  * Stage 1: Calibrate the read valid prediction FIFO.
2315bce24efaSMarek Vasut  *
2316bce24efaSMarek Vasut  * This function implements UniPHY calibration Stage 1, as explained in
2317bce24efaSMarek Vasut  * detail in Altera EMI_RM 2015.05.04 , "UniPHY Calibration Stages".
2318bce24efaSMarek Vasut  *
2319bce24efaSMarek Vasut  * - read valid prediction will consist of finding:
2320bce24efaSMarek Vasut  *   - DQS enable phase and DQS enable delay (DQS Enable Calibration)
2321bce24efaSMarek Vasut  *   - DQS input phase  and DQS input delay (DQ/DQS Centering)
23223da42859SDinh Nguyen  *  - we also do a per-bit deskew on the DQ lines.
23233da42859SDinh Nguyen  */
2324c336ca3eSMarek Vasut static int rw_mgr_mem_calibrate_vfifo(const u32 rw_group, const u32 test_bgn)
23253da42859SDinh Nguyen {
2326*16cfc4b9SMarek Vasut 	uint32_t p, d;
23273da42859SDinh Nguyen 	uint32_t dtaps_per_ptap;
23283da42859SDinh Nguyen 	uint32_t failed_substage;
23293da42859SDinh Nguyen 
233004372fb8SMarek Vasut 	int ret;
233104372fb8SMarek Vasut 
2332c336ca3eSMarek Vasut 	debug("%s:%d: %u %u\n", __func__, __LINE__, rw_group, test_bgn);
23333da42859SDinh Nguyen 
23347c0a9df3SMarek Vasut 	/* Update info for sims */
23357c0a9df3SMarek Vasut 	reg_file_set_group(rw_group);
23363da42859SDinh Nguyen 	reg_file_set_stage(CAL_STAGE_VFIFO);
23377c0a9df3SMarek Vasut 	reg_file_set_sub_stage(CAL_SUBSTAGE_GUARANTEED_READ);
23383da42859SDinh Nguyen 
23397c0a9df3SMarek Vasut 	failed_substage = CAL_SUBSTAGE_GUARANTEED_READ;
23407c0a9df3SMarek Vasut 
23417c0a9df3SMarek Vasut 	/* USER Determine number of delay taps for each phase tap. */
2342d32badbdSMarek Vasut 	dtaps_per_ptap = DIV_ROUND_UP(IO_DELAY_PER_OPA_TAP,
2343d32badbdSMarek Vasut 				      IO_DELAY_PER_DQS_EN_DCHAIN_TAP) - 1;
23443da42859SDinh Nguyen 
2345fe2d0a2dSMarek Vasut 	for (d = 0; d <= dtaps_per_ptap; d += 2) {
23463da42859SDinh Nguyen 		/*
23473da42859SDinh Nguyen 		 * In RLDRAMX we may be messing the delay of pins in
2348c336ca3eSMarek Vasut 		 * the same write rw_group but outside of the current read
2349c336ca3eSMarek Vasut 		 * the rw_group, but that's ok because we haven't calibrated
2350ac70d2f3SMarek Vasut 		 * output side yet.
23513da42859SDinh Nguyen 		 */
23523da42859SDinh Nguyen 		if (d > 0) {
2353f51a7d35SMarek Vasut 			scc_mgr_apply_group_all_out_delay_add_all_ranks(
2354c336ca3eSMarek Vasut 								rw_group, d);
23553da42859SDinh Nguyen 		}
23563da42859SDinh Nguyen 
2357fe2d0a2dSMarek Vasut 		for (p = 0; p <= IO_DQDQS_OUT_PHASE_MAX; p++) {
235804372fb8SMarek Vasut 			/* 1) Guaranteed Write */
235904372fb8SMarek Vasut 			ret = rw_mgr_mem_calibrate_guaranteed_write(rw_group, p);
236004372fb8SMarek Vasut 			if (ret)
23613da42859SDinh Nguyen 				break;
23623da42859SDinh Nguyen 
2363f09da11eSMarek Vasut 			/* 2) DQS Enable Calibration */
2364f09da11eSMarek Vasut 			ret = rw_mgr_mem_calibrate_dqs_enable_calibration(rw_group,
2365f09da11eSMarek Vasut 									  test_bgn);
2366f09da11eSMarek Vasut 			if (ret) {
2367fe2d0a2dSMarek Vasut 				failed_substage = CAL_SUBSTAGE_DQS_EN_PHASE;
2368fe2d0a2dSMarek Vasut 				continue;
2369fe2d0a2dSMarek Vasut 			}
2370fe2d0a2dSMarek Vasut 
2371*16cfc4b9SMarek Vasut 			/* 3) Centering DQ/DQS */
23723da42859SDinh Nguyen 			/*
2373*16cfc4b9SMarek Vasut 			 * If doing read after write calibration, do not update
2374*16cfc4b9SMarek Vasut 			 * FOM now. Do it then.
23753da42859SDinh Nguyen 			 */
2376*16cfc4b9SMarek Vasut 			ret = rw_mgr_mem_calibrate_dq_dqs_centering(rw_group,
2377*16cfc4b9SMarek Vasut 								test_bgn, 1, 0);
2378*16cfc4b9SMarek Vasut 			if (ret) {
2379d2ea4950SMarek Vasut 				failed_substage = CAL_SUBSTAGE_VFIFO_CENTER;
2380*16cfc4b9SMarek Vasut 				continue;
23813da42859SDinh Nguyen 			}
2382fe2d0a2dSMarek Vasut 
2383*16cfc4b9SMarek Vasut 			/* All done. */
2384fe2d0a2dSMarek Vasut 			goto cal_done_ok;
23853da42859SDinh Nguyen 		}
23863da42859SDinh Nguyen 	}
23873da42859SDinh Nguyen 
2388fe2d0a2dSMarek Vasut 	/* Calibration Stage 1 failed. */
2389c336ca3eSMarek Vasut 	set_failing_group_stage(rw_group, CAL_STAGE_VFIFO, failed_substage);
23903da42859SDinh Nguyen 	return 0;
23913da42859SDinh Nguyen 
2392fe2d0a2dSMarek Vasut 	/* Calibration Stage 1 completed OK. */
2393fe2d0a2dSMarek Vasut cal_done_ok:
23943da42859SDinh Nguyen 	/*
23953da42859SDinh Nguyen 	 * Reset the delay chains back to zero if they have moved > 1
23963da42859SDinh Nguyen 	 * (check for > 1 because loop will increase d even when pass in
23973da42859SDinh Nguyen 	 * first case).
23983da42859SDinh Nguyen 	 */
23993da42859SDinh Nguyen 	if (d > 2)
2400c336ca3eSMarek Vasut 		scc_mgr_zero_group(rw_group, 1);
24013da42859SDinh Nguyen 
24023da42859SDinh Nguyen 	return 1;
24033da42859SDinh Nguyen }
24043da42859SDinh Nguyen 
24053da42859SDinh Nguyen /* VFIFO Calibration -- Read Deskew Calibration after write deskew */
24063da42859SDinh Nguyen static uint32_t rw_mgr_mem_calibrate_vfifo_end(uint32_t read_group,
24073da42859SDinh Nguyen 					       uint32_t test_bgn)
24083da42859SDinh Nguyen {
24093da42859SDinh Nguyen 	uint32_t rank_bgn, sr;
24103da42859SDinh Nguyen 	uint32_t grp_calibrated;
24113da42859SDinh Nguyen 	uint32_t write_group;
24123da42859SDinh Nguyen 
24133da42859SDinh Nguyen 	debug("%s:%d %u %u", __func__, __LINE__, read_group, test_bgn);
24143da42859SDinh Nguyen 
24153da42859SDinh Nguyen 	/* update info for sims */
24163da42859SDinh Nguyen 
24173da42859SDinh Nguyen 	reg_file_set_stage(CAL_STAGE_VFIFO_AFTER_WRITES);
24183da42859SDinh Nguyen 	reg_file_set_sub_stage(CAL_SUBSTAGE_VFIFO_CENTER);
24193da42859SDinh Nguyen 
24203da42859SDinh Nguyen 	write_group = read_group;
24213da42859SDinh Nguyen 
24223da42859SDinh Nguyen 	/* update info for sims */
24233da42859SDinh Nguyen 	reg_file_set_group(read_group);
24243da42859SDinh Nguyen 
24253da42859SDinh Nguyen 	grp_calibrated = 1;
24263da42859SDinh Nguyen 	/* Read per-bit deskew can be done on a per shadow register basis */
24273da42859SDinh Nguyen 	for (rank_bgn = 0, sr = 0; rank_bgn < RW_MGR_MEM_NUMBER_OF_RANKS;
24283da42859SDinh Nguyen 		rank_bgn += NUM_RANKS_PER_SHADOW_REG, ++sr) {
24293da42859SDinh Nguyen 		/* Determine if this set of ranks should be skipped entirely */
24303da42859SDinh Nguyen 		if (!param->skip_shadow_regs[sr]) {
24313da42859SDinh Nguyen 		/* This is the last calibration round, update FOM here */
24323da42859SDinh Nguyen 			if (!rw_mgr_mem_calibrate_vfifo_center(rank_bgn,
24333da42859SDinh Nguyen 								write_group,
24343da42859SDinh Nguyen 								read_group,
24353da42859SDinh Nguyen 								test_bgn, 0,
24363da42859SDinh Nguyen 								1)) {
24373da42859SDinh Nguyen 				grp_calibrated = 0;
24383da42859SDinh Nguyen 			}
24393da42859SDinh Nguyen 		}
24403da42859SDinh Nguyen 	}
24413da42859SDinh Nguyen 
24423da42859SDinh Nguyen 
24433da42859SDinh Nguyen 	if (grp_calibrated == 0) {
24443da42859SDinh Nguyen 		set_failing_group_stage(write_group,
24453da42859SDinh Nguyen 					CAL_STAGE_VFIFO_AFTER_WRITES,
24463da42859SDinh Nguyen 					CAL_SUBSTAGE_VFIFO_CENTER);
24473da42859SDinh Nguyen 		return 0;
24483da42859SDinh Nguyen 	}
24493da42859SDinh Nguyen 
24503da42859SDinh Nguyen 	return 1;
24513da42859SDinh Nguyen }
24523da42859SDinh Nguyen 
24533da42859SDinh Nguyen /* Calibrate LFIFO to find smallest read latency */
24543da42859SDinh Nguyen static uint32_t rw_mgr_mem_calibrate_lfifo(void)
24553da42859SDinh Nguyen {
24563da42859SDinh Nguyen 	uint32_t found_one;
24573da42859SDinh Nguyen 	uint32_t bit_chk;
24583da42859SDinh Nguyen 
24593da42859SDinh Nguyen 	debug("%s:%d\n", __func__, __LINE__);
24603da42859SDinh Nguyen 
24613da42859SDinh Nguyen 	/* update info for sims */
24623da42859SDinh Nguyen 	reg_file_set_stage(CAL_STAGE_LFIFO);
24633da42859SDinh Nguyen 	reg_file_set_sub_stage(CAL_SUBSTAGE_READ_LATENCY);
24643da42859SDinh Nguyen 
24653da42859SDinh Nguyen 	/* Load up the patterns used by read calibration for all ranks */
24663da42859SDinh Nguyen 	rw_mgr_mem_calibrate_read_load_patterns(0, 1);
24673da42859SDinh Nguyen 	found_one = 0;
24683da42859SDinh Nguyen 
24693da42859SDinh Nguyen 	do {
24701273dd9eSMarek Vasut 		writel(gbl->curr_read_lat, &phy_mgr_cfg->phy_rlat);
24713da42859SDinh Nguyen 		debug_cond(DLEVEL == 2, "%s:%d lfifo: read_lat=%u",
24723da42859SDinh Nguyen 			   __func__, __LINE__, gbl->curr_read_lat);
24733da42859SDinh Nguyen 
24743da42859SDinh Nguyen 		if (!rw_mgr_mem_calibrate_read_test_all_ranks(0,
24753da42859SDinh Nguyen 							      NUM_READ_TESTS,
24763da42859SDinh Nguyen 							      PASS_ALL_BITS,
24773da42859SDinh Nguyen 							      &bit_chk, 1)) {
24783da42859SDinh Nguyen 			break;
24793da42859SDinh Nguyen 		}
24803da42859SDinh Nguyen 
24813da42859SDinh Nguyen 		found_one = 1;
24823da42859SDinh Nguyen 		/* reduce read latency and see if things are working */
24833da42859SDinh Nguyen 		/* correctly */
24843da42859SDinh Nguyen 		gbl->curr_read_lat--;
24853da42859SDinh Nguyen 	} while (gbl->curr_read_lat > 0);
24863da42859SDinh Nguyen 
24873da42859SDinh Nguyen 	/* reset the fifos to get pointers to known state */
24883da42859SDinh Nguyen 
24891273dd9eSMarek Vasut 	writel(0, &phy_mgr_cmd->fifo_reset);
24903da42859SDinh Nguyen 
24913da42859SDinh Nguyen 	if (found_one) {
24923da42859SDinh Nguyen 		/* add a fudge factor to the read latency that was determined */
24933da42859SDinh Nguyen 		gbl->curr_read_lat += 2;
24941273dd9eSMarek Vasut 		writel(gbl->curr_read_lat, &phy_mgr_cfg->phy_rlat);
24953da42859SDinh Nguyen 		debug_cond(DLEVEL == 2, "%s:%d lfifo: success: using \
24963da42859SDinh Nguyen 			   read_lat=%u\n", __func__, __LINE__,
24973da42859SDinh Nguyen 			   gbl->curr_read_lat);
24983da42859SDinh Nguyen 		return 1;
24993da42859SDinh Nguyen 	} else {
25003da42859SDinh Nguyen 		set_failing_group_stage(0xff, CAL_STAGE_LFIFO,
25013da42859SDinh Nguyen 					CAL_SUBSTAGE_READ_LATENCY);
25023da42859SDinh Nguyen 
25033da42859SDinh Nguyen 		debug_cond(DLEVEL == 2, "%s:%d lfifo: failed at initial \
25043da42859SDinh Nguyen 			   read_lat=%u\n", __func__, __LINE__,
25053da42859SDinh Nguyen 			   gbl->curr_read_lat);
25063da42859SDinh Nguyen 		return 0;
25073da42859SDinh Nguyen 	}
25083da42859SDinh Nguyen }
25093da42859SDinh Nguyen 
25103da42859SDinh Nguyen /*
25113da42859SDinh Nguyen  * issue write test command.
25123da42859SDinh Nguyen  * two variants are provided. one that just tests a write pattern and
25133da42859SDinh Nguyen  * another that tests datamask functionality.
25143da42859SDinh Nguyen  */
25153da42859SDinh Nguyen static void rw_mgr_mem_calibrate_write_test_issue(uint32_t group,
25163da42859SDinh Nguyen 						  uint32_t test_dm)
25173da42859SDinh Nguyen {
25183da42859SDinh Nguyen 	uint32_t mcc_instruction;
25193da42859SDinh Nguyen 	uint32_t quick_write_mode = (((STATIC_CALIB_STEPS) & CALIB_SKIP_WRITES) &&
25203da42859SDinh Nguyen 		ENABLE_SUPER_QUICK_CALIBRATION);
25213da42859SDinh Nguyen 	uint32_t rw_wl_nop_cycles;
25223da42859SDinh Nguyen 	uint32_t addr;
25233da42859SDinh Nguyen 
25243da42859SDinh Nguyen 	/*
25253da42859SDinh Nguyen 	 * Set counter and jump addresses for the right
25263da42859SDinh Nguyen 	 * number of NOP cycles.
25273da42859SDinh Nguyen 	 * The number of supported NOP cycles can range from -1 to infinity
25283da42859SDinh Nguyen 	 * Three different cases are handled:
25293da42859SDinh Nguyen 	 *
25303da42859SDinh Nguyen 	 * 1. For a number of NOP cycles greater than 0, the RW Mgr looping
25313da42859SDinh Nguyen 	 *    mechanism will be used to insert the right number of NOPs
25323da42859SDinh Nguyen 	 *
25333da42859SDinh Nguyen 	 * 2. For a number of NOP cycles equals to 0, the micro-instruction
25343da42859SDinh Nguyen 	 *    issuing the write command will jump straight to the
25353da42859SDinh Nguyen 	 *    micro-instruction that turns on DQS (for DDRx), or outputs write
25363da42859SDinh Nguyen 	 *    data (for RLD), skipping
25373da42859SDinh Nguyen 	 *    the NOP micro-instruction all together
25383da42859SDinh Nguyen 	 *
25393da42859SDinh Nguyen 	 * 3. A number of NOP cycles equal to -1 indicates that DQS must be
25403da42859SDinh Nguyen 	 *    turned on in the same micro-instruction that issues the write
25413da42859SDinh Nguyen 	 *    command. Then we need
25423da42859SDinh Nguyen 	 *    to directly jump to the micro-instruction that sends out the data
25433da42859SDinh Nguyen 	 *
25443da42859SDinh Nguyen 	 * NOTE: Implementing this mechanism uses 2 RW Mgr jump-counters
25453da42859SDinh Nguyen 	 *       (2 and 3). One jump-counter (0) is used to perform multiple
25463da42859SDinh Nguyen 	 *       write-read operations.
25473da42859SDinh Nguyen 	 *       one counter left to issue this command in "multiple-group" mode
25483da42859SDinh Nguyen 	 */
25493da42859SDinh Nguyen 
25503da42859SDinh Nguyen 	rw_wl_nop_cycles = gbl->rw_wl_nop_cycles;
25513da42859SDinh Nguyen 
25523da42859SDinh Nguyen 	if (rw_wl_nop_cycles == -1) {
25533da42859SDinh Nguyen 		/*
25543da42859SDinh Nguyen 		 * CNTR 2 - We want to execute the special write operation that
25553da42859SDinh Nguyen 		 * turns on DQS right away and then skip directly to the
25563da42859SDinh Nguyen 		 * instruction that sends out the data. We set the counter to a
25573da42859SDinh Nguyen 		 * large number so that the jump is always taken.
25583da42859SDinh Nguyen 		 */
25591273dd9eSMarek Vasut 		writel(0xFF, &sdr_rw_load_mgr_regs->load_cntr2);
25603da42859SDinh Nguyen 
25613da42859SDinh Nguyen 		/* CNTR 3 - Not used */
25623da42859SDinh Nguyen 		if (test_dm) {
25633da42859SDinh Nguyen 			mcc_instruction = RW_MGR_LFSR_WR_RD_DM_BANK_0_WL_1;
25643da42859SDinh Nguyen 			writel(RW_MGR_LFSR_WR_RD_DM_BANK_0_DATA,
25651273dd9eSMarek Vasut 			       &sdr_rw_load_jump_mgr_regs->load_jump_add2);
25663da42859SDinh Nguyen 			writel(RW_MGR_LFSR_WR_RD_DM_BANK_0_NOP,
25671273dd9eSMarek Vasut 			       &sdr_rw_load_jump_mgr_regs->load_jump_add3);
25683da42859SDinh Nguyen 		} else {
25693da42859SDinh Nguyen 			mcc_instruction = RW_MGR_LFSR_WR_RD_BANK_0_WL_1;
25701273dd9eSMarek Vasut 			writel(RW_MGR_LFSR_WR_RD_BANK_0_DATA,
25711273dd9eSMarek Vasut 				&sdr_rw_load_jump_mgr_regs->load_jump_add2);
25721273dd9eSMarek Vasut 			writel(RW_MGR_LFSR_WR_RD_BANK_0_NOP,
25731273dd9eSMarek Vasut 				&sdr_rw_load_jump_mgr_regs->load_jump_add3);
25743da42859SDinh Nguyen 		}
25753da42859SDinh Nguyen 	} else if (rw_wl_nop_cycles == 0) {
25763da42859SDinh Nguyen 		/*
25773da42859SDinh Nguyen 		 * CNTR 2 - We want to skip the NOP operation and go straight
25783da42859SDinh Nguyen 		 * to the DQS enable instruction. We set the counter to a large
25793da42859SDinh Nguyen 		 * number so that the jump is always taken.
25803da42859SDinh Nguyen 		 */
25811273dd9eSMarek Vasut 		writel(0xFF, &sdr_rw_load_mgr_regs->load_cntr2);
25823da42859SDinh Nguyen 
25833da42859SDinh Nguyen 		/* CNTR 3 - Not used */
25843da42859SDinh Nguyen 		if (test_dm) {
25853da42859SDinh Nguyen 			mcc_instruction = RW_MGR_LFSR_WR_RD_DM_BANK_0;
25863da42859SDinh Nguyen 			writel(RW_MGR_LFSR_WR_RD_DM_BANK_0_DQS,
25871273dd9eSMarek Vasut 			       &sdr_rw_load_jump_mgr_regs->load_jump_add2);
25883da42859SDinh Nguyen 		} else {
25893da42859SDinh Nguyen 			mcc_instruction = RW_MGR_LFSR_WR_RD_BANK_0;
25901273dd9eSMarek Vasut 			writel(RW_MGR_LFSR_WR_RD_BANK_0_DQS,
25911273dd9eSMarek Vasut 				&sdr_rw_load_jump_mgr_regs->load_jump_add2);
25923da42859SDinh Nguyen 		}
25933da42859SDinh Nguyen 	} else {
25943da42859SDinh Nguyen 		/*
25953da42859SDinh Nguyen 		 * CNTR 2 - In this case we want to execute the next instruction
25963da42859SDinh Nguyen 		 * and NOT take the jump. So we set the counter to 0. The jump
25973da42859SDinh Nguyen 		 * address doesn't count.
25983da42859SDinh Nguyen 		 */
25991273dd9eSMarek Vasut 		writel(0x0, &sdr_rw_load_mgr_regs->load_cntr2);
26001273dd9eSMarek Vasut 		writel(0x0, &sdr_rw_load_jump_mgr_regs->load_jump_add2);
26013da42859SDinh Nguyen 
26023da42859SDinh Nguyen 		/*
26033da42859SDinh Nguyen 		 * CNTR 3 - Set the nop counter to the number of cycles we
26043da42859SDinh Nguyen 		 * need to loop for, minus 1.
26053da42859SDinh Nguyen 		 */
26061273dd9eSMarek Vasut 		writel(rw_wl_nop_cycles - 1, &sdr_rw_load_mgr_regs->load_cntr3);
26073da42859SDinh Nguyen 		if (test_dm) {
26083da42859SDinh Nguyen 			mcc_instruction = RW_MGR_LFSR_WR_RD_DM_BANK_0;
26091273dd9eSMarek Vasut 			writel(RW_MGR_LFSR_WR_RD_DM_BANK_0_NOP,
26101273dd9eSMarek Vasut 				&sdr_rw_load_jump_mgr_regs->load_jump_add3);
26113da42859SDinh Nguyen 		} else {
26123da42859SDinh Nguyen 			mcc_instruction = RW_MGR_LFSR_WR_RD_BANK_0;
26131273dd9eSMarek Vasut 			writel(RW_MGR_LFSR_WR_RD_BANK_0_NOP,
26141273dd9eSMarek Vasut 				&sdr_rw_load_jump_mgr_regs->load_jump_add3);
26153da42859SDinh Nguyen 		}
26163da42859SDinh Nguyen 	}
26173da42859SDinh Nguyen 
26181273dd9eSMarek Vasut 	writel(0, SDR_PHYGRP_RWMGRGRP_ADDRESS |
26191273dd9eSMarek Vasut 		  RW_MGR_RESET_READ_DATAPATH_OFFSET);
26203da42859SDinh Nguyen 
26213da42859SDinh Nguyen 	if (quick_write_mode)
26221273dd9eSMarek Vasut 		writel(0x08, &sdr_rw_load_mgr_regs->load_cntr0);
26233da42859SDinh Nguyen 	else
26241273dd9eSMarek Vasut 		writel(0x40, &sdr_rw_load_mgr_regs->load_cntr0);
26253da42859SDinh Nguyen 
26261273dd9eSMarek Vasut 	writel(mcc_instruction, &sdr_rw_load_jump_mgr_regs->load_jump_add0);
26273da42859SDinh Nguyen 
26283da42859SDinh Nguyen 	/*
26293da42859SDinh Nguyen 	 * CNTR 1 - This is used to ensure enough time elapses
26303da42859SDinh Nguyen 	 * for read data to come back.
26313da42859SDinh Nguyen 	 */
26321273dd9eSMarek Vasut 	writel(0x30, &sdr_rw_load_mgr_regs->load_cntr1);
26333da42859SDinh Nguyen 
26343da42859SDinh Nguyen 	if (test_dm) {
26351273dd9eSMarek Vasut 		writel(RW_MGR_LFSR_WR_RD_DM_BANK_0_WAIT,
26361273dd9eSMarek Vasut 			&sdr_rw_load_jump_mgr_regs->load_jump_add1);
26373da42859SDinh Nguyen 	} else {
26381273dd9eSMarek Vasut 		writel(RW_MGR_LFSR_WR_RD_BANK_0_WAIT,
26391273dd9eSMarek Vasut 			&sdr_rw_load_jump_mgr_regs->load_jump_add1);
26403da42859SDinh Nguyen 	}
26413da42859SDinh Nguyen 
2642c4815f76SMarek Vasut 	addr = SDR_PHYGRP_RWMGRGRP_ADDRESS | RW_MGR_RUN_SINGLE_GROUP_OFFSET;
264317fdc916SMarek Vasut 	writel(mcc_instruction, addr + (group << 2));
26443da42859SDinh Nguyen }
26453da42859SDinh Nguyen 
26463da42859SDinh Nguyen /* Test writes, can check for a single bit pass or multiple bit pass */
26473da42859SDinh Nguyen static uint32_t rw_mgr_mem_calibrate_write_test(uint32_t rank_bgn,
26483da42859SDinh Nguyen 	uint32_t write_group, uint32_t use_dm, uint32_t all_correct,
26493da42859SDinh Nguyen 	uint32_t *bit_chk, uint32_t all_ranks)
26503da42859SDinh Nguyen {
26513da42859SDinh Nguyen 	uint32_t r;
26523da42859SDinh Nguyen 	uint32_t correct_mask_vg;
26533da42859SDinh Nguyen 	uint32_t tmp_bit_chk;
26543da42859SDinh Nguyen 	uint32_t vg;
26553da42859SDinh Nguyen 	uint32_t rank_end = all_ranks ? RW_MGR_MEM_NUMBER_OF_RANKS :
26563da42859SDinh Nguyen 		(rank_bgn + NUM_RANKS_PER_SHADOW_REG);
26573da42859SDinh Nguyen 	uint32_t addr_rw_mgr;
26583da42859SDinh Nguyen 	uint32_t base_rw_mgr;
26593da42859SDinh Nguyen 
26603da42859SDinh Nguyen 	*bit_chk = param->write_correct_mask;
26613da42859SDinh Nguyen 	correct_mask_vg = param->write_correct_mask_vg;
26623da42859SDinh Nguyen 
26633da42859SDinh Nguyen 	for (r = rank_bgn; r < rank_end; r++) {
26643da42859SDinh Nguyen 		if (param->skip_ranks[r]) {
26653da42859SDinh Nguyen 			/* request to skip the rank */
26663da42859SDinh Nguyen 			continue;
26673da42859SDinh Nguyen 		}
26683da42859SDinh Nguyen 
26693da42859SDinh Nguyen 		/* set rank */
26703da42859SDinh Nguyen 		set_rank_and_odt_mask(r, RW_MGR_ODT_MODE_READ_WRITE);
26713da42859SDinh Nguyen 
26723da42859SDinh Nguyen 		tmp_bit_chk = 0;
2673a4bfa463SMarek Vasut 		addr_rw_mgr = SDR_PHYGRP_RWMGRGRP_ADDRESS;
26743da42859SDinh Nguyen 		for (vg = RW_MGR_MEM_VIRTUAL_GROUPS_PER_WRITE_DQS-1; ; vg--) {
26753da42859SDinh Nguyen 			/* reset the fifos to get pointers to known state */
26761273dd9eSMarek Vasut 			writel(0, &phy_mgr_cmd->fifo_reset);
26773da42859SDinh Nguyen 
26783da42859SDinh Nguyen 			tmp_bit_chk = tmp_bit_chk <<
26793da42859SDinh Nguyen 				(RW_MGR_MEM_DQ_PER_WRITE_DQS /
26803da42859SDinh Nguyen 				RW_MGR_MEM_VIRTUAL_GROUPS_PER_WRITE_DQS);
26813da42859SDinh Nguyen 			rw_mgr_mem_calibrate_write_test_issue(write_group *
26823da42859SDinh Nguyen 				RW_MGR_MEM_VIRTUAL_GROUPS_PER_WRITE_DQS+vg,
26833da42859SDinh Nguyen 				use_dm);
26843da42859SDinh Nguyen 
268517fdc916SMarek Vasut 			base_rw_mgr = readl(addr_rw_mgr);
26863da42859SDinh Nguyen 			tmp_bit_chk = tmp_bit_chk | (correct_mask_vg & ~(base_rw_mgr));
26873da42859SDinh Nguyen 			if (vg == 0)
26883da42859SDinh Nguyen 				break;
26893da42859SDinh Nguyen 		}
26903da42859SDinh Nguyen 		*bit_chk &= tmp_bit_chk;
26913da42859SDinh Nguyen 	}
26923da42859SDinh Nguyen 
26933da42859SDinh Nguyen 	if (all_correct) {
26943da42859SDinh Nguyen 		set_rank_and_odt_mask(0, RW_MGR_ODT_MODE_OFF);
26953da42859SDinh Nguyen 		debug_cond(DLEVEL == 2, "write_test(%u,%u,ALL) : %u == \
26963da42859SDinh Nguyen 			   %u => %lu", write_group, use_dm,
26973da42859SDinh Nguyen 			   *bit_chk, param->write_correct_mask,
26983da42859SDinh Nguyen 			   (long unsigned int)(*bit_chk ==
26993da42859SDinh Nguyen 			   param->write_correct_mask));
27003da42859SDinh Nguyen 		return *bit_chk == param->write_correct_mask;
27013da42859SDinh Nguyen 	} else {
27023da42859SDinh Nguyen 		set_rank_and_odt_mask(0, RW_MGR_ODT_MODE_OFF);
27033da42859SDinh Nguyen 		debug_cond(DLEVEL == 2, "write_test(%u,%u,ONE) : %u != ",
27043da42859SDinh Nguyen 		       write_group, use_dm, *bit_chk);
27053da42859SDinh Nguyen 		debug_cond(DLEVEL == 2, "%lu" " => %lu", (long unsigned int)0,
27063da42859SDinh Nguyen 			(long unsigned int)(*bit_chk != 0));
27073da42859SDinh Nguyen 		return *bit_chk != 0x00;
27083da42859SDinh Nguyen 	}
27093da42859SDinh Nguyen }
27103da42859SDinh Nguyen 
27113da42859SDinh Nguyen /*
27123da42859SDinh Nguyen  * center all windows. do per-bit-deskew to possibly increase size of
27133da42859SDinh Nguyen  * certain windows.
27143da42859SDinh Nguyen  */
27153da42859SDinh Nguyen static uint32_t rw_mgr_mem_calibrate_writes_center(uint32_t rank_bgn,
27163da42859SDinh Nguyen 	uint32_t write_group, uint32_t test_bgn)
27173da42859SDinh Nguyen {
27183da42859SDinh Nguyen 	uint32_t i, p, min_index;
27193da42859SDinh Nguyen 	int32_t d;
27203da42859SDinh Nguyen 	/*
27213da42859SDinh Nguyen 	 * Store these as signed since there are comparisons with
27223da42859SDinh Nguyen 	 * signed numbers.
27233da42859SDinh Nguyen 	 */
27243da42859SDinh Nguyen 	uint32_t bit_chk;
27253da42859SDinh Nguyen 	uint32_t sticky_bit_chk;
27263da42859SDinh Nguyen 	int32_t left_edge[RW_MGR_MEM_DQ_PER_WRITE_DQS];
27273da42859SDinh Nguyen 	int32_t right_edge[RW_MGR_MEM_DQ_PER_WRITE_DQS];
27283da42859SDinh Nguyen 	int32_t mid;
27293da42859SDinh Nguyen 	int32_t mid_min, orig_mid_min;
27303da42859SDinh Nguyen 	int32_t new_dqs, start_dqs, shift_dq;
27313da42859SDinh Nguyen 	int32_t dq_margin, dqs_margin, dm_margin;
27323da42859SDinh Nguyen 	uint32_t stop;
27333da42859SDinh Nguyen 	uint32_t temp_dq_out1_delay;
27343da42859SDinh Nguyen 	uint32_t addr;
27353da42859SDinh Nguyen 
27363da42859SDinh Nguyen 	debug("%s:%d %u %u", __func__, __LINE__, write_group, test_bgn);
27373da42859SDinh Nguyen 
27383da42859SDinh Nguyen 	dm_margin = 0;
27393da42859SDinh Nguyen 
2740c4815f76SMarek Vasut 	addr = SDR_PHYGRP_SCCGRP_ADDRESS | SCC_MGR_IO_OUT1_DELAY_OFFSET;
274117fdc916SMarek Vasut 	start_dqs = readl(addr +
27423da42859SDinh Nguyen 			  (RW_MGR_MEM_DQ_PER_WRITE_DQS << 2));
27433da42859SDinh Nguyen 
27443da42859SDinh Nguyen 	/* per-bit deskew */
27453da42859SDinh Nguyen 
27463da42859SDinh Nguyen 	/*
27473da42859SDinh Nguyen 	 * set the left and right edge of each bit to an illegal value
27483da42859SDinh Nguyen 	 * use (IO_IO_OUT1_DELAY_MAX + 1) as an illegal value.
27493da42859SDinh Nguyen 	 */
27503da42859SDinh Nguyen 	sticky_bit_chk = 0;
27513da42859SDinh Nguyen 	for (i = 0; i < RW_MGR_MEM_DQ_PER_WRITE_DQS; i++) {
27523da42859SDinh Nguyen 		left_edge[i]  = IO_IO_OUT1_DELAY_MAX + 1;
27533da42859SDinh Nguyen 		right_edge[i] = IO_IO_OUT1_DELAY_MAX + 1;
27543da42859SDinh Nguyen 	}
27553da42859SDinh Nguyen 
27563da42859SDinh Nguyen 	/* Search for the left edge of the window for each bit */
27573da42859SDinh Nguyen 	for (d = 0; d <= IO_IO_OUT1_DELAY_MAX; d++) {
2758300c2e62SMarek Vasut 		scc_mgr_apply_group_dq_out1_delay(write_group, d);
27593da42859SDinh Nguyen 
27601273dd9eSMarek Vasut 		writel(0, &sdr_scc_mgr->update);
27613da42859SDinh Nguyen 
27623da42859SDinh Nguyen 		/*
27633da42859SDinh Nguyen 		 * Stop searching when the read test doesn't pass AND when
27643da42859SDinh Nguyen 		 * we've seen a passing read on every bit.
27653da42859SDinh Nguyen 		 */
27663da42859SDinh Nguyen 		stop = !rw_mgr_mem_calibrate_write_test(rank_bgn, write_group,
27673da42859SDinh Nguyen 			0, PASS_ONE_BIT, &bit_chk, 0);
27683da42859SDinh Nguyen 		sticky_bit_chk = sticky_bit_chk | bit_chk;
27693da42859SDinh Nguyen 		stop = stop && (sticky_bit_chk == param->write_correct_mask);
27703da42859SDinh Nguyen 		debug_cond(DLEVEL == 2, "write_center(left): dtap=%d => %u \
27713da42859SDinh Nguyen 			   == %u && %u [bit_chk= %u ]\n",
27723da42859SDinh Nguyen 			d, sticky_bit_chk, param->write_correct_mask,
27733da42859SDinh Nguyen 			stop, bit_chk);
27743da42859SDinh Nguyen 
27753da42859SDinh Nguyen 		if (stop == 1) {
27763da42859SDinh Nguyen 			break;
27773da42859SDinh Nguyen 		} else {
27783da42859SDinh Nguyen 			for (i = 0; i < RW_MGR_MEM_DQ_PER_WRITE_DQS; i++) {
27793da42859SDinh Nguyen 				if (bit_chk & 1) {
27803da42859SDinh Nguyen 					/*
27813da42859SDinh Nguyen 					 * Remember a passing test as the
27823da42859SDinh Nguyen 					 * left_edge.
27833da42859SDinh Nguyen 					 */
27843da42859SDinh Nguyen 					left_edge[i] = d;
27853da42859SDinh Nguyen 				} else {
27863da42859SDinh Nguyen 					/*
27873da42859SDinh Nguyen 					 * If a left edge has not been seen
27883da42859SDinh Nguyen 					 * yet, then a future passing test will
27893da42859SDinh Nguyen 					 * mark this edge as the right edge.
27903da42859SDinh Nguyen 					 */
27913da42859SDinh Nguyen 					if (left_edge[i] ==
27923da42859SDinh Nguyen 						IO_IO_OUT1_DELAY_MAX + 1) {
27933da42859SDinh Nguyen 						right_edge[i] = -(d + 1);
27943da42859SDinh Nguyen 					}
27953da42859SDinh Nguyen 				}
27963da42859SDinh Nguyen 				debug_cond(DLEVEL == 2, "write_center[l,d=%d):", d);
27973da42859SDinh Nguyen 				debug_cond(DLEVEL == 2, "bit_chk_test=%d left_edge[%u]: %d",
27983da42859SDinh Nguyen 					   (int)(bit_chk & 1), i, left_edge[i]);
27993da42859SDinh Nguyen 				debug_cond(DLEVEL == 2, "right_edge[%u]: %d\n", i,
28003da42859SDinh Nguyen 				       right_edge[i]);
28013da42859SDinh Nguyen 				bit_chk = bit_chk >> 1;
28023da42859SDinh Nguyen 			}
28033da42859SDinh Nguyen 		}
28043da42859SDinh Nguyen 	}
28053da42859SDinh Nguyen 
28063da42859SDinh Nguyen 	/* Reset DQ delay chains to 0 */
280732675249SMarek Vasut 	scc_mgr_apply_group_dq_out1_delay(0);
28083da42859SDinh Nguyen 	sticky_bit_chk = 0;
28093da42859SDinh Nguyen 	for (i = RW_MGR_MEM_DQ_PER_WRITE_DQS - 1;; i--) {
28103da42859SDinh Nguyen 		debug_cond(DLEVEL == 2, "%s:%d write_center: left_edge[%u]: \
28113da42859SDinh Nguyen 			   %d right_edge[%u]: %d\n", __func__, __LINE__,
28123da42859SDinh Nguyen 			   i, left_edge[i], i, right_edge[i]);
28133da42859SDinh Nguyen 
28143da42859SDinh Nguyen 		/*
28153da42859SDinh Nguyen 		 * Check for cases where we haven't found the left edge,
28163da42859SDinh Nguyen 		 * which makes our assignment of the the right edge invalid.
28173da42859SDinh Nguyen 		 * Reset it to the illegal value.
28183da42859SDinh Nguyen 		 */
28193da42859SDinh Nguyen 		if ((left_edge[i] == IO_IO_OUT1_DELAY_MAX + 1) &&
28203da42859SDinh Nguyen 		    (right_edge[i] != IO_IO_OUT1_DELAY_MAX + 1)) {
28213da42859SDinh Nguyen 			right_edge[i] = IO_IO_OUT1_DELAY_MAX + 1;
28223da42859SDinh Nguyen 			debug_cond(DLEVEL == 2, "%s:%d write_center: reset \
28233da42859SDinh Nguyen 				   right_edge[%u]: %d\n", __func__, __LINE__,
28243da42859SDinh Nguyen 				   i, right_edge[i]);
28253da42859SDinh Nguyen 		}
28263da42859SDinh Nguyen 
28273da42859SDinh Nguyen 		/*
28283da42859SDinh Nguyen 		 * Reset sticky bit (except for bits where we have
28293da42859SDinh Nguyen 		 * seen the left edge).
28303da42859SDinh Nguyen 		 */
28313da42859SDinh Nguyen 		sticky_bit_chk = sticky_bit_chk << 1;
28323da42859SDinh Nguyen 		if ((left_edge[i] != IO_IO_OUT1_DELAY_MAX + 1))
28333da42859SDinh Nguyen 			sticky_bit_chk = sticky_bit_chk | 1;
28343da42859SDinh Nguyen 
28353da42859SDinh Nguyen 		if (i == 0)
28363da42859SDinh Nguyen 			break;
28373da42859SDinh Nguyen 	}
28383da42859SDinh Nguyen 
28393da42859SDinh Nguyen 	/* Search for the right edge of the window for each bit */
28403da42859SDinh Nguyen 	for (d = 0; d <= IO_IO_OUT1_DELAY_MAX - start_dqs; d++) {
28413da42859SDinh Nguyen 		scc_mgr_apply_group_dqs_io_and_oct_out1(write_group,
28423da42859SDinh Nguyen 							d + start_dqs);
28433da42859SDinh Nguyen 
28441273dd9eSMarek Vasut 		writel(0, &sdr_scc_mgr->update);
28453da42859SDinh Nguyen 
28463da42859SDinh Nguyen 		/*
28473da42859SDinh Nguyen 		 * Stop searching when the read test doesn't pass AND when
28483da42859SDinh Nguyen 		 * we've seen a passing read on every bit.
28493da42859SDinh Nguyen 		 */
28503da42859SDinh Nguyen 		stop = !rw_mgr_mem_calibrate_write_test(rank_bgn, write_group,
28513da42859SDinh Nguyen 			0, PASS_ONE_BIT, &bit_chk, 0);
28523da42859SDinh Nguyen 
28533da42859SDinh Nguyen 		sticky_bit_chk = sticky_bit_chk | bit_chk;
28543da42859SDinh Nguyen 		stop = stop && (sticky_bit_chk == param->write_correct_mask);
28553da42859SDinh Nguyen 
28563da42859SDinh Nguyen 		debug_cond(DLEVEL == 2, "write_center (right): dtap=%u => %u == \
28573da42859SDinh Nguyen 			   %u && %u\n", d, sticky_bit_chk,
28583da42859SDinh Nguyen 			   param->write_correct_mask, stop);
28593da42859SDinh Nguyen 
28603da42859SDinh Nguyen 		if (stop == 1) {
28613da42859SDinh Nguyen 			if (d == 0) {
28623da42859SDinh Nguyen 				for (i = 0; i < RW_MGR_MEM_DQ_PER_WRITE_DQS;
28633da42859SDinh Nguyen 					i++) {
28643da42859SDinh Nguyen 					/* d = 0 failed, but it passed when
28653da42859SDinh Nguyen 					testing the left edge, so it must be
28663da42859SDinh Nguyen 					marginal, set it to -1 */
28673da42859SDinh Nguyen 					if (right_edge[i] ==
28683da42859SDinh Nguyen 						IO_IO_OUT1_DELAY_MAX + 1 &&
28693da42859SDinh Nguyen 						left_edge[i] !=
28703da42859SDinh Nguyen 						IO_IO_OUT1_DELAY_MAX + 1) {
28713da42859SDinh Nguyen 						right_edge[i] = -1;
28723da42859SDinh Nguyen 					}
28733da42859SDinh Nguyen 				}
28743da42859SDinh Nguyen 			}
28753da42859SDinh Nguyen 			break;
28763da42859SDinh Nguyen 		} else {
28773da42859SDinh Nguyen 			for (i = 0; i < RW_MGR_MEM_DQ_PER_WRITE_DQS; i++) {
28783da42859SDinh Nguyen 				if (bit_chk & 1) {
28793da42859SDinh Nguyen 					/*
28803da42859SDinh Nguyen 					 * Remember a passing test as
28813da42859SDinh Nguyen 					 * the right_edge.
28823da42859SDinh Nguyen 					 */
28833da42859SDinh Nguyen 					right_edge[i] = d;
28843da42859SDinh Nguyen 				} else {
28853da42859SDinh Nguyen 					if (d != 0) {
28863da42859SDinh Nguyen 						/*
28873da42859SDinh Nguyen 						 * If a right edge has not
28883da42859SDinh Nguyen 						 * been seen yet, then a future
28893da42859SDinh Nguyen 						 * passing test will mark this
28903da42859SDinh Nguyen 						 * edge as the left edge.
28913da42859SDinh Nguyen 						 */
28923da42859SDinh Nguyen 						if (right_edge[i] ==
28933da42859SDinh Nguyen 						    IO_IO_OUT1_DELAY_MAX + 1)
28943da42859SDinh Nguyen 							left_edge[i] = -(d + 1);
28953da42859SDinh Nguyen 					} else {
28963da42859SDinh Nguyen 						/*
28973da42859SDinh Nguyen 						 * d = 0 failed, but it passed
28983da42859SDinh Nguyen 						 * when testing the left edge,
28993da42859SDinh Nguyen 						 * so it must be marginal, set
29003da42859SDinh Nguyen 						 * it to -1.
29013da42859SDinh Nguyen 						 */
29023da42859SDinh Nguyen 						if (right_edge[i] ==
29033da42859SDinh Nguyen 						    IO_IO_OUT1_DELAY_MAX + 1 &&
29043da42859SDinh Nguyen 						    left_edge[i] !=
29053da42859SDinh Nguyen 						    IO_IO_OUT1_DELAY_MAX + 1)
29063da42859SDinh Nguyen 							right_edge[i] = -1;
29073da42859SDinh Nguyen 						/*
29083da42859SDinh Nguyen 						 * If a right edge has not been
29093da42859SDinh Nguyen 						 * seen yet, then a future
29103da42859SDinh Nguyen 						 * passing test will mark this
29113da42859SDinh Nguyen 						 * edge as the left edge.
29123da42859SDinh Nguyen 						 */
29133da42859SDinh Nguyen 						else if (right_edge[i] ==
29143da42859SDinh Nguyen 							IO_IO_OUT1_DELAY_MAX +
29153da42859SDinh Nguyen 							1)
29163da42859SDinh Nguyen 							left_edge[i] = -(d + 1);
29173da42859SDinh Nguyen 					}
29183da42859SDinh Nguyen 				}
29193da42859SDinh Nguyen 				debug_cond(DLEVEL == 2, "write_center[r,d=%d):", d);
29203da42859SDinh Nguyen 				debug_cond(DLEVEL == 2, "bit_chk_test=%d left_edge[%u]: %d",
29213da42859SDinh Nguyen 					   (int)(bit_chk & 1), i, left_edge[i]);
29223da42859SDinh Nguyen 				debug_cond(DLEVEL == 2, "right_edge[%u]: %d\n", i,
29233da42859SDinh Nguyen 					   right_edge[i]);
29243da42859SDinh Nguyen 				bit_chk = bit_chk >> 1;
29253da42859SDinh Nguyen 			}
29263da42859SDinh Nguyen 		}
29273da42859SDinh Nguyen 	}
29283da42859SDinh Nguyen 
29293da42859SDinh Nguyen 	/* Check that all bits have a window */
29303da42859SDinh Nguyen 	for (i = 0; i < RW_MGR_MEM_DQ_PER_WRITE_DQS; i++) {
29313da42859SDinh Nguyen 		debug_cond(DLEVEL == 2, "%s:%d write_center: left_edge[%u]: \
29323da42859SDinh Nguyen 			   %d right_edge[%u]: %d", __func__, __LINE__,
29333da42859SDinh Nguyen 			   i, left_edge[i], i, right_edge[i]);
29343da42859SDinh Nguyen 		if ((left_edge[i] == IO_IO_OUT1_DELAY_MAX + 1) ||
29353da42859SDinh Nguyen 		    (right_edge[i] == IO_IO_OUT1_DELAY_MAX + 1)) {
29363da42859SDinh Nguyen 			set_failing_group_stage(test_bgn + i,
29373da42859SDinh Nguyen 						CAL_STAGE_WRITES,
29383da42859SDinh Nguyen 						CAL_SUBSTAGE_WRITES_CENTER);
29393da42859SDinh Nguyen 			return 0;
29403da42859SDinh Nguyen 		}
29413da42859SDinh Nguyen 	}
29423da42859SDinh Nguyen 
29433da42859SDinh Nguyen 	/* Find middle of window for each DQ bit */
29443da42859SDinh Nguyen 	mid_min = left_edge[0] - right_edge[0];
29453da42859SDinh Nguyen 	min_index = 0;
29463da42859SDinh Nguyen 	for (i = 1; i < RW_MGR_MEM_DQ_PER_WRITE_DQS; i++) {
29473da42859SDinh Nguyen 		mid = left_edge[i] - right_edge[i];
29483da42859SDinh Nguyen 		if (mid < mid_min) {
29493da42859SDinh Nguyen 			mid_min = mid;
29503da42859SDinh Nguyen 			min_index = i;
29513da42859SDinh Nguyen 		}
29523da42859SDinh Nguyen 	}
29533da42859SDinh Nguyen 
29543da42859SDinh Nguyen 	/*
29553da42859SDinh Nguyen 	 * -mid_min/2 represents the amount that we need to move DQS.
29563da42859SDinh Nguyen 	 * If mid_min is odd and positive we'll need to add one to
29573da42859SDinh Nguyen 	 * make sure the rounding in further calculations is correct
29583da42859SDinh Nguyen 	 * (always bias to the right), so just add 1 for all positive values.
29593da42859SDinh Nguyen 	 */
29603da42859SDinh Nguyen 	if (mid_min > 0)
29613da42859SDinh Nguyen 		mid_min++;
29623da42859SDinh Nguyen 	mid_min = mid_min / 2;
29633da42859SDinh Nguyen 	debug_cond(DLEVEL == 1, "%s:%d write_center: mid_min=%d\n", __func__,
29643da42859SDinh Nguyen 		   __LINE__, mid_min);
29653da42859SDinh Nguyen 
29663da42859SDinh Nguyen 	/* Determine the amount we can change DQS (which is -mid_min) */
29673da42859SDinh Nguyen 	orig_mid_min = mid_min;
29683da42859SDinh Nguyen 	new_dqs = start_dqs;
29693da42859SDinh Nguyen 	mid_min = 0;
29703da42859SDinh Nguyen 	debug_cond(DLEVEL == 1, "%s:%d write_center: start_dqs=%d new_dqs=%d \
29713da42859SDinh Nguyen 		   mid_min=%d\n", __func__, __LINE__, start_dqs, new_dqs, mid_min);
29723da42859SDinh Nguyen 	/* Initialize data for export structures */
29733da42859SDinh Nguyen 	dqs_margin = IO_IO_OUT1_DELAY_MAX + 1;
29743da42859SDinh Nguyen 	dq_margin  = IO_IO_OUT1_DELAY_MAX + 1;
29753da42859SDinh Nguyen 
29763da42859SDinh Nguyen 	/* add delay to bring centre of all DQ windows to the same "level" */
29773da42859SDinh Nguyen 	for (i = 0, p = test_bgn; i < RW_MGR_MEM_DQ_PER_WRITE_DQS; i++, p++) {
29783da42859SDinh Nguyen 		/* Use values before divide by 2 to reduce round off error */
29793da42859SDinh Nguyen 		shift_dq = (left_edge[i] - right_edge[i] -
29803da42859SDinh Nguyen 			(left_edge[min_index] - right_edge[min_index]))/2  +
29813da42859SDinh Nguyen 		(orig_mid_min - mid_min);
29823da42859SDinh Nguyen 
29833da42859SDinh Nguyen 		debug_cond(DLEVEL == 2, "%s:%d write_center: before: shift_dq \
29843da42859SDinh Nguyen 			   [%u]=%d\n", __func__, __LINE__, i, shift_dq);
29853da42859SDinh Nguyen 
29861273dd9eSMarek Vasut 		addr = SDR_PHYGRP_SCCGRP_ADDRESS | SCC_MGR_IO_OUT1_DELAY_OFFSET;
298717fdc916SMarek Vasut 		temp_dq_out1_delay = readl(addr + (i << 2));
29883da42859SDinh Nguyen 		if (shift_dq + (int32_t)temp_dq_out1_delay >
29893da42859SDinh Nguyen 			(int32_t)IO_IO_OUT1_DELAY_MAX) {
29903da42859SDinh Nguyen 			shift_dq = (int32_t)IO_IO_OUT1_DELAY_MAX - temp_dq_out1_delay;
29913da42859SDinh Nguyen 		} else if (shift_dq + (int32_t)temp_dq_out1_delay < 0) {
29923da42859SDinh Nguyen 			shift_dq = -(int32_t)temp_dq_out1_delay;
29933da42859SDinh Nguyen 		}
29943da42859SDinh Nguyen 		debug_cond(DLEVEL == 2, "write_center: after: shift_dq[%u]=%d\n",
29953da42859SDinh Nguyen 			   i, shift_dq);
299607aee5bdSMarek Vasut 		scc_mgr_set_dq_out1_delay(i, temp_dq_out1_delay + shift_dq);
29973da42859SDinh Nguyen 		scc_mgr_load_dq(i);
29983da42859SDinh Nguyen 
29993da42859SDinh Nguyen 		debug_cond(DLEVEL == 2, "write_center: margin[%u]=[%d,%d]\n", i,
30003da42859SDinh Nguyen 			   left_edge[i] - shift_dq + (-mid_min),
30013da42859SDinh Nguyen 			   right_edge[i] + shift_dq - (-mid_min));
30023da42859SDinh Nguyen 		/* To determine values for export structures */
30033da42859SDinh Nguyen 		if (left_edge[i] - shift_dq + (-mid_min) < dq_margin)
30043da42859SDinh Nguyen 			dq_margin = left_edge[i] - shift_dq + (-mid_min);
30053da42859SDinh Nguyen 
30063da42859SDinh Nguyen 		if (right_edge[i] + shift_dq - (-mid_min) < dqs_margin)
30073da42859SDinh Nguyen 			dqs_margin = right_edge[i] + shift_dq - (-mid_min);
30083da42859SDinh Nguyen 	}
30093da42859SDinh Nguyen 
30103da42859SDinh Nguyen 	/* Move DQS */
30113da42859SDinh Nguyen 	scc_mgr_apply_group_dqs_io_and_oct_out1(write_group, new_dqs);
30121273dd9eSMarek Vasut 	writel(0, &sdr_scc_mgr->update);
30133da42859SDinh Nguyen 
30143da42859SDinh Nguyen 	/* Centre DM */
30153da42859SDinh Nguyen 	debug_cond(DLEVEL == 2, "%s:%d write_center: DM\n", __func__, __LINE__);
30163da42859SDinh Nguyen 
30173da42859SDinh Nguyen 	/*
30183da42859SDinh Nguyen 	 * set the left and right edge of each bit to an illegal value,
30193da42859SDinh Nguyen 	 * use (IO_IO_OUT1_DELAY_MAX + 1) as an illegal value,
30203da42859SDinh Nguyen 	 */
30213da42859SDinh Nguyen 	left_edge[0]  = IO_IO_OUT1_DELAY_MAX + 1;
30223da42859SDinh Nguyen 	right_edge[0] = IO_IO_OUT1_DELAY_MAX + 1;
30233da42859SDinh Nguyen 	int32_t bgn_curr = IO_IO_OUT1_DELAY_MAX + 1;
30243da42859SDinh Nguyen 	int32_t end_curr = IO_IO_OUT1_DELAY_MAX + 1;
30253da42859SDinh Nguyen 	int32_t bgn_best = IO_IO_OUT1_DELAY_MAX + 1;
30263da42859SDinh Nguyen 	int32_t end_best = IO_IO_OUT1_DELAY_MAX + 1;
30273da42859SDinh Nguyen 	int32_t win_best = 0;
30283da42859SDinh Nguyen 
30293da42859SDinh Nguyen 	/* Search for the/part of the window with DM shift */
30303da42859SDinh Nguyen 	for (d = IO_IO_OUT1_DELAY_MAX; d >= 0; d -= DELTA_D) {
303132675249SMarek Vasut 		scc_mgr_apply_group_dm_out1_delay(d);
30321273dd9eSMarek Vasut 		writel(0, &sdr_scc_mgr->update);
30333da42859SDinh Nguyen 
30343da42859SDinh Nguyen 		if (rw_mgr_mem_calibrate_write_test(rank_bgn, write_group, 1,
30353da42859SDinh Nguyen 						    PASS_ALL_BITS, &bit_chk,
30363da42859SDinh Nguyen 						    0)) {
30373da42859SDinh Nguyen 			/* USE Set current end of the window */
30383da42859SDinh Nguyen 			end_curr = -d;
30393da42859SDinh Nguyen 			/*
30403da42859SDinh Nguyen 			 * If a starting edge of our window has not been seen
30413da42859SDinh Nguyen 			 * this is our current start of the DM window.
30423da42859SDinh Nguyen 			 */
30433da42859SDinh Nguyen 			if (bgn_curr == IO_IO_OUT1_DELAY_MAX + 1)
30443da42859SDinh Nguyen 				bgn_curr = -d;
30453da42859SDinh Nguyen 
30463da42859SDinh Nguyen 			/*
30473da42859SDinh Nguyen 			 * If current window is bigger than best seen.
30483da42859SDinh Nguyen 			 * Set best seen to be current window.
30493da42859SDinh Nguyen 			 */
30503da42859SDinh Nguyen 			if ((end_curr-bgn_curr+1) > win_best) {
30513da42859SDinh Nguyen 				win_best = end_curr-bgn_curr+1;
30523da42859SDinh Nguyen 				bgn_best = bgn_curr;
30533da42859SDinh Nguyen 				end_best = end_curr;
30543da42859SDinh Nguyen 			}
30553da42859SDinh Nguyen 		} else {
30563da42859SDinh Nguyen 			/* We just saw a failing test. Reset temp edge */
30573da42859SDinh Nguyen 			bgn_curr = IO_IO_OUT1_DELAY_MAX + 1;
30583da42859SDinh Nguyen 			end_curr = IO_IO_OUT1_DELAY_MAX + 1;
30593da42859SDinh Nguyen 			}
30603da42859SDinh Nguyen 		}
30613da42859SDinh Nguyen 
30623da42859SDinh Nguyen 
30633da42859SDinh Nguyen 	/* Reset DM delay chains to 0 */
306432675249SMarek Vasut 	scc_mgr_apply_group_dm_out1_delay(0);
30653da42859SDinh Nguyen 
30663da42859SDinh Nguyen 	/*
30673da42859SDinh Nguyen 	 * Check to see if the current window nudges up aganist 0 delay.
30683da42859SDinh Nguyen 	 * If so we need to continue the search by shifting DQS otherwise DQS
30693da42859SDinh Nguyen 	 * search begins as a new search. */
30703da42859SDinh Nguyen 	if (end_curr != 0) {
30713da42859SDinh Nguyen 		bgn_curr = IO_IO_OUT1_DELAY_MAX + 1;
30723da42859SDinh Nguyen 		end_curr = IO_IO_OUT1_DELAY_MAX + 1;
30733da42859SDinh Nguyen 	}
30743da42859SDinh Nguyen 
30753da42859SDinh Nguyen 	/* Search for the/part of the window with DQS shifts */
30763da42859SDinh Nguyen 	for (d = 0; d <= IO_IO_OUT1_DELAY_MAX - new_dqs; d += DELTA_D) {
30773da42859SDinh Nguyen 		/*
30783da42859SDinh Nguyen 		 * Note: This only shifts DQS, so are we limiting ourselve to
30793da42859SDinh Nguyen 		 * width of DQ unnecessarily.
30803da42859SDinh Nguyen 		 */
30813da42859SDinh Nguyen 		scc_mgr_apply_group_dqs_io_and_oct_out1(write_group,
30823da42859SDinh Nguyen 							d + new_dqs);
30833da42859SDinh Nguyen 
30841273dd9eSMarek Vasut 		writel(0, &sdr_scc_mgr->update);
30853da42859SDinh Nguyen 		if (rw_mgr_mem_calibrate_write_test(rank_bgn, write_group, 1,
30863da42859SDinh Nguyen 						    PASS_ALL_BITS, &bit_chk,
30873da42859SDinh Nguyen 						    0)) {
30883da42859SDinh Nguyen 			/* USE Set current end of the window */
30893da42859SDinh Nguyen 			end_curr = d;
30903da42859SDinh Nguyen 			/*
30913da42859SDinh Nguyen 			 * If a beginning edge of our window has not been seen
30923da42859SDinh Nguyen 			 * this is our current begin of the DM window.
30933da42859SDinh Nguyen 			 */
30943da42859SDinh Nguyen 			if (bgn_curr == IO_IO_OUT1_DELAY_MAX + 1)
30953da42859SDinh Nguyen 				bgn_curr = d;
30963da42859SDinh Nguyen 
30973da42859SDinh Nguyen 			/*
30983da42859SDinh Nguyen 			 * If current window is bigger than best seen. Set best
30993da42859SDinh Nguyen 			 * seen to be current window.
31003da42859SDinh Nguyen 			 */
31013da42859SDinh Nguyen 			if ((end_curr-bgn_curr+1) > win_best) {
31023da42859SDinh Nguyen 				win_best = end_curr-bgn_curr+1;
31033da42859SDinh Nguyen 				bgn_best = bgn_curr;
31043da42859SDinh Nguyen 				end_best = end_curr;
31053da42859SDinh Nguyen 			}
31063da42859SDinh Nguyen 		} else {
31073da42859SDinh Nguyen 			/* We just saw a failing test. Reset temp edge */
31083da42859SDinh Nguyen 			bgn_curr = IO_IO_OUT1_DELAY_MAX + 1;
31093da42859SDinh Nguyen 			end_curr = IO_IO_OUT1_DELAY_MAX + 1;
31103da42859SDinh Nguyen 
31113da42859SDinh Nguyen 			/* Early exit optimization: if ther remaining delay
31123da42859SDinh Nguyen 			chain space is less than already seen largest window
31133da42859SDinh Nguyen 			we can exit */
31143da42859SDinh Nguyen 			if ((win_best-1) >
31153da42859SDinh Nguyen 				(IO_IO_OUT1_DELAY_MAX - new_dqs - d)) {
31163da42859SDinh Nguyen 					break;
31173da42859SDinh Nguyen 				}
31183da42859SDinh Nguyen 			}
31193da42859SDinh Nguyen 		}
31203da42859SDinh Nguyen 
31213da42859SDinh Nguyen 	/* assign left and right edge for cal and reporting; */
31223da42859SDinh Nguyen 	left_edge[0] = -1*bgn_best;
31233da42859SDinh Nguyen 	right_edge[0] = end_best;
31243da42859SDinh Nguyen 
31253da42859SDinh Nguyen 	debug_cond(DLEVEL == 2, "%s:%d dm_calib: left=%d right=%d\n", __func__,
31263da42859SDinh Nguyen 		   __LINE__, left_edge[0], right_edge[0]);
31273da42859SDinh Nguyen 
31283da42859SDinh Nguyen 	/* Move DQS (back to orig) */
31293da42859SDinh Nguyen 	scc_mgr_apply_group_dqs_io_and_oct_out1(write_group, new_dqs);
31303da42859SDinh Nguyen 
31313da42859SDinh Nguyen 	/* Move DM */
31323da42859SDinh Nguyen 
31333da42859SDinh Nguyen 	/* Find middle of window for the DM bit */
31343da42859SDinh Nguyen 	mid = (left_edge[0] - right_edge[0]) / 2;
31353da42859SDinh Nguyen 
31363da42859SDinh Nguyen 	/* only move right, since we are not moving DQS/DQ */
31373da42859SDinh Nguyen 	if (mid < 0)
31383da42859SDinh Nguyen 		mid = 0;
31393da42859SDinh Nguyen 
31403da42859SDinh Nguyen 	/* dm_marign should fail if we never find a window */
31413da42859SDinh Nguyen 	if (win_best == 0)
31423da42859SDinh Nguyen 		dm_margin = -1;
31433da42859SDinh Nguyen 	else
31443da42859SDinh Nguyen 		dm_margin = left_edge[0] - mid;
31453da42859SDinh Nguyen 
314632675249SMarek Vasut 	scc_mgr_apply_group_dm_out1_delay(mid);
31471273dd9eSMarek Vasut 	writel(0, &sdr_scc_mgr->update);
31483da42859SDinh Nguyen 
31493da42859SDinh Nguyen 	debug_cond(DLEVEL == 2, "%s:%d dm_calib: left=%d right=%d mid=%d \
31503da42859SDinh Nguyen 		   dm_margin=%d\n", __func__, __LINE__, left_edge[0],
31513da42859SDinh Nguyen 		   right_edge[0], mid, dm_margin);
31523da42859SDinh Nguyen 	/* Export values */
31533da42859SDinh Nguyen 	gbl->fom_out += dq_margin + dqs_margin;
31543da42859SDinh Nguyen 
31553da42859SDinh Nguyen 	debug_cond(DLEVEL == 2, "%s:%d write_center: dq_margin=%d \
31563da42859SDinh Nguyen 		   dqs_margin=%d dm_margin=%d\n", __func__, __LINE__,
31573da42859SDinh Nguyen 		   dq_margin, dqs_margin, dm_margin);
31583da42859SDinh Nguyen 
31593da42859SDinh Nguyen 	/*
31603da42859SDinh Nguyen 	 * Do not remove this line as it makes sure all of our
31613da42859SDinh Nguyen 	 * decisions have been applied.
31623da42859SDinh Nguyen 	 */
31631273dd9eSMarek Vasut 	writel(0, &sdr_scc_mgr->update);
31643da42859SDinh Nguyen 	return (dq_margin >= 0) && (dqs_margin >= 0) && (dm_margin >= 0);
31653da42859SDinh Nguyen }
31663da42859SDinh Nguyen 
31673da42859SDinh Nguyen /* calibrate the write operations */
31683da42859SDinh Nguyen static uint32_t rw_mgr_mem_calibrate_writes(uint32_t rank_bgn, uint32_t g,
31693da42859SDinh Nguyen 	uint32_t test_bgn)
31703da42859SDinh Nguyen {
31713da42859SDinh Nguyen 	/* update info for sims */
31723da42859SDinh Nguyen 	debug("%s:%d %u %u\n", __func__, __LINE__, g, test_bgn);
31733da42859SDinh Nguyen 
31743da42859SDinh Nguyen 	reg_file_set_stage(CAL_STAGE_WRITES);
31753da42859SDinh Nguyen 	reg_file_set_sub_stage(CAL_SUBSTAGE_WRITES_CENTER);
31763da42859SDinh Nguyen 
31773da42859SDinh Nguyen 	reg_file_set_group(g);
31783da42859SDinh Nguyen 
31793da42859SDinh Nguyen 	if (!rw_mgr_mem_calibrate_writes_center(rank_bgn, g, test_bgn)) {
31803da42859SDinh Nguyen 		set_failing_group_stage(g, CAL_STAGE_WRITES,
31813da42859SDinh Nguyen 					CAL_SUBSTAGE_WRITES_CENTER);
31823da42859SDinh Nguyen 		return 0;
31833da42859SDinh Nguyen 	}
31843da42859SDinh Nguyen 
31853da42859SDinh Nguyen 	return 1;
31863da42859SDinh Nguyen }
31873da42859SDinh Nguyen 
31884b0ac26aSMarek Vasut /**
31894b0ac26aSMarek Vasut  * mem_precharge_and_activate() - Precharge all banks and activate
31904b0ac26aSMarek Vasut  *
31914b0ac26aSMarek Vasut  * Precharge all banks and activate row 0 in bank "000..." and bank "111...".
31924b0ac26aSMarek Vasut  */
31933da42859SDinh Nguyen static void mem_precharge_and_activate(void)
31943da42859SDinh Nguyen {
31954b0ac26aSMarek Vasut 	int r;
31963da42859SDinh Nguyen 
31973da42859SDinh Nguyen 	for (r = 0; r < RW_MGR_MEM_NUMBER_OF_RANKS; r++) {
31984b0ac26aSMarek Vasut 		/* Test if the rank should be skipped. */
31994b0ac26aSMarek Vasut 		if (param->skip_ranks[r])
32003da42859SDinh Nguyen 			continue;
32013da42859SDinh Nguyen 
32024b0ac26aSMarek Vasut 		/* Set rank. */
32033da42859SDinh Nguyen 		set_rank_and_odt_mask(r, RW_MGR_ODT_MODE_OFF);
32043da42859SDinh Nguyen 
32054b0ac26aSMarek Vasut 		/* Precharge all banks. */
32061273dd9eSMarek Vasut 		writel(RW_MGR_PRECHARGE_ALL, SDR_PHYGRP_RWMGRGRP_ADDRESS |
32071273dd9eSMarek Vasut 					     RW_MGR_RUN_SINGLE_GROUP_OFFSET);
32083da42859SDinh Nguyen 
32091273dd9eSMarek Vasut 		writel(0x0F, &sdr_rw_load_mgr_regs->load_cntr0);
32101273dd9eSMarek Vasut 		writel(RW_MGR_ACTIVATE_0_AND_1_WAIT1,
32111273dd9eSMarek Vasut 			&sdr_rw_load_jump_mgr_regs->load_jump_add0);
32123da42859SDinh Nguyen 
32131273dd9eSMarek Vasut 		writel(0x0F, &sdr_rw_load_mgr_regs->load_cntr1);
32141273dd9eSMarek Vasut 		writel(RW_MGR_ACTIVATE_0_AND_1_WAIT2,
32151273dd9eSMarek Vasut 			&sdr_rw_load_jump_mgr_regs->load_jump_add1);
32163da42859SDinh Nguyen 
32174b0ac26aSMarek Vasut 		/* Activate rows. */
32181273dd9eSMarek Vasut 		writel(RW_MGR_ACTIVATE_0_AND_1, SDR_PHYGRP_RWMGRGRP_ADDRESS |
32191273dd9eSMarek Vasut 						RW_MGR_RUN_SINGLE_GROUP_OFFSET);
32203da42859SDinh Nguyen 	}
32213da42859SDinh Nguyen }
32223da42859SDinh Nguyen 
322316502a0bSMarek Vasut /**
322416502a0bSMarek Vasut  * mem_init_latency() - Configure memory RLAT and WLAT settings
322516502a0bSMarek Vasut  *
322616502a0bSMarek Vasut  * Configure memory RLAT and WLAT parameters.
322716502a0bSMarek Vasut  */
322816502a0bSMarek Vasut static void mem_init_latency(void)
32293da42859SDinh Nguyen {
323016502a0bSMarek Vasut 	/*
323116502a0bSMarek Vasut 	 * For AV/CV, LFIFO is hardened and always runs at full rate
323216502a0bSMarek Vasut 	 * so max latency in AFI clocks, used here, is correspondingly
323316502a0bSMarek Vasut 	 * smaller.
323416502a0bSMarek Vasut 	 */
323516502a0bSMarek Vasut 	const u32 max_latency = (1 << MAX_LATENCY_COUNT_WIDTH) - 1;
323616502a0bSMarek Vasut 	u32 rlat, wlat;
32373da42859SDinh Nguyen 
32383da42859SDinh Nguyen 	debug("%s:%d\n", __func__, __LINE__);
323916502a0bSMarek Vasut 
324016502a0bSMarek Vasut 	/*
324116502a0bSMarek Vasut 	 * Read in write latency.
324216502a0bSMarek Vasut 	 * WL for Hard PHY does not include additive latency.
324316502a0bSMarek Vasut 	 */
32441273dd9eSMarek Vasut 	wlat = readl(&data_mgr->t_wl_add);
32451273dd9eSMarek Vasut 	wlat += readl(&data_mgr->mem_t_add);
32463da42859SDinh Nguyen 
324716502a0bSMarek Vasut 	gbl->rw_wl_nop_cycles = wlat - 1;
32483da42859SDinh Nguyen 
324916502a0bSMarek Vasut 	/* Read in readl latency. */
32501273dd9eSMarek Vasut 	rlat = readl(&data_mgr->t_rl_add);
32513da42859SDinh Nguyen 
325216502a0bSMarek Vasut 	/* Set a pretty high read latency initially. */
32533da42859SDinh Nguyen 	gbl->curr_read_lat = rlat + 16;
32543da42859SDinh Nguyen 	if (gbl->curr_read_lat > max_latency)
32553da42859SDinh Nguyen 		gbl->curr_read_lat = max_latency;
32563da42859SDinh Nguyen 
32571273dd9eSMarek Vasut 	writel(gbl->curr_read_lat, &phy_mgr_cfg->phy_rlat);
32583da42859SDinh Nguyen 
325916502a0bSMarek Vasut 	/* Advertise write latency. */
326016502a0bSMarek Vasut 	writel(wlat, &phy_mgr_cfg->afi_wlat);
32613da42859SDinh Nguyen }
32623da42859SDinh Nguyen 
326351cea0b6SMarek Vasut /**
326451cea0b6SMarek Vasut  * @mem_skip_calibrate() - Set VFIFO and LFIFO to instant-on settings
326551cea0b6SMarek Vasut  *
326651cea0b6SMarek Vasut  * Set VFIFO and LFIFO to instant-on settings in skip calibration mode.
326751cea0b6SMarek Vasut  */
32683da42859SDinh Nguyen static void mem_skip_calibrate(void)
32693da42859SDinh Nguyen {
32703da42859SDinh Nguyen 	uint32_t vfifo_offset;
32713da42859SDinh Nguyen 	uint32_t i, j, r;
32723da42859SDinh Nguyen 
32733da42859SDinh Nguyen 	debug("%s:%d\n", __func__, __LINE__);
32743da42859SDinh Nguyen 	/* Need to update every shadow register set used by the interface */
32753da42859SDinh Nguyen 	for (r = 0; r < RW_MGR_MEM_NUMBER_OF_RANKS;
32763da42859SDinh Nguyen 	     r += NUM_RANKS_PER_SHADOW_REG) {
32773da42859SDinh Nguyen 		/*
32783da42859SDinh Nguyen 		 * Set output phase alignment settings appropriate for
32793da42859SDinh Nguyen 		 * skip calibration.
32803da42859SDinh Nguyen 		 */
32813da42859SDinh Nguyen 		for (i = 0; i < RW_MGR_MEM_IF_READ_DQS_WIDTH; i++) {
32823da42859SDinh Nguyen 			scc_mgr_set_dqs_en_phase(i, 0);
32833da42859SDinh Nguyen #if IO_DLL_CHAIN_LENGTH == 6
32843da42859SDinh Nguyen 			scc_mgr_set_dqdqs_output_phase(i, 6);
32853da42859SDinh Nguyen #else
32863da42859SDinh Nguyen 			scc_mgr_set_dqdqs_output_phase(i, 7);
32873da42859SDinh Nguyen #endif
32883da42859SDinh Nguyen 			/*
32893da42859SDinh Nguyen 			 * Case:33398
32903da42859SDinh Nguyen 			 *
32913da42859SDinh Nguyen 			 * Write data arrives to the I/O two cycles before write
32923da42859SDinh Nguyen 			 * latency is reached (720 deg).
32933da42859SDinh Nguyen 			 *   -> due to bit-slip in a/c bus
32943da42859SDinh Nguyen 			 *   -> to allow board skew where dqs is longer than ck
32953da42859SDinh Nguyen 			 *      -> how often can this happen!?
32963da42859SDinh Nguyen 			 *      -> can claim back some ptaps for high freq
32973da42859SDinh Nguyen 			 *       support if we can relax this, but i digress...
32983da42859SDinh Nguyen 			 *
32993da42859SDinh Nguyen 			 * The write_clk leads mem_ck by 90 deg
33003da42859SDinh Nguyen 			 * The minimum ptap of the OPA is 180 deg
33013da42859SDinh Nguyen 			 * Each ptap has (360 / IO_DLL_CHAIN_LENGH) deg of delay
33023da42859SDinh Nguyen 			 * The write_clk is always delayed by 2 ptaps
33033da42859SDinh Nguyen 			 *
33043da42859SDinh Nguyen 			 * Hence, to make DQS aligned to CK, we need to delay
33053da42859SDinh Nguyen 			 * DQS by:
33063da42859SDinh Nguyen 			 *    (720 - 90 - 180 - 2 * (360 / IO_DLL_CHAIN_LENGTH))
33073da42859SDinh Nguyen 			 *
33083da42859SDinh Nguyen 			 * Dividing the above by (360 / IO_DLL_CHAIN_LENGTH)
33093da42859SDinh Nguyen 			 * gives us the number of ptaps, which simplies to:
33103da42859SDinh Nguyen 			 *
33113da42859SDinh Nguyen 			 *    (1.25 * IO_DLL_CHAIN_LENGTH - 2)
33123da42859SDinh Nguyen 			 */
331351cea0b6SMarek Vasut 			scc_mgr_set_dqdqs_output_phase(i,
331451cea0b6SMarek Vasut 					1.25 * IO_DLL_CHAIN_LENGTH - 2);
33153da42859SDinh Nguyen 		}
33161273dd9eSMarek Vasut 		writel(0xff, &sdr_scc_mgr->dqs_ena);
33171273dd9eSMarek Vasut 		writel(0xff, &sdr_scc_mgr->dqs_io_ena);
33183da42859SDinh Nguyen 
33193da42859SDinh Nguyen 		for (i = 0; i < RW_MGR_MEM_IF_WRITE_DQS_WIDTH; i++) {
33201273dd9eSMarek Vasut 			writel(i, SDR_PHYGRP_SCCGRP_ADDRESS |
33211273dd9eSMarek Vasut 				  SCC_MGR_GROUP_COUNTER_OFFSET);
33223da42859SDinh Nguyen 		}
33231273dd9eSMarek Vasut 		writel(0xff, &sdr_scc_mgr->dq_ena);
33241273dd9eSMarek Vasut 		writel(0xff, &sdr_scc_mgr->dm_ena);
33251273dd9eSMarek Vasut 		writel(0, &sdr_scc_mgr->update);
33263da42859SDinh Nguyen 	}
33273da42859SDinh Nguyen 
33283da42859SDinh Nguyen 	/* Compensate for simulation model behaviour */
33293da42859SDinh Nguyen 	for (i = 0; i < RW_MGR_MEM_IF_READ_DQS_WIDTH; i++) {
33303da42859SDinh Nguyen 		scc_mgr_set_dqs_bus_in_delay(i, 10);
33313da42859SDinh Nguyen 		scc_mgr_load_dqs(i);
33323da42859SDinh Nguyen 	}
33331273dd9eSMarek Vasut 	writel(0, &sdr_scc_mgr->update);
33343da42859SDinh Nguyen 
33353da42859SDinh Nguyen 	/*
33363da42859SDinh Nguyen 	 * ArriaV has hard FIFOs that can only be initialized by incrementing
33373da42859SDinh Nguyen 	 * in sequencer.
33383da42859SDinh Nguyen 	 */
33393da42859SDinh Nguyen 	vfifo_offset = CALIB_VFIFO_OFFSET;
334051cea0b6SMarek Vasut 	for (j = 0; j < vfifo_offset; j++)
33411273dd9eSMarek Vasut 		writel(0xff, &phy_mgr_cmd->inc_vfifo_hard_phy);
33421273dd9eSMarek Vasut 	writel(0, &phy_mgr_cmd->fifo_reset);
33433da42859SDinh Nguyen 
33443da42859SDinh Nguyen 	/*
334551cea0b6SMarek Vasut 	 * For Arria V and Cyclone V with hard LFIFO, we get the skip-cal
334651cea0b6SMarek Vasut 	 * setting from generation-time constant.
33473da42859SDinh Nguyen 	 */
33483da42859SDinh Nguyen 	gbl->curr_read_lat = CALIB_LFIFO_OFFSET;
33491273dd9eSMarek Vasut 	writel(gbl->curr_read_lat, &phy_mgr_cfg->phy_rlat);
33503da42859SDinh Nguyen }
33513da42859SDinh Nguyen 
33523589fbfbSMarek Vasut /**
33533589fbfbSMarek Vasut  * mem_calibrate() - Memory calibration entry point.
33543589fbfbSMarek Vasut  *
33553589fbfbSMarek Vasut  * Perform memory calibration.
33563589fbfbSMarek Vasut  */
33573da42859SDinh Nguyen static uint32_t mem_calibrate(void)
33583da42859SDinh Nguyen {
33593da42859SDinh Nguyen 	uint32_t i;
33603da42859SDinh Nguyen 	uint32_t rank_bgn, sr;
33613da42859SDinh Nguyen 	uint32_t write_group, write_test_bgn;
33623da42859SDinh Nguyen 	uint32_t read_group, read_test_bgn;
33633da42859SDinh Nguyen 	uint32_t run_groups, current_run;
33643da42859SDinh Nguyen 	uint32_t failing_groups = 0;
33653da42859SDinh Nguyen 	uint32_t group_failed = 0;
33663da42859SDinh Nguyen 
336733c42bb8SMarek Vasut 	const u32 rwdqs_ratio = RW_MGR_MEM_IF_READ_DQS_WIDTH /
336833c42bb8SMarek Vasut 				RW_MGR_MEM_IF_WRITE_DQS_WIDTH;
336933c42bb8SMarek Vasut 
33703da42859SDinh Nguyen 	debug("%s:%d\n", __func__, __LINE__);
33713da42859SDinh Nguyen 
337216502a0bSMarek Vasut 	/* Initialize the data settings */
33733da42859SDinh Nguyen 	gbl->error_substage = CAL_SUBSTAGE_NIL;
33743da42859SDinh Nguyen 	gbl->error_stage = CAL_STAGE_NIL;
33753da42859SDinh Nguyen 	gbl->error_group = 0xff;
33763da42859SDinh Nguyen 	gbl->fom_in = 0;
33773da42859SDinh Nguyen 	gbl->fom_out = 0;
33783da42859SDinh Nguyen 
337916502a0bSMarek Vasut 	/* Initialize WLAT and RLAT. */
338016502a0bSMarek Vasut 	mem_init_latency();
338116502a0bSMarek Vasut 
338216502a0bSMarek Vasut 	/* Initialize bit slips. */
338316502a0bSMarek Vasut 	mem_precharge_and_activate();
33843da42859SDinh Nguyen 
33853da42859SDinh Nguyen 	for (i = 0; i < RW_MGR_MEM_IF_READ_DQS_WIDTH; i++) {
33861273dd9eSMarek Vasut 		writel(i, SDR_PHYGRP_SCCGRP_ADDRESS |
33871273dd9eSMarek Vasut 			  SCC_MGR_GROUP_COUNTER_OFFSET);
3388fa5d821bSMarek Vasut 		/* Only needed once to set all groups, pins, DQ, DQS, DM. */
3389fa5d821bSMarek Vasut 		if (i == 0)
3390fa5d821bSMarek Vasut 			scc_mgr_set_hhp_extras();
3391fa5d821bSMarek Vasut 
3392c5c5f537SMarek Vasut 		scc_set_bypass_mode(i);
33933da42859SDinh Nguyen 	}
33943da42859SDinh Nguyen 
3395722c9685SMarek Vasut 	/* Calibration is skipped. */
33963da42859SDinh Nguyen 	if ((dyn_calib_steps & CALIB_SKIP_ALL) == CALIB_SKIP_ALL) {
33973da42859SDinh Nguyen 		/*
33983da42859SDinh Nguyen 		 * Set VFIFO and LFIFO to instant-on settings in skip
33993da42859SDinh Nguyen 		 * calibration mode.
34003da42859SDinh Nguyen 		 */
34013da42859SDinh Nguyen 		mem_skip_calibrate();
3402722c9685SMarek Vasut 
3403722c9685SMarek Vasut 		/*
3404722c9685SMarek Vasut 		 * Do not remove this line as it makes sure all of our
3405722c9685SMarek Vasut 		 * decisions have been applied.
3406722c9685SMarek Vasut 		 */
3407722c9685SMarek Vasut 		writel(0, &sdr_scc_mgr->update);
3408722c9685SMarek Vasut 		return 1;
3409722c9685SMarek Vasut 	}
3410722c9685SMarek Vasut 
3411722c9685SMarek Vasut 	/* Calibration is not skipped. */
34123da42859SDinh Nguyen 	for (i = 0; i < NUM_CALIB_REPEAT; i++) {
34133da42859SDinh Nguyen 		/*
34143da42859SDinh Nguyen 		 * Zero all delay chain/phase settings for all
34153da42859SDinh Nguyen 		 * groups and all shadow register sets.
34163da42859SDinh Nguyen 		 */
34173da42859SDinh Nguyen 		scc_mgr_zero_all();
34183da42859SDinh Nguyen 
34193da42859SDinh Nguyen 		run_groups = ~param->skip_groups;
34203da42859SDinh Nguyen 
34213da42859SDinh Nguyen 		for (write_group = 0, write_test_bgn = 0; write_group
34223da42859SDinh Nguyen 			< RW_MGR_MEM_IF_WRITE_DQS_WIDTH; write_group++,
34233da42859SDinh Nguyen 			write_test_bgn += RW_MGR_MEM_DQ_PER_WRITE_DQS) {
3424c452dcd0SMarek Vasut 
3425c452dcd0SMarek Vasut 			/* Initialize the group failure */
34263da42859SDinh Nguyen 			group_failed = 0;
34273da42859SDinh Nguyen 
34283da42859SDinh Nguyen 			current_run = run_groups & ((1 <<
34293da42859SDinh Nguyen 				RW_MGR_NUM_DQS_PER_WRITE_GROUP) - 1);
34303da42859SDinh Nguyen 			run_groups = run_groups >>
34313da42859SDinh Nguyen 				RW_MGR_NUM_DQS_PER_WRITE_GROUP;
34323da42859SDinh Nguyen 
34333da42859SDinh Nguyen 			if (current_run == 0)
34343da42859SDinh Nguyen 				continue;
34353da42859SDinh Nguyen 
34361273dd9eSMarek Vasut 			writel(write_group, SDR_PHYGRP_SCCGRP_ADDRESS |
34371273dd9eSMarek Vasut 					    SCC_MGR_GROUP_COUNTER_OFFSET);
3438d41ea93aSMarek Vasut 			scc_mgr_zero_group(write_group, 0);
34393da42859SDinh Nguyen 
344033c42bb8SMarek Vasut 			for (read_group = write_group * rwdqs_ratio,
34413da42859SDinh Nguyen 			     read_test_bgn = 0;
3442c452dcd0SMarek Vasut 			     read_group < (write_group + 1) * rwdqs_ratio;
344333c42bb8SMarek Vasut 			     read_group++,
344433c42bb8SMarek Vasut 			     read_test_bgn += RW_MGR_MEM_DQ_PER_READ_DQS) {
344533c42bb8SMarek Vasut 				if (STATIC_CALIB_STEPS & CALIB_SKIP_VFIFO)
344633c42bb8SMarek Vasut 					continue;
34473da42859SDinh Nguyen 
344833c42bb8SMarek Vasut 				/* Calibrate the VFIFO */
344933c42bb8SMarek Vasut 				if (rw_mgr_mem_calibrate_vfifo(read_group,
345033c42bb8SMarek Vasut 							       read_test_bgn))
345133c42bb8SMarek Vasut 					continue;
345233c42bb8SMarek Vasut 
345333c42bb8SMarek Vasut 				if (!(gbl->phy_debug_mode_flags & PHY_DEBUG_SWEEP_ALL_GROUPS))
34543da42859SDinh Nguyen 					return 0;
3455c452dcd0SMarek Vasut 
3456c452dcd0SMarek Vasut 				/* The group failed, we're done. */
3457c452dcd0SMarek Vasut 				goto grp_failed;
34583da42859SDinh Nguyen 			}
34593da42859SDinh Nguyen 
34603da42859SDinh Nguyen 			/* Calibrate the output side */
34614ac21610SMarek Vasut 			for (rank_bgn = 0, sr = 0;
34624ac21610SMarek Vasut 			     rank_bgn < RW_MGR_MEM_NUMBER_OF_RANKS;
34634ac21610SMarek Vasut 			     rank_bgn += NUM_RANKS_PER_SHADOW_REG, sr++) {
34644ac21610SMarek Vasut 				if (STATIC_CALIB_STEPS & CALIB_SKIP_WRITES)
34654ac21610SMarek Vasut 					continue;
34664ac21610SMarek Vasut 
34674ac21610SMarek Vasut 				/* Not needed in quick mode! */
34684ac21610SMarek Vasut 				if (STATIC_CALIB_STEPS & CALIB_SKIP_DELAY_SWEEPS)
34694ac21610SMarek Vasut 					continue;
34704ac21610SMarek Vasut 
34713da42859SDinh Nguyen 				/*
34724ac21610SMarek Vasut 				 * Determine if this set of ranks
34734ac21610SMarek Vasut 				 * should be skipped entirely.
34743da42859SDinh Nguyen 				 */
34754ac21610SMarek Vasut 				if (param->skip_shadow_regs[sr])
34764ac21610SMarek Vasut 					continue;
34774ac21610SMarek Vasut 
34784ac21610SMarek Vasut 				/* Calibrate WRITEs */
34794ac21610SMarek Vasut 				if (rw_mgr_mem_calibrate_writes(rank_bgn,
34804ac21610SMarek Vasut 						write_group, write_test_bgn))
34814ac21610SMarek Vasut 					continue;
34824ac21610SMarek Vasut 
34833da42859SDinh Nguyen 				group_failed = 1;
34844ac21610SMarek Vasut 				if (!(gbl->phy_debug_mode_flags & PHY_DEBUG_SWEEP_ALL_GROUPS))
34854ac21610SMarek Vasut 					return 0;
34863da42859SDinh Nguyen 			}
34873da42859SDinh Nguyen 
3488c452dcd0SMarek Vasut 			/* Some group failed, we're done. */
3489c452dcd0SMarek Vasut 			if (group_failed)
3490c452dcd0SMarek Vasut 				goto grp_failed;
3491c452dcd0SMarek Vasut 
34928213609eSMarek Vasut 			for (read_group = write_group * rwdqs_ratio,
34933da42859SDinh Nguyen 			     read_test_bgn = 0;
3494c452dcd0SMarek Vasut 			     read_group < (write_group + 1) * rwdqs_ratio;
34958213609eSMarek Vasut 			     read_group++,
34968213609eSMarek Vasut 			     read_test_bgn += RW_MGR_MEM_DQ_PER_READ_DQS) {
34978213609eSMarek Vasut 				if (STATIC_CALIB_STEPS & CALIB_SKIP_WRITES)
34988213609eSMarek Vasut 					continue;
34993da42859SDinh Nguyen 
35008213609eSMarek Vasut 				if (rw_mgr_mem_calibrate_vfifo_end(read_group,
35018213609eSMarek Vasut 								read_test_bgn))
35028213609eSMarek Vasut 					continue;
35038213609eSMarek Vasut 
35048213609eSMarek Vasut 				if (!(gbl->phy_debug_mode_flags & PHY_DEBUG_SWEEP_ALL_GROUPS))
35053da42859SDinh Nguyen 					return 0;
3506c452dcd0SMarek Vasut 
3507c452dcd0SMarek Vasut 				/* The group failed, we're done. */
3508c452dcd0SMarek Vasut 				goto grp_failed;
35093da42859SDinh Nguyen 			}
35103da42859SDinh Nguyen 
3511c452dcd0SMarek Vasut 			/* No group failed, continue as usual. */
3512c452dcd0SMarek Vasut 			continue;
3513c452dcd0SMarek Vasut 
3514c452dcd0SMarek Vasut grp_failed:		/* A group failed, increment the counter. */
35153da42859SDinh Nguyen 			failing_groups++;
35163da42859SDinh Nguyen 		}
35173da42859SDinh Nguyen 
35183da42859SDinh Nguyen 		/*
35193da42859SDinh Nguyen 		 * USER If there are any failing groups then report
35203da42859SDinh Nguyen 		 * the failure.
35213da42859SDinh Nguyen 		 */
35223da42859SDinh Nguyen 		if (failing_groups != 0)
35233da42859SDinh Nguyen 			return 0;
35243da42859SDinh Nguyen 
3525c50ae303SMarek Vasut 		if (STATIC_CALIB_STEPS & CALIB_SKIP_LFIFO)
3526c50ae303SMarek Vasut 			continue;
3527c50ae303SMarek Vasut 
35283da42859SDinh Nguyen 		/*
35293da42859SDinh Nguyen 		 * If we're skipping groups as part of debug,
35303da42859SDinh Nguyen 		 * don't calibrate LFIFO.
35313da42859SDinh Nguyen 		 */
3532c50ae303SMarek Vasut 		if (param->skip_groups != 0)
3533c50ae303SMarek Vasut 			continue;
3534c50ae303SMarek Vasut 
3535c50ae303SMarek Vasut 		/* Calibrate the LFIFO */
35363da42859SDinh Nguyen 		if (!rw_mgr_mem_calibrate_lfifo())
35373da42859SDinh Nguyen 			return 0;
35383da42859SDinh Nguyen 	}
35393da42859SDinh Nguyen 
35403da42859SDinh Nguyen 	/*
35413da42859SDinh Nguyen 	 * Do not remove this line as it makes sure all of our decisions
35423da42859SDinh Nguyen 	 * have been applied.
35433da42859SDinh Nguyen 	 */
35441273dd9eSMarek Vasut 	writel(0, &sdr_scc_mgr->update);
35453da42859SDinh Nguyen 	return 1;
35463da42859SDinh Nguyen }
35473da42859SDinh Nguyen 
354823a040c0SMarek Vasut /**
354923a040c0SMarek Vasut  * run_mem_calibrate() - Perform memory calibration
355023a040c0SMarek Vasut  *
355123a040c0SMarek Vasut  * This function triggers the entire memory calibration procedure.
355223a040c0SMarek Vasut  */
355323a040c0SMarek Vasut static int run_mem_calibrate(void)
35543da42859SDinh Nguyen {
355523a040c0SMarek Vasut 	int pass;
35563da42859SDinh Nguyen 
35573da42859SDinh Nguyen 	debug("%s:%d\n", __func__, __LINE__);
35583da42859SDinh Nguyen 
35593da42859SDinh Nguyen 	/* Reset pass/fail status shown on afi_cal_success/fail */
35601273dd9eSMarek Vasut 	writel(PHY_MGR_CAL_RESET, &phy_mgr_cfg->cal_status);
35613da42859SDinh Nguyen 
356223a040c0SMarek Vasut 	/* Stop tracking manager. */
356323a040c0SMarek Vasut 	clrbits_le32(&sdr_ctrl->ctrl_cfg, 1 << 22);
35643da42859SDinh Nguyen 
35659fa9c90eSMarek Vasut 	phy_mgr_initialize();
35663da42859SDinh Nguyen 	rw_mgr_mem_initialize();
35673da42859SDinh Nguyen 
356823a040c0SMarek Vasut 	/* Perform the actual memory calibration. */
35693da42859SDinh Nguyen 	pass = mem_calibrate();
35703da42859SDinh Nguyen 
35713da42859SDinh Nguyen 	mem_precharge_and_activate();
35721273dd9eSMarek Vasut 	writel(0, &phy_mgr_cmd->fifo_reset);
35733da42859SDinh Nguyen 
357423a040c0SMarek Vasut 	/* Handoff. */
35753da42859SDinh Nguyen 	rw_mgr_mem_handoff();
35763da42859SDinh Nguyen 	/*
35773da42859SDinh Nguyen 	 * In Hard PHY this is a 2-bit control:
35783da42859SDinh Nguyen 	 * 0: AFI Mux Select
35793da42859SDinh Nguyen 	 * 1: DDIO Mux Select
35803da42859SDinh Nguyen 	 */
35811273dd9eSMarek Vasut 	writel(0x2, &phy_mgr_cfg->mux_sel);
358223a040c0SMarek Vasut 
358323a040c0SMarek Vasut 	/* Start tracking manager. */
358423a040c0SMarek Vasut 	setbits_le32(&sdr_ctrl->ctrl_cfg, 1 << 22);
358523a040c0SMarek Vasut 
358623a040c0SMarek Vasut 	return pass;
35873da42859SDinh Nguyen }
35883da42859SDinh Nguyen 
358923a040c0SMarek Vasut /**
359023a040c0SMarek Vasut  * debug_mem_calibrate() - Report result of memory calibration
359123a040c0SMarek Vasut  * @pass:	Value indicating whether calibration passed or failed
359223a040c0SMarek Vasut  *
359323a040c0SMarek Vasut  * This function reports the results of the memory calibration
359423a040c0SMarek Vasut  * and writes debug information into the register file.
359523a040c0SMarek Vasut  */
359623a040c0SMarek Vasut static void debug_mem_calibrate(int pass)
359723a040c0SMarek Vasut {
359823a040c0SMarek Vasut 	uint32_t debug_info;
35993da42859SDinh Nguyen 
36003da42859SDinh Nguyen 	if (pass) {
36013da42859SDinh Nguyen 		printf("%s: CALIBRATION PASSED\n", __FILE__);
36023da42859SDinh Nguyen 
36033da42859SDinh Nguyen 		gbl->fom_in /= 2;
36043da42859SDinh Nguyen 		gbl->fom_out /= 2;
36053da42859SDinh Nguyen 
36063da42859SDinh Nguyen 		if (gbl->fom_in > 0xff)
36073da42859SDinh Nguyen 			gbl->fom_in = 0xff;
36083da42859SDinh Nguyen 
36093da42859SDinh Nguyen 		if (gbl->fom_out > 0xff)
36103da42859SDinh Nguyen 			gbl->fom_out = 0xff;
36113da42859SDinh Nguyen 
36123da42859SDinh Nguyen 		/* Update the FOM in the register file */
36133da42859SDinh Nguyen 		debug_info = gbl->fom_in;
36143da42859SDinh Nguyen 		debug_info |= gbl->fom_out << 8;
36151273dd9eSMarek Vasut 		writel(debug_info, &sdr_reg_file->fom);
36163da42859SDinh Nguyen 
36171273dd9eSMarek Vasut 		writel(debug_info, &phy_mgr_cfg->cal_debug_info);
36181273dd9eSMarek Vasut 		writel(PHY_MGR_CAL_SUCCESS, &phy_mgr_cfg->cal_status);
36193da42859SDinh Nguyen 	} else {
36203da42859SDinh Nguyen 		printf("%s: CALIBRATION FAILED\n", __FILE__);
36213da42859SDinh Nguyen 
36223da42859SDinh Nguyen 		debug_info = gbl->error_stage;
36233da42859SDinh Nguyen 		debug_info |= gbl->error_substage << 8;
36243da42859SDinh Nguyen 		debug_info |= gbl->error_group << 16;
36253da42859SDinh Nguyen 
36261273dd9eSMarek Vasut 		writel(debug_info, &sdr_reg_file->failing_stage);
36271273dd9eSMarek Vasut 		writel(debug_info, &phy_mgr_cfg->cal_debug_info);
36281273dd9eSMarek Vasut 		writel(PHY_MGR_CAL_FAIL, &phy_mgr_cfg->cal_status);
36293da42859SDinh Nguyen 
36303da42859SDinh Nguyen 		/* Update the failing group/stage in the register file */
36313da42859SDinh Nguyen 		debug_info = gbl->error_stage;
36323da42859SDinh Nguyen 		debug_info |= gbl->error_substage << 8;
36333da42859SDinh Nguyen 		debug_info |= gbl->error_group << 16;
36341273dd9eSMarek Vasut 		writel(debug_info, &sdr_reg_file->failing_stage);
36353da42859SDinh Nguyen 	}
36363da42859SDinh Nguyen 
363723a040c0SMarek Vasut 	printf("%s: Calibration complete\n", __FILE__);
36383da42859SDinh Nguyen }
36393da42859SDinh Nguyen 
3640bb06434bSMarek Vasut /**
3641bb06434bSMarek Vasut  * hc_initialize_rom_data() - Initialize ROM data
3642bb06434bSMarek Vasut  *
3643bb06434bSMarek Vasut  * Initialize ROM data.
3644bb06434bSMarek Vasut  */
36453da42859SDinh Nguyen static void hc_initialize_rom_data(void)
36463da42859SDinh Nguyen {
3647bb06434bSMarek Vasut 	u32 i, addr;
36483da42859SDinh Nguyen 
3649c4815f76SMarek Vasut 	addr = SDR_PHYGRP_RWMGRGRP_ADDRESS | RW_MGR_INST_ROM_WRITE_OFFSET;
3650bb06434bSMarek Vasut 	for (i = 0; i < ARRAY_SIZE(inst_rom_init); i++)
3651bb06434bSMarek Vasut 		writel(inst_rom_init[i], addr + (i << 2));
36523da42859SDinh Nguyen 
3653c4815f76SMarek Vasut 	addr = SDR_PHYGRP_RWMGRGRP_ADDRESS | RW_MGR_AC_ROM_WRITE_OFFSET;
3654bb06434bSMarek Vasut 	for (i = 0; i < ARRAY_SIZE(ac_rom_init); i++)
3655bb06434bSMarek Vasut 		writel(ac_rom_init[i], addr + (i << 2));
36563da42859SDinh Nguyen }
36573da42859SDinh Nguyen 
36589c1ab2caSMarek Vasut /**
36599c1ab2caSMarek Vasut  * initialize_reg_file() - Initialize SDR register file
36609c1ab2caSMarek Vasut  *
36619c1ab2caSMarek Vasut  * Initialize SDR register file.
36629c1ab2caSMarek Vasut  */
36633da42859SDinh Nguyen static void initialize_reg_file(void)
36643da42859SDinh Nguyen {
36653da42859SDinh Nguyen 	/* Initialize the register file with the correct data */
36661273dd9eSMarek Vasut 	writel(REG_FILE_INIT_SEQ_SIGNATURE, &sdr_reg_file->signature);
36671273dd9eSMarek Vasut 	writel(0, &sdr_reg_file->debug_data_addr);
36681273dd9eSMarek Vasut 	writel(0, &sdr_reg_file->cur_stage);
36691273dd9eSMarek Vasut 	writel(0, &sdr_reg_file->fom);
36701273dd9eSMarek Vasut 	writel(0, &sdr_reg_file->failing_stage);
36711273dd9eSMarek Vasut 	writel(0, &sdr_reg_file->debug1);
36721273dd9eSMarek Vasut 	writel(0, &sdr_reg_file->debug2);
36733da42859SDinh Nguyen }
36743da42859SDinh Nguyen 
36752ca151f8SMarek Vasut /**
36762ca151f8SMarek Vasut  * initialize_hps_phy() - Initialize HPS PHY
36772ca151f8SMarek Vasut  *
36782ca151f8SMarek Vasut  * Initialize HPS PHY.
36792ca151f8SMarek Vasut  */
36803da42859SDinh Nguyen static void initialize_hps_phy(void)
36813da42859SDinh Nguyen {
36823da42859SDinh Nguyen 	uint32_t reg;
36833da42859SDinh Nguyen 	/*
36843da42859SDinh Nguyen 	 * Tracking also gets configured here because it's in the
36853da42859SDinh Nguyen 	 * same register.
36863da42859SDinh Nguyen 	 */
36873da42859SDinh Nguyen 	uint32_t trk_sample_count = 7500;
36883da42859SDinh Nguyen 	uint32_t trk_long_idle_sample_count = (10 << 16) | 100;
36893da42859SDinh Nguyen 	/*
36903da42859SDinh Nguyen 	 * Format is number of outer loops in the 16 MSB, sample
36913da42859SDinh Nguyen 	 * count in 16 LSB.
36923da42859SDinh Nguyen 	 */
36933da42859SDinh Nguyen 
36943da42859SDinh Nguyen 	reg = 0;
36953da42859SDinh Nguyen 	reg |= SDR_CTRLGRP_PHYCTRL_PHYCTRL_0_ACDELAYEN_SET(2);
36963da42859SDinh Nguyen 	reg |= SDR_CTRLGRP_PHYCTRL_PHYCTRL_0_DQDELAYEN_SET(1);
36973da42859SDinh Nguyen 	reg |= SDR_CTRLGRP_PHYCTRL_PHYCTRL_0_DQSDELAYEN_SET(1);
36983da42859SDinh Nguyen 	reg |= SDR_CTRLGRP_PHYCTRL_PHYCTRL_0_DQSLOGICDELAYEN_SET(1);
36993da42859SDinh Nguyen 	reg |= SDR_CTRLGRP_PHYCTRL_PHYCTRL_0_RESETDELAYEN_SET(0);
37003da42859SDinh Nguyen 	reg |= SDR_CTRLGRP_PHYCTRL_PHYCTRL_0_LPDDRDIS_SET(1);
37013da42859SDinh Nguyen 	/*
37023da42859SDinh Nguyen 	 * This field selects the intrinsic latency to RDATA_EN/FULL path.
37033da42859SDinh Nguyen 	 * 00-bypass, 01- add 5 cycles, 10- add 10 cycles, 11- add 15 cycles.
37043da42859SDinh Nguyen 	 */
37053da42859SDinh Nguyen 	reg |= SDR_CTRLGRP_PHYCTRL_PHYCTRL_0_ADDLATSEL_SET(0);
37063da42859SDinh Nguyen 	reg |= SDR_CTRLGRP_PHYCTRL_PHYCTRL_0_SAMPLECOUNT_19_0_SET(
37073da42859SDinh Nguyen 		trk_sample_count);
37086cb9f167SMarek Vasut 	writel(reg, &sdr_ctrl->phy_ctrl0);
37093da42859SDinh Nguyen 
37103da42859SDinh Nguyen 	reg = 0;
37113da42859SDinh Nguyen 	reg |= SDR_CTRLGRP_PHYCTRL_PHYCTRL_1_SAMPLECOUNT_31_20_SET(
37123da42859SDinh Nguyen 		trk_sample_count >>
37133da42859SDinh Nguyen 		SDR_CTRLGRP_PHYCTRL_PHYCTRL_0_SAMPLECOUNT_19_0_WIDTH);
37143da42859SDinh Nguyen 	reg |= SDR_CTRLGRP_PHYCTRL_PHYCTRL_1_LONGIDLESAMPLECOUNT_19_0_SET(
37153da42859SDinh Nguyen 		trk_long_idle_sample_count);
37166cb9f167SMarek Vasut 	writel(reg, &sdr_ctrl->phy_ctrl1);
37173da42859SDinh Nguyen 
37183da42859SDinh Nguyen 	reg = 0;
37193da42859SDinh Nguyen 	reg |= SDR_CTRLGRP_PHYCTRL_PHYCTRL_2_LONGIDLESAMPLECOUNT_31_20_SET(
37203da42859SDinh Nguyen 		trk_long_idle_sample_count >>
37213da42859SDinh Nguyen 		SDR_CTRLGRP_PHYCTRL_PHYCTRL_1_LONGIDLESAMPLECOUNT_19_0_WIDTH);
37226cb9f167SMarek Vasut 	writel(reg, &sdr_ctrl->phy_ctrl2);
37233da42859SDinh Nguyen }
37243da42859SDinh Nguyen 
3725880e46f2SMarek Vasut /**
3726880e46f2SMarek Vasut  * initialize_tracking() - Initialize tracking
3727880e46f2SMarek Vasut  *
3728880e46f2SMarek Vasut  * Initialize the register file with usable initial data.
3729880e46f2SMarek Vasut  */
37303da42859SDinh Nguyen static void initialize_tracking(void)
37313da42859SDinh Nguyen {
3732880e46f2SMarek Vasut 	/*
3733880e46f2SMarek Vasut 	 * Initialize the register file with the correct data.
3734880e46f2SMarek Vasut 	 * Compute usable version of value in case we skip full
3735880e46f2SMarek Vasut 	 * computation later.
3736880e46f2SMarek Vasut 	 */
3737880e46f2SMarek Vasut 	writel(DIV_ROUND_UP(IO_DELAY_PER_OPA_TAP, IO_DELAY_PER_DCHAIN_TAP) - 1,
3738880e46f2SMarek Vasut 	       &sdr_reg_file->dtaps_per_ptap);
3739880e46f2SMarek Vasut 
3740880e46f2SMarek Vasut 	/* trk_sample_count */
3741880e46f2SMarek Vasut 	writel(7500, &sdr_reg_file->trk_sample_count);
3742880e46f2SMarek Vasut 
3743880e46f2SMarek Vasut 	/* longidle outer loop [15:0] */
3744880e46f2SMarek Vasut 	writel((10 << 16) | (100 << 0), &sdr_reg_file->trk_longidle);
37453da42859SDinh Nguyen 
37463da42859SDinh Nguyen 	/*
3747880e46f2SMarek Vasut 	 * longidle sample count [31:24]
3748880e46f2SMarek Vasut 	 * trfc, worst case of 933Mhz 4Gb [23:16]
3749880e46f2SMarek Vasut 	 * trcd, worst case [15:8]
3750880e46f2SMarek Vasut 	 * vfifo wait [7:0]
37513da42859SDinh Nguyen 	 */
3752880e46f2SMarek Vasut 	writel((243 << 24) | (14 << 16) | (10 << 8) | (4 << 0),
3753880e46f2SMarek Vasut 	       &sdr_reg_file->delays);
37543da42859SDinh Nguyen 
37553da42859SDinh Nguyen 	/* mux delay */
3756880e46f2SMarek Vasut 	writel((RW_MGR_IDLE << 24) | (RW_MGR_ACTIVATE_1 << 16) |
3757880e46f2SMarek Vasut 	       (RW_MGR_SGLE_READ << 8) | (RW_MGR_PRECHARGE_ALL << 0),
3758880e46f2SMarek Vasut 	       &sdr_reg_file->trk_rw_mgr_addr);
37593da42859SDinh Nguyen 
3760880e46f2SMarek Vasut 	writel(RW_MGR_MEM_IF_READ_DQS_WIDTH,
3761880e46f2SMarek Vasut 	       &sdr_reg_file->trk_read_dqs_width);
37623da42859SDinh Nguyen 
3763880e46f2SMarek Vasut 	/* trefi [7:0] */
3764880e46f2SMarek Vasut 	writel((RW_MGR_REFRESH_ALL << 24) | (1000 << 0),
3765880e46f2SMarek Vasut 	       &sdr_reg_file->trk_rfsh);
37663da42859SDinh Nguyen }
37673da42859SDinh Nguyen 
37683da42859SDinh Nguyen int sdram_calibration_full(void)
37693da42859SDinh Nguyen {
37703da42859SDinh Nguyen 	struct param_type my_param;
37713da42859SDinh Nguyen 	struct gbl_type my_gbl;
37723da42859SDinh Nguyen 	uint32_t pass;
377384e0b0cfSMarek Vasut 
377484e0b0cfSMarek Vasut 	memset(&my_param, 0, sizeof(my_param));
377584e0b0cfSMarek Vasut 	memset(&my_gbl, 0, sizeof(my_gbl));
37763da42859SDinh Nguyen 
37773da42859SDinh Nguyen 	param = &my_param;
37783da42859SDinh Nguyen 	gbl = &my_gbl;
37793da42859SDinh Nguyen 
37803da42859SDinh Nguyen 	/* Set the calibration enabled by default */
37813da42859SDinh Nguyen 	gbl->phy_debug_mode_flags |= PHY_DEBUG_ENABLE_CAL_RPT;
37823da42859SDinh Nguyen 	/*
37833da42859SDinh Nguyen 	 * Only sweep all groups (regardless of fail state) by default
37843da42859SDinh Nguyen 	 * Set enabled read test by default.
37853da42859SDinh Nguyen 	 */
37863da42859SDinh Nguyen #if DISABLE_GUARANTEED_READ
37873da42859SDinh Nguyen 	gbl->phy_debug_mode_flags |= PHY_DEBUG_DISABLE_GUARANTEED_READ;
37883da42859SDinh Nguyen #endif
37893da42859SDinh Nguyen 	/* Initialize the register file */
37903da42859SDinh Nguyen 	initialize_reg_file();
37913da42859SDinh Nguyen 
37923da42859SDinh Nguyen 	/* Initialize any PHY CSR */
37933da42859SDinh Nguyen 	initialize_hps_phy();
37943da42859SDinh Nguyen 
37953da42859SDinh Nguyen 	scc_mgr_initialize();
37963da42859SDinh Nguyen 
37973da42859SDinh Nguyen 	initialize_tracking();
37983da42859SDinh Nguyen 
37993da42859SDinh Nguyen 	printf("%s: Preparing to start memory calibration\n", __FILE__);
38003da42859SDinh Nguyen 
38013da42859SDinh Nguyen 	debug("%s:%d\n", __func__, __LINE__);
380223f62b36SMarek Vasut 	debug_cond(DLEVEL == 1,
380323f62b36SMarek Vasut 		   "DDR3 FULL_RATE ranks=%u cs/dimm=%u dq/dqs=%u,%u vg/dqs=%u,%u ",
380423f62b36SMarek Vasut 		   RW_MGR_MEM_NUMBER_OF_RANKS, RW_MGR_MEM_NUMBER_OF_CS_PER_DIMM,
380523f62b36SMarek Vasut 		   RW_MGR_MEM_DQ_PER_READ_DQS, RW_MGR_MEM_DQ_PER_WRITE_DQS,
380623f62b36SMarek Vasut 		   RW_MGR_MEM_VIRTUAL_GROUPS_PER_READ_DQS,
380723f62b36SMarek Vasut 		   RW_MGR_MEM_VIRTUAL_GROUPS_PER_WRITE_DQS);
380823f62b36SMarek Vasut 	debug_cond(DLEVEL == 1,
380923f62b36SMarek Vasut 		   "dqs=%u,%u dq=%u dm=%u ptap_delay=%u dtap_delay=%u ",
381023f62b36SMarek Vasut 		   RW_MGR_MEM_IF_READ_DQS_WIDTH, RW_MGR_MEM_IF_WRITE_DQS_WIDTH,
381123f62b36SMarek Vasut 		   RW_MGR_MEM_DATA_WIDTH, RW_MGR_MEM_DATA_MASK_WIDTH,
381223f62b36SMarek Vasut 		   IO_DELAY_PER_OPA_TAP, IO_DELAY_PER_DCHAIN_TAP);
381323f62b36SMarek Vasut 	debug_cond(DLEVEL == 1, "dtap_dqsen_delay=%u, dll=%u",
381423f62b36SMarek Vasut 		   IO_DELAY_PER_DQS_EN_DCHAIN_TAP, IO_DLL_CHAIN_LENGTH);
381523f62b36SMarek Vasut 	debug_cond(DLEVEL == 1, "max values: en_p=%u dqdqs_p=%u en_d=%u dqs_in_d=%u ",
381623f62b36SMarek Vasut 		   IO_DQS_EN_PHASE_MAX, IO_DQDQS_OUT_PHASE_MAX,
381723f62b36SMarek Vasut 		   IO_DQS_EN_DELAY_MAX, IO_DQS_IN_DELAY_MAX);
381823f62b36SMarek Vasut 	debug_cond(DLEVEL == 1, "io_in_d=%u io_out1_d=%u io_out2_d=%u ",
381923f62b36SMarek Vasut 		   IO_IO_IN_DELAY_MAX, IO_IO_OUT1_DELAY_MAX,
382023f62b36SMarek Vasut 		   IO_IO_OUT2_DELAY_MAX);
382123f62b36SMarek Vasut 	debug_cond(DLEVEL == 1, "dqs_in_reserve=%u dqs_out_reserve=%u\n",
382223f62b36SMarek Vasut 		   IO_DQS_IN_RESERVE, IO_DQS_OUT_RESERVE);
38233da42859SDinh Nguyen 
38243da42859SDinh Nguyen 	hc_initialize_rom_data();
38253da42859SDinh Nguyen 
38263da42859SDinh Nguyen 	/* update info for sims */
38273da42859SDinh Nguyen 	reg_file_set_stage(CAL_STAGE_NIL);
38283da42859SDinh Nguyen 	reg_file_set_group(0);
38293da42859SDinh Nguyen 
38303da42859SDinh Nguyen 	/*
38313da42859SDinh Nguyen 	 * Load global needed for those actions that require
38323da42859SDinh Nguyen 	 * some dynamic calibration support.
38333da42859SDinh Nguyen 	 */
38343da42859SDinh Nguyen 	dyn_calib_steps = STATIC_CALIB_STEPS;
38353da42859SDinh Nguyen 	/*
38363da42859SDinh Nguyen 	 * Load global to allow dynamic selection of delay loop settings
38373da42859SDinh Nguyen 	 * based on calibration mode.
38383da42859SDinh Nguyen 	 */
38393da42859SDinh Nguyen 	if (!(dyn_calib_steps & CALIB_SKIP_DELAY_LOOPS))
38403da42859SDinh Nguyen 		skip_delay_mask = 0xff;
38413da42859SDinh Nguyen 	else
38423da42859SDinh Nguyen 		skip_delay_mask = 0x0;
38433da42859SDinh Nguyen 
38443da42859SDinh Nguyen 	pass = run_mem_calibrate();
384523a040c0SMarek Vasut 	debug_mem_calibrate(pass);
38463da42859SDinh Nguyen 	return pass;
38473da42859SDinh Nguyen }
3848