xref: /rk3399_rockchip-uboot/drivers/ddr/altera/sequencer.c (revision 042ff2d0facaa520f1bc02b0695eb6a4e1d30b7a)
13da42859SDinh Nguyen /*
23da42859SDinh Nguyen  * Copyright Altera Corporation (C) 2012-2015
33da42859SDinh Nguyen  *
43da42859SDinh Nguyen  * SPDX-License-Identifier:    BSD-3-Clause
53da42859SDinh Nguyen  */
63da42859SDinh Nguyen 
73da42859SDinh Nguyen #include <common.h>
83da42859SDinh Nguyen #include <asm/io.h>
93da42859SDinh Nguyen #include <asm/arch/sdram.h>
1004372fb8SMarek Vasut #include <errno.h>
113da42859SDinh Nguyen #include "sequencer.h"
129c76df51SMarek Vasut 
139c76df51SMarek Vasut /*
149c76df51SMarek Vasut  * FIXME: This path is temporary until the SDRAM driver gets
159c76df51SMarek Vasut  *        a proper thorough cleanup.
169c76df51SMarek Vasut  */
179c76df51SMarek Vasut #include "../../../board/altera/socfpga/qts/sequencer_auto.h"
189c76df51SMarek Vasut #include "../../../board/altera/socfpga/qts/sequencer_defines.h"
193da42859SDinh Nguyen 
203da42859SDinh Nguyen static struct socfpga_sdr_rw_load_manager *sdr_rw_load_mgr_regs =
216afb4fe2SMarek Vasut 	(struct socfpga_sdr_rw_load_manager *)(SDR_PHYGRP_RWMGRGRP_ADDRESS | 0x800);
223da42859SDinh Nguyen 
233da42859SDinh Nguyen static struct socfpga_sdr_rw_load_jump_manager *sdr_rw_load_jump_mgr_regs =
246afb4fe2SMarek Vasut 	(struct socfpga_sdr_rw_load_jump_manager *)(SDR_PHYGRP_RWMGRGRP_ADDRESS | 0xC00);
253da42859SDinh Nguyen 
263da42859SDinh Nguyen static struct socfpga_sdr_reg_file *sdr_reg_file =
27a1c654a8SMarek Vasut 	(struct socfpga_sdr_reg_file *)SDR_PHYGRP_REGFILEGRP_ADDRESS;
283da42859SDinh Nguyen 
293da42859SDinh Nguyen static struct socfpga_sdr_scc_mgr *sdr_scc_mgr =
30e79025a7SMarek Vasut 	(struct socfpga_sdr_scc_mgr *)(SDR_PHYGRP_SCCGRP_ADDRESS | 0xe00);
313da42859SDinh Nguyen 
323da42859SDinh Nguyen static struct socfpga_phy_mgr_cmd *phy_mgr_cmd =
331bc6f14aSMarek Vasut 	(struct socfpga_phy_mgr_cmd *)SDR_PHYGRP_PHYMGRGRP_ADDRESS;
343da42859SDinh Nguyen 
353da42859SDinh Nguyen static struct socfpga_phy_mgr_cfg *phy_mgr_cfg =
361bc6f14aSMarek Vasut 	(struct socfpga_phy_mgr_cfg *)(SDR_PHYGRP_PHYMGRGRP_ADDRESS | 0x40);
373da42859SDinh Nguyen 
383da42859SDinh Nguyen static struct socfpga_data_mgr *data_mgr =
39c4815f76SMarek Vasut 	(struct socfpga_data_mgr *)SDR_PHYGRP_DATAMGRGRP_ADDRESS;
403da42859SDinh Nguyen 
416cb9f167SMarek Vasut static struct socfpga_sdr_ctrl *sdr_ctrl =
426cb9f167SMarek Vasut 	(struct socfpga_sdr_ctrl *)SDR_CTRLGRP_ADDRESS;
436cb9f167SMarek Vasut 
44d718a26bSMarek Vasut const struct socfpga_sdram_rw_mgr_config *rwcfg;
4510c14261SMarek Vasut const struct socfpga_sdram_io_config *iocfg;
46*042ff2d0SMarek Vasut const struct socfpga_sdram_misc_config *misccfg;
47d718a26bSMarek Vasut 
483da42859SDinh Nguyen #define DELTA_D		1
493da42859SDinh Nguyen 
503da42859SDinh Nguyen /*
513da42859SDinh Nguyen  * In order to reduce ROM size, most of the selectable calibration steps are
523da42859SDinh Nguyen  * decided at compile time based on the user's calibration mode selection,
533da42859SDinh Nguyen  * as captured by the STATIC_CALIB_STEPS selection below.
543da42859SDinh Nguyen  *
553da42859SDinh Nguyen  * However, to support simulation-time selection of fast simulation mode, where
563da42859SDinh Nguyen  * we skip everything except the bare minimum, we need a few of the steps to
573da42859SDinh Nguyen  * be dynamic.  In those cases, we either use the DYNAMIC_CALIB_STEPS for the
583da42859SDinh Nguyen  * check, which is based on the rtl-supplied value, or we dynamically compute
593da42859SDinh Nguyen  * the value to use based on the dynamically-chosen calibration mode
603da42859SDinh Nguyen  */
613da42859SDinh Nguyen 
623da42859SDinh Nguyen #define DLEVEL 0
633da42859SDinh Nguyen #define STATIC_IN_RTL_SIM 0
643da42859SDinh Nguyen #define STATIC_SKIP_DELAY_LOOPS 0
653da42859SDinh Nguyen 
663da42859SDinh Nguyen #define STATIC_CALIB_STEPS (STATIC_IN_RTL_SIM | CALIB_SKIP_FULL_TEST | \
673da42859SDinh Nguyen 	STATIC_SKIP_DELAY_LOOPS)
683da42859SDinh Nguyen 
693da42859SDinh Nguyen /* calibration steps requested by the rtl */
703da42859SDinh Nguyen uint16_t dyn_calib_steps;
713da42859SDinh Nguyen 
723da42859SDinh Nguyen /*
733da42859SDinh Nguyen  * To make CALIB_SKIP_DELAY_LOOPS a dynamic conditional option
743da42859SDinh Nguyen  * instead of static, we use boolean logic to select between
753da42859SDinh Nguyen  * non-skip and skip values
763da42859SDinh Nguyen  *
773da42859SDinh Nguyen  * The mask is set to include all bits when not-skipping, but is
783da42859SDinh Nguyen  * zero when skipping
793da42859SDinh Nguyen  */
803da42859SDinh Nguyen 
813da42859SDinh Nguyen uint16_t skip_delay_mask;	/* mask off bits when skipping/not-skipping */
823da42859SDinh Nguyen 
833da42859SDinh Nguyen #define SKIP_DELAY_LOOP_VALUE_OR_ZERO(non_skip_value) \
843da42859SDinh Nguyen 	((non_skip_value) & skip_delay_mask)
853da42859SDinh Nguyen 
863da42859SDinh Nguyen struct gbl_type *gbl;
873da42859SDinh Nguyen struct param_type *param;
883da42859SDinh Nguyen 
893da42859SDinh Nguyen static void set_failing_group_stage(uint32_t group, uint32_t stage,
903da42859SDinh Nguyen 	uint32_t substage)
913da42859SDinh Nguyen {
923da42859SDinh Nguyen 	/*
933da42859SDinh Nguyen 	 * Only set the global stage if there was not been any other
943da42859SDinh Nguyen 	 * failing group
953da42859SDinh Nguyen 	 */
963da42859SDinh Nguyen 	if (gbl->error_stage == CAL_STAGE_NIL)	{
973da42859SDinh Nguyen 		gbl->error_substage = substage;
983da42859SDinh Nguyen 		gbl->error_stage = stage;
993da42859SDinh Nguyen 		gbl->error_group = group;
1003da42859SDinh Nguyen 	}
1013da42859SDinh Nguyen }
1023da42859SDinh Nguyen 
1032c0d2d9cSMarek Vasut static void reg_file_set_group(u16 set_group)
1043da42859SDinh Nguyen {
1052c0d2d9cSMarek Vasut 	clrsetbits_le32(&sdr_reg_file->cur_stage, 0xffff0000, set_group << 16);
1063da42859SDinh Nguyen }
1073da42859SDinh Nguyen 
1082c0d2d9cSMarek Vasut static void reg_file_set_stage(u8 set_stage)
1093da42859SDinh Nguyen {
1102c0d2d9cSMarek Vasut 	clrsetbits_le32(&sdr_reg_file->cur_stage, 0xffff, set_stage & 0xff);
1113da42859SDinh Nguyen }
1123da42859SDinh Nguyen 
1132c0d2d9cSMarek Vasut static void reg_file_set_sub_stage(u8 set_sub_stage)
1143da42859SDinh Nguyen {
1152c0d2d9cSMarek Vasut 	set_sub_stage &= 0xff;
1162c0d2d9cSMarek Vasut 	clrsetbits_le32(&sdr_reg_file->cur_stage, 0xff00, set_sub_stage << 8);
1173da42859SDinh Nguyen }
1183da42859SDinh Nguyen 
1197c89c2d9SMarek Vasut /**
1207c89c2d9SMarek Vasut  * phy_mgr_initialize() - Initialize PHY Manager
1217c89c2d9SMarek Vasut  *
1227c89c2d9SMarek Vasut  * Initialize PHY Manager.
1237c89c2d9SMarek Vasut  */
1249fa9c90eSMarek Vasut static void phy_mgr_initialize(void)
1253da42859SDinh Nguyen {
1267c89c2d9SMarek Vasut 	u32 ratio;
1277c89c2d9SMarek Vasut 
1283da42859SDinh Nguyen 	debug("%s:%d\n", __func__, __LINE__);
1297c89c2d9SMarek Vasut 	/* Calibration has control over path to memory */
1303da42859SDinh Nguyen 	/*
1313da42859SDinh Nguyen 	 * In Hard PHY this is a 2-bit control:
1323da42859SDinh Nguyen 	 * 0: AFI Mux Select
1333da42859SDinh Nguyen 	 * 1: DDIO Mux Select
1343da42859SDinh Nguyen 	 */
1351273dd9eSMarek Vasut 	writel(0x3, &phy_mgr_cfg->mux_sel);
1363da42859SDinh Nguyen 
1373da42859SDinh Nguyen 	/* USER memory clock is not stable we begin initialization  */
1381273dd9eSMarek Vasut 	writel(0, &phy_mgr_cfg->reset_mem_stbl);
1393da42859SDinh Nguyen 
1403da42859SDinh Nguyen 	/* USER calibration status all set to zero */
1411273dd9eSMarek Vasut 	writel(0, &phy_mgr_cfg->cal_status);
1423da42859SDinh Nguyen 
1431273dd9eSMarek Vasut 	writel(0, &phy_mgr_cfg->cal_debug_info);
1443da42859SDinh Nguyen 
1457c89c2d9SMarek Vasut 	/* Init params only if we do NOT skip calibration. */
1467c89c2d9SMarek Vasut 	if ((dyn_calib_steps & CALIB_SKIP_ALL) == CALIB_SKIP_ALL)
1477c89c2d9SMarek Vasut 		return;
1487c89c2d9SMarek Vasut 
1491fa0c8c4SMarek Vasut 	ratio = rwcfg->mem_dq_per_read_dqs /
1501fa0c8c4SMarek Vasut 		rwcfg->mem_virtual_groups_per_read_dqs;
1517c89c2d9SMarek Vasut 	param->read_correct_mask_vg = (1 << ratio) - 1;
1527c89c2d9SMarek Vasut 	param->write_correct_mask_vg = (1 << ratio) - 1;
1531fa0c8c4SMarek Vasut 	param->read_correct_mask = (1 << rwcfg->mem_dq_per_read_dqs) - 1;
1541fa0c8c4SMarek Vasut 	param->write_correct_mask = (1 << rwcfg->mem_dq_per_write_dqs) - 1;
1553da42859SDinh Nguyen }
1563da42859SDinh Nguyen 
157080bf64eSMarek Vasut /**
158080bf64eSMarek Vasut  * set_rank_and_odt_mask() - Set Rank and ODT mask
159080bf64eSMarek Vasut  * @rank:	Rank mask
160080bf64eSMarek Vasut  * @odt_mode:	ODT mode, OFF or READ_WRITE
161080bf64eSMarek Vasut  *
162080bf64eSMarek Vasut  * Set Rank and ODT mask (On-Die Termination).
163080bf64eSMarek Vasut  */
164b2dfd100SMarek Vasut static void set_rank_and_odt_mask(const u32 rank, const u32 odt_mode)
1653da42859SDinh Nguyen {
166b2dfd100SMarek Vasut 	u32 odt_mask_0 = 0;
167b2dfd100SMarek Vasut 	u32 odt_mask_1 = 0;
168b2dfd100SMarek Vasut 	u32 cs_and_odt_mask;
1693da42859SDinh Nguyen 
170b2dfd100SMarek Vasut 	if (odt_mode == RW_MGR_ODT_MODE_OFF) {
171b2dfd100SMarek Vasut 		odt_mask_0 = 0x0;
172b2dfd100SMarek Vasut 		odt_mask_1 = 0x0;
173b2dfd100SMarek Vasut 	} else {	/* RW_MGR_ODT_MODE_READ_WRITE */
1741fa0c8c4SMarek Vasut 		switch (rwcfg->mem_number_of_ranks) {
175287cdf6bSMarek Vasut 		case 1:	/* 1 Rank */
176287cdf6bSMarek Vasut 			/* Read: ODT = 0 ; Write: ODT = 1 */
1773da42859SDinh Nguyen 			odt_mask_0 = 0x0;
1783da42859SDinh Nguyen 			odt_mask_1 = 0x1;
179287cdf6bSMarek Vasut 			break;
180287cdf6bSMarek Vasut 		case 2:	/* 2 Ranks */
1811fa0c8c4SMarek Vasut 			if (rwcfg->mem_number_of_cs_per_dimm == 1) {
182080bf64eSMarek Vasut 				/*
183080bf64eSMarek Vasut 				 * - Dual-Slot , Single-Rank (1 CS per DIMM)
1843da42859SDinh Nguyen 				 *   OR
185080bf64eSMarek Vasut 				 * - RDIMM, 4 total CS (2 CS per DIMM, 2 DIMM)
186080bf64eSMarek Vasut 				 *
187080bf64eSMarek Vasut 				 * Since MEM_NUMBER_OF_RANKS is 2, they
188080bf64eSMarek Vasut 				 * are both single rank with 2 CS each
189080bf64eSMarek Vasut 				 * (special for RDIMM).
190080bf64eSMarek Vasut 				 *
1913da42859SDinh Nguyen 				 * Read: Turn on ODT on the opposite rank
1923da42859SDinh Nguyen 				 * Write: Turn on ODT on all ranks
1933da42859SDinh Nguyen 				 */
1943da42859SDinh Nguyen 				odt_mask_0 = 0x3 & ~(1 << rank);
1953da42859SDinh Nguyen 				odt_mask_1 = 0x3;
1963da42859SDinh Nguyen 			} else {
1973da42859SDinh Nguyen 				/*
198080bf64eSMarek Vasut 				 * - Single-Slot , Dual-Rank (2 CS per DIMM)
199080bf64eSMarek Vasut 				 *
200080bf64eSMarek Vasut 				 * Read: Turn on ODT off on all ranks
201080bf64eSMarek Vasut 				 * Write: Turn on ODT on active rank
2023da42859SDinh Nguyen 				 */
2033da42859SDinh Nguyen 				odt_mask_0 = 0x0;
2043da42859SDinh Nguyen 				odt_mask_1 = 0x3 & (1 << rank);
2053da42859SDinh Nguyen 			}
206287cdf6bSMarek Vasut 			break;
207287cdf6bSMarek Vasut 		case 4:	/* 4 Ranks */
208287cdf6bSMarek Vasut 			/* Read:
2093da42859SDinh Nguyen 			 * ----------+-----------------------+
2103da42859SDinh Nguyen 			 *           |         ODT           |
2113da42859SDinh Nguyen 			 * Read From +-----------------------+
2123da42859SDinh Nguyen 			 *   Rank    |  3  |  2  |  1  |  0  |
2133da42859SDinh Nguyen 			 * ----------+-----+-----+-----+-----+
2143da42859SDinh Nguyen 			 *     0     |  0  |  1  |  0  |  0  |
2153da42859SDinh Nguyen 			 *     1     |  1  |  0  |  0  |  0  |
2163da42859SDinh Nguyen 			 *     2     |  0  |  0  |  0  |  1  |
2173da42859SDinh Nguyen 			 *     3     |  0  |  0  |  1  |  0  |
2183da42859SDinh Nguyen 			 * ----------+-----+-----+-----+-----+
2193da42859SDinh Nguyen 			 *
2203da42859SDinh Nguyen 			 * Write:
2213da42859SDinh Nguyen 			 * ----------+-----------------------+
2223da42859SDinh Nguyen 			 *           |         ODT           |
2233da42859SDinh Nguyen 			 * Write To  +-----------------------+
2243da42859SDinh Nguyen 			 *   Rank    |  3  |  2  |  1  |  0  |
2253da42859SDinh Nguyen 			 * ----------+-----+-----+-----+-----+
2263da42859SDinh Nguyen 			 *     0     |  0  |  1  |  0  |  1  |
2273da42859SDinh Nguyen 			 *     1     |  1  |  0  |  1  |  0  |
2283da42859SDinh Nguyen 			 *     2     |  0  |  1  |  0  |  1  |
2293da42859SDinh Nguyen 			 *     3     |  1  |  0  |  1  |  0  |
2303da42859SDinh Nguyen 			 * ----------+-----+-----+-----+-----+
2313da42859SDinh Nguyen 			 */
2323da42859SDinh Nguyen 			switch (rank) {
2333da42859SDinh Nguyen 			case 0:
2343da42859SDinh Nguyen 				odt_mask_0 = 0x4;
2353da42859SDinh Nguyen 				odt_mask_1 = 0x5;
2363da42859SDinh Nguyen 				break;
2373da42859SDinh Nguyen 			case 1:
2383da42859SDinh Nguyen 				odt_mask_0 = 0x8;
2393da42859SDinh Nguyen 				odt_mask_1 = 0xA;
2403da42859SDinh Nguyen 				break;
2413da42859SDinh Nguyen 			case 2:
2423da42859SDinh Nguyen 				odt_mask_0 = 0x1;
2433da42859SDinh Nguyen 				odt_mask_1 = 0x5;
2443da42859SDinh Nguyen 				break;
2453da42859SDinh Nguyen 			case 3:
2463da42859SDinh Nguyen 				odt_mask_0 = 0x2;
2473da42859SDinh Nguyen 				odt_mask_1 = 0xA;
2483da42859SDinh Nguyen 				break;
2493da42859SDinh Nguyen 			}
250287cdf6bSMarek Vasut 			break;
2513da42859SDinh Nguyen 		}
2523da42859SDinh Nguyen 	}
2533da42859SDinh Nguyen 
254b2dfd100SMarek Vasut 	cs_and_odt_mask = (0xFF & ~(1 << rank)) |
2553da42859SDinh Nguyen 			  ((0xFF & odt_mask_0) << 8) |
2563da42859SDinh Nguyen 			  ((0xFF & odt_mask_1) << 16);
2571273dd9eSMarek Vasut 	writel(cs_and_odt_mask, SDR_PHYGRP_RWMGRGRP_ADDRESS |
2581273dd9eSMarek Vasut 				RW_MGR_SET_CS_AND_ODT_MASK_OFFSET);
2593da42859SDinh Nguyen }
2603da42859SDinh Nguyen 
261c76976d9SMarek Vasut /**
262c76976d9SMarek Vasut  * scc_mgr_set() - Set SCC Manager register
263c76976d9SMarek Vasut  * @off:	Base offset in SCC Manager space
264c76976d9SMarek Vasut  * @grp:	Read/Write group
265c76976d9SMarek Vasut  * @val:	Value to be set
266c76976d9SMarek Vasut  *
267c76976d9SMarek Vasut  * This function sets the SCC Manager (Scan Chain Control Manager) register.
268c76976d9SMarek Vasut  */
269c76976d9SMarek Vasut static void scc_mgr_set(u32 off, u32 grp, u32 val)
270c76976d9SMarek Vasut {
271c76976d9SMarek Vasut 	writel(val, SDR_PHYGRP_SCCGRP_ADDRESS | off | (grp << 2));
272c76976d9SMarek Vasut }
273c76976d9SMarek Vasut 
274e893f4dcSMarek Vasut /**
275e893f4dcSMarek Vasut  * scc_mgr_initialize() - Initialize SCC Manager registers
276e893f4dcSMarek Vasut  *
277e893f4dcSMarek Vasut  * Initialize SCC Manager registers.
278e893f4dcSMarek Vasut  */
2793da42859SDinh Nguyen static void scc_mgr_initialize(void)
2803da42859SDinh Nguyen {
2813da42859SDinh Nguyen 	/*
282e893f4dcSMarek Vasut 	 * Clear register file for HPS. 16 (2^4) is the size of the
283e893f4dcSMarek Vasut 	 * full register file in the scc mgr:
284e893f4dcSMarek Vasut 	 *	RFILE_DEPTH = 1 + log2(MEM_DQ_PER_DQS + 1 + MEM_DM_PER_DQS +
285e893f4dcSMarek Vasut 	 *                             MEM_IF_READ_DQS_WIDTH - 1);
2863da42859SDinh Nguyen 	 */
287c76976d9SMarek Vasut 	int i;
288e893f4dcSMarek Vasut 
2893da42859SDinh Nguyen 	for (i = 0; i < 16; i++) {
2907ac40d25SMarek Vasut 		debug_cond(DLEVEL == 1, "%s:%d: Clearing SCC RFILE index %u\n",
2913da42859SDinh Nguyen 			   __func__, __LINE__, i);
292c76976d9SMarek Vasut 		scc_mgr_set(SCC_MGR_HHP_RFILE_OFFSET, 0, i);
2933da42859SDinh Nguyen 	}
2943da42859SDinh Nguyen }
2953da42859SDinh Nguyen 
2965ff825b8SMarek Vasut static void scc_mgr_set_dqdqs_output_phase(uint32_t write_group, uint32_t phase)
2975ff825b8SMarek Vasut {
298c76976d9SMarek Vasut 	scc_mgr_set(SCC_MGR_DQDQS_OUT_PHASE_OFFSET, write_group, phase);
2995ff825b8SMarek Vasut }
3005ff825b8SMarek Vasut 
3015ff825b8SMarek Vasut static void scc_mgr_set_dqs_bus_in_delay(uint32_t read_group, uint32_t delay)
3023da42859SDinh Nguyen {
303c76976d9SMarek Vasut 	scc_mgr_set(SCC_MGR_DQS_IN_DELAY_OFFSET, read_group, delay);
3043da42859SDinh Nguyen }
3053da42859SDinh Nguyen 
3063da42859SDinh Nguyen static void scc_mgr_set_dqs_en_phase(uint32_t read_group, uint32_t phase)
3073da42859SDinh Nguyen {
308c76976d9SMarek Vasut 	scc_mgr_set(SCC_MGR_DQS_EN_PHASE_OFFSET, read_group, phase);
3093da42859SDinh Nguyen }
3103da42859SDinh Nguyen 
3115ff825b8SMarek Vasut static void scc_mgr_set_dqs_en_delay(uint32_t read_group, uint32_t delay)
3125ff825b8SMarek Vasut {
313c76976d9SMarek Vasut 	scc_mgr_set(SCC_MGR_DQS_EN_DELAY_OFFSET, read_group, delay);
3145ff825b8SMarek Vasut }
3155ff825b8SMarek Vasut 
31632675249SMarek Vasut static void scc_mgr_set_dqs_io_in_delay(uint32_t delay)
3175ff825b8SMarek Vasut {
3181fa0c8c4SMarek Vasut 	scc_mgr_set(SCC_MGR_IO_IN_DELAY_OFFSET, rwcfg->mem_dq_per_write_dqs,
319c76976d9SMarek Vasut 		    delay);
3205ff825b8SMarek Vasut }
3215ff825b8SMarek Vasut 
3225ff825b8SMarek Vasut static void scc_mgr_set_dq_in_delay(uint32_t dq_in_group, uint32_t delay)
3235ff825b8SMarek Vasut {
324c76976d9SMarek Vasut 	scc_mgr_set(SCC_MGR_IO_IN_DELAY_OFFSET, dq_in_group, delay);
3255ff825b8SMarek Vasut }
3265ff825b8SMarek Vasut 
3275ff825b8SMarek Vasut static void scc_mgr_set_dq_out1_delay(uint32_t dq_in_group, uint32_t delay)
3285ff825b8SMarek Vasut {
329c76976d9SMarek Vasut 	scc_mgr_set(SCC_MGR_IO_OUT1_DELAY_OFFSET, dq_in_group, delay);
3305ff825b8SMarek Vasut }
3315ff825b8SMarek Vasut 
33232675249SMarek Vasut static void scc_mgr_set_dqs_out1_delay(uint32_t delay)
3335ff825b8SMarek Vasut {
3341fa0c8c4SMarek Vasut 	scc_mgr_set(SCC_MGR_IO_OUT1_DELAY_OFFSET, rwcfg->mem_dq_per_write_dqs,
335c76976d9SMarek Vasut 		    delay);
3365ff825b8SMarek Vasut }
3375ff825b8SMarek Vasut 
3385ff825b8SMarek Vasut static void scc_mgr_set_dm_out1_delay(uint32_t dm, uint32_t delay)
3395ff825b8SMarek Vasut {
340c76976d9SMarek Vasut 	scc_mgr_set(SCC_MGR_IO_OUT1_DELAY_OFFSET,
3411fa0c8c4SMarek Vasut 		    rwcfg->mem_dq_per_write_dqs + 1 + dm,
342c76976d9SMarek Vasut 		    delay);
3435ff825b8SMarek Vasut }
3445ff825b8SMarek Vasut 
3455ff825b8SMarek Vasut /* load up dqs config settings */
3465ff825b8SMarek Vasut static void scc_mgr_load_dqs(uint32_t dqs)
3475ff825b8SMarek Vasut {
3485ff825b8SMarek Vasut 	writel(dqs, &sdr_scc_mgr->dqs_ena);
3495ff825b8SMarek Vasut }
3505ff825b8SMarek Vasut 
3515ff825b8SMarek Vasut /* load up dqs io config settings */
3525ff825b8SMarek Vasut static void scc_mgr_load_dqs_io(void)
3535ff825b8SMarek Vasut {
3545ff825b8SMarek Vasut 	writel(0, &sdr_scc_mgr->dqs_io_ena);
3555ff825b8SMarek Vasut }
3565ff825b8SMarek Vasut 
3575ff825b8SMarek Vasut /* load up dq config settings */
3585ff825b8SMarek Vasut static void scc_mgr_load_dq(uint32_t dq_in_group)
3595ff825b8SMarek Vasut {
3605ff825b8SMarek Vasut 	writel(dq_in_group, &sdr_scc_mgr->dq_ena);
3615ff825b8SMarek Vasut }
3625ff825b8SMarek Vasut 
3635ff825b8SMarek Vasut /* load up dm config settings */
3645ff825b8SMarek Vasut static void scc_mgr_load_dm(uint32_t dm)
3655ff825b8SMarek Vasut {
3665ff825b8SMarek Vasut 	writel(dm, &sdr_scc_mgr->dm_ena);
3675ff825b8SMarek Vasut }
3685ff825b8SMarek Vasut 
3690b69b807SMarek Vasut /**
3700b69b807SMarek Vasut  * scc_mgr_set_all_ranks() - Set SCC Manager register for all ranks
3710b69b807SMarek Vasut  * @off:	Base offset in SCC Manager space
3720b69b807SMarek Vasut  * @grp:	Read/Write group
3730b69b807SMarek Vasut  * @val:	Value to be set
3740b69b807SMarek Vasut  * @update:	If non-zero, trigger SCC Manager update for all ranks
3750b69b807SMarek Vasut  *
3760b69b807SMarek Vasut  * This function sets the SCC Manager (Scan Chain Control Manager) register
3770b69b807SMarek Vasut  * and optionally triggers the SCC update for all ranks.
3780b69b807SMarek Vasut  */
3790b69b807SMarek Vasut static void scc_mgr_set_all_ranks(const u32 off, const u32 grp, const u32 val,
3800b69b807SMarek Vasut 				  const int update)
3813da42859SDinh Nguyen {
3820b69b807SMarek Vasut 	u32 r;
3833da42859SDinh Nguyen 
3841fa0c8c4SMarek Vasut 	for (r = 0; r < rwcfg->mem_number_of_ranks;
3853da42859SDinh Nguyen 	     r += NUM_RANKS_PER_SHADOW_REG) {
3860b69b807SMarek Vasut 		scc_mgr_set(off, grp, val);
387162d60efSMarek Vasut 
3880b69b807SMarek Vasut 		if (update || (r == 0)) {
3890b69b807SMarek Vasut 			writel(grp, &sdr_scc_mgr->dqs_ena);
3900b69b807SMarek Vasut 			writel(0, &sdr_scc_mgr->update);
3910b69b807SMarek Vasut 		}
3920b69b807SMarek Vasut 	}
3930b69b807SMarek Vasut }
3940b69b807SMarek Vasut 
3950b69b807SMarek Vasut static void scc_mgr_set_dqs_en_phase_all_ranks(u32 read_group, u32 phase)
3960b69b807SMarek Vasut {
3973da42859SDinh Nguyen 	/*
3983da42859SDinh Nguyen 	 * USER although the h/w doesn't support different phases per
3993da42859SDinh Nguyen 	 * shadow register, for simplicity our scc manager modeling
4003da42859SDinh Nguyen 	 * keeps different phase settings per shadow reg, and it's
4013da42859SDinh Nguyen 	 * important for us to keep them in sync to match h/w.
4023da42859SDinh Nguyen 	 * for efficiency, the scan chain update should occur only
4033da42859SDinh Nguyen 	 * once to sr0.
4043da42859SDinh Nguyen 	 */
4050b69b807SMarek Vasut 	scc_mgr_set_all_ranks(SCC_MGR_DQS_EN_PHASE_OFFSET,
4060b69b807SMarek Vasut 			      read_group, phase, 0);
4073da42859SDinh Nguyen }
4083da42859SDinh Nguyen 
4093da42859SDinh Nguyen static void scc_mgr_set_dqdqs_output_phase_all_ranks(uint32_t write_group,
4103da42859SDinh Nguyen 						     uint32_t phase)
4113da42859SDinh Nguyen {
4123da42859SDinh Nguyen 	/*
4133da42859SDinh Nguyen 	 * USER although the h/w doesn't support different phases per
4143da42859SDinh Nguyen 	 * shadow register, for simplicity our scc manager modeling
4153da42859SDinh Nguyen 	 * keeps different phase settings per shadow reg, and it's
4163da42859SDinh Nguyen 	 * important for us to keep them in sync to match h/w.
4173da42859SDinh Nguyen 	 * for efficiency, the scan chain update should occur only
4183da42859SDinh Nguyen 	 * once to sr0.
4193da42859SDinh Nguyen 	 */
4200b69b807SMarek Vasut 	scc_mgr_set_all_ranks(SCC_MGR_DQDQS_OUT_PHASE_OFFSET,
4210b69b807SMarek Vasut 			      write_group, phase, 0);
4223da42859SDinh Nguyen }
4233da42859SDinh Nguyen 
4243da42859SDinh Nguyen static void scc_mgr_set_dqs_en_delay_all_ranks(uint32_t read_group,
4253da42859SDinh Nguyen 					       uint32_t delay)
4263da42859SDinh Nguyen {
4273da42859SDinh Nguyen 	/*
4283da42859SDinh Nguyen 	 * In shadow register mode, the T11 settings are stored in
4293da42859SDinh Nguyen 	 * registers in the core, which are updated by the DQS_ENA
4303da42859SDinh Nguyen 	 * signals. Not issuing the SCC_MGR_UPD command allows us to
4313da42859SDinh Nguyen 	 * save lots of rank switching overhead, by calling
4323da42859SDinh Nguyen 	 * select_shadow_regs_for_update with update_scan_chains
4333da42859SDinh Nguyen 	 * set to 0.
4343da42859SDinh Nguyen 	 */
4350b69b807SMarek Vasut 	scc_mgr_set_all_ranks(SCC_MGR_DQS_EN_DELAY_OFFSET,
4360b69b807SMarek Vasut 			      read_group, delay, 1);
4371273dd9eSMarek Vasut 	writel(0, &sdr_scc_mgr->update);
4383da42859SDinh Nguyen }
4393da42859SDinh Nguyen 
4405be355c1SMarek Vasut /**
4415be355c1SMarek Vasut  * scc_mgr_set_oct_out1_delay() - Set OCT output delay
4425be355c1SMarek Vasut  * @write_group:	Write group
4435be355c1SMarek Vasut  * @delay:		Delay value
4445be355c1SMarek Vasut  *
4455be355c1SMarek Vasut  * This function sets the OCT output delay in SCC manager.
4465be355c1SMarek Vasut  */
4475be355c1SMarek Vasut static void scc_mgr_set_oct_out1_delay(const u32 write_group, const u32 delay)
4483da42859SDinh Nguyen {
4491fa0c8c4SMarek Vasut 	const int ratio = rwcfg->mem_if_read_dqs_width /
4501fa0c8c4SMarek Vasut 			  rwcfg->mem_if_write_dqs_width;
4515be355c1SMarek Vasut 	const int base = write_group * ratio;
4525be355c1SMarek Vasut 	int i;
4533da42859SDinh Nguyen 	/*
4543da42859SDinh Nguyen 	 * Load the setting in the SCC manager
4553da42859SDinh Nguyen 	 * Although OCT affects only write data, the OCT delay is controlled
4563da42859SDinh Nguyen 	 * by the DQS logic block which is instantiated once per read group.
4573da42859SDinh Nguyen 	 * For protocols where a write group consists of multiple read groups,
4583da42859SDinh Nguyen 	 * the setting must be set multiple times.
4593da42859SDinh Nguyen 	 */
4605be355c1SMarek Vasut 	for (i = 0; i < ratio; i++)
4615be355c1SMarek Vasut 		scc_mgr_set(SCC_MGR_OCT_OUT1_DELAY_OFFSET, base + i, delay);
4623da42859SDinh Nguyen }
4633da42859SDinh Nguyen 
46437a37ca7SMarek Vasut /**
46537a37ca7SMarek Vasut  * scc_mgr_set_hhp_extras() - Set HHP extras.
46637a37ca7SMarek Vasut  *
46737a37ca7SMarek Vasut  * Load the fixed setting in the SCC manager HHP extras.
46837a37ca7SMarek Vasut  */
4693da42859SDinh Nguyen static void scc_mgr_set_hhp_extras(void)
4703da42859SDinh Nguyen {
4713da42859SDinh Nguyen 	/*
4723da42859SDinh Nguyen 	 * Load the fixed setting in the SCC manager
47337a37ca7SMarek Vasut 	 * bits: 0:0 = 1'b1	- DQS bypass
47437a37ca7SMarek Vasut 	 * bits: 1:1 = 1'b1	- DQ bypass
4753da42859SDinh Nguyen 	 * bits: 4:2 = 3'b001	- rfifo_mode
4763da42859SDinh Nguyen 	 * bits: 6:5 = 2'b01	- rfifo clock_select
4773da42859SDinh Nguyen 	 * bits: 7:7 = 1'b0	- separate gating from ungating setting
4783da42859SDinh Nguyen 	 * bits: 8:8 = 1'b0	- separate OE from Output delay setting
4793da42859SDinh Nguyen 	 */
48037a37ca7SMarek Vasut 	const u32 value = (0 << 8) | (0 << 7) | (1 << 5) |
48137a37ca7SMarek Vasut 			  (1 << 2) | (1 << 1) | (1 << 0);
48237a37ca7SMarek Vasut 	const u32 addr = SDR_PHYGRP_SCCGRP_ADDRESS |
48337a37ca7SMarek Vasut 			 SCC_MGR_HHP_GLOBALS_OFFSET |
48437a37ca7SMarek Vasut 			 SCC_MGR_HHP_EXTRAS_OFFSET;
4853da42859SDinh Nguyen 
48637a37ca7SMarek Vasut 	debug_cond(DLEVEL == 1, "%s:%d Setting HHP Extras\n",
48737a37ca7SMarek Vasut 		   __func__, __LINE__);
48837a37ca7SMarek Vasut 	writel(value, addr);
48937a37ca7SMarek Vasut 	debug_cond(DLEVEL == 1, "%s:%d Done Setting HHP Extras\n",
49037a37ca7SMarek Vasut 		   __func__, __LINE__);
4913da42859SDinh Nguyen }
4923da42859SDinh Nguyen 
493f42af35bSMarek Vasut /**
494f42af35bSMarek Vasut  * scc_mgr_zero_all() - Zero all DQS config
495f42af35bSMarek Vasut  *
496f42af35bSMarek Vasut  * Zero all DQS config.
4973da42859SDinh Nguyen  */
4983da42859SDinh Nguyen static void scc_mgr_zero_all(void)
4993da42859SDinh Nguyen {
500f42af35bSMarek Vasut 	int i, r;
5013da42859SDinh Nguyen 
5023da42859SDinh Nguyen 	/*
5033da42859SDinh Nguyen 	 * USER Zero all DQS config settings, across all groups and all
5043da42859SDinh Nguyen 	 * shadow registers
5053da42859SDinh Nguyen 	 */
5061fa0c8c4SMarek Vasut 	for (r = 0; r < rwcfg->mem_number_of_ranks;
507f42af35bSMarek Vasut 	     r += NUM_RANKS_PER_SHADOW_REG) {
5081fa0c8c4SMarek Vasut 		for (i = 0; i < rwcfg->mem_if_read_dqs_width; i++) {
5093da42859SDinh Nguyen 			/*
5103da42859SDinh Nguyen 			 * The phases actually don't exist on a per-rank basis,
5113da42859SDinh Nguyen 			 * but there's no harm updating them several times, so
5123da42859SDinh Nguyen 			 * let's keep the code simple.
5133da42859SDinh Nguyen 			 */
514160695d8SMarek Vasut 			scc_mgr_set_dqs_bus_in_delay(i, iocfg->dqs_in_reserve);
5153da42859SDinh Nguyen 			scc_mgr_set_dqs_en_phase(i, 0);
5163da42859SDinh Nguyen 			scc_mgr_set_dqs_en_delay(i, 0);
5173da42859SDinh Nguyen 		}
5183da42859SDinh Nguyen 
5191fa0c8c4SMarek Vasut 		for (i = 0; i < rwcfg->mem_if_write_dqs_width; i++) {
5203da42859SDinh Nguyen 			scc_mgr_set_dqdqs_output_phase(i, 0);
521f42af35bSMarek Vasut 			/* Arria V/Cyclone V don't have out2. */
522160695d8SMarek Vasut 			scc_mgr_set_oct_out1_delay(i, iocfg->dqs_out_reserve);
5233da42859SDinh Nguyen 		}
5243da42859SDinh Nguyen 	}
5253da42859SDinh Nguyen 
526f42af35bSMarek Vasut 	/* Multicast to all DQS group enables. */
5271273dd9eSMarek Vasut 	writel(0xff, &sdr_scc_mgr->dqs_ena);
5281273dd9eSMarek Vasut 	writel(0, &sdr_scc_mgr->update);
5293da42859SDinh Nguyen }
5303da42859SDinh Nguyen 
531c5c5f537SMarek Vasut /**
532c5c5f537SMarek Vasut  * scc_set_bypass_mode() - Set bypass mode and trigger SCC update
533c5c5f537SMarek Vasut  * @write_group:	Write group
534c5c5f537SMarek Vasut  *
535c5c5f537SMarek Vasut  * Set bypass mode and trigger SCC update.
536c5c5f537SMarek Vasut  */
537c5c5f537SMarek Vasut static void scc_set_bypass_mode(const u32 write_group)
5383da42859SDinh Nguyen {
539c5c5f537SMarek Vasut 	/* Multicast to all DQ enables. */
5401273dd9eSMarek Vasut 	writel(0xff, &sdr_scc_mgr->dq_ena);
5411273dd9eSMarek Vasut 	writel(0xff, &sdr_scc_mgr->dm_ena);
5423da42859SDinh Nguyen 
543c5c5f537SMarek Vasut 	/* Update current DQS IO enable. */
5441273dd9eSMarek Vasut 	writel(0, &sdr_scc_mgr->dqs_io_ena);
5453da42859SDinh Nguyen 
546c5c5f537SMarek Vasut 	/* Update the DQS logic. */
5471273dd9eSMarek Vasut 	writel(write_group, &sdr_scc_mgr->dqs_ena);
5483da42859SDinh Nguyen 
549c5c5f537SMarek Vasut 	/* Hit update. */
5501273dd9eSMarek Vasut 	writel(0, &sdr_scc_mgr->update);
5513da42859SDinh Nguyen }
5523da42859SDinh Nguyen 
5535e837896SMarek Vasut /**
5545e837896SMarek Vasut  * scc_mgr_load_dqs_for_write_group() - Load DQS settings for Write Group
5555e837896SMarek Vasut  * @write_group:	Write group
5565e837896SMarek Vasut  *
5575e837896SMarek Vasut  * Load DQS settings for Write Group, do not trigger SCC update.
5585e837896SMarek Vasut  */
5595e837896SMarek Vasut static void scc_mgr_load_dqs_for_write_group(const u32 write_group)
5605ff825b8SMarek Vasut {
5611fa0c8c4SMarek Vasut 	const int ratio = rwcfg->mem_if_read_dqs_width /
5621fa0c8c4SMarek Vasut 			  rwcfg->mem_if_write_dqs_width;
5635e837896SMarek Vasut 	const int base = write_group * ratio;
5645e837896SMarek Vasut 	int i;
5655ff825b8SMarek Vasut 	/*
5665e837896SMarek Vasut 	 * Load the setting in the SCC manager
5675ff825b8SMarek Vasut 	 * Although OCT affects only write data, the OCT delay is controlled
5685ff825b8SMarek Vasut 	 * by the DQS logic block which is instantiated once per read group.
5695ff825b8SMarek Vasut 	 * For protocols where a write group consists of multiple read groups,
5705e837896SMarek Vasut 	 * the setting must be set multiple times.
5715ff825b8SMarek Vasut 	 */
5725e837896SMarek Vasut 	for (i = 0; i < ratio; i++)
5735e837896SMarek Vasut 		writel(base + i, &sdr_scc_mgr->dqs_ena);
5745ff825b8SMarek Vasut }
5755ff825b8SMarek Vasut 
576d41ea93aSMarek Vasut /**
577d41ea93aSMarek Vasut  * scc_mgr_zero_group() - Zero all configs for a group
578d41ea93aSMarek Vasut  *
579d41ea93aSMarek Vasut  * Zero DQ, DM, DQS and OCT configs for a group.
580d41ea93aSMarek Vasut  */
581d41ea93aSMarek Vasut static void scc_mgr_zero_group(const u32 write_group, const int out_only)
5823da42859SDinh Nguyen {
583d41ea93aSMarek Vasut 	int i, r;
5843da42859SDinh Nguyen 
5851fa0c8c4SMarek Vasut 	for (r = 0; r < rwcfg->mem_number_of_ranks;
586d41ea93aSMarek Vasut 	     r += NUM_RANKS_PER_SHADOW_REG) {
587d41ea93aSMarek Vasut 		/* Zero all DQ config settings. */
5881fa0c8c4SMarek Vasut 		for (i = 0; i < rwcfg->mem_dq_per_write_dqs; i++) {
58907aee5bdSMarek Vasut 			scc_mgr_set_dq_out1_delay(i, 0);
5903da42859SDinh Nguyen 			if (!out_only)
59107aee5bdSMarek Vasut 				scc_mgr_set_dq_in_delay(i, 0);
5923da42859SDinh Nguyen 		}
5933da42859SDinh Nguyen 
594d41ea93aSMarek Vasut 		/* Multicast to all DQ enables. */
5951273dd9eSMarek Vasut 		writel(0xff, &sdr_scc_mgr->dq_ena);
5963da42859SDinh Nguyen 
597d41ea93aSMarek Vasut 		/* Zero all DM config settings. */
598d41ea93aSMarek Vasut 		for (i = 0; i < RW_MGR_NUM_DM_PER_WRITE_GROUP; i++)
59907aee5bdSMarek Vasut 			scc_mgr_set_dm_out1_delay(i, 0);
6003da42859SDinh Nguyen 
601d41ea93aSMarek Vasut 		/* Multicast to all DM enables. */
6021273dd9eSMarek Vasut 		writel(0xff, &sdr_scc_mgr->dm_ena);
6033da42859SDinh Nguyen 
604d41ea93aSMarek Vasut 		/* Zero all DQS IO settings. */
6053da42859SDinh Nguyen 		if (!out_only)
60632675249SMarek Vasut 			scc_mgr_set_dqs_io_in_delay(0);
607d41ea93aSMarek Vasut 
608d41ea93aSMarek Vasut 		/* Arria V/Cyclone V don't have out2. */
609160695d8SMarek Vasut 		scc_mgr_set_dqs_out1_delay(iocfg->dqs_out_reserve);
610160695d8SMarek Vasut 		scc_mgr_set_oct_out1_delay(write_group, iocfg->dqs_out_reserve);
6113da42859SDinh Nguyen 		scc_mgr_load_dqs_for_write_group(write_group);
6123da42859SDinh Nguyen 
613d41ea93aSMarek Vasut 		/* Multicast to all DQS IO enables (only 1 in total). */
6141273dd9eSMarek Vasut 		writel(0, &sdr_scc_mgr->dqs_io_ena);
6153da42859SDinh Nguyen 
616d41ea93aSMarek Vasut 		/* Hit update to zero everything. */
6171273dd9eSMarek Vasut 		writel(0, &sdr_scc_mgr->update);
6183da42859SDinh Nguyen 	}
6193da42859SDinh Nguyen }
6203da42859SDinh Nguyen 
6213da42859SDinh Nguyen /*
6223da42859SDinh Nguyen  * apply and load a particular input delay for the DQ pins in a group
6233da42859SDinh Nguyen  * group_bgn is the index of the first dq pin (in the write group)
6243da42859SDinh Nguyen  */
62532675249SMarek Vasut static void scc_mgr_apply_group_dq_in_delay(uint32_t group_bgn, uint32_t delay)
6263da42859SDinh Nguyen {
6273da42859SDinh Nguyen 	uint32_t i, p;
6283da42859SDinh Nguyen 
6291fa0c8c4SMarek Vasut 	for (i = 0, p = group_bgn; i < rwcfg->mem_dq_per_read_dqs; i++, p++) {
63007aee5bdSMarek Vasut 		scc_mgr_set_dq_in_delay(p, delay);
6313da42859SDinh Nguyen 		scc_mgr_load_dq(p);
6323da42859SDinh Nguyen 	}
6333da42859SDinh Nguyen }
6343da42859SDinh Nguyen 
635300c2e62SMarek Vasut /**
636300c2e62SMarek Vasut  * scc_mgr_apply_group_dq_out1_delay() - Apply and load an output delay for the DQ pins in a group
637300c2e62SMarek Vasut  * @delay:		Delay value
638300c2e62SMarek Vasut  *
639300c2e62SMarek Vasut  * Apply and load a particular output delay for the DQ pins in a group.
640300c2e62SMarek Vasut  */
641300c2e62SMarek Vasut static void scc_mgr_apply_group_dq_out1_delay(const u32 delay)
6423da42859SDinh Nguyen {
643300c2e62SMarek Vasut 	int i;
6443da42859SDinh Nguyen 
6451fa0c8c4SMarek Vasut 	for (i = 0; i < rwcfg->mem_dq_per_write_dqs; i++) {
646300c2e62SMarek Vasut 		scc_mgr_set_dq_out1_delay(i, delay);
6473da42859SDinh Nguyen 		scc_mgr_load_dq(i);
6483da42859SDinh Nguyen 	}
6493da42859SDinh Nguyen }
6503da42859SDinh Nguyen 
6513da42859SDinh Nguyen /* apply and load a particular output delay for the DM pins in a group */
65232675249SMarek Vasut static void scc_mgr_apply_group_dm_out1_delay(uint32_t delay1)
6533da42859SDinh Nguyen {
6543da42859SDinh Nguyen 	uint32_t i;
6553da42859SDinh Nguyen 
6563da42859SDinh Nguyen 	for (i = 0; i < RW_MGR_NUM_DM_PER_WRITE_GROUP; i++) {
65707aee5bdSMarek Vasut 		scc_mgr_set_dm_out1_delay(i, delay1);
6583da42859SDinh Nguyen 		scc_mgr_load_dm(i);
6593da42859SDinh Nguyen 	}
6603da42859SDinh Nguyen }
6613da42859SDinh Nguyen 
6623da42859SDinh Nguyen 
6633da42859SDinh Nguyen /* apply and load delay on both DQS and OCT out1 */
6643da42859SDinh Nguyen static void scc_mgr_apply_group_dqs_io_and_oct_out1(uint32_t write_group,
6653da42859SDinh Nguyen 						    uint32_t delay)
6663da42859SDinh Nguyen {
66732675249SMarek Vasut 	scc_mgr_set_dqs_out1_delay(delay);
6683da42859SDinh Nguyen 	scc_mgr_load_dqs_io();
6693da42859SDinh Nguyen 
6703da42859SDinh Nguyen 	scc_mgr_set_oct_out1_delay(write_group, delay);
6713da42859SDinh Nguyen 	scc_mgr_load_dqs_for_write_group(write_group);
6723da42859SDinh Nguyen }
6733da42859SDinh Nguyen 
6745cb1b508SMarek Vasut /**
6755cb1b508SMarek Vasut  * scc_mgr_apply_group_all_out_delay_add() - Apply a delay to the entire output side: DQ, DM, DQS, OCT
6765cb1b508SMarek Vasut  * @write_group:	Write group
6775cb1b508SMarek Vasut  * @delay:		Delay value
6785cb1b508SMarek Vasut  *
6795cb1b508SMarek Vasut  * Apply a delay to the entire output side: DQ, DM, DQS, OCT.
6805cb1b508SMarek Vasut  */
6818eccde3eSMarek Vasut static void scc_mgr_apply_group_all_out_delay_add(const u32 write_group,
6828eccde3eSMarek Vasut 						  const u32 delay)
6833da42859SDinh Nguyen {
6848eccde3eSMarek Vasut 	u32 i, new_delay;
6853da42859SDinh Nguyen 
6868eccde3eSMarek Vasut 	/* DQ shift */
6871fa0c8c4SMarek Vasut 	for (i = 0; i < rwcfg->mem_dq_per_write_dqs; i++)
6883da42859SDinh Nguyen 		scc_mgr_load_dq(i);
6893da42859SDinh Nguyen 
6908eccde3eSMarek Vasut 	/* DM shift */
6918eccde3eSMarek Vasut 	for (i = 0; i < RW_MGR_NUM_DM_PER_WRITE_GROUP; i++)
6923da42859SDinh Nguyen 		scc_mgr_load_dm(i);
6933da42859SDinh Nguyen 
6945cb1b508SMarek Vasut 	/* DQS shift */
6955cb1b508SMarek Vasut 	new_delay = READ_SCC_DQS_IO_OUT2_DELAY + delay;
696160695d8SMarek Vasut 	if (new_delay > iocfg->io_out2_delay_max) {
6975cb1b508SMarek Vasut 		debug_cond(DLEVEL == 1,
6985cb1b508SMarek Vasut 			   "%s:%d (%u, %u) DQS: %u > %d; adding %u to OUT1\n",
6995cb1b508SMarek Vasut 			   __func__, __LINE__, write_group, delay, new_delay,
700160695d8SMarek Vasut 			   iocfg->io_out2_delay_max,
701160695d8SMarek Vasut 			   new_delay - iocfg->io_out2_delay_max);
702160695d8SMarek Vasut 		new_delay -= iocfg->io_out2_delay_max;
7035cb1b508SMarek Vasut 		scc_mgr_set_dqs_out1_delay(new_delay);
7043da42859SDinh Nguyen 	}
7053da42859SDinh Nguyen 
7063da42859SDinh Nguyen 	scc_mgr_load_dqs_io();
7073da42859SDinh Nguyen 
7085cb1b508SMarek Vasut 	/* OCT shift */
7095cb1b508SMarek Vasut 	new_delay = READ_SCC_OCT_OUT2_DELAY + delay;
710160695d8SMarek Vasut 	if (new_delay > iocfg->io_out2_delay_max) {
7115cb1b508SMarek Vasut 		debug_cond(DLEVEL == 1,
7125cb1b508SMarek Vasut 			   "%s:%d (%u, %u) DQS: %u > %d; adding %u to OUT1\n",
7135cb1b508SMarek Vasut 			   __func__, __LINE__, write_group, delay,
714160695d8SMarek Vasut 			   new_delay, iocfg->io_out2_delay_max,
715160695d8SMarek Vasut 			   new_delay - iocfg->io_out2_delay_max);
716160695d8SMarek Vasut 		new_delay -= iocfg->io_out2_delay_max;
7175cb1b508SMarek Vasut 		scc_mgr_set_oct_out1_delay(write_group, new_delay);
7183da42859SDinh Nguyen 	}
7193da42859SDinh Nguyen 
7203da42859SDinh Nguyen 	scc_mgr_load_dqs_for_write_group(write_group);
7213da42859SDinh Nguyen }
7223da42859SDinh Nguyen 
723f51a7d35SMarek Vasut /**
724f51a7d35SMarek Vasut  * scc_mgr_apply_group_all_out_delay_add() - Apply a delay to the entire output side to all ranks
725f51a7d35SMarek Vasut  * @write_group:	Write group
726f51a7d35SMarek Vasut  * @delay:		Delay value
727f51a7d35SMarek Vasut  *
728f51a7d35SMarek Vasut  * Apply a delay to the entire output side (DQ, DM, DQS, OCT) to all ranks.
7293da42859SDinh Nguyen  */
730f51a7d35SMarek Vasut static void
731f51a7d35SMarek Vasut scc_mgr_apply_group_all_out_delay_add_all_ranks(const u32 write_group,
732f51a7d35SMarek Vasut 						const u32 delay)
7333da42859SDinh Nguyen {
734f51a7d35SMarek Vasut 	int r;
7353da42859SDinh Nguyen 
7361fa0c8c4SMarek Vasut 	for (r = 0; r < rwcfg->mem_number_of_ranks;
7373da42859SDinh Nguyen 	     r += NUM_RANKS_PER_SHADOW_REG) {
7385cb1b508SMarek Vasut 		scc_mgr_apply_group_all_out_delay_add(write_group, delay);
7391273dd9eSMarek Vasut 		writel(0, &sdr_scc_mgr->update);
7403da42859SDinh Nguyen 	}
7413da42859SDinh Nguyen }
7423da42859SDinh Nguyen 
743f936f94fSMarek Vasut /**
744f936f94fSMarek Vasut  * set_jump_as_return() - Return instruction optimization
745f936f94fSMarek Vasut  *
746f936f94fSMarek Vasut  * Optimization used to recover some slots in ddr3 inst_rom could be
747f936f94fSMarek Vasut  * applied to other protocols if we wanted to
748f936f94fSMarek Vasut  */
7493da42859SDinh Nguyen static void set_jump_as_return(void)
7503da42859SDinh Nguyen {
7513da42859SDinh Nguyen 	/*
752f936f94fSMarek Vasut 	 * To save space, we replace return with jump to special shared
7533da42859SDinh Nguyen 	 * RETURN instruction so we set the counter to large value so that
754f936f94fSMarek Vasut 	 * we always jump.
7553da42859SDinh Nguyen 	 */
7561273dd9eSMarek Vasut 	writel(0xff, &sdr_rw_load_mgr_regs->load_cntr0);
7571fa0c8c4SMarek Vasut 	writel(rwcfg->rreturn, &sdr_rw_load_jump_mgr_regs->load_jump_add0);
7583da42859SDinh Nguyen }
7593da42859SDinh Nguyen 
7603de9622eSMarek Vasut /**
7613de9622eSMarek Vasut  * delay_for_n_mem_clocks() - Delay for N memory clocks
7623de9622eSMarek Vasut  * @clocks:	Length of the delay
7633de9622eSMarek Vasut  *
7643de9622eSMarek Vasut  * Delay for N memory clocks.
7653da42859SDinh Nguyen  */
76690a584b7SMarek Vasut static void delay_for_n_mem_clocks(const u32 clocks)
7673da42859SDinh Nguyen {
76890a584b7SMarek Vasut 	u32 afi_clocks;
7696a39be6cSMarek Vasut 	u16 c_loop;
7706a39be6cSMarek Vasut 	u8 inner;
7716a39be6cSMarek Vasut 	u8 outer;
7723da42859SDinh Nguyen 
7733da42859SDinh Nguyen 	debug("%s:%d: clocks=%u ... start\n", __func__, __LINE__, clocks);
7743da42859SDinh Nguyen 
775cbcaf460SMarek Vasut 	/* Scale (rounding up) to get afi clocks. */
77690a584b7SMarek Vasut 	afi_clocks = DIV_ROUND_UP(clocks, AFI_RATE_RATIO);
777cbcaf460SMarek Vasut 	if (afi_clocks)	/* Temporary underflow protection */
778cbcaf460SMarek Vasut 		afi_clocks--;
7793da42859SDinh Nguyen 
7803da42859SDinh Nguyen 	/*
78190a584b7SMarek Vasut 	 * Note, we don't bother accounting for being off a little
78290a584b7SMarek Vasut 	 * bit because of a few extra instructions in outer loops.
78390a584b7SMarek Vasut 	 * Note, the loops have a test at the end, and do the test
78490a584b7SMarek Vasut 	 * before the decrement, and so always perform the loop
7853da42859SDinh Nguyen 	 * 1 time more than the counter value
7863da42859SDinh Nguyen 	 */
787cbcaf460SMarek Vasut 	c_loop = afi_clocks >> 16;
7886a39be6cSMarek Vasut 	outer = c_loop ? 0xff : (afi_clocks >> 8);
7896a39be6cSMarek Vasut 	inner = outer ? 0xff : afi_clocks;
7903da42859SDinh Nguyen 
7913da42859SDinh Nguyen 	/*
7923da42859SDinh Nguyen 	 * rom instructions are structured as follows:
7933da42859SDinh Nguyen 	 *
7943da42859SDinh Nguyen 	 *    IDLE_LOOP2: jnz cntr0, TARGET_A
7953da42859SDinh Nguyen 	 *    IDLE_LOOP1: jnz cntr1, TARGET_B
7963da42859SDinh Nguyen 	 *                return
7973da42859SDinh Nguyen 	 *
7983da42859SDinh Nguyen 	 * so, when doing nested loops, TARGET_A is set to IDLE_LOOP2, and
7993da42859SDinh Nguyen 	 * TARGET_B is set to IDLE_LOOP2 as well
8003da42859SDinh Nguyen 	 *
8013da42859SDinh Nguyen 	 * if we have no outer loop, though, then we can use IDLE_LOOP1 only,
8023da42859SDinh Nguyen 	 * and set TARGET_B to IDLE_LOOP1 and we skip IDLE_LOOP2 entirely
8033da42859SDinh Nguyen 	 *
8043da42859SDinh Nguyen 	 * a little confusing, but it helps save precious space in the inst_rom
8053da42859SDinh Nguyen 	 * and sequencer rom and keeps the delays more accurate and reduces
8063da42859SDinh Nguyen 	 * overhead
8073da42859SDinh Nguyen 	 */
808cbcaf460SMarek Vasut 	if (afi_clocks < 0x100) {
8091273dd9eSMarek Vasut 		writel(SKIP_DELAY_LOOP_VALUE_OR_ZERO(inner),
8101273dd9eSMarek Vasut 			&sdr_rw_load_mgr_regs->load_cntr1);
8113da42859SDinh Nguyen 
8121fa0c8c4SMarek Vasut 		writel(rwcfg->idle_loop1,
8131273dd9eSMarek Vasut 			&sdr_rw_load_jump_mgr_regs->load_jump_add1);
8143da42859SDinh Nguyen 
8151fa0c8c4SMarek Vasut 		writel(rwcfg->idle_loop1, SDR_PHYGRP_RWMGRGRP_ADDRESS |
8161273dd9eSMarek Vasut 					  RW_MGR_RUN_SINGLE_GROUP_OFFSET);
8173da42859SDinh Nguyen 	} else {
8181273dd9eSMarek Vasut 		writel(SKIP_DELAY_LOOP_VALUE_OR_ZERO(inner),
8191273dd9eSMarek Vasut 			&sdr_rw_load_mgr_regs->load_cntr0);
8203da42859SDinh Nguyen 
8211273dd9eSMarek Vasut 		writel(SKIP_DELAY_LOOP_VALUE_OR_ZERO(outer),
8221273dd9eSMarek Vasut 			&sdr_rw_load_mgr_regs->load_cntr1);
8233da42859SDinh Nguyen 
8241fa0c8c4SMarek Vasut 		writel(rwcfg->idle_loop2,
8251273dd9eSMarek Vasut 			&sdr_rw_load_jump_mgr_regs->load_jump_add0);
8263da42859SDinh Nguyen 
8271fa0c8c4SMarek Vasut 		writel(rwcfg->idle_loop2,
8281273dd9eSMarek Vasut 			&sdr_rw_load_jump_mgr_regs->load_jump_add1);
8293da42859SDinh Nguyen 
8303da42859SDinh Nguyen 		do {
8311fa0c8c4SMarek Vasut 			writel(rwcfg->idle_loop2,
8321273dd9eSMarek Vasut 				SDR_PHYGRP_RWMGRGRP_ADDRESS |
8331273dd9eSMarek Vasut 				RW_MGR_RUN_SINGLE_GROUP_OFFSET);
8343da42859SDinh Nguyen 		} while (c_loop-- != 0);
8353da42859SDinh Nguyen 	}
8363da42859SDinh Nguyen 	debug("%s:%d clocks=%u ... end\n", __func__, __LINE__, clocks);
8373da42859SDinh Nguyen }
8383da42859SDinh Nguyen 
839944fe719SMarek Vasut /**
840944fe719SMarek Vasut  * rw_mgr_mem_init_load_regs() - Load instruction registers
841944fe719SMarek Vasut  * @cntr0:	Counter 0 value
842944fe719SMarek Vasut  * @cntr1:	Counter 1 value
843944fe719SMarek Vasut  * @cntr2:	Counter 2 value
844944fe719SMarek Vasut  * @jump:	Jump instruction value
845944fe719SMarek Vasut  *
846944fe719SMarek Vasut  * Load instruction registers.
847944fe719SMarek Vasut  */
848944fe719SMarek Vasut static void rw_mgr_mem_init_load_regs(u32 cntr0, u32 cntr1, u32 cntr2, u32 jump)
849944fe719SMarek Vasut {
850944fe719SMarek Vasut 	uint32_t grpaddr = SDR_PHYGRP_RWMGRGRP_ADDRESS |
851944fe719SMarek Vasut 			   RW_MGR_RUN_SINGLE_GROUP_OFFSET;
852944fe719SMarek Vasut 
853944fe719SMarek Vasut 	/* Load counters */
854944fe719SMarek Vasut 	writel(SKIP_DELAY_LOOP_VALUE_OR_ZERO(cntr0),
855944fe719SMarek Vasut 	       &sdr_rw_load_mgr_regs->load_cntr0);
856944fe719SMarek Vasut 	writel(SKIP_DELAY_LOOP_VALUE_OR_ZERO(cntr1),
857944fe719SMarek Vasut 	       &sdr_rw_load_mgr_regs->load_cntr1);
858944fe719SMarek Vasut 	writel(SKIP_DELAY_LOOP_VALUE_OR_ZERO(cntr2),
859944fe719SMarek Vasut 	       &sdr_rw_load_mgr_regs->load_cntr2);
860944fe719SMarek Vasut 
861944fe719SMarek Vasut 	/* Load jump address */
862944fe719SMarek Vasut 	writel(jump, &sdr_rw_load_jump_mgr_regs->load_jump_add0);
863944fe719SMarek Vasut 	writel(jump, &sdr_rw_load_jump_mgr_regs->load_jump_add1);
864944fe719SMarek Vasut 	writel(jump, &sdr_rw_load_jump_mgr_regs->load_jump_add2);
865944fe719SMarek Vasut 
866944fe719SMarek Vasut 	/* Execute count instruction */
867944fe719SMarek Vasut 	writel(jump, grpaddr);
868944fe719SMarek Vasut }
869944fe719SMarek Vasut 
870ecd2334aSMarek Vasut /**
871ecd2334aSMarek Vasut  * rw_mgr_mem_load_user() - Load user calibration values
872ecd2334aSMarek Vasut  * @fin1:	Final instruction 1
873ecd2334aSMarek Vasut  * @fin2:	Final instruction 2
874ecd2334aSMarek Vasut  * @precharge:	If 1, precharge the banks at the end
875ecd2334aSMarek Vasut  *
876ecd2334aSMarek Vasut  * Load user calibration values and optionally precharge the banks.
877ecd2334aSMarek Vasut  */
878ecd2334aSMarek Vasut static void rw_mgr_mem_load_user(const u32 fin1, const u32 fin2,
879ecd2334aSMarek Vasut 				 const int precharge)
880ecd2334aSMarek Vasut {
881ecd2334aSMarek Vasut 	u32 grpaddr = SDR_PHYGRP_RWMGRGRP_ADDRESS |
882ecd2334aSMarek Vasut 		      RW_MGR_RUN_SINGLE_GROUP_OFFSET;
883ecd2334aSMarek Vasut 	u32 r;
884ecd2334aSMarek Vasut 
8851fa0c8c4SMarek Vasut 	for (r = 0; r < rwcfg->mem_number_of_ranks; r++) {
886ecd2334aSMarek Vasut 		/* set rank */
887ecd2334aSMarek Vasut 		set_rank_and_odt_mask(r, RW_MGR_ODT_MODE_OFF);
888ecd2334aSMarek Vasut 
889ecd2334aSMarek Vasut 		/* precharge all banks ... */
890ecd2334aSMarek Vasut 		if (precharge)
8911fa0c8c4SMarek Vasut 			writel(rwcfg->precharge_all, grpaddr);
892ecd2334aSMarek Vasut 
893ecd2334aSMarek Vasut 		/*
894ecd2334aSMarek Vasut 		 * USER Use Mirror-ed commands for odd ranks if address
895ecd2334aSMarek Vasut 		 * mirrorring is on
896ecd2334aSMarek Vasut 		 */
8971fa0c8c4SMarek Vasut 		if ((rwcfg->mem_address_mirroring >> r) & 0x1) {
898ecd2334aSMarek Vasut 			set_jump_as_return();
8991fa0c8c4SMarek Vasut 			writel(rwcfg->mrs2_mirr, grpaddr);
900ecd2334aSMarek Vasut 			delay_for_n_mem_clocks(4);
901ecd2334aSMarek Vasut 			set_jump_as_return();
9021fa0c8c4SMarek Vasut 			writel(rwcfg->mrs3_mirr, grpaddr);
903ecd2334aSMarek Vasut 			delay_for_n_mem_clocks(4);
904ecd2334aSMarek Vasut 			set_jump_as_return();
9051fa0c8c4SMarek Vasut 			writel(rwcfg->mrs1_mirr, grpaddr);
906ecd2334aSMarek Vasut 			delay_for_n_mem_clocks(4);
907ecd2334aSMarek Vasut 			set_jump_as_return();
908ecd2334aSMarek Vasut 			writel(fin1, grpaddr);
909ecd2334aSMarek Vasut 		} else {
910ecd2334aSMarek Vasut 			set_jump_as_return();
9111fa0c8c4SMarek Vasut 			writel(rwcfg->mrs2, grpaddr);
912ecd2334aSMarek Vasut 			delay_for_n_mem_clocks(4);
913ecd2334aSMarek Vasut 			set_jump_as_return();
9141fa0c8c4SMarek Vasut 			writel(rwcfg->mrs3, grpaddr);
915ecd2334aSMarek Vasut 			delay_for_n_mem_clocks(4);
916ecd2334aSMarek Vasut 			set_jump_as_return();
9171fa0c8c4SMarek Vasut 			writel(rwcfg->mrs1, grpaddr);
918ecd2334aSMarek Vasut 			set_jump_as_return();
919ecd2334aSMarek Vasut 			writel(fin2, grpaddr);
920ecd2334aSMarek Vasut 		}
921ecd2334aSMarek Vasut 
922ecd2334aSMarek Vasut 		if (precharge)
923ecd2334aSMarek Vasut 			continue;
924ecd2334aSMarek Vasut 
925ecd2334aSMarek Vasut 		set_jump_as_return();
9261fa0c8c4SMarek Vasut 		writel(rwcfg->zqcl, grpaddr);
927ecd2334aSMarek Vasut 
928ecd2334aSMarek Vasut 		/* tZQinit = tDLLK = 512 ck cycles */
929ecd2334aSMarek Vasut 		delay_for_n_mem_clocks(512);
930ecd2334aSMarek Vasut 	}
931ecd2334aSMarek Vasut }
932ecd2334aSMarek Vasut 
9338e9d7d04SMarek Vasut /**
9348e9d7d04SMarek Vasut  * rw_mgr_mem_initialize() - Initialize RW Manager
9358e9d7d04SMarek Vasut  *
9368e9d7d04SMarek Vasut  * Initialize RW Manager.
9378e9d7d04SMarek Vasut  */
9383da42859SDinh Nguyen static void rw_mgr_mem_initialize(void)
9393da42859SDinh Nguyen {
9403da42859SDinh Nguyen 	debug("%s:%d\n", __func__, __LINE__);
9413da42859SDinh Nguyen 
9423da42859SDinh Nguyen 	/* The reset / cke part of initialization is broadcasted to all ranks */
9431273dd9eSMarek Vasut 	writel(RW_MGR_RANK_ALL, SDR_PHYGRP_RWMGRGRP_ADDRESS |
9441273dd9eSMarek Vasut 				RW_MGR_SET_CS_AND_ODT_MASK_OFFSET);
9453da42859SDinh Nguyen 
9463da42859SDinh Nguyen 	/*
9473da42859SDinh Nguyen 	 * Here's how you load register for a loop
9483da42859SDinh Nguyen 	 * Counters are located @ 0x800
9493da42859SDinh Nguyen 	 * Jump address are located @ 0xC00
9503da42859SDinh Nguyen 	 * For both, registers 0 to 3 are selected using bits 3 and 2, like
9513da42859SDinh Nguyen 	 * in 0x800, 0x804, 0x808, 0x80C and 0xC00, 0xC04, 0xC08, 0xC0C
9523da42859SDinh Nguyen 	 * I know this ain't pretty, but Avalon bus throws away the 2 least
9533da42859SDinh Nguyen 	 * significant bits
9543da42859SDinh Nguyen 	 */
9553da42859SDinh Nguyen 
9568e9d7d04SMarek Vasut 	/* Start with memory RESET activated */
9573da42859SDinh Nguyen 
9583da42859SDinh Nguyen 	/* tINIT = 200us */
9593da42859SDinh Nguyen 
9603da42859SDinh Nguyen 	/*
9613da42859SDinh Nguyen 	 * 200us @ 266MHz (3.75 ns) ~ 54000 clock cycles
9623da42859SDinh Nguyen 	 * If a and b are the number of iteration in 2 nested loops
9633da42859SDinh Nguyen 	 * it takes the following number of cycles to complete the operation:
9643da42859SDinh Nguyen 	 * number_of_cycles = ((2 + n) * a + 2) * b
9653da42859SDinh Nguyen 	 * where n is the number of instruction in the inner loop
9663da42859SDinh Nguyen 	 * One possible solution is n = 0 , a = 256 , b = 106 => a = FF,
9673da42859SDinh Nguyen 	 * b = 6A
9683da42859SDinh Nguyen 	 */
969944fe719SMarek Vasut 	rw_mgr_mem_init_load_regs(SEQ_TINIT_CNTR0_VAL, SEQ_TINIT_CNTR1_VAL,
970944fe719SMarek Vasut 				  SEQ_TINIT_CNTR2_VAL,
9711fa0c8c4SMarek Vasut 				  rwcfg->init_reset_0_cke_0);
9723da42859SDinh Nguyen 
9738e9d7d04SMarek Vasut 	/* Indicate that memory is stable. */
9741273dd9eSMarek Vasut 	writel(1, &phy_mgr_cfg->reset_mem_stbl);
9753da42859SDinh Nguyen 
9763da42859SDinh Nguyen 	/*
9773da42859SDinh Nguyen 	 * transition the RESET to high
9783da42859SDinh Nguyen 	 * Wait for 500us
9793da42859SDinh Nguyen 	 */
9803da42859SDinh Nguyen 
9813da42859SDinh Nguyen 	/*
9823da42859SDinh Nguyen 	 * 500us @ 266MHz (3.75 ns) ~ 134000 clock cycles
9833da42859SDinh Nguyen 	 * If a and b are the number of iteration in 2 nested loops
9843da42859SDinh Nguyen 	 * it takes the following number of cycles to complete the operation
9853da42859SDinh Nguyen 	 * number_of_cycles = ((2 + n) * a + 2) * b
9863da42859SDinh Nguyen 	 * where n is the number of instruction in the inner loop
9873da42859SDinh Nguyen 	 * One possible solution is n = 2 , a = 131 , b = 256 => a = 83,
9883da42859SDinh Nguyen 	 * b = FF
9893da42859SDinh Nguyen 	 */
990944fe719SMarek Vasut 	rw_mgr_mem_init_load_regs(SEQ_TRESET_CNTR0_VAL, SEQ_TRESET_CNTR1_VAL,
991944fe719SMarek Vasut 				  SEQ_TRESET_CNTR2_VAL,
9921fa0c8c4SMarek Vasut 				  rwcfg->init_reset_1_cke_0);
9933da42859SDinh Nguyen 
9948e9d7d04SMarek Vasut 	/* Bring up clock enable. */
9953da42859SDinh Nguyen 
9963da42859SDinh Nguyen 	/* tXRP < 250 ck cycles */
9973da42859SDinh Nguyen 	delay_for_n_mem_clocks(250);
9983da42859SDinh Nguyen 
9991fa0c8c4SMarek Vasut 	rw_mgr_mem_load_user(rwcfg->mrs0_dll_reset_mirr, rwcfg->mrs0_dll_reset,
1000ecd2334aSMarek Vasut 			     0);
10013da42859SDinh Nguyen }
10023da42859SDinh Nguyen 
1003f1f22f72SMarek Vasut /**
1004f1f22f72SMarek Vasut  * rw_mgr_mem_handoff() - Hand off the memory to user
1005f1f22f72SMarek Vasut  *
1006f1f22f72SMarek Vasut  * At the end of calibration we have to program the user settings in
1007f1f22f72SMarek Vasut  * and hand off the memory to the user.
10083da42859SDinh Nguyen  */
10093da42859SDinh Nguyen static void rw_mgr_mem_handoff(void)
10103da42859SDinh Nguyen {
10111fa0c8c4SMarek Vasut 	rw_mgr_mem_load_user(rwcfg->mrs0_user_mirr, rwcfg->mrs0_user, 1);
10123da42859SDinh Nguyen 	/*
1013f1f22f72SMarek Vasut 	 * Need to wait tMOD (12CK or 15ns) time before issuing other
1014f1f22f72SMarek Vasut 	 * commands, but we will have plenty of NIOS cycles before actual
1015f1f22f72SMarek Vasut 	 * handoff so its okay.
10163da42859SDinh Nguyen 	 */
10173da42859SDinh Nguyen }
10183da42859SDinh Nguyen 
10198371c2eeSMarek Vasut /**
10208371c2eeSMarek Vasut  * rw_mgr_mem_calibrate_write_test_issue() - Issue write test command
10218371c2eeSMarek Vasut  * @group:	Write Group
10228371c2eeSMarek Vasut  * @use_dm:	Use DM
10238371c2eeSMarek Vasut  *
10248371c2eeSMarek Vasut  * Issue write test command. Two variants are provided, one that just tests
10258371c2eeSMarek Vasut  * a write pattern and another that tests datamask functionality.
1026ad64769cSMarek Vasut  */
10278371c2eeSMarek Vasut static void rw_mgr_mem_calibrate_write_test_issue(u32 group,
10288371c2eeSMarek Vasut 						  u32 test_dm)
1029ad64769cSMarek Vasut {
10308371c2eeSMarek Vasut 	const u32 quick_write_mode =
10318371c2eeSMarek Vasut 		(STATIC_CALIB_STEPS & CALIB_SKIP_WRITES) &&
10328371c2eeSMarek Vasut 		ENABLE_SUPER_QUICK_CALIBRATION;
10338371c2eeSMarek Vasut 	u32 mcc_instruction;
10348371c2eeSMarek Vasut 	u32 rw_wl_nop_cycles;
1035ad64769cSMarek Vasut 
1036ad64769cSMarek Vasut 	/*
1037ad64769cSMarek Vasut 	 * Set counter and jump addresses for the right
1038ad64769cSMarek Vasut 	 * number of NOP cycles.
1039ad64769cSMarek Vasut 	 * The number of supported NOP cycles can range from -1 to infinity
1040ad64769cSMarek Vasut 	 * Three different cases are handled:
1041ad64769cSMarek Vasut 	 *
1042ad64769cSMarek Vasut 	 * 1. For a number of NOP cycles greater than 0, the RW Mgr looping
1043ad64769cSMarek Vasut 	 *    mechanism will be used to insert the right number of NOPs
1044ad64769cSMarek Vasut 	 *
1045ad64769cSMarek Vasut 	 * 2. For a number of NOP cycles equals to 0, the micro-instruction
1046ad64769cSMarek Vasut 	 *    issuing the write command will jump straight to the
1047ad64769cSMarek Vasut 	 *    micro-instruction that turns on DQS (for DDRx), or outputs write
1048ad64769cSMarek Vasut 	 *    data (for RLD), skipping
1049ad64769cSMarek Vasut 	 *    the NOP micro-instruction all together
1050ad64769cSMarek Vasut 	 *
1051ad64769cSMarek Vasut 	 * 3. A number of NOP cycles equal to -1 indicates that DQS must be
1052ad64769cSMarek Vasut 	 *    turned on in the same micro-instruction that issues the write
1053ad64769cSMarek Vasut 	 *    command. Then we need
1054ad64769cSMarek Vasut 	 *    to directly jump to the micro-instruction that sends out the data
1055ad64769cSMarek Vasut 	 *
1056ad64769cSMarek Vasut 	 * NOTE: Implementing this mechanism uses 2 RW Mgr jump-counters
1057ad64769cSMarek Vasut 	 *       (2 and 3). One jump-counter (0) is used to perform multiple
1058ad64769cSMarek Vasut 	 *       write-read operations.
1059ad64769cSMarek Vasut 	 *       one counter left to issue this command in "multiple-group" mode
1060ad64769cSMarek Vasut 	 */
1061ad64769cSMarek Vasut 
1062ad64769cSMarek Vasut 	rw_wl_nop_cycles = gbl->rw_wl_nop_cycles;
1063ad64769cSMarek Vasut 
1064ad64769cSMarek Vasut 	if (rw_wl_nop_cycles == -1) {
1065ad64769cSMarek Vasut 		/*
1066ad64769cSMarek Vasut 		 * CNTR 2 - We want to execute the special write operation that
1067ad64769cSMarek Vasut 		 * turns on DQS right away and then skip directly to the
1068ad64769cSMarek Vasut 		 * instruction that sends out the data. We set the counter to a
1069ad64769cSMarek Vasut 		 * large number so that the jump is always taken.
1070ad64769cSMarek Vasut 		 */
1071ad64769cSMarek Vasut 		writel(0xFF, &sdr_rw_load_mgr_regs->load_cntr2);
1072ad64769cSMarek Vasut 
1073ad64769cSMarek Vasut 		/* CNTR 3 - Not used */
1074ad64769cSMarek Vasut 		if (test_dm) {
10751fa0c8c4SMarek Vasut 			mcc_instruction = rwcfg->lfsr_wr_rd_dm_bank_0_wl_1;
10761fa0c8c4SMarek Vasut 			writel(rwcfg->lfsr_wr_rd_dm_bank_0_data,
1077ad64769cSMarek Vasut 			       &sdr_rw_load_jump_mgr_regs->load_jump_add2);
10781fa0c8c4SMarek Vasut 			writel(rwcfg->lfsr_wr_rd_dm_bank_0_nop,
1079ad64769cSMarek Vasut 			       &sdr_rw_load_jump_mgr_regs->load_jump_add3);
1080ad64769cSMarek Vasut 		} else {
10811fa0c8c4SMarek Vasut 			mcc_instruction = rwcfg->lfsr_wr_rd_bank_0_wl_1;
10821fa0c8c4SMarek Vasut 			writel(rwcfg->lfsr_wr_rd_bank_0_data,
1083ad64769cSMarek Vasut 				&sdr_rw_load_jump_mgr_regs->load_jump_add2);
10841fa0c8c4SMarek Vasut 			writel(rwcfg->lfsr_wr_rd_bank_0_nop,
1085ad64769cSMarek Vasut 				&sdr_rw_load_jump_mgr_regs->load_jump_add3);
1086ad64769cSMarek Vasut 		}
1087ad64769cSMarek Vasut 	} else if (rw_wl_nop_cycles == 0) {
1088ad64769cSMarek Vasut 		/*
1089ad64769cSMarek Vasut 		 * CNTR 2 - We want to skip the NOP operation and go straight
1090ad64769cSMarek Vasut 		 * to the DQS enable instruction. We set the counter to a large
1091ad64769cSMarek Vasut 		 * number so that the jump is always taken.
1092ad64769cSMarek Vasut 		 */
1093ad64769cSMarek Vasut 		writel(0xFF, &sdr_rw_load_mgr_regs->load_cntr2);
1094ad64769cSMarek Vasut 
1095ad64769cSMarek Vasut 		/* CNTR 3 - Not used */
1096ad64769cSMarek Vasut 		if (test_dm) {
10971fa0c8c4SMarek Vasut 			mcc_instruction = rwcfg->lfsr_wr_rd_dm_bank_0;
10981fa0c8c4SMarek Vasut 			writel(rwcfg->lfsr_wr_rd_dm_bank_0_dqs,
1099ad64769cSMarek Vasut 			       &sdr_rw_load_jump_mgr_regs->load_jump_add2);
1100ad64769cSMarek Vasut 		} else {
11011fa0c8c4SMarek Vasut 			mcc_instruction = rwcfg->lfsr_wr_rd_bank_0;
11021fa0c8c4SMarek Vasut 			writel(rwcfg->lfsr_wr_rd_bank_0_dqs,
1103ad64769cSMarek Vasut 				&sdr_rw_load_jump_mgr_regs->load_jump_add2);
1104ad64769cSMarek Vasut 		}
1105ad64769cSMarek Vasut 	} else {
1106ad64769cSMarek Vasut 		/*
1107ad64769cSMarek Vasut 		 * CNTR 2 - In this case we want to execute the next instruction
1108ad64769cSMarek Vasut 		 * and NOT take the jump. So we set the counter to 0. The jump
1109ad64769cSMarek Vasut 		 * address doesn't count.
1110ad64769cSMarek Vasut 		 */
1111ad64769cSMarek Vasut 		writel(0x0, &sdr_rw_load_mgr_regs->load_cntr2);
1112ad64769cSMarek Vasut 		writel(0x0, &sdr_rw_load_jump_mgr_regs->load_jump_add2);
1113ad64769cSMarek Vasut 
1114ad64769cSMarek Vasut 		/*
1115ad64769cSMarek Vasut 		 * CNTR 3 - Set the nop counter to the number of cycles we
1116ad64769cSMarek Vasut 		 * need to loop for, minus 1.
1117ad64769cSMarek Vasut 		 */
1118ad64769cSMarek Vasut 		writel(rw_wl_nop_cycles - 1, &sdr_rw_load_mgr_regs->load_cntr3);
1119ad64769cSMarek Vasut 		if (test_dm) {
11201fa0c8c4SMarek Vasut 			mcc_instruction = rwcfg->lfsr_wr_rd_dm_bank_0;
11211fa0c8c4SMarek Vasut 			writel(rwcfg->lfsr_wr_rd_dm_bank_0_nop,
1122ad64769cSMarek Vasut 				&sdr_rw_load_jump_mgr_regs->load_jump_add3);
1123ad64769cSMarek Vasut 		} else {
11241fa0c8c4SMarek Vasut 			mcc_instruction = rwcfg->lfsr_wr_rd_bank_0;
11251fa0c8c4SMarek Vasut 			writel(rwcfg->lfsr_wr_rd_bank_0_nop,
1126ad64769cSMarek Vasut 				&sdr_rw_load_jump_mgr_regs->load_jump_add3);
1127ad64769cSMarek Vasut 		}
1128ad64769cSMarek Vasut 	}
1129ad64769cSMarek Vasut 
1130ad64769cSMarek Vasut 	writel(0, SDR_PHYGRP_RWMGRGRP_ADDRESS |
1131ad64769cSMarek Vasut 		  RW_MGR_RESET_READ_DATAPATH_OFFSET);
1132ad64769cSMarek Vasut 
1133ad64769cSMarek Vasut 	if (quick_write_mode)
1134ad64769cSMarek Vasut 		writel(0x08, &sdr_rw_load_mgr_regs->load_cntr0);
1135ad64769cSMarek Vasut 	else
1136ad64769cSMarek Vasut 		writel(0x40, &sdr_rw_load_mgr_regs->load_cntr0);
1137ad64769cSMarek Vasut 
1138ad64769cSMarek Vasut 	writel(mcc_instruction, &sdr_rw_load_jump_mgr_regs->load_jump_add0);
1139ad64769cSMarek Vasut 
1140ad64769cSMarek Vasut 	/*
1141ad64769cSMarek Vasut 	 * CNTR 1 - This is used to ensure enough time elapses
1142ad64769cSMarek Vasut 	 * for read data to come back.
1143ad64769cSMarek Vasut 	 */
1144ad64769cSMarek Vasut 	writel(0x30, &sdr_rw_load_mgr_regs->load_cntr1);
1145ad64769cSMarek Vasut 
1146ad64769cSMarek Vasut 	if (test_dm) {
11471fa0c8c4SMarek Vasut 		writel(rwcfg->lfsr_wr_rd_dm_bank_0_wait,
1148ad64769cSMarek Vasut 			&sdr_rw_load_jump_mgr_regs->load_jump_add1);
1149ad64769cSMarek Vasut 	} else {
11501fa0c8c4SMarek Vasut 		writel(rwcfg->lfsr_wr_rd_bank_0_wait,
1151ad64769cSMarek Vasut 			&sdr_rw_load_jump_mgr_regs->load_jump_add1);
1152ad64769cSMarek Vasut 	}
1153ad64769cSMarek Vasut 
11548371c2eeSMarek Vasut 	writel(mcc_instruction, (SDR_PHYGRP_RWMGRGRP_ADDRESS |
11558371c2eeSMarek Vasut 				RW_MGR_RUN_SINGLE_GROUP_OFFSET) +
11568371c2eeSMarek Vasut 				(group << 2));
1157ad64769cSMarek Vasut }
1158ad64769cSMarek Vasut 
11594a82854bSMarek Vasut /**
11604a82854bSMarek Vasut  * rw_mgr_mem_calibrate_write_test() - Test writes, check for single/multiple pass
11614a82854bSMarek Vasut  * @rank_bgn:		Rank number
11624a82854bSMarek Vasut  * @write_group:	Write Group
11634a82854bSMarek Vasut  * @use_dm:		Use DM
11644a82854bSMarek Vasut  * @all_correct:	All bits must be correct in the mask
11654a82854bSMarek Vasut  * @bit_chk:		Resulting bit mask after the test
11664a82854bSMarek Vasut  * @all_ranks:		Test all ranks
11674a82854bSMarek Vasut  *
11684a82854bSMarek Vasut  * Test writes, can check for a single bit pass or multiple bit pass.
11694a82854bSMarek Vasut  */
1170b9452ea0SMarek Vasut static int
1171b9452ea0SMarek Vasut rw_mgr_mem_calibrate_write_test(const u32 rank_bgn, const u32 write_group,
1172b9452ea0SMarek Vasut 				const u32 use_dm, const u32 all_correct,
1173b9452ea0SMarek Vasut 				u32 *bit_chk, const u32 all_ranks)
1174ad64769cSMarek Vasut {
1175b9452ea0SMarek Vasut 	const u32 rank_end = all_ranks ?
11761fa0c8c4SMarek Vasut 				rwcfg->mem_number_of_ranks :
1177ad64769cSMarek Vasut 				(rank_bgn + NUM_RANKS_PER_SHADOW_REG);
11781fa0c8c4SMarek Vasut 	const u32 shift_ratio = rwcfg->mem_dq_per_write_dqs /
11791fa0c8c4SMarek Vasut 				rwcfg->mem_virtual_groups_per_write_dqs;
1180b9452ea0SMarek Vasut 	const u32 correct_mask_vg = param->write_correct_mask_vg;
1181b9452ea0SMarek Vasut 
1182b9452ea0SMarek Vasut 	u32 tmp_bit_chk, base_rw_mgr;
1183b9452ea0SMarek Vasut 	int vg, r;
1184ad64769cSMarek Vasut 
1185ad64769cSMarek Vasut 	*bit_chk = param->write_correct_mask;
1186ad64769cSMarek Vasut 
1187ad64769cSMarek Vasut 	for (r = rank_bgn; r < rank_end; r++) {
1188b9452ea0SMarek Vasut 		/* Set rank */
1189ad64769cSMarek Vasut 		set_rank_and_odt_mask(r, RW_MGR_ODT_MODE_READ_WRITE);
1190ad64769cSMarek Vasut 
1191ad64769cSMarek Vasut 		tmp_bit_chk = 0;
11921fa0c8c4SMarek Vasut 		for (vg = rwcfg->mem_virtual_groups_per_write_dqs - 1;
1193b9452ea0SMarek Vasut 		     vg >= 0; vg--) {
1194b9452ea0SMarek Vasut 			/* Reset the FIFOs to get pointers to known state. */
1195ad64769cSMarek Vasut 			writel(0, &phy_mgr_cmd->fifo_reset);
1196ad64769cSMarek Vasut 
1197b9452ea0SMarek Vasut 			rw_mgr_mem_calibrate_write_test_issue(
1198b9452ea0SMarek Vasut 				write_group *
11991fa0c8c4SMarek Vasut 				rwcfg->mem_virtual_groups_per_write_dqs + vg,
1200ad64769cSMarek Vasut 				use_dm);
1201ad64769cSMarek Vasut 
1202b9452ea0SMarek Vasut 			base_rw_mgr = readl(SDR_PHYGRP_RWMGRGRP_ADDRESS);
1203b9452ea0SMarek Vasut 			tmp_bit_chk <<= shift_ratio;
1204b9452ea0SMarek Vasut 			tmp_bit_chk |= (correct_mask_vg & ~(base_rw_mgr));
1205ad64769cSMarek Vasut 		}
1206b9452ea0SMarek Vasut 
1207ad64769cSMarek Vasut 		*bit_chk &= tmp_bit_chk;
1208ad64769cSMarek Vasut 	}
1209ad64769cSMarek Vasut 
1210ad64769cSMarek Vasut 	set_rank_and_odt_mask(0, RW_MGR_ODT_MODE_OFF);
1211b9452ea0SMarek Vasut 	if (all_correct) {
1212b9452ea0SMarek Vasut 		debug_cond(DLEVEL == 2,
1213b9452ea0SMarek Vasut 			   "write_test(%u,%u,ALL) : %u == %u => %i\n",
1214b9452ea0SMarek Vasut 			   write_group, use_dm, *bit_chk,
1215b9452ea0SMarek Vasut 			   param->write_correct_mask,
1216b9452ea0SMarek Vasut 			   *bit_chk == param->write_correct_mask);
1217ad64769cSMarek Vasut 		return *bit_chk == param->write_correct_mask;
1218ad64769cSMarek Vasut 	} else {
1219ad64769cSMarek Vasut 		set_rank_and_odt_mask(0, RW_MGR_ODT_MODE_OFF);
1220b9452ea0SMarek Vasut 		debug_cond(DLEVEL == 2,
1221b9452ea0SMarek Vasut 			   "write_test(%u,%u,ONE) : %u != %i => %i\n",
1222b9452ea0SMarek Vasut 			   write_group, use_dm, *bit_chk, 0, *bit_chk != 0);
1223ad64769cSMarek Vasut 		return *bit_chk != 0x00;
1224ad64769cSMarek Vasut 	}
1225ad64769cSMarek Vasut }
1226ad64769cSMarek Vasut 
1227d844c7d4SMarek Vasut /**
1228d844c7d4SMarek Vasut  * rw_mgr_mem_calibrate_read_test_patterns() - Read back test patterns
1229d844c7d4SMarek Vasut  * @rank_bgn:	Rank number
1230d844c7d4SMarek Vasut  * @group:	Read/Write Group
1231d844c7d4SMarek Vasut  * @all_ranks:	Test all ranks
1232d844c7d4SMarek Vasut  *
1233d844c7d4SMarek Vasut  * Performs a guaranteed read on the patterns we are going to use during a
1234d844c7d4SMarek Vasut  * read test to ensure memory works.
12353da42859SDinh Nguyen  */
1236d844c7d4SMarek Vasut static int
1237d844c7d4SMarek Vasut rw_mgr_mem_calibrate_read_test_patterns(const u32 rank_bgn, const u32 group,
1238d844c7d4SMarek Vasut 					const u32 all_ranks)
12393da42859SDinh Nguyen {
1240d844c7d4SMarek Vasut 	const u32 addr = SDR_PHYGRP_RWMGRGRP_ADDRESS |
1241d844c7d4SMarek Vasut 			 RW_MGR_RUN_SINGLE_GROUP_OFFSET;
1242d844c7d4SMarek Vasut 	const u32 addr_offset =
12431fa0c8c4SMarek Vasut 			 (group * rwcfg->mem_virtual_groups_per_read_dqs) << 2;
1244d844c7d4SMarek Vasut 	const u32 rank_end = all_ranks ?
12451fa0c8c4SMarek Vasut 				rwcfg->mem_number_of_ranks :
12463da42859SDinh Nguyen 				(rank_bgn + NUM_RANKS_PER_SHADOW_REG);
12471fa0c8c4SMarek Vasut 	const u32 shift_ratio = rwcfg->mem_dq_per_read_dqs /
12481fa0c8c4SMarek Vasut 				rwcfg->mem_virtual_groups_per_read_dqs;
1249d844c7d4SMarek Vasut 	const u32 correct_mask_vg = param->read_correct_mask_vg;
12503da42859SDinh Nguyen 
1251d844c7d4SMarek Vasut 	u32 tmp_bit_chk, base_rw_mgr, bit_chk;
1252d844c7d4SMarek Vasut 	int vg, r;
1253d844c7d4SMarek Vasut 	int ret = 0;
1254d844c7d4SMarek Vasut 
1255d844c7d4SMarek Vasut 	bit_chk = param->read_correct_mask;
12563da42859SDinh Nguyen 
12573da42859SDinh Nguyen 	for (r = rank_bgn; r < rank_end; r++) {
1258d844c7d4SMarek Vasut 		/* Set rank */
12593da42859SDinh Nguyen 		set_rank_and_odt_mask(r, RW_MGR_ODT_MODE_READ_WRITE);
12603da42859SDinh Nguyen 
12613da42859SDinh Nguyen 		/* Load up a constant bursts of read commands */
12621273dd9eSMarek Vasut 		writel(0x20, &sdr_rw_load_mgr_regs->load_cntr0);
12631fa0c8c4SMarek Vasut 		writel(rwcfg->guaranteed_read,
12641273dd9eSMarek Vasut 			&sdr_rw_load_jump_mgr_regs->load_jump_add0);
12653da42859SDinh Nguyen 
12661273dd9eSMarek Vasut 		writel(0x20, &sdr_rw_load_mgr_regs->load_cntr1);
12671fa0c8c4SMarek Vasut 		writel(rwcfg->guaranteed_read_cont,
12681273dd9eSMarek Vasut 			&sdr_rw_load_jump_mgr_regs->load_jump_add1);
12693da42859SDinh Nguyen 
12703da42859SDinh Nguyen 		tmp_bit_chk = 0;
12711fa0c8c4SMarek Vasut 		for (vg = rwcfg->mem_virtual_groups_per_read_dqs - 1;
1272d844c7d4SMarek Vasut 		     vg >= 0; vg--) {
1273d844c7d4SMarek Vasut 			/* Reset the FIFOs to get pointers to known state. */
12741273dd9eSMarek Vasut 			writel(0, &phy_mgr_cmd->fifo_reset);
12751273dd9eSMarek Vasut 			writel(0, SDR_PHYGRP_RWMGRGRP_ADDRESS |
12761273dd9eSMarek Vasut 				  RW_MGR_RESET_READ_DATAPATH_OFFSET);
12771fa0c8c4SMarek Vasut 			writel(rwcfg->guaranteed_read,
1278d844c7d4SMarek Vasut 			       addr + addr_offset + (vg << 2));
12793da42859SDinh Nguyen 
12801273dd9eSMarek Vasut 			base_rw_mgr = readl(SDR_PHYGRP_RWMGRGRP_ADDRESS);
1281d844c7d4SMarek Vasut 			tmp_bit_chk <<= shift_ratio;
1282d844c7d4SMarek Vasut 			tmp_bit_chk |= correct_mask_vg & ~base_rw_mgr;
12833da42859SDinh Nguyen 		}
12843da42859SDinh Nguyen 
1285d844c7d4SMarek Vasut 		bit_chk &= tmp_bit_chk;
1286d844c7d4SMarek Vasut 	}
1287d844c7d4SMarek Vasut 
12881fa0c8c4SMarek Vasut 	writel(rwcfg->clear_dqs_enable, addr + (group << 2));
12893da42859SDinh Nguyen 
12903da42859SDinh Nguyen 	set_rank_and_odt_mask(0, RW_MGR_ODT_MODE_OFF);
1291d844c7d4SMarek Vasut 
1292d844c7d4SMarek Vasut 	if (bit_chk != param->read_correct_mask)
1293d844c7d4SMarek Vasut 		ret = -EIO;
1294d844c7d4SMarek Vasut 
1295d844c7d4SMarek Vasut 	debug_cond(DLEVEL == 1,
1296d844c7d4SMarek Vasut 		   "%s:%d test_load_patterns(%u,ALL) => (%u == %u) => %i\n",
1297d844c7d4SMarek Vasut 		   __func__, __LINE__, group, bit_chk,
1298d844c7d4SMarek Vasut 		   param->read_correct_mask, ret);
1299d844c7d4SMarek Vasut 
1300d844c7d4SMarek Vasut 	return ret;
13013da42859SDinh Nguyen }
13023da42859SDinh Nguyen 
1303b6cb7f9eSMarek Vasut /**
1304b6cb7f9eSMarek Vasut  * rw_mgr_mem_calibrate_read_load_patterns() - Load up the patterns for read test
1305b6cb7f9eSMarek Vasut  * @rank_bgn:	Rank number
1306b6cb7f9eSMarek Vasut  * @all_ranks:	Test all ranks
1307b6cb7f9eSMarek Vasut  *
1308b6cb7f9eSMarek Vasut  * Load up the patterns we are going to use during a read test.
1309b6cb7f9eSMarek Vasut  */
1310b6cb7f9eSMarek Vasut static void rw_mgr_mem_calibrate_read_load_patterns(const u32 rank_bgn,
1311b6cb7f9eSMarek Vasut 						    const int all_ranks)
13123da42859SDinh Nguyen {
1313b6cb7f9eSMarek Vasut 	const u32 rank_end = all_ranks ?
13141fa0c8c4SMarek Vasut 			rwcfg->mem_number_of_ranks :
13153da42859SDinh Nguyen 			(rank_bgn + NUM_RANKS_PER_SHADOW_REG);
1316b6cb7f9eSMarek Vasut 	u32 r;
13173da42859SDinh Nguyen 
13183da42859SDinh Nguyen 	debug("%s:%d\n", __func__, __LINE__);
1319b6cb7f9eSMarek Vasut 
13203da42859SDinh Nguyen 	for (r = rank_bgn; r < rank_end; r++) {
13213da42859SDinh Nguyen 		/* set rank */
13223da42859SDinh Nguyen 		set_rank_and_odt_mask(r, RW_MGR_ODT_MODE_READ_WRITE);
13233da42859SDinh Nguyen 
13243da42859SDinh Nguyen 		/* Load up a constant bursts */
13251273dd9eSMarek Vasut 		writel(0x20, &sdr_rw_load_mgr_regs->load_cntr0);
13263da42859SDinh Nguyen 
13271fa0c8c4SMarek Vasut 		writel(rwcfg->guaranteed_write_wait0,
13281273dd9eSMarek Vasut 			&sdr_rw_load_jump_mgr_regs->load_jump_add0);
13293da42859SDinh Nguyen 
13301273dd9eSMarek Vasut 		writel(0x20, &sdr_rw_load_mgr_regs->load_cntr1);
13313da42859SDinh Nguyen 
13321fa0c8c4SMarek Vasut 		writel(rwcfg->guaranteed_write_wait1,
13331273dd9eSMarek Vasut 			&sdr_rw_load_jump_mgr_regs->load_jump_add1);
13343da42859SDinh Nguyen 
13351273dd9eSMarek Vasut 		writel(0x04, &sdr_rw_load_mgr_regs->load_cntr2);
13363da42859SDinh Nguyen 
13371fa0c8c4SMarek Vasut 		writel(rwcfg->guaranteed_write_wait2,
13381273dd9eSMarek Vasut 			&sdr_rw_load_jump_mgr_regs->load_jump_add2);
13393da42859SDinh Nguyen 
13401273dd9eSMarek Vasut 		writel(0x04, &sdr_rw_load_mgr_regs->load_cntr3);
13413da42859SDinh Nguyen 
13421fa0c8c4SMarek Vasut 		writel(rwcfg->guaranteed_write_wait3,
13431273dd9eSMarek Vasut 			&sdr_rw_load_jump_mgr_regs->load_jump_add3);
13443da42859SDinh Nguyen 
13451fa0c8c4SMarek Vasut 		writel(rwcfg->guaranteed_write, SDR_PHYGRP_RWMGRGRP_ADDRESS |
13461273dd9eSMarek Vasut 						RW_MGR_RUN_SINGLE_GROUP_OFFSET);
13473da42859SDinh Nguyen 	}
13483da42859SDinh Nguyen 
13493da42859SDinh Nguyen 	set_rank_and_odt_mask(0, RW_MGR_ODT_MODE_OFF);
13503da42859SDinh Nguyen }
13513da42859SDinh Nguyen 
1352783fcf59SMarek Vasut /**
1353783fcf59SMarek Vasut  * rw_mgr_mem_calibrate_read_test() - Perform READ test on single rank
1354783fcf59SMarek Vasut  * @rank_bgn:		Rank number
1355783fcf59SMarek Vasut  * @group:		Read/Write group
1356783fcf59SMarek Vasut  * @num_tries:		Number of retries of the test
1357783fcf59SMarek Vasut  * @all_correct:	All bits must be correct in the mask
1358783fcf59SMarek Vasut  * @bit_chk:		Resulting bit mask after the test
1359783fcf59SMarek Vasut  * @all_groups:		Test all R/W groups
1360783fcf59SMarek Vasut  * @all_ranks:		Test all ranks
1361783fcf59SMarek Vasut  *
1362783fcf59SMarek Vasut  * Try a read and see if it returns correct data back. Test has dummy reads
1363783fcf59SMarek Vasut  * inserted into the mix used to align DQS enable. Test has more thorough
1364783fcf59SMarek Vasut  * checks than the regular read test.
13653da42859SDinh Nguyen  */
13663cb8bf3fSMarek Vasut static int
13673cb8bf3fSMarek Vasut rw_mgr_mem_calibrate_read_test(const u32 rank_bgn, const u32 group,
13683cb8bf3fSMarek Vasut 			       const u32 num_tries, const u32 all_correct,
13693cb8bf3fSMarek Vasut 			       u32 *bit_chk,
13703cb8bf3fSMarek Vasut 			       const u32 all_groups, const u32 all_ranks)
13713da42859SDinh Nguyen {
13721fa0c8c4SMarek Vasut 	const u32 rank_end = all_ranks ? rwcfg->mem_number_of_ranks :
13733da42859SDinh Nguyen 		(rank_bgn + NUM_RANKS_PER_SHADOW_REG);
13743cb8bf3fSMarek Vasut 	const u32 quick_read_mode =
13753cb8bf3fSMarek Vasut 		((STATIC_CALIB_STEPS & CALIB_SKIP_DELAY_SWEEPS) &&
13763cb8bf3fSMarek Vasut 		 ENABLE_SUPER_QUICK_CALIBRATION);
13773cb8bf3fSMarek Vasut 	u32 correct_mask_vg = param->read_correct_mask_vg;
13783cb8bf3fSMarek Vasut 	u32 tmp_bit_chk;
13793cb8bf3fSMarek Vasut 	u32 base_rw_mgr;
13803cb8bf3fSMarek Vasut 	u32 addr;
13813cb8bf3fSMarek Vasut 
13823cb8bf3fSMarek Vasut 	int r, vg, ret;
13833da42859SDinh Nguyen 
13843da42859SDinh Nguyen 	*bit_chk = param->read_correct_mask;
13853da42859SDinh Nguyen 
13863da42859SDinh Nguyen 	for (r = rank_bgn; r < rank_end; r++) {
13873da42859SDinh Nguyen 		/* set rank */
13883da42859SDinh Nguyen 		set_rank_and_odt_mask(r, RW_MGR_ODT_MODE_READ_WRITE);
13893da42859SDinh Nguyen 
13901273dd9eSMarek Vasut 		writel(0x10, &sdr_rw_load_mgr_regs->load_cntr1);
13913da42859SDinh Nguyen 
13921fa0c8c4SMarek Vasut 		writel(rwcfg->read_b2b_wait1,
13931273dd9eSMarek Vasut 			&sdr_rw_load_jump_mgr_regs->load_jump_add1);
13943da42859SDinh Nguyen 
13951273dd9eSMarek Vasut 		writel(0x10, &sdr_rw_load_mgr_regs->load_cntr2);
13961fa0c8c4SMarek Vasut 		writel(rwcfg->read_b2b_wait2,
13971273dd9eSMarek Vasut 			&sdr_rw_load_jump_mgr_regs->load_jump_add2);
13983da42859SDinh Nguyen 
13993da42859SDinh Nguyen 		if (quick_read_mode)
14001273dd9eSMarek Vasut 			writel(0x1, &sdr_rw_load_mgr_regs->load_cntr0);
14013da42859SDinh Nguyen 			/* need at least two (1+1) reads to capture failures */
14023da42859SDinh Nguyen 		else if (all_groups)
14031273dd9eSMarek Vasut 			writel(0x06, &sdr_rw_load_mgr_regs->load_cntr0);
14043da42859SDinh Nguyen 		else
14051273dd9eSMarek Vasut 			writel(0x32, &sdr_rw_load_mgr_regs->load_cntr0);
14063da42859SDinh Nguyen 
14071fa0c8c4SMarek Vasut 		writel(rwcfg->read_b2b,
14081273dd9eSMarek Vasut 			&sdr_rw_load_jump_mgr_regs->load_jump_add0);
14093da42859SDinh Nguyen 		if (all_groups)
14101fa0c8c4SMarek Vasut 			writel(rwcfg->mem_if_read_dqs_width *
14111fa0c8c4SMarek Vasut 			       rwcfg->mem_virtual_groups_per_read_dqs - 1,
14121273dd9eSMarek Vasut 			       &sdr_rw_load_mgr_regs->load_cntr3);
14133da42859SDinh Nguyen 		else
14141273dd9eSMarek Vasut 			writel(0x0, &sdr_rw_load_mgr_regs->load_cntr3);
14153da42859SDinh Nguyen 
14161fa0c8c4SMarek Vasut 		writel(rwcfg->read_b2b,
14171273dd9eSMarek Vasut 			&sdr_rw_load_jump_mgr_regs->load_jump_add3);
14183da42859SDinh Nguyen 
14193da42859SDinh Nguyen 		tmp_bit_chk = 0;
14201fa0c8c4SMarek Vasut 		for (vg = rwcfg->mem_virtual_groups_per_read_dqs - 1; vg >= 0;
14217ce23bb6SMarek Vasut 		     vg--) {
1422ba522c76SMarek Vasut 			/* Reset the FIFOs to get pointers to known state. */
14231273dd9eSMarek Vasut 			writel(0, &phy_mgr_cmd->fifo_reset);
14241273dd9eSMarek Vasut 			writel(0, SDR_PHYGRP_RWMGRGRP_ADDRESS |
14251273dd9eSMarek Vasut 				  RW_MGR_RESET_READ_DATAPATH_OFFSET);
14263da42859SDinh Nguyen 
1427ba522c76SMarek Vasut 			if (all_groups) {
1428ba522c76SMarek Vasut 				addr = SDR_PHYGRP_RWMGRGRP_ADDRESS |
1429ba522c76SMarek Vasut 				       RW_MGR_RUN_ALL_GROUPS_OFFSET;
1430ba522c76SMarek Vasut 			} else {
1431ba522c76SMarek Vasut 				addr = SDR_PHYGRP_RWMGRGRP_ADDRESS |
1432ba522c76SMarek Vasut 				       RW_MGR_RUN_SINGLE_GROUP_OFFSET;
1433ba522c76SMarek Vasut 			}
1434c4815f76SMarek Vasut 
14351fa0c8c4SMarek Vasut 			writel(rwcfg->read_b2b, addr +
14361fa0c8c4SMarek Vasut 			       ((group * rwcfg->mem_virtual_groups_per_read_dqs +
14373da42859SDinh Nguyen 			       vg) << 2));
14383da42859SDinh Nguyen 
14391273dd9eSMarek Vasut 			base_rw_mgr = readl(SDR_PHYGRP_RWMGRGRP_ADDRESS);
14401fa0c8c4SMarek Vasut 			tmp_bit_chk <<= rwcfg->mem_dq_per_read_dqs /
14411fa0c8c4SMarek Vasut 					rwcfg->mem_virtual_groups_per_read_dqs;
1442ba522c76SMarek Vasut 			tmp_bit_chk |= correct_mask_vg & ~(base_rw_mgr);
14433da42859SDinh Nguyen 		}
14447ce23bb6SMarek Vasut 
14453da42859SDinh Nguyen 		*bit_chk &= tmp_bit_chk;
14463da42859SDinh Nguyen 	}
14473da42859SDinh Nguyen 
1448c4815f76SMarek Vasut 	addr = SDR_PHYGRP_RWMGRGRP_ADDRESS | RW_MGR_RUN_SINGLE_GROUP_OFFSET;
14491fa0c8c4SMarek Vasut 	writel(rwcfg->clear_dqs_enable, addr + (group << 2));
14503da42859SDinh Nguyen 
14513853d65eSMarek Vasut 	set_rank_and_odt_mask(0, RW_MGR_ODT_MODE_OFF);
14523853d65eSMarek Vasut 
14533da42859SDinh Nguyen 	if (all_correct) {
14543853d65eSMarek Vasut 		ret = (*bit_chk == param->read_correct_mask);
14553853d65eSMarek Vasut 		debug_cond(DLEVEL == 2,
14563853d65eSMarek Vasut 			   "%s:%d read_test(%u,ALL,%u) => (%u == %u) => %i\n",
14573853d65eSMarek Vasut 			   __func__, __LINE__, group, all_groups, *bit_chk,
14583853d65eSMarek Vasut 			   param->read_correct_mask, ret);
14593da42859SDinh Nguyen 	} else	{
14603853d65eSMarek Vasut 		ret = (*bit_chk != 0x00);
14613853d65eSMarek Vasut 		debug_cond(DLEVEL == 2,
14623853d65eSMarek Vasut 			   "%s:%d read_test(%u,ONE,%u) => (%u != %u) => %i\n",
14633853d65eSMarek Vasut 			   __func__, __LINE__, group, all_groups, *bit_chk,
14643853d65eSMarek Vasut 			   0, ret);
14653da42859SDinh Nguyen 	}
14663853d65eSMarek Vasut 
14673853d65eSMarek Vasut 	return ret;
14683da42859SDinh Nguyen }
14693da42859SDinh Nguyen 
147096df6036SMarek Vasut /**
147196df6036SMarek Vasut  * rw_mgr_mem_calibrate_read_test_all_ranks() - Perform READ test on all ranks
147296df6036SMarek Vasut  * @grp:		Read/Write group
147396df6036SMarek Vasut  * @num_tries:		Number of retries of the test
147496df6036SMarek Vasut  * @all_correct:	All bits must be correct in the mask
147596df6036SMarek Vasut  * @all_groups:		Test all R/W groups
147696df6036SMarek Vasut  *
147796df6036SMarek Vasut  * Perform a READ test across all memory ranks.
147896df6036SMarek Vasut  */
147996df6036SMarek Vasut static int
148096df6036SMarek Vasut rw_mgr_mem_calibrate_read_test_all_ranks(const u32 grp, const u32 num_tries,
148196df6036SMarek Vasut 					 const u32 all_correct,
148296df6036SMarek Vasut 					 const u32 all_groups)
14833da42859SDinh Nguyen {
148496df6036SMarek Vasut 	u32 bit_chk;
148596df6036SMarek Vasut 	return rw_mgr_mem_calibrate_read_test(0, grp, num_tries, all_correct,
148696df6036SMarek Vasut 					      &bit_chk, all_groups, 1);
14873da42859SDinh Nguyen }
14883da42859SDinh Nguyen 
148960bb8a8aSMarek Vasut /**
149060bb8a8aSMarek Vasut  * rw_mgr_incr_vfifo() - Increase VFIFO value
149160bb8a8aSMarek Vasut  * @grp:	Read/Write group
149260bb8a8aSMarek Vasut  *
149360bb8a8aSMarek Vasut  * Increase VFIFO value.
149460bb8a8aSMarek Vasut  */
14958c887b6eSMarek Vasut static void rw_mgr_incr_vfifo(const u32 grp)
14963da42859SDinh Nguyen {
14971273dd9eSMarek Vasut 	writel(grp, &phy_mgr_cmd->inc_vfifo_hard_phy);
14983da42859SDinh Nguyen }
14993da42859SDinh Nguyen 
150060bb8a8aSMarek Vasut /**
150160bb8a8aSMarek Vasut  * rw_mgr_decr_vfifo() - Decrease VFIFO value
150260bb8a8aSMarek Vasut  * @grp:	Read/Write group
150360bb8a8aSMarek Vasut  *
150460bb8a8aSMarek Vasut  * Decrease VFIFO value.
150560bb8a8aSMarek Vasut  */
15068c887b6eSMarek Vasut static void rw_mgr_decr_vfifo(const u32 grp)
15073da42859SDinh Nguyen {
150860bb8a8aSMarek Vasut 	u32 i;
15093da42859SDinh Nguyen 
15103da42859SDinh Nguyen 	for (i = 0; i < VFIFO_SIZE - 1; i++)
15118c887b6eSMarek Vasut 		rw_mgr_incr_vfifo(grp);
15123da42859SDinh Nguyen }
15133da42859SDinh Nguyen 
1514d145ca9fSMarek Vasut /**
1515d145ca9fSMarek Vasut  * find_vfifo_failing_read() - Push VFIFO to get a failing read
1516d145ca9fSMarek Vasut  * @grp:	Read/Write group
1517d145ca9fSMarek Vasut  *
1518d145ca9fSMarek Vasut  * Push VFIFO until a failing read happens.
1519d145ca9fSMarek Vasut  */
1520d145ca9fSMarek Vasut static int find_vfifo_failing_read(const u32 grp)
15213da42859SDinh Nguyen {
152296df6036SMarek Vasut 	u32 v, ret, fail_cnt = 0;
15233da42859SDinh Nguyen 
15248c887b6eSMarek Vasut 	for (v = 0; v < VFIFO_SIZE; v++) {
1525d145ca9fSMarek Vasut 		debug_cond(DLEVEL == 2, "%s:%d: vfifo %u\n",
15263da42859SDinh Nguyen 			   __func__, __LINE__, v);
1527d145ca9fSMarek Vasut 		ret = rw_mgr_mem_calibrate_read_test_all_ranks(grp, 1,
152896df6036SMarek Vasut 						PASS_ONE_BIT, 0);
1529d145ca9fSMarek Vasut 		if (!ret) {
15303da42859SDinh Nguyen 			fail_cnt++;
15313da42859SDinh Nguyen 
15323da42859SDinh Nguyen 			if (fail_cnt == 2)
1533d145ca9fSMarek Vasut 				return v;
15343da42859SDinh Nguyen 		}
15353da42859SDinh Nguyen 
1536d145ca9fSMarek Vasut 		/* Fiddle with FIFO. */
15378c887b6eSMarek Vasut 		rw_mgr_incr_vfifo(grp);
15383da42859SDinh Nguyen 	}
15393da42859SDinh Nguyen 
1540d145ca9fSMarek Vasut 	/* No failing read found! Something must have gone wrong. */
1541d145ca9fSMarek Vasut 	debug_cond(DLEVEL == 2, "%s:%d: vfifo failed\n", __func__, __LINE__);
15423da42859SDinh Nguyen 	return 0;
15433da42859SDinh Nguyen }
15443da42859SDinh Nguyen 
1545192d6f9fSMarek Vasut /**
154652e8f217SMarek Vasut  * sdr_find_phase_delay() - Find DQS enable phase or delay
154752e8f217SMarek Vasut  * @working:	If 1, look for working phase/delay, if 0, look for non-working
154852e8f217SMarek Vasut  * @delay:	If 1, look for delay, if 0, look for phase
154952e8f217SMarek Vasut  * @grp:	Read/Write group
155052e8f217SMarek Vasut  * @work:	Working window position
155152e8f217SMarek Vasut  * @work_inc:	Working window increment
155252e8f217SMarek Vasut  * @pd:		DQS Phase/Delay Iterator
155352e8f217SMarek Vasut  *
155452e8f217SMarek Vasut  * Find working or non-working DQS enable phase setting.
155552e8f217SMarek Vasut  */
155652e8f217SMarek Vasut static int sdr_find_phase_delay(int working, int delay, const u32 grp,
155752e8f217SMarek Vasut 				u32 *work, const u32 work_inc, u32 *pd)
155852e8f217SMarek Vasut {
1559160695d8SMarek Vasut 	const u32 max = delay ? iocfg->dqs_en_delay_max : iocfg->dqs_en_phase_max;
156096df6036SMarek Vasut 	u32 ret;
156152e8f217SMarek Vasut 
156252e8f217SMarek Vasut 	for (; *pd <= max; (*pd)++) {
156352e8f217SMarek Vasut 		if (delay)
156452e8f217SMarek Vasut 			scc_mgr_set_dqs_en_delay_all_ranks(grp, *pd);
156552e8f217SMarek Vasut 		else
156652e8f217SMarek Vasut 			scc_mgr_set_dqs_en_phase_all_ranks(grp, *pd);
156752e8f217SMarek Vasut 
156852e8f217SMarek Vasut 		ret = rw_mgr_mem_calibrate_read_test_all_ranks(grp, 1,
156996df6036SMarek Vasut 					PASS_ONE_BIT, 0);
157052e8f217SMarek Vasut 		if (!working)
157152e8f217SMarek Vasut 			ret = !ret;
157252e8f217SMarek Vasut 
157352e8f217SMarek Vasut 		if (ret)
157452e8f217SMarek Vasut 			return 0;
157552e8f217SMarek Vasut 
157652e8f217SMarek Vasut 		if (work)
157752e8f217SMarek Vasut 			*work += work_inc;
157852e8f217SMarek Vasut 	}
157952e8f217SMarek Vasut 
158052e8f217SMarek Vasut 	return -EINVAL;
158152e8f217SMarek Vasut }
158252e8f217SMarek Vasut /**
1583192d6f9fSMarek Vasut  * sdr_find_phase() - Find DQS enable phase
1584192d6f9fSMarek Vasut  * @working:	If 1, look for working phase, if 0, look for non-working phase
1585192d6f9fSMarek Vasut  * @grp:	Read/Write group
1586192d6f9fSMarek Vasut  * @work:	Working window position
1587192d6f9fSMarek Vasut  * @i:		Iterator
1588192d6f9fSMarek Vasut  * @p:		DQS Phase Iterator
1589192d6f9fSMarek Vasut  *
1590192d6f9fSMarek Vasut  * Find working or non-working DQS enable phase setting.
1591192d6f9fSMarek Vasut  */
15928c887b6eSMarek Vasut static int sdr_find_phase(int working, const u32 grp, u32 *work,
159386a39dc7SMarek Vasut 			  u32 *i, u32 *p)
1594192d6f9fSMarek Vasut {
1595192d6f9fSMarek Vasut 	const u32 end = VFIFO_SIZE + (working ? 0 : 1);
159652e8f217SMarek Vasut 	int ret;
1597192d6f9fSMarek Vasut 
1598192d6f9fSMarek Vasut 	for (; *i < end; (*i)++) {
1599192d6f9fSMarek Vasut 		if (working)
1600192d6f9fSMarek Vasut 			*p = 0;
1601192d6f9fSMarek Vasut 
160252e8f217SMarek Vasut 		ret = sdr_find_phase_delay(working, 0, grp, work,
1603160695d8SMarek Vasut 					   iocfg->delay_per_opa_tap, p);
160452e8f217SMarek Vasut 		if (!ret)
1605192d6f9fSMarek Vasut 			return 0;
1606192d6f9fSMarek Vasut 
1607160695d8SMarek Vasut 		if (*p > iocfg->dqs_en_phase_max) {
1608192d6f9fSMarek Vasut 			/* Fiddle with FIFO. */
16098c887b6eSMarek Vasut 			rw_mgr_incr_vfifo(grp);
1610192d6f9fSMarek Vasut 			if (!working)
1611192d6f9fSMarek Vasut 				*p = 0;
1612192d6f9fSMarek Vasut 		}
1613192d6f9fSMarek Vasut 	}
1614192d6f9fSMarek Vasut 
1615192d6f9fSMarek Vasut 	return -EINVAL;
1616192d6f9fSMarek Vasut }
1617192d6f9fSMarek Vasut 
16184c5e584bSMarek Vasut /**
16194c5e584bSMarek Vasut  * sdr_working_phase() - Find working DQS enable phase
16204c5e584bSMarek Vasut  * @grp:	Read/Write group
16214c5e584bSMarek Vasut  * @work_bgn:	Working window start position
16224c5e584bSMarek Vasut  * @d:		dtaps output value
16234c5e584bSMarek Vasut  * @p:		DQS Phase Iterator
16244c5e584bSMarek Vasut  * @i:		Iterator
16254c5e584bSMarek Vasut  *
16264c5e584bSMarek Vasut  * Find working DQS enable phase setting.
16274c5e584bSMarek Vasut  */
16288c887b6eSMarek Vasut static int sdr_working_phase(const u32 grp, u32 *work_bgn, u32 *d,
16294c5e584bSMarek Vasut 			     u32 *p, u32 *i)
16303da42859SDinh Nguyen {
1631160695d8SMarek Vasut 	const u32 dtaps_per_ptap = iocfg->delay_per_opa_tap /
1632160695d8SMarek Vasut 				   iocfg->delay_per_dqs_en_dchain_tap;
1633192d6f9fSMarek Vasut 	int ret;
16343da42859SDinh Nguyen 
1635192d6f9fSMarek Vasut 	*work_bgn = 0;
1636192d6f9fSMarek Vasut 
1637192d6f9fSMarek Vasut 	for (*d = 0; *d <= dtaps_per_ptap; (*d)++) {
1638192d6f9fSMarek Vasut 		*i = 0;
1639521fe39cSMarek Vasut 		scc_mgr_set_dqs_en_delay_all_ranks(grp, *d);
16408c887b6eSMarek Vasut 		ret = sdr_find_phase(1, grp, work_bgn, i, p);
1641192d6f9fSMarek Vasut 		if (!ret)
1642192d6f9fSMarek Vasut 			return 0;
1643160695d8SMarek Vasut 		*work_bgn += iocfg->delay_per_dqs_en_dchain_tap;
16443da42859SDinh Nguyen 	}
16453da42859SDinh Nguyen 
164638ed6922SMarek Vasut 	/* Cannot find working solution */
1647192d6f9fSMarek Vasut 	debug_cond(DLEVEL == 2, "%s:%d find_dqs_en_phase: no vfifo/ptap/dtap\n",
1648192d6f9fSMarek Vasut 		   __func__, __LINE__);
1649192d6f9fSMarek Vasut 	return -EINVAL;
16503da42859SDinh Nguyen }
16513da42859SDinh Nguyen 
16524c5e584bSMarek Vasut /**
16534c5e584bSMarek Vasut  * sdr_backup_phase() - Find DQS enable backup phase
16544c5e584bSMarek Vasut  * @grp:	Read/Write group
16554c5e584bSMarek Vasut  * @work_bgn:	Working window start position
16564c5e584bSMarek Vasut  * @p:		DQS Phase Iterator
16574c5e584bSMarek Vasut  *
16584c5e584bSMarek Vasut  * Find DQS enable backup phase setting.
16594c5e584bSMarek Vasut  */
16608c887b6eSMarek Vasut static void sdr_backup_phase(const u32 grp, u32 *work_bgn, u32 *p)
16613da42859SDinh Nguyen {
166296df6036SMarek Vasut 	u32 tmp_delay, d;
16634c5e584bSMarek Vasut 	int ret;
16643da42859SDinh Nguyen 
16653da42859SDinh Nguyen 	/* Special case code for backing up a phase */
16663da42859SDinh Nguyen 	if (*p == 0) {
1667160695d8SMarek Vasut 		*p = iocfg->dqs_en_phase_max;
16688c887b6eSMarek Vasut 		rw_mgr_decr_vfifo(grp);
16693da42859SDinh Nguyen 	} else {
16703da42859SDinh Nguyen 		(*p)--;
16713da42859SDinh Nguyen 	}
1672160695d8SMarek Vasut 	tmp_delay = *work_bgn - iocfg->delay_per_opa_tap;
1673521fe39cSMarek Vasut 	scc_mgr_set_dqs_en_phase_all_ranks(grp, *p);
16743da42859SDinh Nguyen 
1675160695d8SMarek Vasut 	for (d = 0; d <= iocfg->dqs_en_delay_max && tmp_delay < *work_bgn; d++) {
167649891df6SMarek Vasut 		scc_mgr_set_dqs_en_delay_all_ranks(grp, d);
16773da42859SDinh Nguyen 
16784c5e584bSMarek Vasut 		ret = rw_mgr_mem_calibrate_read_test_all_ranks(grp, 1,
167996df6036SMarek Vasut 					PASS_ONE_BIT, 0);
16804c5e584bSMarek Vasut 		if (ret) {
16813da42859SDinh Nguyen 			*work_bgn = tmp_delay;
16823da42859SDinh Nguyen 			break;
16833da42859SDinh Nguyen 		}
168449891df6SMarek Vasut 
1685160695d8SMarek Vasut 		tmp_delay += iocfg->delay_per_dqs_en_dchain_tap;
16863da42859SDinh Nguyen 	}
16873da42859SDinh Nguyen 
16884c5e584bSMarek Vasut 	/* Restore VFIFO to old state before we decremented it (if needed). */
16893da42859SDinh Nguyen 	(*p)++;
1690160695d8SMarek Vasut 	if (*p > iocfg->dqs_en_phase_max) {
16913da42859SDinh Nguyen 		*p = 0;
16928c887b6eSMarek Vasut 		rw_mgr_incr_vfifo(grp);
16933da42859SDinh Nguyen 	}
16943da42859SDinh Nguyen 
1695521fe39cSMarek Vasut 	scc_mgr_set_dqs_en_delay_all_ranks(grp, 0);
16963da42859SDinh Nguyen }
16973da42859SDinh Nguyen 
16984c5e584bSMarek Vasut /**
16994c5e584bSMarek Vasut  * sdr_nonworking_phase() - Find non-working DQS enable phase
17004c5e584bSMarek Vasut  * @grp:	Read/Write group
17014c5e584bSMarek Vasut  * @work_end:	Working window end position
17024c5e584bSMarek Vasut  * @p:		DQS Phase Iterator
17034c5e584bSMarek Vasut  * @i:		Iterator
17044c5e584bSMarek Vasut  *
17054c5e584bSMarek Vasut  * Find non-working DQS enable phase setting.
17064c5e584bSMarek Vasut  */
17078c887b6eSMarek Vasut static int sdr_nonworking_phase(const u32 grp, u32 *work_end, u32 *p, u32 *i)
17083da42859SDinh Nguyen {
1709192d6f9fSMarek Vasut 	int ret;
17103da42859SDinh Nguyen 
17113da42859SDinh Nguyen 	(*p)++;
1712160695d8SMarek Vasut 	*work_end += iocfg->delay_per_opa_tap;
1713160695d8SMarek Vasut 	if (*p > iocfg->dqs_en_phase_max) {
1714192d6f9fSMarek Vasut 		/* Fiddle with FIFO. */
17153da42859SDinh Nguyen 		*p = 0;
17168c887b6eSMarek Vasut 		rw_mgr_incr_vfifo(grp);
17173da42859SDinh Nguyen 	}
17183da42859SDinh Nguyen 
17198c887b6eSMarek Vasut 	ret = sdr_find_phase(0, grp, work_end, i, p);
1720192d6f9fSMarek Vasut 	if (ret) {
172138ed6922SMarek Vasut 		/* Cannot see edge of failing read. */
1722192d6f9fSMarek Vasut 		debug_cond(DLEVEL == 2, "%s:%d: end: failed\n",
1723192d6f9fSMarek Vasut 			   __func__, __LINE__);
1724192d6f9fSMarek Vasut 	}
1725192d6f9fSMarek Vasut 
1726192d6f9fSMarek Vasut 	return ret;
17273da42859SDinh Nguyen }
17283da42859SDinh Nguyen 
17290a13a0fbSMarek Vasut /**
17300a13a0fbSMarek Vasut  * sdr_find_window_center() - Find center of the working DQS window.
17310a13a0fbSMarek Vasut  * @grp:	Read/Write group
17320a13a0fbSMarek Vasut  * @work_bgn:	First working settings
17330a13a0fbSMarek Vasut  * @work_end:	Last working settings
17340a13a0fbSMarek Vasut  *
17350a13a0fbSMarek Vasut  * Find center of the working DQS enable window.
17360a13a0fbSMarek Vasut  */
17370a13a0fbSMarek Vasut static int sdr_find_window_center(const u32 grp, const u32 work_bgn,
17388c887b6eSMarek Vasut 				  const u32 work_end)
17393da42859SDinh Nguyen {
174096df6036SMarek Vasut 	u32 work_mid;
17413da42859SDinh Nguyen 	int tmp_delay = 0;
174228fd242aSMarek Vasut 	int i, p, d;
17433da42859SDinh Nguyen 
174428fd242aSMarek Vasut 	work_mid = (work_bgn + work_end) / 2;
17453da42859SDinh Nguyen 
17463da42859SDinh Nguyen 	debug_cond(DLEVEL == 2, "work_bgn=%d work_end=%d work_mid=%d\n",
174728fd242aSMarek Vasut 		   work_bgn, work_end, work_mid);
17483da42859SDinh Nguyen 	/* Get the middle delay to be less than a VFIFO delay */
1749160695d8SMarek Vasut 	tmp_delay = (iocfg->dqs_en_phase_max + 1) * iocfg->delay_per_opa_tap;
175028fd242aSMarek Vasut 
17513da42859SDinh Nguyen 	debug_cond(DLEVEL == 2, "vfifo ptap delay %d\n", tmp_delay);
1752cbb0b7e0SMarek Vasut 	work_mid %= tmp_delay;
175328fd242aSMarek Vasut 	debug_cond(DLEVEL == 2, "new work_mid %d\n", work_mid);
17543da42859SDinh Nguyen 
1755160695d8SMarek Vasut 	tmp_delay = rounddown(work_mid, iocfg->delay_per_opa_tap);
1756160695d8SMarek Vasut 	if (tmp_delay > iocfg->dqs_en_phase_max * iocfg->delay_per_opa_tap)
1757160695d8SMarek Vasut 		tmp_delay = iocfg->dqs_en_phase_max * iocfg->delay_per_opa_tap;
1758160695d8SMarek Vasut 	p = tmp_delay / iocfg->delay_per_opa_tap;
17593da42859SDinh Nguyen 
1760cbb0b7e0SMarek Vasut 	debug_cond(DLEVEL == 2, "new p %d, tmp_delay=%d\n", p, tmp_delay);
1761cbb0b7e0SMarek Vasut 
1762160695d8SMarek Vasut 	d = DIV_ROUND_UP(work_mid - tmp_delay, iocfg->delay_per_dqs_en_dchain_tap);
1763160695d8SMarek Vasut 	if (d > iocfg->dqs_en_delay_max)
1764160695d8SMarek Vasut 		d = iocfg->dqs_en_delay_max;
1765160695d8SMarek Vasut 	tmp_delay += d * iocfg->delay_per_dqs_en_dchain_tap;
1766cbb0b7e0SMarek Vasut 
176728fd242aSMarek Vasut 	debug_cond(DLEVEL == 2, "new d %d, tmp_delay=%d\n", d, tmp_delay);
176828fd242aSMarek Vasut 
1769cbb0b7e0SMarek Vasut 	scc_mgr_set_dqs_en_phase_all_ranks(grp, p);
177028fd242aSMarek Vasut 	scc_mgr_set_dqs_en_delay_all_ranks(grp, d);
17713da42859SDinh Nguyen 
17723da42859SDinh Nguyen 	/*
17733da42859SDinh Nguyen 	 * push vfifo until we can successfully calibrate. We can do this
17743da42859SDinh Nguyen 	 * because the largest possible margin in 1 VFIFO cycle.
17753da42859SDinh Nguyen 	 */
17763da42859SDinh Nguyen 	for (i = 0; i < VFIFO_SIZE; i++) {
17778c887b6eSMarek Vasut 		debug_cond(DLEVEL == 2, "find_dqs_en_phase: center\n");
177828fd242aSMarek Vasut 		if (rw_mgr_mem_calibrate_read_test_all_ranks(grp, 1,
17793da42859SDinh Nguyen 							     PASS_ONE_BIT,
178096df6036SMarek Vasut 							     0)) {
178128fd242aSMarek Vasut 			debug_cond(DLEVEL == 2,
17828c887b6eSMarek Vasut 				   "%s:%d center: found: ptap=%u dtap=%u\n",
17838c887b6eSMarek Vasut 				   __func__, __LINE__, p, d);
17840a13a0fbSMarek Vasut 			return 0;
17853da42859SDinh Nguyen 		}
17860a13a0fbSMarek Vasut 
17870a13a0fbSMarek Vasut 		/* Fiddle with FIFO. */
17888c887b6eSMarek Vasut 		rw_mgr_incr_vfifo(grp);
17890a13a0fbSMarek Vasut 	}
17900a13a0fbSMarek Vasut 
17910a13a0fbSMarek Vasut 	debug_cond(DLEVEL == 2, "%s:%d center: failed.\n",
17920a13a0fbSMarek Vasut 		   __func__, __LINE__);
17930a13a0fbSMarek Vasut 	return -EINVAL;
17943da42859SDinh Nguyen }
17953da42859SDinh Nguyen 
179633756893SMarek Vasut /**
179733756893SMarek Vasut  * rw_mgr_mem_calibrate_vfifo_find_dqs_en_phase() - Find a good DQS enable to use
179833756893SMarek Vasut  * @grp:	Read/Write Group
179933756893SMarek Vasut  *
180033756893SMarek Vasut  * Find a good DQS enable to use.
180133756893SMarek Vasut  */
1802914546e7SMarek Vasut static int rw_mgr_mem_calibrate_vfifo_find_dqs_en_phase(const u32 grp)
18033da42859SDinh Nguyen {
18045735540fSMarek Vasut 	u32 d, p, i;
18055735540fSMarek Vasut 	u32 dtaps_per_ptap;
18065735540fSMarek Vasut 	u32 work_bgn, work_end;
18075735540fSMarek Vasut 	u32 found_passing_read, found_failing_read, initial_failing_dtap;
18085735540fSMarek Vasut 	int ret;
18093da42859SDinh Nguyen 
18103da42859SDinh Nguyen 	debug("%s:%d %u\n", __func__, __LINE__, grp);
18113da42859SDinh Nguyen 
18123da42859SDinh Nguyen 	reg_file_set_sub_stage(CAL_SUBSTAGE_VFIFO_CENTER);
18133da42859SDinh Nguyen 
18143da42859SDinh Nguyen 	scc_mgr_set_dqs_en_delay_all_ranks(grp, 0);
18153da42859SDinh Nguyen 	scc_mgr_set_dqs_en_phase_all_ranks(grp, 0);
18163da42859SDinh Nguyen 
18172f3589caSMarek Vasut 	/* Step 0: Determine number of delay taps for each phase tap. */
1818160695d8SMarek Vasut 	dtaps_per_ptap = iocfg->delay_per_opa_tap / iocfg->delay_per_dqs_en_dchain_tap;
18193da42859SDinh Nguyen 
18202f3589caSMarek Vasut 	/* Step 1: First push vfifo until we get a failing read. */
1821d145ca9fSMarek Vasut 	find_vfifo_failing_read(grp);
18223da42859SDinh Nguyen 
18232f3589caSMarek Vasut 	/* Step 2: Find first working phase, increment in ptaps. */
18243da42859SDinh Nguyen 	work_bgn = 0;
1825914546e7SMarek Vasut 	ret = sdr_working_phase(grp, &work_bgn, &d, &p, &i);
1826914546e7SMarek Vasut 	if (ret)
1827914546e7SMarek Vasut 		return ret;
18283da42859SDinh Nguyen 
18293da42859SDinh Nguyen 	work_end = work_bgn;
18303da42859SDinh Nguyen 
18313da42859SDinh Nguyen 	/*
18322f3589caSMarek Vasut 	 * If d is 0 then the working window covers a phase tap and we can
18332f3589caSMarek Vasut 	 * follow the old procedure. Otherwise, we've found the beginning
18343da42859SDinh Nguyen 	 * and we need to increment the dtaps until we find the end.
18353da42859SDinh Nguyen 	 */
18363da42859SDinh Nguyen 	if (d == 0) {
18372f3589caSMarek Vasut 		/*
18382f3589caSMarek Vasut 		 * Step 3a: If we have room, back off by one and
18392f3589caSMarek Vasut 		 *          increment in dtaps.
18402f3589caSMarek Vasut 		 */
18418c887b6eSMarek Vasut 		sdr_backup_phase(grp, &work_bgn, &p);
18423da42859SDinh Nguyen 
18432f3589caSMarek Vasut 		/*
18442f3589caSMarek Vasut 		 * Step 4a: go forward from working phase to non working
18452f3589caSMarek Vasut 		 * phase, increment in ptaps.
18462f3589caSMarek Vasut 		 */
1847914546e7SMarek Vasut 		ret = sdr_nonworking_phase(grp, &work_end, &p, &i);
1848914546e7SMarek Vasut 		if (ret)
1849914546e7SMarek Vasut 			return ret;
18503da42859SDinh Nguyen 
18512f3589caSMarek Vasut 		/* Step 5a: Back off one from last, increment in dtaps. */
18523da42859SDinh Nguyen 
18533da42859SDinh Nguyen 		/* Special case code for backing up a phase */
18543da42859SDinh Nguyen 		if (p == 0) {
1855160695d8SMarek Vasut 			p = iocfg->dqs_en_phase_max;
18568c887b6eSMarek Vasut 			rw_mgr_decr_vfifo(grp);
18573da42859SDinh Nguyen 		} else {
18583da42859SDinh Nguyen 			p = p - 1;
18593da42859SDinh Nguyen 		}
18603da42859SDinh Nguyen 
1861160695d8SMarek Vasut 		work_end -= iocfg->delay_per_opa_tap;
18623da42859SDinh Nguyen 		scc_mgr_set_dqs_en_phase_all_ranks(grp, p);
18633da42859SDinh Nguyen 
18643da42859SDinh Nguyen 		d = 0;
18653da42859SDinh Nguyen 
18662f3589caSMarek Vasut 		debug_cond(DLEVEL == 2, "%s:%d p: ptap=%u\n",
18672f3589caSMarek Vasut 			   __func__, __LINE__, p);
18683da42859SDinh Nguyen 	}
18693da42859SDinh Nguyen 
18702f3589caSMarek Vasut 	/* The dtap increment to find the failing edge is done here. */
187152e8f217SMarek Vasut 	sdr_find_phase_delay(0, 1, grp, &work_end,
1872160695d8SMarek Vasut 			     iocfg->delay_per_dqs_en_dchain_tap, &d);
18733da42859SDinh Nguyen 
18743da42859SDinh Nguyen 	/* Go back to working dtap */
18753da42859SDinh Nguyen 	if (d != 0)
1876160695d8SMarek Vasut 		work_end -= iocfg->delay_per_dqs_en_dchain_tap;
18773da42859SDinh Nguyen 
18782f3589caSMarek Vasut 	debug_cond(DLEVEL == 2,
18792f3589caSMarek Vasut 		   "%s:%d p/d: ptap=%u dtap=%u end=%u\n",
18802f3589caSMarek Vasut 		   __func__, __LINE__, p, d - 1, work_end);
18813da42859SDinh Nguyen 
18823da42859SDinh Nguyen 	if (work_end < work_bgn) {
18833da42859SDinh Nguyen 		/* nil range */
18842f3589caSMarek Vasut 		debug_cond(DLEVEL == 2, "%s:%d end-2: failed\n",
18852f3589caSMarek Vasut 			   __func__, __LINE__);
1886914546e7SMarek Vasut 		return -EINVAL;
18873da42859SDinh Nguyen 	}
18883da42859SDinh Nguyen 
18892f3589caSMarek Vasut 	debug_cond(DLEVEL == 2, "%s:%d found range [%u,%u]\n",
18903da42859SDinh Nguyen 		   __func__, __LINE__, work_bgn, work_end);
18913da42859SDinh Nguyen 
18923da42859SDinh Nguyen 	/*
18932f3589caSMarek Vasut 	 * We need to calculate the number of dtaps that equal a ptap.
18942f3589caSMarek Vasut 	 * To do that we'll back up a ptap and re-find the edge of the
18952f3589caSMarek Vasut 	 * window using dtaps
18963da42859SDinh Nguyen 	 */
18972f3589caSMarek Vasut 	debug_cond(DLEVEL == 2, "%s:%d calculate dtaps_per_ptap for tracking\n",
18982f3589caSMarek Vasut 		   __func__, __LINE__);
18993da42859SDinh Nguyen 
19003da42859SDinh Nguyen 	/* Special case code for backing up a phase */
19013da42859SDinh Nguyen 	if (p == 0) {
1902160695d8SMarek Vasut 		p = iocfg->dqs_en_phase_max;
19038c887b6eSMarek Vasut 		rw_mgr_decr_vfifo(grp);
19042f3589caSMarek Vasut 		debug_cond(DLEVEL == 2, "%s:%d backedup cycle/phase: p=%u\n",
19052f3589caSMarek Vasut 			   __func__, __LINE__, p);
19063da42859SDinh Nguyen 	} else {
19073da42859SDinh Nguyen 		p = p - 1;
19082f3589caSMarek Vasut 		debug_cond(DLEVEL == 2, "%s:%d backedup phase only: p=%u",
19092f3589caSMarek Vasut 			   __func__, __LINE__, p);
19103da42859SDinh Nguyen 	}
19113da42859SDinh Nguyen 
19123da42859SDinh Nguyen 	scc_mgr_set_dqs_en_phase_all_ranks(grp, p);
19133da42859SDinh Nguyen 
19143da42859SDinh Nguyen 	/*
19153da42859SDinh Nguyen 	 * Increase dtap until we first see a passing read (in case the
19162f3589caSMarek Vasut 	 * window is smaller than a ptap), and then a failing read to
19172f3589caSMarek Vasut 	 * mark the edge of the window again.
19183da42859SDinh Nguyen 	 */
19193da42859SDinh Nguyen 
19202f3589caSMarek Vasut 	/* Find a passing read. */
19212f3589caSMarek Vasut 	debug_cond(DLEVEL == 2, "%s:%d find passing read\n",
19223da42859SDinh Nguyen 		   __func__, __LINE__);
192352e8f217SMarek Vasut 
19243da42859SDinh Nguyen 	initial_failing_dtap = d;
19253da42859SDinh Nguyen 
192652e8f217SMarek Vasut 	found_passing_read = !sdr_find_phase_delay(1, 1, grp, NULL, 0, &d);
19273da42859SDinh Nguyen 	if (found_passing_read) {
19282f3589caSMarek Vasut 		/* Find a failing read. */
19292f3589caSMarek Vasut 		debug_cond(DLEVEL == 2, "%s:%d find failing read\n",
19302f3589caSMarek Vasut 			   __func__, __LINE__);
193152e8f217SMarek Vasut 		d++;
193252e8f217SMarek Vasut 		found_failing_read = !sdr_find_phase_delay(0, 1, grp, NULL, 0,
193352e8f217SMarek Vasut 							   &d);
19343da42859SDinh Nguyen 	} else {
19352f3589caSMarek Vasut 		debug_cond(DLEVEL == 1,
19362f3589caSMarek Vasut 			   "%s:%d failed to calculate dtaps per ptap. Fall back on static value\n",
19372f3589caSMarek Vasut 			   __func__, __LINE__);
19383da42859SDinh Nguyen 	}
19393da42859SDinh Nguyen 
19403da42859SDinh Nguyen 	/*
19413da42859SDinh Nguyen 	 * The dynamically calculated dtaps_per_ptap is only valid if we
19423da42859SDinh Nguyen 	 * found a passing/failing read. If we didn't, it means d hit the max
1943160695d8SMarek Vasut 	 * (iocfg->dqs_en_delay_max). Otherwise, dtaps_per_ptap retains its
19443da42859SDinh Nguyen 	 * statically calculated value.
19453da42859SDinh Nguyen 	 */
19463da42859SDinh Nguyen 	if (found_passing_read && found_failing_read)
19473da42859SDinh Nguyen 		dtaps_per_ptap = d - initial_failing_dtap;
19483da42859SDinh Nguyen 
19491273dd9eSMarek Vasut 	writel(dtaps_per_ptap, &sdr_reg_file->dtaps_per_ptap);
19502f3589caSMarek Vasut 	debug_cond(DLEVEL == 2, "%s:%d dtaps_per_ptap=%u - %u = %u",
19512f3589caSMarek Vasut 		   __func__, __LINE__, d, initial_failing_dtap, dtaps_per_ptap);
19523da42859SDinh Nguyen 
19532f3589caSMarek Vasut 	/* Step 6: Find the centre of the window. */
1954914546e7SMarek Vasut 	ret = sdr_find_window_center(grp, work_bgn, work_end);
19553da42859SDinh Nguyen 
1956914546e7SMarek Vasut 	return ret;
19573da42859SDinh Nguyen }
19583da42859SDinh Nguyen 
1959c4907898SMarek Vasut /**
1960901dc36eSMarek Vasut  * search_stop_check() - Check if the detected edge is valid
1961901dc36eSMarek Vasut  * @write:		Perform read (Stage 2) or write (Stage 3) calibration
1962901dc36eSMarek Vasut  * @d:			DQS delay
1963901dc36eSMarek Vasut  * @rank_bgn:		Rank number
1964901dc36eSMarek Vasut  * @write_group:	Write Group
1965901dc36eSMarek Vasut  * @read_group:		Read Group
1966901dc36eSMarek Vasut  * @bit_chk:		Resulting bit mask after the test
1967901dc36eSMarek Vasut  * @sticky_bit_chk:	Resulting sticky bit mask after the test
1968901dc36eSMarek Vasut  * @use_read_test:	Perform read test
1969901dc36eSMarek Vasut  *
1970901dc36eSMarek Vasut  * Test if the found edge is valid.
1971901dc36eSMarek Vasut  */
1972901dc36eSMarek Vasut static u32 search_stop_check(const int write, const int d, const int rank_bgn,
1973901dc36eSMarek Vasut 			     const u32 write_group, const u32 read_group,
1974901dc36eSMarek Vasut 			     u32 *bit_chk, u32 *sticky_bit_chk,
1975901dc36eSMarek Vasut 			     const u32 use_read_test)
1976901dc36eSMarek Vasut {
19771fa0c8c4SMarek Vasut 	const u32 ratio = rwcfg->mem_if_read_dqs_width /
19781fa0c8c4SMarek Vasut 			  rwcfg->mem_if_write_dqs_width;
1979901dc36eSMarek Vasut 	const u32 correct_mask = write ? param->write_correct_mask :
1980901dc36eSMarek Vasut 					 param->read_correct_mask;
19811fa0c8c4SMarek Vasut 	const u32 per_dqs = write ? rwcfg->mem_dq_per_write_dqs :
19821fa0c8c4SMarek Vasut 				    rwcfg->mem_dq_per_read_dqs;
1983901dc36eSMarek Vasut 	u32 ret;
1984901dc36eSMarek Vasut 	/*
1985901dc36eSMarek Vasut 	 * Stop searching when the read test doesn't pass AND when
1986901dc36eSMarek Vasut 	 * we've seen a passing read on every bit.
1987901dc36eSMarek Vasut 	 */
1988901dc36eSMarek Vasut 	if (write) {			/* WRITE-ONLY */
1989901dc36eSMarek Vasut 		ret = !rw_mgr_mem_calibrate_write_test(rank_bgn, write_group,
1990901dc36eSMarek Vasut 							 0, PASS_ONE_BIT,
1991901dc36eSMarek Vasut 							 bit_chk, 0);
1992901dc36eSMarek Vasut 	} else if (use_read_test) {	/* READ-ONLY */
1993901dc36eSMarek Vasut 		ret = !rw_mgr_mem_calibrate_read_test(rank_bgn, read_group,
1994901dc36eSMarek Vasut 							NUM_READ_PB_TESTS,
1995901dc36eSMarek Vasut 							PASS_ONE_BIT, bit_chk,
1996901dc36eSMarek Vasut 							0, 0);
1997901dc36eSMarek Vasut 	} else {			/* READ-ONLY */
1998901dc36eSMarek Vasut 		rw_mgr_mem_calibrate_write_test(rank_bgn, write_group, 0,
1999901dc36eSMarek Vasut 						PASS_ONE_BIT, bit_chk, 0);
2000901dc36eSMarek Vasut 		*bit_chk = *bit_chk >> (per_dqs *
2001901dc36eSMarek Vasut 			(read_group - (write_group * ratio)));
2002901dc36eSMarek Vasut 		ret = (*bit_chk == 0);
2003901dc36eSMarek Vasut 	}
2004901dc36eSMarek Vasut 	*sticky_bit_chk = *sticky_bit_chk | *bit_chk;
2005901dc36eSMarek Vasut 	ret = ret && (*sticky_bit_chk == correct_mask);
2006901dc36eSMarek Vasut 	debug_cond(DLEVEL == 2,
2007901dc36eSMarek Vasut 		   "%s:%d center(left): dtap=%u => %u == %u && %u",
2008901dc36eSMarek Vasut 		   __func__, __LINE__, d,
2009901dc36eSMarek Vasut 		   *sticky_bit_chk, correct_mask, ret);
2010901dc36eSMarek Vasut 	return ret;
2011901dc36eSMarek Vasut }
2012901dc36eSMarek Vasut 
2013901dc36eSMarek Vasut /**
201471120773SMarek Vasut  * search_left_edge() - Find left edge of DQ/DQS working phase
201571120773SMarek Vasut  * @write:		Perform read (Stage 2) or write (Stage 3) calibration
201671120773SMarek Vasut  * @rank_bgn:		Rank number
201771120773SMarek Vasut  * @write_group:	Write Group
201871120773SMarek Vasut  * @read_group:		Read Group
201971120773SMarek Vasut  * @test_bgn:		Rank number to begin the test
202071120773SMarek Vasut  * @sticky_bit_chk:	Resulting sticky bit mask after the test
202171120773SMarek Vasut  * @left_edge:		Left edge of the DQ/DQS phase
202271120773SMarek Vasut  * @right_edge:		Right edge of the DQ/DQS phase
202371120773SMarek Vasut  * @use_read_test:	Perform read test
202471120773SMarek Vasut  *
202571120773SMarek Vasut  * Find left edge of DQ/DQS working phase.
202671120773SMarek Vasut  */
202771120773SMarek Vasut static void search_left_edge(const int write, const int rank_bgn,
202871120773SMarek Vasut 	const u32 write_group, const u32 read_group, const u32 test_bgn,
20290c4be198SMarek Vasut 	u32 *sticky_bit_chk,
203071120773SMarek Vasut 	int *left_edge, int *right_edge, const u32 use_read_test)
203171120773SMarek Vasut {
2032160695d8SMarek Vasut 	const u32 delay_max = write ? iocfg->io_out1_delay_max : iocfg->io_in_delay_max;
2033160695d8SMarek Vasut 	const u32 dqs_max = write ? iocfg->io_out1_delay_max : iocfg->dqs_in_delay_max;
20341fa0c8c4SMarek Vasut 	const u32 per_dqs = write ? rwcfg->mem_dq_per_write_dqs :
20351fa0c8c4SMarek Vasut 				    rwcfg->mem_dq_per_read_dqs;
20360c4be198SMarek Vasut 	u32 stop, bit_chk;
203771120773SMarek Vasut 	int i, d;
203871120773SMarek Vasut 
203971120773SMarek Vasut 	for (d = 0; d <= dqs_max; d++) {
204071120773SMarek Vasut 		if (write)
204171120773SMarek Vasut 			scc_mgr_apply_group_dq_out1_delay(d);
204271120773SMarek Vasut 		else
204371120773SMarek Vasut 			scc_mgr_apply_group_dq_in_delay(test_bgn, d);
204471120773SMarek Vasut 
204571120773SMarek Vasut 		writel(0, &sdr_scc_mgr->update);
204671120773SMarek Vasut 
2047901dc36eSMarek Vasut 		stop = search_stop_check(write, d, rank_bgn, write_group,
20480c4be198SMarek Vasut 					 read_group, &bit_chk, sticky_bit_chk,
2049901dc36eSMarek Vasut 					 use_read_test);
205071120773SMarek Vasut 		if (stop == 1)
205171120773SMarek Vasut 			break;
205271120773SMarek Vasut 
205371120773SMarek Vasut 		/* stop != 1 */
205471120773SMarek Vasut 		for (i = 0; i < per_dqs; i++) {
20550c4be198SMarek Vasut 			if (bit_chk & 1) {
205671120773SMarek Vasut 				/*
205771120773SMarek Vasut 				 * Remember a passing test as
205871120773SMarek Vasut 				 * the left_edge.
205971120773SMarek Vasut 				 */
206071120773SMarek Vasut 				left_edge[i] = d;
206171120773SMarek Vasut 			} else {
206271120773SMarek Vasut 				/*
206371120773SMarek Vasut 				 * If a left edge has not been seen
206471120773SMarek Vasut 				 * yet, then a future passing test
206571120773SMarek Vasut 				 * will mark this edge as the right
206671120773SMarek Vasut 				 * edge.
206771120773SMarek Vasut 				 */
206871120773SMarek Vasut 				if (left_edge[i] == delay_max + 1)
206971120773SMarek Vasut 					right_edge[i] = -(d + 1);
207071120773SMarek Vasut 			}
20710c4be198SMarek Vasut 			bit_chk >>= 1;
207271120773SMarek Vasut 		}
207371120773SMarek Vasut 	}
207471120773SMarek Vasut 
207571120773SMarek Vasut 	/* Reset DQ delay chains to 0 */
207671120773SMarek Vasut 	if (write)
207771120773SMarek Vasut 		scc_mgr_apply_group_dq_out1_delay(0);
207871120773SMarek Vasut 	else
207971120773SMarek Vasut 		scc_mgr_apply_group_dq_in_delay(test_bgn, 0);
208071120773SMarek Vasut 
208171120773SMarek Vasut 	*sticky_bit_chk = 0;
208271120773SMarek Vasut 	for (i = per_dqs - 1; i >= 0; i--) {
208371120773SMarek Vasut 		debug_cond(DLEVEL == 2,
208471120773SMarek Vasut 			   "%s:%d vfifo_center: left_edge[%u]: %d right_edge[%u]: %d\n",
208571120773SMarek Vasut 			   __func__, __LINE__, i, left_edge[i],
208671120773SMarek Vasut 			   i, right_edge[i]);
208771120773SMarek Vasut 
208871120773SMarek Vasut 		/*
208971120773SMarek Vasut 		 * Check for cases where we haven't found the left edge,
209071120773SMarek Vasut 		 * which makes our assignment of the the right edge invalid.
209171120773SMarek Vasut 		 * Reset it to the illegal value.
209271120773SMarek Vasut 		 */
209371120773SMarek Vasut 		if ((left_edge[i] == delay_max + 1) &&
209471120773SMarek Vasut 		    (right_edge[i] != delay_max + 1)) {
209571120773SMarek Vasut 			right_edge[i] = delay_max + 1;
209671120773SMarek Vasut 			debug_cond(DLEVEL == 2,
209771120773SMarek Vasut 				   "%s:%d vfifo_center: reset right_edge[%u]: %d\n",
209871120773SMarek Vasut 				   __func__, __LINE__, i, right_edge[i]);
209971120773SMarek Vasut 		}
210071120773SMarek Vasut 
210171120773SMarek Vasut 		/*
210271120773SMarek Vasut 		 * Reset sticky bit
210371120773SMarek Vasut 		 * READ: except for bits where we have seen both
210471120773SMarek Vasut 		 *       the left and right edge.
210571120773SMarek Vasut 		 * WRITE: except for bits where we have seen the
210671120773SMarek Vasut 		 *        left edge.
210771120773SMarek Vasut 		 */
210871120773SMarek Vasut 		*sticky_bit_chk <<= 1;
210971120773SMarek Vasut 		if (write) {
211071120773SMarek Vasut 			if (left_edge[i] != delay_max + 1)
211171120773SMarek Vasut 				*sticky_bit_chk |= 1;
211271120773SMarek Vasut 		} else {
211371120773SMarek Vasut 			if ((left_edge[i] != delay_max + 1) &&
211471120773SMarek Vasut 			    (right_edge[i] != delay_max + 1))
211571120773SMarek Vasut 				*sticky_bit_chk |= 1;
211671120773SMarek Vasut 		}
211771120773SMarek Vasut 	}
211871120773SMarek Vasut 
211971120773SMarek Vasut 
212071120773SMarek Vasut }
212171120773SMarek Vasut 
212271120773SMarek Vasut /**
2123c4907898SMarek Vasut  * search_right_edge() - Find right edge of DQ/DQS working phase
2124c4907898SMarek Vasut  * @write:		Perform read (Stage 2) or write (Stage 3) calibration
2125c4907898SMarek Vasut  * @rank_bgn:		Rank number
2126c4907898SMarek Vasut  * @write_group:	Write Group
2127c4907898SMarek Vasut  * @read_group:		Read Group
2128c4907898SMarek Vasut  * @start_dqs:		DQS start phase
2129c4907898SMarek Vasut  * @start_dqs_en:	DQS enable start phase
2130c4907898SMarek Vasut  * @sticky_bit_chk:	Resulting sticky bit mask after the test
2131c4907898SMarek Vasut  * @left_edge:		Left edge of the DQ/DQS phase
2132c4907898SMarek Vasut  * @right_edge:		Right edge of the DQ/DQS phase
2133c4907898SMarek Vasut  * @use_read_test:	Perform read test
2134c4907898SMarek Vasut  *
2135c4907898SMarek Vasut  * Find right edge of DQ/DQS working phase.
2136c4907898SMarek Vasut  */
2137c4907898SMarek Vasut static int search_right_edge(const int write, const int rank_bgn,
2138c4907898SMarek Vasut 	const u32 write_group, const u32 read_group,
2139c4907898SMarek Vasut 	const int start_dqs, const int start_dqs_en,
21400c4be198SMarek Vasut 	u32 *sticky_bit_chk,
2141c4907898SMarek Vasut 	int *left_edge, int *right_edge, const u32 use_read_test)
2142c4907898SMarek Vasut {
2143160695d8SMarek Vasut 	const u32 delay_max = write ? iocfg->io_out1_delay_max : iocfg->io_in_delay_max;
2144160695d8SMarek Vasut 	const u32 dqs_max = write ? iocfg->io_out1_delay_max : iocfg->dqs_in_delay_max;
21451fa0c8c4SMarek Vasut 	const u32 per_dqs = write ? rwcfg->mem_dq_per_write_dqs :
21461fa0c8c4SMarek Vasut 				    rwcfg->mem_dq_per_read_dqs;
21470c4be198SMarek Vasut 	u32 stop, bit_chk;
2148c4907898SMarek Vasut 	int i, d;
2149c4907898SMarek Vasut 
2150c4907898SMarek Vasut 	for (d = 0; d <= dqs_max - start_dqs; d++) {
2151c4907898SMarek Vasut 		if (write) {	/* WRITE-ONLY */
2152c4907898SMarek Vasut 			scc_mgr_apply_group_dqs_io_and_oct_out1(write_group,
2153c4907898SMarek Vasut 								d + start_dqs);
2154c4907898SMarek Vasut 		} else {	/* READ-ONLY */
2155c4907898SMarek Vasut 			scc_mgr_set_dqs_bus_in_delay(read_group, d + start_dqs);
2156160695d8SMarek Vasut 			if (iocfg->shift_dqs_en_when_shift_dqs) {
2157c4907898SMarek Vasut 				uint32_t delay = d + start_dqs_en;
2158160695d8SMarek Vasut 				if (delay > iocfg->dqs_en_delay_max)
2159160695d8SMarek Vasut 					delay = iocfg->dqs_en_delay_max;
2160c4907898SMarek Vasut 				scc_mgr_set_dqs_en_delay(read_group, delay);
2161c4907898SMarek Vasut 			}
2162c4907898SMarek Vasut 			scc_mgr_load_dqs(read_group);
2163c4907898SMarek Vasut 		}
2164c4907898SMarek Vasut 
2165c4907898SMarek Vasut 		writel(0, &sdr_scc_mgr->update);
2166c4907898SMarek Vasut 
2167901dc36eSMarek Vasut 		stop = search_stop_check(write, d, rank_bgn, write_group,
21680c4be198SMarek Vasut 					 read_group, &bit_chk, sticky_bit_chk,
2169901dc36eSMarek Vasut 					 use_read_test);
2170c4907898SMarek Vasut 		if (stop == 1) {
2171c4907898SMarek Vasut 			if (write && (d == 0)) {	/* WRITE-ONLY */
21721fa0c8c4SMarek Vasut 				for (i = 0; i < rwcfg->mem_dq_per_write_dqs; i++) {
2173c4907898SMarek Vasut 					/*
2174c4907898SMarek Vasut 					 * d = 0 failed, but it passed when
2175c4907898SMarek Vasut 					 * testing the left edge, so it must be
2176c4907898SMarek Vasut 					 * marginal, set it to -1
2177c4907898SMarek Vasut 					 */
2178c4907898SMarek Vasut 					if (right_edge[i] == delay_max + 1 &&
2179c4907898SMarek Vasut 					    left_edge[i] != delay_max + 1)
2180c4907898SMarek Vasut 						right_edge[i] = -1;
2181c4907898SMarek Vasut 				}
2182c4907898SMarek Vasut 			}
2183c4907898SMarek Vasut 			break;
2184c4907898SMarek Vasut 		}
2185c4907898SMarek Vasut 
2186c4907898SMarek Vasut 		/* stop != 1 */
2187c4907898SMarek Vasut 		for (i = 0; i < per_dqs; i++) {
21880c4be198SMarek Vasut 			if (bit_chk & 1) {
2189c4907898SMarek Vasut 				/*
2190c4907898SMarek Vasut 				 * Remember a passing test as
2191c4907898SMarek Vasut 				 * the right_edge.
2192c4907898SMarek Vasut 				 */
2193c4907898SMarek Vasut 				right_edge[i] = d;
2194c4907898SMarek Vasut 			} else {
2195c4907898SMarek Vasut 				if (d != 0) {
2196c4907898SMarek Vasut 					/*
2197c4907898SMarek Vasut 					 * If a right edge has not
2198c4907898SMarek Vasut 					 * been seen yet, then a future
2199c4907898SMarek Vasut 					 * passing test will mark this
2200c4907898SMarek Vasut 					 * edge as the left edge.
2201c4907898SMarek Vasut 					 */
2202c4907898SMarek Vasut 					if (right_edge[i] == delay_max + 1)
2203c4907898SMarek Vasut 						left_edge[i] = -(d + 1);
2204c4907898SMarek Vasut 				} else {
2205c4907898SMarek Vasut 					/*
2206c4907898SMarek Vasut 					 * d = 0 failed, but it passed
2207c4907898SMarek Vasut 					 * when testing the left edge,
2208c4907898SMarek Vasut 					 * so it must be marginal, set
2209c4907898SMarek Vasut 					 * it to -1
2210c4907898SMarek Vasut 					 */
2211c4907898SMarek Vasut 					if (right_edge[i] == delay_max + 1 &&
2212c4907898SMarek Vasut 					    left_edge[i] != delay_max + 1)
2213c4907898SMarek Vasut 						right_edge[i] = -1;
2214c4907898SMarek Vasut 					/*
2215c4907898SMarek Vasut 					 * If a right edge has not been
2216c4907898SMarek Vasut 					 * seen yet, then a future
2217c4907898SMarek Vasut 					 * passing test will mark this
2218c4907898SMarek Vasut 					 * edge as the left edge.
2219c4907898SMarek Vasut 					 */
2220c4907898SMarek Vasut 					else if (right_edge[i] == delay_max + 1)
2221c4907898SMarek Vasut 						left_edge[i] = -(d + 1);
2222c4907898SMarek Vasut 				}
2223c4907898SMarek Vasut 			}
2224c4907898SMarek Vasut 
2225c4907898SMarek Vasut 			debug_cond(DLEVEL == 2, "%s:%d center[r,d=%u]: ",
2226c4907898SMarek Vasut 				   __func__, __LINE__, d);
2227c4907898SMarek Vasut 			debug_cond(DLEVEL == 2,
2228c4907898SMarek Vasut 				   "bit_chk_test=%i left_edge[%u]: %d ",
22290c4be198SMarek Vasut 				   bit_chk & 1, i, left_edge[i]);
2230c4907898SMarek Vasut 			debug_cond(DLEVEL == 2, "right_edge[%u]: %d\n", i,
2231c4907898SMarek Vasut 				   right_edge[i]);
22320c4be198SMarek Vasut 			bit_chk >>= 1;
2233c4907898SMarek Vasut 		}
2234c4907898SMarek Vasut 	}
2235c4907898SMarek Vasut 
2236c4907898SMarek Vasut 	/* Check that all bits have a window */
2237c4907898SMarek Vasut 	for (i = 0; i < per_dqs; i++) {
2238c4907898SMarek Vasut 		debug_cond(DLEVEL == 2,
2239c4907898SMarek Vasut 			   "%s:%d write_center: left_edge[%u]: %d right_edge[%u]: %d",
2240c4907898SMarek Vasut 			   __func__, __LINE__, i, left_edge[i],
2241c4907898SMarek Vasut 			   i, right_edge[i]);
2242c4907898SMarek Vasut 		if ((left_edge[i] == dqs_max + 1) ||
2243c4907898SMarek Vasut 		    (right_edge[i] == dqs_max + 1))
2244c4907898SMarek Vasut 			return i + 1;	/* FIXME: If we fail, retval > 0 */
2245c4907898SMarek Vasut 	}
2246c4907898SMarek Vasut 
2247c4907898SMarek Vasut 	return 0;
2248c4907898SMarek Vasut }
2249c4907898SMarek Vasut 
2250afb3eb84SMarek Vasut /**
2251afb3eb84SMarek Vasut  * get_window_mid_index() - Find the best middle setting of DQ/DQS phase
2252afb3eb84SMarek Vasut  * @write:		Perform read (Stage 2) or write (Stage 3) calibration
2253afb3eb84SMarek Vasut  * @left_edge:		Left edge of the DQ/DQS phase
2254afb3eb84SMarek Vasut  * @right_edge:		Right edge of the DQ/DQS phase
2255afb3eb84SMarek Vasut  * @mid_min:		Best DQ/DQS phase middle setting
2256afb3eb84SMarek Vasut  *
2257afb3eb84SMarek Vasut  * Find index and value of the middle of the DQ/DQS working phase.
2258afb3eb84SMarek Vasut  */
2259afb3eb84SMarek Vasut static int get_window_mid_index(const int write, int *left_edge,
2260afb3eb84SMarek Vasut 				int *right_edge, int *mid_min)
2261afb3eb84SMarek Vasut {
22621fa0c8c4SMarek Vasut 	const u32 per_dqs = write ? rwcfg->mem_dq_per_write_dqs :
22631fa0c8c4SMarek Vasut 				    rwcfg->mem_dq_per_read_dqs;
2264afb3eb84SMarek Vasut 	int i, mid, min_index;
2265afb3eb84SMarek Vasut 
2266afb3eb84SMarek Vasut 	/* Find middle of window for each DQ bit */
2267afb3eb84SMarek Vasut 	*mid_min = left_edge[0] - right_edge[0];
2268afb3eb84SMarek Vasut 	min_index = 0;
2269afb3eb84SMarek Vasut 	for (i = 1; i < per_dqs; i++) {
2270afb3eb84SMarek Vasut 		mid = left_edge[i] - right_edge[i];
2271afb3eb84SMarek Vasut 		if (mid < *mid_min) {
2272afb3eb84SMarek Vasut 			*mid_min = mid;
2273afb3eb84SMarek Vasut 			min_index = i;
2274afb3eb84SMarek Vasut 		}
2275afb3eb84SMarek Vasut 	}
2276afb3eb84SMarek Vasut 
2277afb3eb84SMarek Vasut 	/*
2278afb3eb84SMarek Vasut 	 * -mid_min/2 represents the amount that we need to move DQS.
2279afb3eb84SMarek Vasut 	 * If mid_min is odd and positive we'll need to add one to make
2280afb3eb84SMarek Vasut 	 * sure the rounding in further calculations is correct (always
2281afb3eb84SMarek Vasut 	 * bias to the right), so just add 1 for all positive values.
2282afb3eb84SMarek Vasut 	 */
2283afb3eb84SMarek Vasut 	if (*mid_min > 0)
2284afb3eb84SMarek Vasut 		(*mid_min)++;
2285afb3eb84SMarek Vasut 	*mid_min = *mid_min / 2;
2286afb3eb84SMarek Vasut 
2287afb3eb84SMarek Vasut 	debug_cond(DLEVEL == 1, "%s:%d vfifo_center: *mid_min=%d (index=%u)\n",
2288afb3eb84SMarek Vasut 		   __func__, __LINE__, *mid_min, min_index);
2289afb3eb84SMarek Vasut 	return min_index;
2290afb3eb84SMarek Vasut }
2291afb3eb84SMarek Vasut 
2292ffb8b66eSMarek Vasut /**
2293ffb8b66eSMarek Vasut  * center_dq_windows() - Center the DQ/DQS windows
2294ffb8b66eSMarek Vasut  * @write:		Perform read (Stage 2) or write (Stage 3) calibration
2295ffb8b66eSMarek Vasut  * @left_edge:		Left edge of the DQ/DQS phase
2296ffb8b66eSMarek Vasut  * @right_edge:		Right edge of the DQ/DQS phase
2297ffb8b66eSMarek Vasut  * @mid_min:		Adjusted DQ/DQS phase middle setting
2298ffb8b66eSMarek Vasut  * @orig_mid_min:	Original DQ/DQS phase middle setting
2299ffb8b66eSMarek Vasut  * @min_index:		DQ/DQS phase middle setting index
2300ffb8b66eSMarek Vasut  * @test_bgn:		Rank number to begin the test
2301ffb8b66eSMarek Vasut  * @dq_margin:		Amount of shift for the DQ
2302ffb8b66eSMarek Vasut  * @dqs_margin:		Amount of shift for the DQS
2303ffb8b66eSMarek Vasut  *
2304ffb8b66eSMarek Vasut  * Align the DQ/DQS windows in each group.
2305ffb8b66eSMarek Vasut  */
2306ffb8b66eSMarek Vasut static void center_dq_windows(const int write, int *left_edge, int *right_edge,
2307ffb8b66eSMarek Vasut 			      const int mid_min, const int orig_mid_min,
2308ffb8b66eSMarek Vasut 			      const int min_index, const int test_bgn,
2309ffb8b66eSMarek Vasut 			      int *dq_margin, int *dqs_margin)
2310ffb8b66eSMarek Vasut {
2311160695d8SMarek Vasut 	const u32 delay_max = write ? iocfg->io_out1_delay_max : iocfg->io_in_delay_max;
23121fa0c8c4SMarek Vasut 	const u32 per_dqs = write ? rwcfg->mem_dq_per_write_dqs :
23131fa0c8c4SMarek Vasut 				    rwcfg->mem_dq_per_read_dqs;
2314ffb8b66eSMarek Vasut 	const u32 delay_off = write ? SCC_MGR_IO_OUT1_DELAY_OFFSET :
2315ffb8b66eSMarek Vasut 				      SCC_MGR_IO_IN_DELAY_OFFSET;
2316ffb8b66eSMarek Vasut 	const u32 addr = SDR_PHYGRP_SCCGRP_ADDRESS | delay_off;
2317ffb8b66eSMarek Vasut 
2318ffb8b66eSMarek Vasut 	u32 temp_dq_io_delay1, temp_dq_io_delay2;
2319ffb8b66eSMarek Vasut 	int shift_dq, i, p;
2320ffb8b66eSMarek Vasut 
2321ffb8b66eSMarek Vasut 	/* Initialize data for export structures */
2322ffb8b66eSMarek Vasut 	*dqs_margin = delay_max + 1;
2323ffb8b66eSMarek Vasut 	*dq_margin  = delay_max + 1;
2324ffb8b66eSMarek Vasut 
2325ffb8b66eSMarek Vasut 	/* add delay to bring centre of all DQ windows to the same "level" */
2326ffb8b66eSMarek Vasut 	for (i = 0, p = test_bgn; i < per_dqs; i++, p++) {
2327ffb8b66eSMarek Vasut 		/* Use values before divide by 2 to reduce round off error */
2328ffb8b66eSMarek Vasut 		shift_dq = (left_edge[i] - right_edge[i] -
2329ffb8b66eSMarek Vasut 			(left_edge[min_index] - right_edge[min_index]))/2  +
2330ffb8b66eSMarek Vasut 			(orig_mid_min - mid_min);
2331ffb8b66eSMarek Vasut 
2332ffb8b66eSMarek Vasut 		debug_cond(DLEVEL == 2,
2333ffb8b66eSMarek Vasut 			   "vfifo_center: before: shift_dq[%u]=%d\n",
2334ffb8b66eSMarek Vasut 			   i, shift_dq);
2335ffb8b66eSMarek Vasut 
2336ffb8b66eSMarek Vasut 		temp_dq_io_delay1 = readl(addr + (p << 2));
2337ffb8b66eSMarek Vasut 		temp_dq_io_delay2 = readl(addr + (i << 2));
2338ffb8b66eSMarek Vasut 
2339ffb8b66eSMarek Vasut 		if (shift_dq + temp_dq_io_delay1 > delay_max)
2340ffb8b66eSMarek Vasut 			shift_dq = delay_max - temp_dq_io_delay2;
2341ffb8b66eSMarek Vasut 		else if (shift_dq + temp_dq_io_delay1 < 0)
2342ffb8b66eSMarek Vasut 			shift_dq = -temp_dq_io_delay1;
2343ffb8b66eSMarek Vasut 
2344ffb8b66eSMarek Vasut 		debug_cond(DLEVEL == 2,
2345ffb8b66eSMarek Vasut 			   "vfifo_center: after: shift_dq[%u]=%d\n",
2346ffb8b66eSMarek Vasut 			   i, shift_dq);
2347ffb8b66eSMarek Vasut 
2348ffb8b66eSMarek Vasut 		if (write)
2349ffb8b66eSMarek Vasut 			scc_mgr_set_dq_out1_delay(i, temp_dq_io_delay1 + shift_dq);
2350ffb8b66eSMarek Vasut 		else
2351ffb8b66eSMarek Vasut 			scc_mgr_set_dq_in_delay(p, temp_dq_io_delay1 + shift_dq);
2352ffb8b66eSMarek Vasut 
2353ffb8b66eSMarek Vasut 		scc_mgr_load_dq(p);
2354ffb8b66eSMarek Vasut 
2355ffb8b66eSMarek Vasut 		debug_cond(DLEVEL == 2,
2356ffb8b66eSMarek Vasut 			   "vfifo_center: margin[%u]=[%d,%d]\n", i,
2357ffb8b66eSMarek Vasut 			   left_edge[i] - shift_dq + (-mid_min),
2358ffb8b66eSMarek Vasut 			   right_edge[i] + shift_dq - (-mid_min));
2359ffb8b66eSMarek Vasut 
2360ffb8b66eSMarek Vasut 		/* To determine values for export structures */
2361ffb8b66eSMarek Vasut 		if (left_edge[i] - shift_dq + (-mid_min) < *dq_margin)
2362ffb8b66eSMarek Vasut 			*dq_margin = left_edge[i] - shift_dq + (-mid_min);
2363ffb8b66eSMarek Vasut 
2364ffb8b66eSMarek Vasut 		if (right_edge[i] + shift_dq - (-mid_min) < *dqs_margin)
2365ffb8b66eSMarek Vasut 			*dqs_margin = right_edge[i] + shift_dq - (-mid_min);
2366ffb8b66eSMarek Vasut 	}
2367ffb8b66eSMarek Vasut 
2368ffb8b66eSMarek Vasut }
2369ffb8b66eSMarek Vasut 
2370ac63b9adSMarek Vasut /**
2371ac63b9adSMarek Vasut  * rw_mgr_mem_calibrate_vfifo_center() - Per-bit deskew DQ and centering
2372ac63b9adSMarek Vasut  * @rank_bgn:		Rank number
2373ac63b9adSMarek Vasut  * @rw_group:		Read/Write Group
2374ac63b9adSMarek Vasut  * @test_bgn:		Rank at which the test begins
2375ac63b9adSMarek Vasut  * @use_read_test:	Perform a read test
2376ac63b9adSMarek Vasut  * @update_fom:		Update FOM
2377ac63b9adSMarek Vasut  *
2378ac63b9adSMarek Vasut  * Per-bit deskew DQ and centering.
2379ac63b9adSMarek Vasut  */
23800113c3e1SMarek Vasut static int rw_mgr_mem_calibrate_vfifo_center(const u32 rank_bgn,
23810113c3e1SMarek Vasut 			const u32 rw_group, const u32 test_bgn,
23820113c3e1SMarek Vasut 			const int use_read_test, const int update_fom)
23833da42859SDinh Nguyen {
23845d6db444SMarek Vasut 	const u32 addr =
23855d6db444SMarek Vasut 		SDR_PHYGRP_SCCGRP_ADDRESS + SCC_MGR_DQS_IN_DELAY_OFFSET +
23860113c3e1SMarek Vasut 		(rw_group << 2);
23873da42859SDinh Nguyen 	/*
23883da42859SDinh Nguyen 	 * Store these as signed since there are comparisons with
23893da42859SDinh Nguyen 	 * signed numbers.
23903da42859SDinh Nguyen 	 */
23913da42859SDinh Nguyen 	uint32_t sticky_bit_chk;
23921fa0c8c4SMarek Vasut 	int32_t left_edge[rwcfg->mem_dq_per_read_dqs];
23931fa0c8c4SMarek Vasut 	int32_t right_edge[rwcfg->mem_dq_per_read_dqs];
23943da42859SDinh Nguyen 	int32_t orig_mid_min, mid_min;
2395160695d8SMarek Vasut 	int32_t new_dqs, start_dqs, start_dqs_en = 0, final_dqs_en;
23963da42859SDinh Nguyen 	int32_t dq_margin, dqs_margin;
23975d6db444SMarek Vasut 	int i, min_index;
2398c4907898SMarek Vasut 	int ret;
23993da42859SDinh Nguyen 
24000113c3e1SMarek Vasut 	debug("%s:%d: %u %u", __func__, __LINE__, rw_group, test_bgn);
24013da42859SDinh Nguyen 
24025d6db444SMarek Vasut 	start_dqs = readl(addr);
2403160695d8SMarek Vasut 	if (iocfg->shift_dqs_en_when_shift_dqs)
2404160695d8SMarek Vasut 		start_dqs_en = readl(addr - iocfg->dqs_en_delay_offset);
24053da42859SDinh Nguyen 
24063da42859SDinh Nguyen 	/* set the left and right edge of each bit to an illegal value */
2407160695d8SMarek Vasut 	/* use (iocfg->io_in_delay_max + 1) as an illegal value */
24083da42859SDinh Nguyen 	sticky_bit_chk = 0;
24091fa0c8c4SMarek Vasut 	for (i = 0; i < rwcfg->mem_dq_per_read_dqs; i++) {
2410160695d8SMarek Vasut 		left_edge[i]  = iocfg->io_in_delay_max + 1;
2411160695d8SMarek Vasut 		right_edge[i] = iocfg->io_in_delay_max + 1;
24123da42859SDinh Nguyen 	}
24133da42859SDinh Nguyen 
24143da42859SDinh Nguyen 	/* Search for the left edge of the window for each bit */
24150113c3e1SMarek Vasut 	search_left_edge(0, rank_bgn, rw_group, rw_group, test_bgn,
24160c4be198SMarek Vasut 			 &sticky_bit_chk,
241771120773SMarek Vasut 			 left_edge, right_edge, use_read_test);
24183da42859SDinh Nguyen 
2419f0712c35SMarek Vasut 
24203da42859SDinh Nguyen 	/* Search for the right edge of the window for each bit */
24210113c3e1SMarek Vasut 	ret = search_right_edge(0, rank_bgn, rw_group, rw_group,
2422c4907898SMarek Vasut 				start_dqs, start_dqs_en,
24230c4be198SMarek Vasut 				&sticky_bit_chk,
2424c4907898SMarek Vasut 				left_edge, right_edge, use_read_test);
2425c4907898SMarek Vasut 	if (ret) {
24263da42859SDinh Nguyen 		/*
24273da42859SDinh Nguyen 		 * Restore delay chain settings before letting the loop
24283da42859SDinh Nguyen 		 * in rw_mgr_mem_calibrate_vfifo to retry different
24293da42859SDinh Nguyen 		 * dqs/ck relationships.
24303da42859SDinh Nguyen 		 */
24310113c3e1SMarek Vasut 		scc_mgr_set_dqs_bus_in_delay(rw_group, start_dqs);
2432160695d8SMarek Vasut 		if (iocfg->shift_dqs_en_when_shift_dqs)
24330113c3e1SMarek Vasut 			scc_mgr_set_dqs_en_delay(rw_group, start_dqs_en);
2434c4907898SMarek Vasut 
24350113c3e1SMarek Vasut 		scc_mgr_load_dqs(rw_group);
24361273dd9eSMarek Vasut 		writel(0, &sdr_scc_mgr->update);
24373da42859SDinh Nguyen 
2438c4907898SMarek Vasut 		debug_cond(DLEVEL == 1,
2439c4907898SMarek Vasut 			   "%s:%d vfifo_center: failed to find edge [%u]: %d %d",
2440c4907898SMarek Vasut 			   __func__, __LINE__, i, left_edge[i], right_edge[i]);
24413da42859SDinh Nguyen 		if (use_read_test) {
24420113c3e1SMarek Vasut 			set_failing_group_stage(rw_group *
24431fa0c8c4SMarek Vasut 				rwcfg->mem_dq_per_read_dqs + i,
24443da42859SDinh Nguyen 				CAL_STAGE_VFIFO,
24453da42859SDinh Nguyen 				CAL_SUBSTAGE_VFIFO_CENTER);
24463da42859SDinh Nguyen 		} else {
24470113c3e1SMarek Vasut 			set_failing_group_stage(rw_group *
24481fa0c8c4SMarek Vasut 				rwcfg->mem_dq_per_read_dqs + i,
24493da42859SDinh Nguyen 				CAL_STAGE_VFIFO_AFTER_WRITES,
24503da42859SDinh Nguyen 				CAL_SUBSTAGE_VFIFO_CENTER);
24513da42859SDinh Nguyen 		}
245298668247SMarek Vasut 		return -EIO;
24533da42859SDinh Nguyen 	}
24543da42859SDinh Nguyen 
2455afb3eb84SMarek Vasut 	min_index = get_window_mid_index(0, left_edge, right_edge, &mid_min);
24563da42859SDinh Nguyen 
24573da42859SDinh Nguyen 	/* Determine the amount we can change DQS (which is -mid_min) */
24583da42859SDinh Nguyen 	orig_mid_min = mid_min;
24593da42859SDinh Nguyen 	new_dqs = start_dqs - mid_min;
2460160695d8SMarek Vasut 	if (new_dqs > iocfg->dqs_in_delay_max)
2461160695d8SMarek Vasut 		new_dqs = iocfg->dqs_in_delay_max;
24623da42859SDinh Nguyen 	else if (new_dqs < 0)
24633da42859SDinh Nguyen 		new_dqs = 0;
24643da42859SDinh Nguyen 
24653da42859SDinh Nguyen 	mid_min = start_dqs - new_dqs;
24663da42859SDinh Nguyen 	debug_cond(DLEVEL == 1, "vfifo_center: new mid_min=%d new_dqs=%d\n",
24673da42859SDinh Nguyen 		   mid_min, new_dqs);
24683da42859SDinh Nguyen 
2469160695d8SMarek Vasut 	if (iocfg->shift_dqs_en_when_shift_dqs) {
2470160695d8SMarek Vasut 		if (start_dqs_en - mid_min > iocfg->dqs_en_delay_max)
2471160695d8SMarek Vasut 			mid_min += start_dqs_en - mid_min - iocfg->dqs_en_delay_max;
24723da42859SDinh Nguyen 		else if (start_dqs_en - mid_min < 0)
24733da42859SDinh Nguyen 			mid_min += start_dqs_en - mid_min;
24743da42859SDinh Nguyen 	}
24753da42859SDinh Nguyen 	new_dqs = start_dqs - mid_min;
24763da42859SDinh Nguyen 
2477f0712c35SMarek Vasut 	debug_cond(DLEVEL == 1,
2478f0712c35SMarek Vasut 		   "vfifo_center: start_dqs=%d start_dqs_en=%d new_dqs=%d mid_min=%d\n",
2479f0712c35SMarek Vasut 		   start_dqs,
2480160695d8SMarek Vasut 		   iocfg->shift_dqs_en_when_shift_dqs ? start_dqs_en : -1,
24813da42859SDinh Nguyen 		   new_dqs, mid_min);
24823da42859SDinh Nguyen 
2483ffb8b66eSMarek Vasut 	/* Add delay to bring centre of all DQ windows to the same "level". */
2484ffb8b66eSMarek Vasut 	center_dq_windows(0, left_edge, right_edge, mid_min, orig_mid_min,
2485ffb8b66eSMarek Vasut 			  min_index, test_bgn, &dq_margin, &dqs_margin);
24863da42859SDinh Nguyen 
24873da42859SDinh Nguyen 	/* Move DQS-en */
2488160695d8SMarek Vasut 	if (iocfg->shift_dqs_en_when_shift_dqs) {
24895d6db444SMarek Vasut 		final_dqs_en = start_dqs_en - mid_min;
24900113c3e1SMarek Vasut 		scc_mgr_set_dqs_en_delay(rw_group, final_dqs_en);
24910113c3e1SMarek Vasut 		scc_mgr_load_dqs(rw_group);
24923da42859SDinh Nguyen 	}
24933da42859SDinh Nguyen 
24943da42859SDinh Nguyen 	/* Move DQS */
24950113c3e1SMarek Vasut 	scc_mgr_set_dqs_bus_in_delay(rw_group, new_dqs);
24960113c3e1SMarek Vasut 	scc_mgr_load_dqs(rw_group);
2497f0712c35SMarek Vasut 	debug_cond(DLEVEL == 2,
2498f0712c35SMarek Vasut 		   "%s:%d vfifo_center: dq_margin=%d dqs_margin=%d",
2499f0712c35SMarek Vasut 		   __func__, __LINE__, dq_margin, dqs_margin);
25003da42859SDinh Nguyen 
25013da42859SDinh Nguyen 	/*
25023da42859SDinh Nguyen 	 * Do not remove this line as it makes sure all of our decisions
25033da42859SDinh Nguyen 	 * have been applied. Apply the update bit.
25043da42859SDinh Nguyen 	 */
25051273dd9eSMarek Vasut 	writel(0, &sdr_scc_mgr->update);
25063da42859SDinh Nguyen 
250798668247SMarek Vasut 	if ((dq_margin < 0) || (dqs_margin < 0))
250898668247SMarek Vasut 		return -EINVAL;
250998668247SMarek Vasut 
251098668247SMarek Vasut 	return 0;
25113da42859SDinh Nguyen }
25123da42859SDinh Nguyen 
2513bce24efaSMarek Vasut /**
251404372fb8SMarek Vasut  * rw_mgr_mem_calibrate_guaranteed_write() - Perform guaranteed write into the device
251504372fb8SMarek Vasut  * @rw_group:	Read/Write Group
251604372fb8SMarek Vasut  * @phase:	DQ/DQS phase
251704372fb8SMarek Vasut  *
251804372fb8SMarek Vasut  * Because initially no communication ca be reliably performed with the memory
251904372fb8SMarek Vasut  * device, the sequencer uses a guaranteed write mechanism to write data into
252004372fb8SMarek Vasut  * the memory device.
252104372fb8SMarek Vasut  */
252204372fb8SMarek Vasut static int rw_mgr_mem_calibrate_guaranteed_write(const u32 rw_group,
252304372fb8SMarek Vasut 						 const u32 phase)
252404372fb8SMarek Vasut {
252504372fb8SMarek Vasut 	int ret;
252604372fb8SMarek Vasut 
252704372fb8SMarek Vasut 	/* Set a particular DQ/DQS phase. */
252804372fb8SMarek Vasut 	scc_mgr_set_dqdqs_output_phase_all_ranks(rw_group, phase);
252904372fb8SMarek Vasut 
253004372fb8SMarek Vasut 	debug_cond(DLEVEL == 1, "%s:%d guaranteed write: g=%u p=%u\n",
253104372fb8SMarek Vasut 		   __func__, __LINE__, rw_group, phase);
253204372fb8SMarek Vasut 
253304372fb8SMarek Vasut 	/*
253404372fb8SMarek Vasut 	 * Altera EMI_RM 2015.05.04 :: Figure 1-25
253504372fb8SMarek Vasut 	 * Load up the patterns used by read calibration using the
253604372fb8SMarek Vasut 	 * current DQDQS phase.
253704372fb8SMarek Vasut 	 */
253804372fb8SMarek Vasut 	rw_mgr_mem_calibrate_read_load_patterns(0, 1);
253904372fb8SMarek Vasut 
254004372fb8SMarek Vasut 	if (gbl->phy_debug_mode_flags & PHY_DEBUG_DISABLE_GUARANTEED_READ)
254104372fb8SMarek Vasut 		return 0;
254204372fb8SMarek Vasut 
254304372fb8SMarek Vasut 	/*
254404372fb8SMarek Vasut 	 * Altera EMI_RM 2015.05.04 :: Figure 1-26
254504372fb8SMarek Vasut 	 * Back-to-Back reads of the patterns used for calibration.
254604372fb8SMarek Vasut 	 */
2547d844c7d4SMarek Vasut 	ret = rw_mgr_mem_calibrate_read_test_patterns(0, rw_group, 1);
2548d844c7d4SMarek Vasut 	if (ret)
254904372fb8SMarek Vasut 		debug_cond(DLEVEL == 1,
255004372fb8SMarek Vasut 			   "%s:%d Guaranteed read test failed: g=%u p=%u\n",
255104372fb8SMarek Vasut 			   __func__, __LINE__, rw_group, phase);
2552d844c7d4SMarek Vasut 	return ret;
255304372fb8SMarek Vasut }
255404372fb8SMarek Vasut 
255504372fb8SMarek Vasut /**
2556f09da11eSMarek Vasut  * rw_mgr_mem_calibrate_dqs_enable_calibration() - DQS Enable Calibration
2557f09da11eSMarek Vasut  * @rw_group:	Read/Write Group
2558f09da11eSMarek Vasut  * @test_bgn:	Rank at which the test begins
2559f09da11eSMarek Vasut  *
2560f09da11eSMarek Vasut  * DQS enable calibration ensures reliable capture of the DQ signal without
2561f09da11eSMarek Vasut  * glitches on the DQS line.
2562f09da11eSMarek Vasut  */
2563f09da11eSMarek Vasut static int rw_mgr_mem_calibrate_dqs_enable_calibration(const u32 rw_group,
2564f09da11eSMarek Vasut 						       const u32 test_bgn)
2565f09da11eSMarek Vasut {
2566f09da11eSMarek Vasut 	/*
2567f09da11eSMarek Vasut 	 * Altera EMI_RM 2015.05.04 :: Figure 1-27
2568f09da11eSMarek Vasut 	 * DQS and DQS Eanble Signal Relationships.
2569f09da11eSMarek Vasut 	 */
257028ea827dSMarek Vasut 
257128ea827dSMarek Vasut 	/* We start at zero, so have one less dq to devide among */
2572160695d8SMarek Vasut 	const u32 delay_step = iocfg->io_in_delay_max /
25731fa0c8c4SMarek Vasut 			       (rwcfg->mem_dq_per_read_dqs - 1);
2574914546e7SMarek Vasut 	int ret;
257528ea827dSMarek Vasut 	u32 i, p, d, r;
257628ea827dSMarek Vasut 
257728ea827dSMarek Vasut 	debug("%s:%d (%u,%u)\n", __func__, __LINE__, rw_group, test_bgn);
257828ea827dSMarek Vasut 
257928ea827dSMarek Vasut 	/* Try different dq_in_delays since the DQ path is shorter than DQS. */
25801fa0c8c4SMarek Vasut 	for (r = 0; r < rwcfg->mem_number_of_ranks;
258128ea827dSMarek Vasut 	     r += NUM_RANKS_PER_SHADOW_REG) {
258228ea827dSMarek Vasut 		for (i = 0, p = test_bgn, d = 0;
25831fa0c8c4SMarek Vasut 		     i < rwcfg->mem_dq_per_read_dqs;
258428ea827dSMarek Vasut 		     i++, p++, d += delay_step) {
258528ea827dSMarek Vasut 			debug_cond(DLEVEL == 1,
258628ea827dSMarek Vasut 				   "%s:%d: g=%u r=%u i=%u p=%u d=%u\n",
258728ea827dSMarek Vasut 				   __func__, __LINE__, rw_group, r, i, p, d);
258828ea827dSMarek Vasut 
258928ea827dSMarek Vasut 			scc_mgr_set_dq_in_delay(p, d);
259028ea827dSMarek Vasut 			scc_mgr_load_dq(p);
259128ea827dSMarek Vasut 		}
259228ea827dSMarek Vasut 
259328ea827dSMarek Vasut 		writel(0, &sdr_scc_mgr->update);
259428ea827dSMarek Vasut 	}
259528ea827dSMarek Vasut 
259628ea827dSMarek Vasut 	/*
259728ea827dSMarek Vasut 	 * Try rw_mgr_mem_calibrate_vfifo_find_dqs_en_phase across different
259828ea827dSMarek Vasut 	 * dq_in_delay values
259928ea827dSMarek Vasut 	 */
2600914546e7SMarek Vasut 	ret = rw_mgr_mem_calibrate_vfifo_find_dqs_en_phase(rw_group);
260128ea827dSMarek Vasut 
260228ea827dSMarek Vasut 	debug_cond(DLEVEL == 1,
260328ea827dSMarek Vasut 		   "%s:%d: g=%u found=%u; Reseting delay chain to zero\n",
2604914546e7SMarek Vasut 		   __func__, __LINE__, rw_group, !ret);
260528ea827dSMarek Vasut 
26061fa0c8c4SMarek Vasut 	for (r = 0; r < rwcfg->mem_number_of_ranks;
260728ea827dSMarek Vasut 	     r += NUM_RANKS_PER_SHADOW_REG) {
260828ea827dSMarek Vasut 		scc_mgr_apply_group_dq_in_delay(test_bgn, 0);
260928ea827dSMarek Vasut 		writel(0, &sdr_scc_mgr->update);
261028ea827dSMarek Vasut 	}
261128ea827dSMarek Vasut 
2612914546e7SMarek Vasut 	return ret;
2613f09da11eSMarek Vasut }
2614f09da11eSMarek Vasut 
2615f09da11eSMarek Vasut /**
261616cfc4b9SMarek Vasut  * rw_mgr_mem_calibrate_dq_dqs_centering() - Centering DQ/DQS
261716cfc4b9SMarek Vasut  * @rw_group:		Read/Write Group
261816cfc4b9SMarek Vasut  * @test_bgn:		Rank at which the test begins
261916cfc4b9SMarek Vasut  * @use_read_test:	Perform a read test
262016cfc4b9SMarek Vasut  * @update_fom:		Update FOM
262116cfc4b9SMarek Vasut  *
262216cfc4b9SMarek Vasut  * The centerin DQ/DQS stage attempts to align DQ and DQS signals on reads
262316cfc4b9SMarek Vasut  * within a group.
262416cfc4b9SMarek Vasut  */
262516cfc4b9SMarek Vasut static int
262616cfc4b9SMarek Vasut rw_mgr_mem_calibrate_dq_dqs_centering(const u32 rw_group, const u32 test_bgn,
262716cfc4b9SMarek Vasut 				      const int use_read_test,
262816cfc4b9SMarek Vasut 				      const int update_fom)
262916cfc4b9SMarek Vasut 
263016cfc4b9SMarek Vasut {
263116cfc4b9SMarek Vasut 	int ret, grp_calibrated;
263216cfc4b9SMarek Vasut 	u32 rank_bgn, sr;
263316cfc4b9SMarek Vasut 
263416cfc4b9SMarek Vasut 	/*
263516cfc4b9SMarek Vasut 	 * Altera EMI_RM 2015.05.04 :: Figure 1-28
263616cfc4b9SMarek Vasut 	 * Read per-bit deskew can be done on a per shadow register basis.
263716cfc4b9SMarek Vasut 	 */
263816cfc4b9SMarek Vasut 	grp_calibrated = 1;
263916cfc4b9SMarek Vasut 	for (rank_bgn = 0, sr = 0;
26401fa0c8c4SMarek Vasut 	     rank_bgn < rwcfg->mem_number_of_ranks;
264116cfc4b9SMarek Vasut 	     rank_bgn += NUM_RANKS_PER_SHADOW_REG, sr++) {
264216cfc4b9SMarek Vasut 		ret = rw_mgr_mem_calibrate_vfifo_center(rank_bgn, rw_group,
26430113c3e1SMarek Vasut 							test_bgn,
264416cfc4b9SMarek Vasut 							use_read_test,
264516cfc4b9SMarek Vasut 							update_fom);
264698668247SMarek Vasut 		if (!ret)
264716cfc4b9SMarek Vasut 			continue;
264816cfc4b9SMarek Vasut 
264916cfc4b9SMarek Vasut 		grp_calibrated = 0;
265016cfc4b9SMarek Vasut 	}
265116cfc4b9SMarek Vasut 
265216cfc4b9SMarek Vasut 	if (!grp_calibrated)
265316cfc4b9SMarek Vasut 		return -EIO;
265416cfc4b9SMarek Vasut 
265516cfc4b9SMarek Vasut 	return 0;
265616cfc4b9SMarek Vasut }
265716cfc4b9SMarek Vasut 
265816cfc4b9SMarek Vasut /**
2659bce24efaSMarek Vasut  * rw_mgr_mem_calibrate_vfifo() - Calibrate the read valid prediction FIFO
2660bce24efaSMarek Vasut  * @rw_group:		Read/Write Group
2661bce24efaSMarek Vasut  * @test_bgn:		Rank at which the test begins
26623da42859SDinh Nguyen  *
2663bce24efaSMarek Vasut  * Stage 1: Calibrate the read valid prediction FIFO.
2664bce24efaSMarek Vasut  *
2665bce24efaSMarek Vasut  * This function implements UniPHY calibration Stage 1, as explained in
2666bce24efaSMarek Vasut  * detail in Altera EMI_RM 2015.05.04 , "UniPHY Calibration Stages".
2667bce24efaSMarek Vasut  *
2668bce24efaSMarek Vasut  * - read valid prediction will consist of finding:
2669bce24efaSMarek Vasut  *   - DQS enable phase and DQS enable delay (DQS Enable Calibration)
2670bce24efaSMarek Vasut  *   - DQS input phase  and DQS input delay (DQ/DQS Centering)
26713da42859SDinh Nguyen  *  - we also do a per-bit deskew on the DQ lines.
26723da42859SDinh Nguyen  */
2673c336ca3eSMarek Vasut static int rw_mgr_mem_calibrate_vfifo(const u32 rw_group, const u32 test_bgn)
26743da42859SDinh Nguyen {
267516cfc4b9SMarek Vasut 	uint32_t p, d;
26763da42859SDinh Nguyen 	uint32_t dtaps_per_ptap;
26773da42859SDinh Nguyen 	uint32_t failed_substage;
26783da42859SDinh Nguyen 
267904372fb8SMarek Vasut 	int ret;
268004372fb8SMarek Vasut 
2681c336ca3eSMarek Vasut 	debug("%s:%d: %u %u\n", __func__, __LINE__, rw_group, test_bgn);
26823da42859SDinh Nguyen 
26837c0a9df3SMarek Vasut 	/* Update info for sims */
26847c0a9df3SMarek Vasut 	reg_file_set_group(rw_group);
26853da42859SDinh Nguyen 	reg_file_set_stage(CAL_STAGE_VFIFO);
26867c0a9df3SMarek Vasut 	reg_file_set_sub_stage(CAL_SUBSTAGE_GUARANTEED_READ);
26873da42859SDinh Nguyen 
26887c0a9df3SMarek Vasut 	failed_substage = CAL_SUBSTAGE_GUARANTEED_READ;
26897c0a9df3SMarek Vasut 
26907c0a9df3SMarek Vasut 	/* USER Determine number of delay taps for each phase tap. */
2691160695d8SMarek Vasut 	dtaps_per_ptap = DIV_ROUND_UP(iocfg->delay_per_opa_tap,
2692160695d8SMarek Vasut 				      iocfg->delay_per_dqs_en_dchain_tap) - 1;
26933da42859SDinh Nguyen 
2694fe2d0a2dSMarek Vasut 	for (d = 0; d <= dtaps_per_ptap; d += 2) {
26953da42859SDinh Nguyen 		/*
26963da42859SDinh Nguyen 		 * In RLDRAMX we may be messing the delay of pins in
2697c336ca3eSMarek Vasut 		 * the same write rw_group but outside of the current read
2698c336ca3eSMarek Vasut 		 * the rw_group, but that's ok because we haven't calibrated
2699ac70d2f3SMarek Vasut 		 * output side yet.
27003da42859SDinh Nguyen 		 */
27013da42859SDinh Nguyen 		if (d > 0) {
2702f51a7d35SMarek Vasut 			scc_mgr_apply_group_all_out_delay_add_all_ranks(
2703c336ca3eSMarek Vasut 								rw_group, d);
27043da42859SDinh Nguyen 		}
27053da42859SDinh Nguyen 
2706160695d8SMarek Vasut 		for (p = 0; p <= iocfg->dqdqs_out_phase_max; p++) {
270704372fb8SMarek Vasut 			/* 1) Guaranteed Write */
270804372fb8SMarek Vasut 			ret = rw_mgr_mem_calibrate_guaranteed_write(rw_group, p);
270904372fb8SMarek Vasut 			if (ret)
27103da42859SDinh Nguyen 				break;
27113da42859SDinh Nguyen 
2712f09da11eSMarek Vasut 			/* 2) DQS Enable Calibration */
2713f09da11eSMarek Vasut 			ret = rw_mgr_mem_calibrate_dqs_enable_calibration(rw_group,
2714f09da11eSMarek Vasut 									  test_bgn);
2715f09da11eSMarek Vasut 			if (ret) {
2716fe2d0a2dSMarek Vasut 				failed_substage = CAL_SUBSTAGE_DQS_EN_PHASE;
2717fe2d0a2dSMarek Vasut 				continue;
2718fe2d0a2dSMarek Vasut 			}
2719fe2d0a2dSMarek Vasut 
272016cfc4b9SMarek Vasut 			/* 3) Centering DQ/DQS */
27213da42859SDinh Nguyen 			/*
272216cfc4b9SMarek Vasut 			 * If doing read after write calibration, do not update
272316cfc4b9SMarek Vasut 			 * FOM now. Do it then.
27243da42859SDinh Nguyen 			 */
272516cfc4b9SMarek Vasut 			ret = rw_mgr_mem_calibrate_dq_dqs_centering(rw_group,
272616cfc4b9SMarek Vasut 								test_bgn, 1, 0);
272716cfc4b9SMarek Vasut 			if (ret) {
2728d2ea4950SMarek Vasut 				failed_substage = CAL_SUBSTAGE_VFIFO_CENTER;
272916cfc4b9SMarek Vasut 				continue;
27303da42859SDinh Nguyen 			}
2731fe2d0a2dSMarek Vasut 
273216cfc4b9SMarek Vasut 			/* All done. */
2733fe2d0a2dSMarek Vasut 			goto cal_done_ok;
27343da42859SDinh Nguyen 		}
27353da42859SDinh Nguyen 	}
27363da42859SDinh Nguyen 
2737fe2d0a2dSMarek Vasut 	/* Calibration Stage 1 failed. */
2738c336ca3eSMarek Vasut 	set_failing_group_stage(rw_group, CAL_STAGE_VFIFO, failed_substage);
27393da42859SDinh Nguyen 	return 0;
27403da42859SDinh Nguyen 
2741fe2d0a2dSMarek Vasut 	/* Calibration Stage 1 completed OK. */
2742fe2d0a2dSMarek Vasut cal_done_ok:
27433da42859SDinh Nguyen 	/*
27443da42859SDinh Nguyen 	 * Reset the delay chains back to zero if they have moved > 1
27453da42859SDinh Nguyen 	 * (check for > 1 because loop will increase d even when pass in
27463da42859SDinh Nguyen 	 * first case).
27473da42859SDinh Nguyen 	 */
27483da42859SDinh Nguyen 	if (d > 2)
2749c336ca3eSMarek Vasut 		scc_mgr_zero_group(rw_group, 1);
27503da42859SDinh Nguyen 
27513da42859SDinh Nguyen 	return 1;
27523da42859SDinh Nguyen }
27533da42859SDinh Nguyen 
275478cdd7d0SMarek Vasut /**
275578cdd7d0SMarek Vasut  * rw_mgr_mem_calibrate_vfifo_end() - DQ/DQS Centering.
275678cdd7d0SMarek Vasut  * @rw_group:		Read/Write Group
275778cdd7d0SMarek Vasut  * @test_bgn:		Rank at which the test begins
275878cdd7d0SMarek Vasut  *
275978cdd7d0SMarek Vasut  * Stage 3: DQ/DQS Centering.
276078cdd7d0SMarek Vasut  *
276178cdd7d0SMarek Vasut  * This function implements UniPHY calibration Stage 3, as explained in
276278cdd7d0SMarek Vasut  * detail in Altera EMI_RM 2015.05.04 , "UniPHY Calibration Stages".
276378cdd7d0SMarek Vasut  */
276478cdd7d0SMarek Vasut static int rw_mgr_mem_calibrate_vfifo_end(const u32 rw_group,
276578cdd7d0SMarek Vasut 					  const u32 test_bgn)
27663da42859SDinh Nguyen {
276778cdd7d0SMarek Vasut 	int ret;
27683da42859SDinh Nguyen 
276978cdd7d0SMarek Vasut 	debug("%s:%d %u %u", __func__, __LINE__, rw_group, test_bgn);
27703da42859SDinh Nguyen 
277178cdd7d0SMarek Vasut 	/* Update info for sims. */
277278cdd7d0SMarek Vasut 	reg_file_set_group(rw_group);
27733da42859SDinh Nguyen 	reg_file_set_stage(CAL_STAGE_VFIFO_AFTER_WRITES);
27743da42859SDinh Nguyen 	reg_file_set_sub_stage(CAL_SUBSTAGE_VFIFO_CENTER);
27753da42859SDinh Nguyen 
277678cdd7d0SMarek Vasut 	ret = rw_mgr_mem_calibrate_dq_dqs_centering(rw_group, test_bgn, 0, 1);
277778cdd7d0SMarek Vasut 	if (ret)
277878cdd7d0SMarek Vasut 		set_failing_group_stage(rw_group,
27793da42859SDinh Nguyen 					CAL_STAGE_VFIFO_AFTER_WRITES,
27803da42859SDinh Nguyen 					CAL_SUBSTAGE_VFIFO_CENTER);
278178cdd7d0SMarek Vasut 	return ret;
27823da42859SDinh Nguyen }
27833da42859SDinh Nguyen 
2784c984278aSMarek Vasut /**
2785c984278aSMarek Vasut  * rw_mgr_mem_calibrate_lfifo() - Minimize latency
2786c984278aSMarek Vasut  *
2787c984278aSMarek Vasut  * Stage 4: Minimize latency.
2788c984278aSMarek Vasut  *
2789c984278aSMarek Vasut  * This function implements UniPHY calibration Stage 4, as explained in
2790c984278aSMarek Vasut  * detail in Altera EMI_RM 2015.05.04 , "UniPHY Calibration Stages".
2791c984278aSMarek Vasut  * Calibrate LFIFO to find smallest read latency.
2792c984278aSMarek Vasut  */
27933da42859SDinh Nguyen static uint32_t rw_mgr_mem_calibrate_lfifo(void)
27943da42859SDinh Nguyen {
2795c984278aSMarek Vasut 	int found_one = 0;
27963da42859SDinh Nguyen 
27973da42859SDinh Nguyen 	debug("%s:%d\n", __func__, __LINE__);
27983da42859SDinh Nguyen 
2799c984278aSMarek Vasut 	/* Update info for sims. */
28003da42859SDinh Nguyen 	reg_file_set_stage(CAL_STAGE_LFIFO);
28013da42859SDinh Nguyen 	reg_file_set_sub_stage(CAL_SUBSTAGE_READ_LATENCY);
28023da42859SDinh Nguyen 
28033da42859SDinh Nguyen 	/* Load up the patterns used by read calibration for all ranks */
28043da42859SDinh Nguyen 	rw_mgr_mem_calibrate_read_load_patterns(0, 1);
28053da42859SDinh Nguyen 
28063da42859SDinh Nguyen 	do {
28071273dd9eSMarek Vasut 		writel(gbl->curr_read_lat, &phy_mgr_cfg->phy_rlat);
28083da42859SDinh Nguyen 		debug_cond(DLEVEL == 2, "%s:%d lfifo: read_lat=%u",
28093da42859SDinh Nguyen 			   __func__, __LINE__, gbl->curr_read_lat);
28103da42859SDinh Nguyen 
2811c984278aSMarek Vasut 		if (!rw_mgr_mem_calibrate_read_test_all_ranks(0, NUM_READ_TESTS,
2812c984278aSMarek Vasut 							      PASS_ALL_BITS, 1))
28133da42859SDinh Nguyen 			break;
28143da42859SDinh Nguyen 
28153da42859SDinh Nguyen 		found_one = 1;
2816c984278aSMarek Vasut 		/*
2817c984278aSMarek Vasut 		 * Reduce read latency and see if things are
2818c984278aSMarek Vasut 		 * working correctly.
2819c984278aSMarek Vasut 		 */
28203da42859SDinh Nguyen 		gbl->curr_read_lat--;
28213da42859SDinh Nguyen 	} while (gbl->curr_read_lat > 0);
28223da42859SDinh Nguyen 
2823c984278aSMarek Vasut 	/* Reset the fifos to get pointers to known state. */
28241273dd9eSMarek Vasut 	writel(0, &phy_mgr_cmd->fifo_reset);
28253da42859SDinh Nguyen 
28263da42859SDinh Nguyen 	if (found_one) {
2827c984278aSMarek Vasut 		/* Add a fudge factor to the read latency that was determined */
28283da42859SDinh Nguyen 		gbl->curr_read_lat += 2;
28291273dd9eSMarek Vasut 		writel(gbl->curr_read_lat, &phy_mgr_cfg->phy_rlat);
2830c984278aSMarek Vasut 		debug_cond(DLEVEL == 2,
2831c984278aSMarek Vasut 			   "%s:%d lfifo: success: using read_lat=%u\n",
2832c984278aSMarek Vasut 			   __func__, __LINE__, gbl->curr_read_lat);
28333da42859SDinh Nguyen 	} else {
28343da42859SDinh Nguyen 		set_failing_group_stage(0xff, CAL_STAGE_LFIFO,
28353da42859SDinh Nguyen 					CAL_SUBSTAGE_READ_LATENCY);
28363da42859SDinh Nguyen 
2837c984278aSMarek Vasut 		debug_cond(DLEVEL == 2,
2838c984278aSMarek Vasut 			   "%s:%d lfifo: failed at initial read_lat=%u\n",
2839c984278aSMarek Vasut 			   __func__, __LINE__, gbl->curr_read_lat);
28403da42859SDinh Nguyen 	}
2841c984278aSMarek Vasut 
2842c984278aSMarek Vasut 	return found_one;
28433da42859SDinh Nguyen }
28443da42859SDinh Nguyen 
2845c8570afaSMarek Vasut /**
2846c8570afaSMarek Vasut  * search_window() - Search for the/part of the window with DM/DQS shift
2847c8570afaSMarek Vasut  * @search_dm:		If 1, search for the DM shift, if 0, search for DQS shift
2848c8570afaSMarek Vasut  * @rank_bgn:		Rank number
2849c8570afaSMarek Vasut  * @write_group:	Write Group
2850c8570afaSMarek Vasut  * @bgn_curr:		Current window begin
2851c8570afaSMarek Vasut  * @end_curr:		Current window end
2852c8570afaSMarek Vasut  * @bgn_best:		Current best window begin
2853c8570afaSMarek Vasut  * @end_best:		Current best window end
2854c8570afaSMarek Vasut  * @win_best:		Size of the best window
2855c8570afaSMarek Vasut  * @new_dqs:		New DQS value (only applicable if search_dm = 0).
2856c8570afaSMarek Vasut  *
2857c8570afaSMarek Vasut  * Search for the/part of the window with DM/DQS shift.
2858c8570afaSMarek Vasut  */
2859c8570afaSMarek Vasut static void search_window(const int search_dm,
2860c8570afaSMarek Vasut 			  const u32 rank_bgn, const u32 write_group,
2861c8570afaSMarek Vasut 			  int *bgn_curr, int *end_curr, int *bgn_best,
2862c8570afaSMarek Vasut 			  int *end_best, int *win_best, int new_dqs)
2863c8570afaSMarek Vasut {
2864c8570afaSMarek Vasut 	u32 bit_chk;
2865160695d8SMarek Vasut 	const int max = iocfg->io_out1_delay_max - new_dqs;
2866c8570afaSMarek Vasut 	int d, di;
2867c8570afaSMarek Vasut 
2868c8570afaSMarek Vasut 	/* Search for the/part of the window with DM/DQS shift. */
2869c8570afaSMarek Vasut 	for (di = max; di >= 0; di -= DELTA_D) {
2870c8570afaSMarek Vasut 		if (search_dm) {
2871c8570afaSMarek Vasut 			d = di;
2872c8570afaSMarek Vasut 			scc_mgr_apply_group_dm_out1_delay(d);
2873c8570afaSMarek Vasut 		} else {
2874c8570afaSMarek Vasut 			/* For DQS, we go from 0...max */
2875c8570afaSMarek Vasut 			d = max - di;
2876c8570afaSMarek Vasut 			/*
2877c8570afaSMarek Vasut 			 * Note: This only shifts DQS, so are we limiting ourselve to
2878c8570afaSMarek Vasut 			 * width of DQ unnecessarily.
2879c8570afaSMarek Vasut 			 */
2880c8570afaSMarek Vasut 			scc_mgr_apply_group_dqs_io_and_oct_out1(write_group,
2881c8570afaSMarek Vasut 								d + new_dqs);
2882c8570afaSMarek Vasut 		}
2883c8570afaSMarek Vasut 
2884c8570afaSMarek Vasut 		writel(0, &sdr_scc_mgr->update);
2885c8570afaSMarek Vasut 
2886c8570afaSMarek Vasut 		if (rw_mgr_mem_calibrate_write_test(rank_bgn, write_group, 1,
2887c8570afaSMarek Vasut 						    PASS_ALL_BITS, &bit_chk,
2888c8570afaSMarek Vasut 						    0)) {
2889c8570afaSMarek Vasut 			/* Set current end of the window. */
2890c8570afaSMarek Vasut 			*end_curr = search_dm ? -d : d;
2891c8570afaSMarek Vasut 
2892c8570afaSMarek Vasut 			/*
2893c8570afaSMarek Vasut 			 * If a starting edge of our window has not been seen
2894c8570afaSMarek Vasut 			 * this is our current start of the DM window.
2895c8570afaSMarek Vasut 			 */
2896160695d8SMarek Vasut 			if (*bgn_curr == iocfg->io_out1_delay_max + 1)
2897c8570afaSMarek Vasut 				*bgn_curr = search_dm ? -d : d;
2898c8570afaSMarek Vasut 
2899c8570afaSMarek Vasut 			/*
2900c8570afaSMarek Vasut 			 * If current window is bigger than best seen.
2901c8570afaSMarek Vasut 			 * Set best seen to be current window.
2902c8570afaSMarek Vasut 			 */
2903c8570afaSMarek Vasut 			if ((*end_curr - *bgn_curr + 1) > *win_best) {
2904c8570afaSMarek Vasut 				*win_best = *end_curr - *bgn_curr + 1;
2905c8570afaSMarek Vasut 				*bgn_best = *bgn_curr;
2906c8570afaSMarek Vasut 				*end_best = *end_curr;
2907c8570afaSMarek Vasut 			}
2908c8570afaSMarek Vasut 		} else {
2909c8570afaSMarek Vasut 			/* We just saw a failing test. Reset temp edge. */
2910160695d8SMarek Vasut 			*bgn_curr = iocfg->io_out1_delay_max + 1;
2911160695d8SMarek Vasut 			*end_curr = iocfg->io_out1_delay_max + 1;
2912c8570afaSMarek Vasut 
2913c8570afaSMarek Vasut 			/* Early exit is only applicable to DQS. */
2914c8570afaSMarek Vasut 			if (search_dm)
2915c8570afaSMarek Vasut 				continue;
2916c8570afaSMarek Vasut 
2917c8570afaSMarek Vasut 			/*
2918c8570afaSMarek Vasut 			 * Early exit optimization: if the remaining delay
2919c8570afaSMarek Vasut 			 * chain space is less than already seen largest
2920c8570afaSMarek Vasut 			 * window we can exit.
2921c8570afaSMarek Vasut 			 */
2922160695d8SMarek Vasut 			if (*win_best - 1 > iocfg->io_out1_delay_max - new_dqs - d)
2923c8570afaSMarek Vasut 				break;
2924c8570afaSMarek Vasut 		}
2925c8570afaSMarek Vasut 	}
2926c8570afaSMarek Vasut }
2927c8570afaSMarek Vasut 
29283da42859SDinh Nguyen /*
2929a386a50eSMarek Vasut  * rw_mgr_mem_calibrate_writes_center() - Center all windows
2930a386a50eSMarek Vasut  * @rank_bgn:		Rank number
2931a386a50eSMarek Vasut  * @write_group:	Write group
2932a386a50eSMarek Vasut  * @test_bgn:		Rank at which the test begins
2933a386a50eSMarek Vasut  *
2934a386a50eSMarek Vasut  * Center all windows. Do per-bit-deskew to possibly increase size of
29353da42859SDinh Nguyen  * certain windows.
29363da42859SDinh Nguyen  */
29373b44f55cSMarek Vasut static int
29383b44f55cSMarek Vasut rw_mgr_mem_calibrate_writes_center(const u32 rank_bgn, const u32 write_group,
29393b44f55cSMarek Vasut 				   const u32 test_bgn)
29403da42859SDinh Nguyen {
2941c8570afaSMarek Vasut 	int i;
29423b44f55cSMarek Vasut 	u32 sticky_bit_chk;
29433b44f55cSMarek Vasut 	u32 min_index;
29441fa0c8c4SMarek Vasut 	int left_edge[rwcfg->mem_dq_per_write_dqs];
29451fa0c8c4SMarek Vasut 	int right_edge[rwcfg->mem_dq_per_write_dqs];
29463b44f55cSMarek Vasut 	int mid;
29473b44f55cSMarek Vasut 	int mid_min, orig_mid_min;
29483b44f55cSMarek Vasut 	int new_dqs, start_dqs;
29493b44f55cSMarek Vasut 	int dq_margin, dqs_margin, dm_margin;
2950160695d8SMarek Vasut 	int bgn_curr = iocfg->io_out1_delay_max + 1;
2951160695d8SMarek Vasut 	int end_curr = iocfg->io_out1_delay_max + 1;
2952160695d8SMarek Vasut 	int bgn_best = iocfg->io_out1_delay_max + 1;
2953160695d8SMarek Vasut 	int end_best = iocfg->io_out1_delay_max + 1;
29543b44f55cSMarek Vasut 	int win_best = 0;
29553da42859SDinh Nguyen 
2956c4907898SMarek Vasut 	int ret;
2957c4907898SMarek Vasut 
29583da42859SDinh Nguyen 	debug("%s:%d %u %u", __func__, __LINE__, write_group, test_bgn);
29593da42859SDinh Nguyen 
29603da42859SDinh Nguyen 	dm_margin = 0;
29613da42859SDinh Nguyen 
2962c6540872SMarek Vasut 	start_dqs = readl((SDR_PHYGRP_SCCGRP_ADDRESS |
2963c6540872SMarek Vasut 			  SCC_MGR_IO_OUT1_DELAY_OFFSET) +
29641fa0c8c4SMarek Vasut 			  (rwcfg->mem_dq_per_write_dqs << 2));
29653da42859SDinh Nguyen 
29663b44f55cSMarek Vasut 	/* Per-bit deskew. */
29673da42859SDinh Nguyen 
29683da42859SDinh Nguyen 	/*
29693b44f55cSMarek Vasut 	 * Set the left and right edge of each bit to an illegal value.
2970160695d8SMarek Vasut 	 * Use (iocfg->io_out1_delay_max + 1) as an illegal value.
29713da42859SDinh Nguyen 	 */
29723da42859SDinh Nguyen 	sticky_bit_chk = 0;
29731fa0c8c4SMarek Vasut 	for (i = 0; i < rwcfg->mem_dq_per_write_dqs; i++) {
2974160695d8SMarek Vasut 		left_edge[i]  = iocfg->io_out1_delay_max + 1;
2975160695d8SMarek Vasut 		right_edge[i] = iocfg->io_out1_delay_max + 1;
29763da42859SDinh Nguyen 	}
29773da42859SDinh Nguyen 
29783b44f55cSMarek Vasut 	/* Search for the left edge of the window for each bit. */
297971120773SMarek Vasut 	search_left_edge(1, rank_bgn, write_group, 0, test_bgn,
29800c4be198SMarek Vasut 			 &sticky_bit_chk,
298171120773SMarek Vasut 			 left_edge, right_edge, 0);
29823da42859SDinh Nguyen 
29833b44f55cSMarek Vasut 	/* Search for the right edge of the window for each bit. */
2984c4907898SMarek Vasut 	ret = search_right_edge(1, rank_bgn, write_group, 0,
2985c4907898SMarek Vasut 				start_dqs, 0,
29860c4be198SMarek Vasut 				&sticky_bit_chk,
2987c4907898SMarek Vasut 				left_edge, right_edge, 0);
2988c4907898SMarek Vasut 	if (ret) {
2989c4907898SMarek Vasut 		set_failing_group_stage(test_bgn + ret - 1, CAL_STAGE_WRITES,
29903da42859SDinh Nguyen 					CAL_SUBSTAGE_WRITES_CENTER);
2991d043ee5bSMarek Vasut 		return -EINVAL;
29923da42859SDinh Nguyen 	}
29933da42859SDinh Nguyen 
2994afb3eb84SMarek Vasut 	min_index = get_window_mid_index(1, left_edge, right_edge, &mid_min);
29953da42859SDinh Nguyen 
29963b44f55cSMarek Vasut 	/* Determine the amount we can change DQS (which is -mid_min). */
29973da42859SDinh Nguyen 	orig_mid_min = mid_min;
29983da42859SDinh Nguyen 	new_dqs = start_dqs;
29993da42859SDinh Nguyen 	mid_min = 0;
30003b44f55cSMarek Vasut 	debug_cond(DLEVEL == 1,
30013b44f55cSMarek Vasut 		   "%s:%d write_center: start_dqs=%d new_dqs=%d mid_min=%d\n",
30023b44f55cSMarek Vasut 		   __func__, __LINE__, start_dqs, new_dqs, mid_min);
30033da42859SDinh Nguyen 
3004ffb8b66eSMarek Vasut 	/* Add delay to bring centre of all DQ windows to the same "level". */
3005ffb8b66eSMarek Vasut 	center_dq_windows(1, left_edge, right_edge, mid_min, orig_mid_min,
3006ffb8b66eSMarek Vasut 			  min_index, 0, &dq_margin, &dqs_margin);
30073da42859SDinh Nguyen 
30083da42859SDinh Nguyen 	/* Move DQS */
30093da42859SDinh Nguyen 	scc_mgr_apply_group_dqs_io_and_oct_out1(write_group, new_dqs);
30101273dd9eSMarek Vasut 	writel(0, &sdr_scc_mgr->update);
30113da42859SDinh Nguyen 
30123da42859SDinh Nguyen 	/* Centre DM */
30133da42859SDinh Nguyen 	debug_cond(DLEVEL == 2, "%s:%d write_center: DM\n", __func__, __LINE__);
30143da42859SDinh Nguyen 
30153da42859SDinh Nguyen 	/*
30163b44f55cSMarek Vasut 	 * Set the left and right edge of each bit to an illegal value.
3017160695d8SMarek Vasut 	 * Use (iocfg->io_out1_delay_max + 1) as an illegal value.
30183da42859SDinh Nguyen 	 */
3019160695d8SMarek Vasut 	left_edge[0]  = iocfg->io_out1_delay_max + 1;
3020160695d8SMarek Vasut 	right_edge[0] = iocfg->io_out1_delay_max + 1;
30213da42859SDinh Nguyen 
30223b44f55cSMarek Vasut 	/* Search for the/part of the window with DM shift. */
3023c8570afaSMarek Vasut 	search_window(1, rank_bgn, write_group, &bgn_curr, &end_curr,
3024c8570afaSMarek Vasut 		      &bgn_best, &end_best, &win_best, 0);
30253da42859SDinh Nguyen 
30263b44f55cSMarek Vasut 	/* Reset DM delay chains to 0. */
302732675249SMarek Vasut 	scc_mgr_apply_group_dm_out1_delay(0);
30283da42859SDinh Nguyen 
30293da42859SDinh Nguyen 	/*
30303da42859SDinh Nguyen 	 * Check to see if the current window nudges up aganist 0 delay.
30313da42859SDinh Nguyen 	 * If so we need to continue the search by shifting DQS otherwise DQS
30323b44f55cSMarek Vasut 	 * search begins as a new search.
30333b44f55cSMarek Vasut 	 */
30343da42859SDinh Nguyen 	if (end_curr != 0) {
3035160695d8SMarek Vasut 		bgn_curr = iocfg->io_out1_delay_max + 1;
3036160695d8SMarek Vasut 		end_curr = iocfg->io_out1_delay_max + 1;
30373da42859SDinh Nguyen 	}
30383da42859SDinh Nguyen 
30393b44f55cSMarek Vasut 	/* Search for the/part of the window with DQS shifts. */
3040c8570afaSMarek Vasut 	search_window(0, rank_bgn, write_group, &bgn_curr, &end_curr,
3041c8570afaSMarek Vasut 		      &bgn_best, &end_best, &win_best, new_dqs);
30423da42859SDinh Nguyen 
30433b44f55cSMarek Vasut 	/* Assign left and right edge for cal and reporting. */
30443da42859SDinh Nguyen 	left_edge[0] = -1 * bgn_best;
30453da42859SDinh Nguyen 	right_edge[0] = end_best;
30463da42859SDinh Nguyen 
30473b44f55cSMarek Vasut 	debug_cond(DLEVEL == 2, "%s:%d dm_calib: left=%d right=%d\n",
30483b44f55cSMarek Vasut 		   __func__, __LINE__, left_edge[0], right_edge[0]);
30493da42859SDinh Nguyen 
30503b44f55cSMarek Vasut 	/* Move DQS (back to orig). */
30513da42859SDinh Nguyen 	scc_mgr_apply_group_dqs_io_and_oct_out1(write_group, new_dqs);
30523da42859SDinh Nguyen 
30533da42859SDinh Nguyen 	/* Move DM */
30543da42859SDinh Nguyen 
30553b44f55cSMarek Vasut 	/* Find middle of window for the DM bit. */
30563da42859SDinh Nguyen 	mid = (left_edge[0] - right_edge[0]) / 2;
30573da42859SDinh Nguyen 
30583b44f55cSMarek Vasut 	/* Only move right, since we are not moving DQS/DQ. */
30593da42859SDinh Nguyen 	if (mid < 0)
30603da42859SDinh Nguyen 		mid = 0;
30613da42859SDinh Nguyen 
30623b44f55cSMarek Vasut 	/* dm_marign should fail if we never find a window. */
30633da42859SDinh Nguyen 	if (win_best == 0)
30643da42859SDinh Nguyen 		dm_margin = -1;
30653da42859SDinh Nguyen 	else
30663da42859SDinh Nguyen 		dm_margin = left_edge[0] - mid;
30673da42859SDinh Nguyen 
306832675249SMarek Vasut 	scc_mgr_apply_group_dm_out1_delay(mid);
30691273dd9eSMarek Vasut 	writel(0, &sdr_scc_mgr->update);
30703da42859SDinh Nguyen 
30713b44f55cSMarek Vasut 	debug_cond(DLEVEL == 2,
30723b44f55cSMarek Vasut 		   "%s:%d dm_calib: left=%d right=%d mid=%d dm_margin=%d\n",
30733b44f55cSMarek Vasut 		   __func__, __LINE__, left_edge[0], right_edge[0],
30743b44f55cSMarek Vasut 		   mid, dm_margin);
30753b44f55cSMarek Vasut 	/* Export values. */
30763da42859SDinh Nguyen 	gbl->fom_out += dq_margin + dqs_margin;
30773da42859SDinh Nguyen 
30783b44f55cSMarek Vasut 	debug_cond(DLEVEL == 2,
30793b44f55cSMarek Vasut 		   "%s:%d write_center: dq_margin=%d dqs_margin=%d dm_margin=%d\n",
30803b44f55cSMarek Vasut 		   __func__, __LINE__, dq_margin, dqs_margin, dm_margin);
30813da42859SDinh Nguyen 
30823da42859SDinh Nguyen 	/*
30833da42859SDinh Nguyen 	 * Do not remove this line as it makes sure all of our
30843da42859SDinh Nguyen 	 * decisions have been applied.
30853da42859SDinh Nguyen 	 */
30861273dd9eSMarek Vasut 	writel(0, &sdr_scc_mgr->update);
30873b44f55cSMarek Vasut 
3088d043ee5bSMarek Vasut 	if ((dq_margin < 0) || (dqs_margin < 0) || (dm_margin < 0))
3089d043ee5bSMarek Vasut 		return -EINVAL;
3090d043ee5bSMarek Vasut 
3091d043ee5bSMarek Vasut 	return 0;
30923da42859SDinh Nguyen }
30933da42859SDinh Nguyen 
3094db3a6061SMarek Vasut /**
3095db3a6061SMarek Vasut  * rw_mgr_mem_calibrate_writes() - Write Calibration Part One
3096db3a6061SMarek Vasut  * @rank_bgn:		Rank number
3097db3a6061SMarek Vasut  * @group:		Read/Write Group
3098db3a6061SMarek Vasut  * @test_bgn:		Rank at which the test begins
3099db3a6061SMarek Vasut  *
3100db3a6061SMarek Vasut  * Stage 2: Write Calibration Part One.
3101db3a6061SMarek Vasut  *
3102db3a6061SMarek Vasut  * This function implements UniPHY calibration Stage 2, as explained in
3103db3a6061SMarek Vasut  * detail in Altera EMI_RM 2015.05.04 , "UniPHY Calibration Stages".
3104db3a6061SMarek Vasut  */
3105db3a6061SMarek Vasut static int rw_mgr_mem_calibrate_writes(const u32 rank_bgn, const u32 group,
3106db3a6061SMarek Vasut 				       const u32 test_bgn)
31073da42859SDinh Nguyen {
3108db3a6061SMarek Vasut 	int ret;
31093da42859SDinh Nguyen 
3110db3a6061SMarek Vasut 	/* Update info for sims */
3111db3a6061SMarek Vasut 	debug("%s:%d %u %u\n", __func__, __LINE__, group, test_bgn);
3112db3a6061SMarek Vasut 
3113db3a6061SMarek Vasut 	reg_file_set_group(group);
31143da42859SDinh Nguyen 	reg_file_set_stage(CAL_STAGE_WRITES);
31153da42859SDinh Nguyen 	reg_file_set_sub_stage(CAL_SUBSTAGE_WRITES_CENTER);
31163da42859SDinh Nguyen 
3117db3a6061SMarek Vasut 	ret = rw_mgr_mem_calibrate_writes_center(rank_bgn, group, test_bgn);
3118d043ee5bSMarek Vasut 	if (ret)
3119db3a6061SMarek Vasut 		set_failing_group_stage(group, CAL_STAGE_WRITES,
31203da42859SDinh Nguyen 					CAL_SUBSTAGE_WRITES_CENTER);
31213da42859SDinh Nguyen 
3122d043ee5bSMarek Vasut 	return ret;
31233da42859SDinh Nguyen }
31243da42859SDinh Nguyen 
31254b0ac26aSMarek Vasut /**
31264b0ac26aSMarek Vasut  * mem_precharge_and_activate() - Precharge all banks and activate
31274b0ac26aSMarek Vasut  *
31284b0ac26aSMarek Vasut  * Precharge all banks and activate row 0 in bank "000..." and bank "111...".
31294b0ac26aSMarek Vasut  */
31303da42859SDinh Nguyen static void mem_precharge_and_activate(void)
31313da42859SDinh Nguyen {
31324b0ac26aSMarek Vasut 	int r;
31333da42859SDinh Nguyen 
31341fa0c8c4SMarek Vasut 	for (r = 0; r < rwcfg->mem_number_of_ranks; r++) {
31354b0ac26aSMarek Vasut 		/* Set rank. */
31363da42859SDinh Nguyen 		set_rank_and_odt_mask(r, RW_MGR_ODT_MODE_OFF);
31373da42859SDinh Nguyen 
31384b0ac26aSMarek Vasut 		/* Precharge all banks. */
31391fa0c8c4SMarek Vasut 		writel(rwcfg->precharge_all, SDR_PHYGRP_RWMGRGRP_ADDRESS |
31401273dd9eSMarek Vasut 					     RW_MGR_RUN_SINGLE_GROUP_OFFSET);
31413da42859SDinh Nguyen 
31421273dd9eSMarek Vasut 		writel(0x0F, &sdr_rw_load_mgr_regs->load_cntr0);
31431fa0c8c4SMarek Vasut 		writel(rwcfg->activate_0_and_1_wait1,
31441273dd9eSMarek Vasut 			&sdr_rw_load_jump_mgr_regs->load_jump_add0);
31453da42859SDinh Nguyen 
31461273dd9eSMarek Vasut 		writel(0x0F, &sdr_rw_load_mgr_regs->load_cntr1);
31471fa0c8c4SMarek Vasut 		writel(rwcfg->activate_0_and_1_wait2,
31481273dd9eSMarek Vasut 			&sdr_rw_load_jump_mgr_regs->load_jump_add1);
31493da42859SDinh Nguyen 
31504b0ac26aSMarek Vasut 		/* Activate rows. */
31511fa0c8c4SMarek Vasut 		writel(rwcfg->activate_0_and_1, SDR_PHYGRP_RWMGRGRP_ADDRESS |
31521273dd9eSMarek Vasut 						RW_MGR_RUN_SINGLE_GROUP_OFFSET);
31533da42859SDinh Nguyen 	}
31543da42859SDinh Nguyen }
31553da42859SDinh Nguyen 
315616502a0bSMarek Vasut /**
315716502a0bSMarek Vasut  * mem_init_latency() - Configure memory RLAT and WLAT settings
315816502a0bSMarek Vasut  *
315916502a0bSMarek Vasut  * Configure memory RLAT and WLAT parameters.
316016502a0bSMarek Vasut  */
316116502a0bSMarek Vasut static void mem_init_latency(void)
31623da42859SDinh Nguyen {
316316502a0bSMarek Vasut 	/*
316416502a0bSMarek Vasut 	 * For AV/CV, LFIFO is hardened and always runs at full rate
316516502a0bSMarek Vasut 	 * so max latency in AFI clocks, used here, is correspondingly
316616502a0bSMarek Vasut 	 * smaller.
316716502a0bSMarek Vasut 	 */
316816502a0bSMarek Vasut 	const u32 max_latency = (1 << MAX_LATENCY_COUNT_WIDTH) - 1;
316916502a0bSMarek Vasut 	u32 rlat, wlat;
31703da42859SDinh Nguyen 
31713da42859SDinh Nguyen 	debug("%s:%d\n", __func__, __LINE__);
317216502a0bSMarek Vasut 
317316502a0bSMarek Vasut 	/*
317416502a0bSMarek Vasut 	 * Read in write latency.
317516502a0bSMarek Vasut 	 * WL for Hard PHY does not include additive latency.
317616502a0bSMarek Vasut 	 */
31771273dd9eSMarek Vasut 	wlat = readl(&data_mgr->t_wl_add);
31781273dd9eSMarek Vasut 	wlat += readl(&data_mgr->mem_t_add);
31793da42859SDinh Nguyen 
318016502a0bSMarek Vasut 	gbl->rw_wl_nop_cycles = wlat - 1;
31813da42859SDinh Nguyen 
318216502a0bSMarek Vasut 	/* Read in readl latency. */
31831273dd9eSMarek Vasut 	rlat = readl(&data_mgr->t_rl_add);
31843da42859SDinh Nguyen 
318516502a0bSMarek Vasut 	/* Set a pretty high read latency initially. */
31863da42859SDinh Nguyen 	gbl->curr_read_lat = rlat + 16;
31873da42859SDinh Nguyen 	if (gbl->curr_read_lat > max_latency)
31883da42859SDinh Nguyen 		gbl->curr_read_lat = max_latency;
31893da42859SDinh Nguyen 
31901273dd9eSMarek Vasut 	writel(gbl->curr_read_lat, &phy_mgr_cfg->phy_rlat);
31913da42859SDinh Nguyen 
319216502a0bSMarek Vasut 	/* Advertise write latency. */
319316502a0bSMarek Vasut 	writel(wlat, &phy_mgr_cfg->afi_wlat);
31943da42859SDinh Nguyen }
31953da42859SDinh Nguyen 
319651cea0b6SMarek Vasut /**
319751cea0b6SMarek Vasut  * @mem_skip_calibrate() - Set VFIFO and LFIFO to instant-on settings
319851cea0b6SMarek Vasut  *
319951cea0b6SMarek Vasut  * Set VFIFO and LFIFO to instant-on settings in skip calibration mode.
320051cea0b6SMarek Vasut  */
32013da42859SDinh Nguyen static void mem_skip_calibrate(void)
32023da42859SDinh Nguyen {
32033da42859SDinh Nguyen 	uint32_t vfifo_offset;
32043da42859SDinh Nguyen 	uint32_t i, j, r;
32053da42859SDinh Nguyen 
32063da42859SDinh Nguyen 	debug("%s:%d\n", __func__, __LINE__);
32073da42859SDinh Nguyen 	/* Need to update every shadow register set used by the interface */
32081fa0c8c4SMarek Vasut 	for (r = 0; r < rwcfg->mem_number_of_ranks;
32093da42859SDinh Nguyen 	     r += NUM_RANKS_PER_SHADOW_REG) {
32103da42859SDinh Nguyen 		/*
32113da42859SDinh Nguyen 		 * Set output phase alignment settings appropriate for
32123da42859SDinh Nguyen 		 * skip calibration.
32133da42859SDinh Nguyen 		 */
32141fa0c8c4SMarek Vasut 		for (i = 0; i < rwcfg->mem_if_read_dqs_width; i++) {
32153da42859SDinh Nguyen 			scc_mgr_set_dqs_en_phase(i, 0);
3216160695d8SMarek Vasut 			if (iocfg->dll_chain_length == 6)
32173da42859SDinh Nguyen 				scc_mgr_set_dqdqs_output_phase(i, 6);
3218160695d8SMarek Vasut 			else
32193da42859SDinh Nguyen 				scc_mgr_set_dqdqs_output_phase(i, 7);
32203da42859SDinh Nguyen 			/*
32213da42859SDinh Nguyen 			 * Case:33398
32223da42859SDinh Nguyen 			 *
32233da42859SDinh Nguyen 			 * Write data arrives to the I/O two cycles before write
32243da42859SDinh Nguyen 			 * latency is reached (720 deg).
32253da42859SDinh Nguyen 			 *   -> due to bit-slip in a/c bus
32263da42859SDinh Nguyen 			 *   -> to allow board skew where dqs is longer than ck
32273da42859SDinh Nguyen 			 *      -> how often can this happen!?
32283da42859SDinh Nguyen 			 *      -> can claim back some ptaps for high freq
32293da42859SDinh Nguyen 			 *       support if we can relax this, but i digress...
32303da42859SDinh Nguyen 			 *
32313da42859SDinh Nguyen 			 * The write_clk leads mem_ck by 90 deg
32323da42859SDinh Nguyen 			 * The minimum ptap of the OPA is 180 deg
32333da42859SDinh Nguyen 			 * Each ptap has (360 / IO_DLL_CHAIN_LENGH) deg of delay
32343da42859SDinh Nguyen 			 * The write_clk is always delayed by 2 ptaps
32353da42859SDinh Nguyen 			 *
32363da42859SDinh Nguyen 			 * Hence, to make DQS aligned to CK, we need to delay
32373da42859SDinh Nguyen 			 * DQS by:
3238160695d8SMarek Vasut 			 *    (720 - 90 - 180 - 2 * (360 / iocfg->dll_chain_length))
32393da42859SDinh Nguyen 			 *
3240160695d8SMarek Vasut 			 * Dividing the above by (360 / iocfg->dll_chain_length)
32413da42859SDinh Nguyen 			 * gives us the number of ptaps, which simplies to:
32423da42859SDinh Nguyen 			 *
3243160695d8SMarek Vasut 			 *    (1.25 * iocfg->dll_chain_length - 2)
32443da42859SDinh Nguyen 			 */
324551cea0b6SMarek Vasut 			scc_mgr_set_dqdqs_output_phase(i,
3246160695d8SMarek Vasut 					1.25 * iocfg->dll_chain_length - 2);
32473da42859SDinh Nguyen 		}
32481273dd9eSMarek Vasut 		writel(0xff, &sdr_scc_mgr->dqs_ena);
32491273dd9eSMarek Vasut 		writel(0xff, &sdr_scc_mgr->dqs_io_ena);
32503da42859SDinh Nguyen 
32511fa0c8c4SMarek Vasut 		for (i = 0; i < rwcfg->mem_if_write_dqs_width; i++) {
32521273dd9eSMarek Vasut 			writel(i, SDR_PHYGRP_SCCGRP_ADDRESS |
32531273dd9eSMarek Vasut 				  SCC_MGR_GROUP_COUNTER_OFFSET);
32543da42859SDinh Nguyen 		}
32551273dd9eSMarek Vasut 		writel(0xff, &sdr_scc_mgr->dq_ena);
32561273dd9eSMarek Vasut 		writel(0xff, &sdr_scc_mgr->dm_ena);
32571273dd9eSMarek Vasut 		writel(0, &sdr_scc_mgr->update);
32583da42859SDinh Nguyen 	}
32593da42859SDinh Nguyen 
32603da42859SDinh Nguyen 	/* Compensate for simulation model behaviour */
32611fa0c8c4SMarek Vasut 	for (i = 0; i < rwcfg->mem_if_read_dqs_width; i++) {
32623da42859SDinh Nguyen 		scc_mgr_set_dqs_bus_in_delay(i, 10);
32633da42859SDinh Nguyen 		scc_mgr_load_dqs(i);
32643da42859SDinh Nguyen 	}
32651273dd9eSMarek Vasut 	writel(0, &sdr_scc_mgr->update);
32663da42859SDinh Nguyen 
32673da42859SDinh Nguyen 	/*
32683da42859SDinh Nguyen 	 * ArriaV has hard FIFOs that can only be initialized by incrementing
32693da42859SDinh Nguyen 	 * in sequencer.
32703da42859SDinh Nguyen 	 */
32713da42859SDinh Nguyen 	vfifo_offset = CALIB_VFIFO_OFFSET;
327251cea0b6SMarek Vasut 	for (j = 0; j < vfifo_offset; j++)
32731273dd9eSMarek Vasut 		writel(0xff, &phy_mgr_cmd->inc_vfifo_hard_phy);
32741273dd9eSMarek Vasut 	writel(0, &phy_mgr_cmd->fifo_reset);
32753da42859SDinh Nguyen 
32763da42859SDinh Nguyen 	/*
327751cea0b6SMarek Vasut 	 * For Arria V and Cyclone V with hard LFIFO, we get the skip-cal
327851cea0b6SMarek Vasut 	 * setting from generation-time constant.
32793da42859SDinh Nguyen 	 */
32803da42859SDinh Nguyen 	gbl->curr_read_lat = CALIB_LFIFO_OFFSET;
32811273dd9eSMarek Vasut 	writel(gbl->curr_read_lat, &phy_mgr_cfg->phy_rlat);
32823da42859SDinh Nguyen }
32833da42859SDinh Nguyen 
32843589fbfbSMarek Vasut /**
32853589fbfbSMarek Vasut  * mem_calibrate() - Memory calibration entry point.
32863589fbfbSMarek Vasut  *
32873589fbfbSMarek Vasut  * Perform memory calibration.
32883589fbfbSMarek Vasut  */
32893da42859SDinh Nguyen static uint32_t mem_calibrate(void)
32903da42859SDinh Nguyen {
32913da42859SDinh Nguyen 	uint32_t i;
32923da42859SDinh Nguyen 	uint32_t rank_bgn, sr;
32933da42859SDinh Nguyen 	uint32_t write_group, write_test_bgn;
32943da42859SDinh Nguyen 	uint32_t read_group, read_test_bgn;
32953da42859SDinh Nguyen 	uint32_t run_groups, current_run;
32963da42859SDinh Nguyen 	uint32_t failing_groups = 0;
32973da42859SDinh Nguyen 	uint32_t group_failed = 0;
32983da42859SDinh Nguyen 
32991fa0c8c4SMarek Vasut 	const u32 rwdqs_ratio = rwcfg->mem_if_read_dqs_width /
33001fa0c8c4SMarek Vasut 				rwcfg->mem_if_write_dqs_width;
330133c42bb8SMarek Vasut 
33023da42859SDinh Nguyen 	debug("%s:%d\n", __func__, __LINE__);
33033da42859SDinh Nguyen 
330416502a0bSMarek Vasut 	/* Initialize the data settings */
33053da42859SDinh Nguyen 	gbl->error_substage = CAL_SUBSTAGE_NIL;
33063da42859SDinh Nguyen 	gbl->error_stage = CAL_STAGE_NIL;
33073da42859SDinh Nguyen 	gbl->error_group = 0xff;
33083da42859SDinh Nguyen 	gbl->fom_in = 0;
33093da42859SDinh Nguyen 	gbl->fom_out = 0;
33103da42859SDinh Nguyen 
331116502a0bSMarek Vasut 	/* Initialize WLAT and RLAT. */
331216502a0bSMarek Vasut 	mem_init_latency();
331316502a0bSMarek Vasut 
331416502a0bSMarek Vasut 	/* Initialize bit slips. */
331516502a0bSMarek Vasut 	mem_precharge_and_activate();
33163da42859SDinh Nguyen 
33171fa0c8c4SMarek Vasut 	for (i = 0; i < rwcfg->mem_if_read_dqs_width; i++) {
33181273dd9eSMarek Vasut 		writel(i, SDR_PHYGRP_SCCGRP_ADDRESS |
33191273dd9eSMarek Vasut 			  SCC_MGR_GROUP_COUNTER_OFFSET);
3320fa5d821bSMarek Vasut 		/* Only needed once to set all groups, pins, DQ, DQS, DM. */
3321fa5d821bSMarek Vasut 		if (i == 0)
3322fa5d821bSMarek Vasut 			scc_mgr_set_hhp_extras();
3323fa5d821bSMarek Vasut 
3324c5c5f537SMarek Vasut 		scc_set_bypass_mode(i);
33253da42859SDinh Nguyen 	}
33263da42859SDinh Nguyen 
3327722c9685SMarek Vasut 	/* Calibration is skipped. */
33283da42859SDinh Nguyen 	if ((dyn_calib_steps & CALIB_SKIP_ALL) == CALIB_SKIP_ALL) {
33293da42859SDinh Nguyen 		/*
33303da42859SDinh Nguyen 		 * Set VFIFO and LFIFO to instant-on settings in skip
33313da42859SDinh Nguyen 		 * calibration mode.
33323da42859SDinh Nguyen 		 */
33333da42859SDinh Nguyen 		mem_skip_calibrate();
3334722c9685SMarek Vasut 
3335722c9685SMarek Vasut 		/*
3336722c9685SMarek Vasut 		 * Do not remove this line as it makes sure all of our
3337722c9685SMarek Vasut 		 * decisions have been applied.
3338722c9685SMarek Vasut 		 */
3339722c9685SMarek Vasut 		writel(0, &sdr_scc_mgr->update);
3340722c9685SMarek Vasut 		return 1;
3341722c9685SMarek Vasut 	}
3342722c9685SMarek Vasut 
3343722c9685SMarek Vasut 	/* Calibration is not skipped. */
33443da42859SDinh Nguyen 	for (i = 0; i < NUM_CALIB_REPEAT; i++) {
33453da42859SDinh Nguyen 		/*
33463da42859SDinh Nguyen 		 * Zero all delay chain/phase settings for all
33473da42859SDinh Nguyen 		 * groups and all shadow register sets.
33483da42859SDinh Nguyen 		 */
33493da42859SDinh Nguyen 		scc_mgr_zero_all();
33503da42859SDinh Nguyen 
3351f085ac3bSMarek Vasut 		run_groups = ~0;
33523da42859SDinh Nguyen 
33533da42859SDinh Nguyen 		for (write_group = 0, write_test_bgn = 0; write_group
33541fa0c8c4SMarek Vasut 			< rwcfg->mem_if_write_dqs_width; write_group++,
33551fa0c8c4SMarek Vasut 			write_test_bgn += rwcfg->mem_dq_per_write_dqs) {
3356c452dcd0SMarek Vasut 
3357c452dcd0SMarek Vasut 			/* Initialize the group failure */
33583da42859SDinh Nguyen 			group_failed = 0;
33593da42859SDinh Nguyen 
33603da42859SDinh Nguyen 			current_run = run_groups & ((1 <<
33613da42859SDinh Nguyen 				RW_MGR_NUM_DQS_PER_WRITE_GROUP) - 1);
33623da42859SDinh Nguyen 			run_groups = run_groups >>
33633da42859SDinh Nguyen 				RW_MGR_NUM_DQS_PER_WRITE_GROUP;
33643da42859SDinh Nguyen 
33653da42859SDinh Nguyen 			if (current_run == 0)
33663da42859SDinh Nguyen 				continue;
33673da42859SDinh Nguyen 
33681273dd9eSMarek Vasut 			writel(write_group, SDR_PHYGRP_SCCGRP_ADDRESS |
33691273dd9eSMarek Vasut 					    SCC_MGR_GROUP_COUNTER_OFFSET);
3370d41ea93aSMarek Vasut 			scc_mgr_zero_group(write_group, 0);
33713da42859SDinh Nguyen 
337233c42bb8SMarek Vasut 			for (read_group = write_group * rwdqs_ratio,
33733da42859SDinh Nguyen 			     read_test_bgn = 0;
3374c452dcd0SMarek Vasut 			     read_group < (write_group + 1) * rwdqs_ratio;
337533c42bb8SMarek Vasut 			     read_group++,
33761fa0c8c4SMarek Vasut 			     read_test_bgn += rwcfg->mem_dq_per_read_dqs) {
337733c42bb8SMarek Vasut 				if (STATIC_CALIB_STEPS & CALIB_SKIP_VFIFO)
337833c42bb8SMarek Vasut 					continue;
33793da42859SDinh Nguyen 
338033c42bb8SMarek Vasut 				/* Calibrate the VFIFO */
338133c42bb8SMarek Vasut 				if (rw_mgr_mem_calibrate_vfifo(read_group,
338233c42bb8SMarek Vasut 							       read_test_bgn))
338333c42bb8SMarek Vasut 					continue;
338433c42bb8SMarek Vasut 
338533c42bb8SMarek Vasut 				if (!(gbl->phy_debug_mode_flags & PHY_DEBUG_SWEEP_ALL_GROUPS))
33863da42859SDinh Nguyen 					return 0;
3387c452dcd0SMarek Vasut 
3388c452dcd0SMarek Vasut 				/* The group failed, we're done. */
3389c452dcd0SMarek Vasut 				goto grp_failed;
33903da42859SDinh Nguyen 			}
33913da42859SDinh Nguyen 
33923da42859SDinh Nguyen 			/* Calibrate the output side */
33934ac21610SMarek Vasut 			for (rank_bgn = 0, sr = 0;
33941fa0c8c4SMarek Vasut 			     rank_bgn < rwcfg->mem_number_of_ranks;
33954ac21610SMarek Vasut 			     rank_bgn += NUM_RANKS_PER_SHADOW_REG, sr++) {
33964ac21610SMarek Vasut 				if (STATIC_CALIB_STEPS & CALIB_SKIP_WRITES)
33974ac21610SMarek Vasut 					continue;
33984ac21610SMarek Vasut 
33994ac21610SMarek Vasut 				/* Not needed in quick mode! */
34004ac21610SMarek Vasut 				if (STATIC_CALIB_STEPS & CALIB_SKIP_DELAY_SWEEPS)
34014ac21610SMarek Vasut 					continue;
34024ac21610SMarek Vasut 
34034ac21610SMarek Vasut 				/* Calibrate WRITEs */
3404db3a6061SMarek Vasut 				if (!rw_mgr_mem_calibrate_writes(rank_bgn,
34054ac21610SMarek Vasut 						write_group, write_test_bgn))
34064ac21610SMarek Vasut 					continue;
34074ac21610SMarek Vasut 
34083da42859SDinh Nguyen 				group_failed = 1;
34094ac21610SMarek Vasut 				if (!(gbl->phy_debug_mode_flags & PHY_DEBUG_SWEEP_ALL_GROUPS))
34104ac21610SMarek Vasut 					return 0;
34113da42859SDinh Nguyen 			}
34123da42859SDinh Nguyen 
3413c452dcd0SMarek Vasut 			/* Some group failed, we're done. */
3414c452dcd0SMarek Vasut 			if (group_failed)
3415c452dcd0SMarek Vasut 				goto grp_failed;
3416c452dcd0SMarek Vasut 
34178213609eSMarek Vasut 			for (read_group = write_group * rwdqs_ratio,
34183da42859SDinh Nguyen 			     read_test_bgn = 0;
3419c452dcd0SMarek Vasut 			     read_group < (write_group + 1) * rwdqs_ratio;
34208213609eSMarek Vasut 			     read_group++,
34211fa0c8c4SMarek Vasut 			     read_test_bgn += rwcfg->mem_dq_per_read_dqs) {
34228213609eSMarek Vasut 				if (STATIC_CALIB_STEPS & CALIB_SKIP_WRITES)
34238213609eSMarek Vasut 					continue;
34243da42859SDinh Nguyen 
342578cdd7d0SMarek Vasut 				if (!rw_mgr_mem_calibrate_vfifo_end(read_group,
34268213609eSMarek Vasut 								read_test_bgn))
34278213609eSMarek Vasut 					continue;
34288213609eSMarek Vasut 
34298213609eSMarek Vasut 				if (!(gbl->phy_debug_mode_flags & PHY_DEBUG_SWEEP_ALL_GROUPS))
34303da42859SDinh Nguyen 					return 0;
3431c452dcd0SMarek Vasut 
3432c452dcd0SMarek Vasut 				/* The group failed, we're done. */
3433c452dcd0SMarek Vasut 				goto grp_failed;
34343da42859SDinh Nguyen 			}
34353da42859SDinh Nguyen 
3436c452dcd0SMarek Vasut 			/* No group failed, continue as usual. */
3437c452dcd0SMarek Vasut 			continue;
3438c452dcd0SMarek Vasut 
3439c452dcd0SMarek Vasut grp_failed:		/* A group failed, increment the counter. */
34403da42859SDinh Nguyen 			failing_groups++;
34413da42859SDinh Nguyen 		}
34423da42859SDinh Nguyen 
34433da42859SDinh Nguyen 		/*
34443da42859SDinh Nguyen 		 * USER If there are any failing groups then report
34453da42859SDinh Nguyen 		 * the failure.
34463da42859SDinh Nguyen 		 */
34473da42859SDinh Nguyen 		if (failing_groups != 0)
34483da42859SDinh Nguyen 			return 0;
34493da42859SDinh Nguyen 
3450c50ae303SMarek Vasut 		if (STATIC_CALIB_STEPS & CALIB_SKIP_LFIFO)
3451c50ae303SMarek Vasut 			continue;
3452c50ae303SMarek Vasut 
3453c50ae303SMarek Vasut 		/* Calibrate the LFIFO */
34543da42859SDinh Nguyen 		if (!rw_mgr_mem_calibrate_lfifo())
34553da42859SDinh Nguyen 			return 0;
34563da42859SDinh Nguyen 	}
34573da42859SDinh Nguyen 
34583da42859SDinh Nguyen 	/*
34593da42859SDinh Nguyen 	 * Do not remove this line as it makes sure all of our decisions
34603da42859SDinh Nguyen 	 * have been applied.
34613da42859SDinh Nguyen 	 */
34621273dd9eSMarek Vasut 	writel(0, &sdr_scc_mgr->update);
34633da42859SDinh Nguyen 	return 1;
34643da42859SDinh Nguyen }
34653da42859SDinh Nguyen 
346623a040c0SMarek Vasut /**
346723a040c0SMarek Vasut  * run_mem_calibrate() - Perform memory calibration
346823a040c0SMarek Vasut  *
346923a040c0SMarek Vasut  * This function triggers the entire memory calibration procedure.
347023a040c0SMarek Vasut  */
347123a040c0SMarek Vasut static int run_mem_calibrate(void)
34723da42859SDinh Nguyen {
347323a040c0SMarek Vasut 	int pass;
34743da42859SDinh Nguyen 
34753da42859SDinh Nguyen 	debug("%s:%d\n", __func__, __LINE__);
34763da42859SDinh Nguyen 
34773da42859SDinh Nguyen 	/* Reset pass/fail status shown on afi_cal_success/fail */
34781273dd9eSMarek Vasut 	writel(PHY_MGR_CAL_RESET, &phy_mgr_cfg->cal_status);
34793da42859SDinh Nguyen 
348023a040c0SMarek Vasut 	/* Stop tracking manager. */
348123a040c0SMarek Vasut 	clrbits_le32(&sdr_ctrl->ctrl_cfg, 1 << 22);
34823da42859SDinh Nguyen 
34839fa9c90eSMarek Vasut 	phy_mgr_initialize();
34843da42859SDinh Nguyen 	rw_mgr_mem_initialize();
34853da42859SDinh Nguyen 
348623a040c0SMarek Vasut 	/* Perform the actual memory calibration. */
34873da42859SDinh Nguyen 	pass = mem_calibrate();
34883da42859SDinh Nguyen 
34893da42859SDinh Nguyen 	mem_precharge_and_activate();
34901273dd9eSMarek Vasut 	writel(0, &phy_mgr_cmd->fifo_reset);
34913da42859SDinh Nguyen 
349223a040c0SMarek Vasut 	/* Handoff. */
34933da42859SDinh Nguyen 	rw_mgr_mem_handoff();
34943da42859SDinh Nguyen 	/*
34953da42859SDinh Nguyen 	 * In Hard PHY this is a 2-bit control:
34963da42859SDinh Nguyen 	 * 0: AFI Mux Select
34973da42859SDinh Nguyen 	 * 1: DDIO Mux Select
34983da42859SDinh Nguyen 	 */
34991273dd9eSMarek Vasut 	writel(0x2, &phy_mgr_cfg->mux_sel);
350023a040c0SMarek Vasut 
350123a040c0SMarek Vasut 	/* Start tracking manager. */
350223a040c0SMarek Vasut 	setbits_le32(&sdr_ctrl->ctrl_cfg, 1 << 22);
350323a040c0SMarek Vasut 
350423a040c0SMarek Vasut 	return pass;
35053da42859SDinh Nguyen }
35063da42859SDinh Nguyen 
350723a040c0SMarek Vasut /**
350823a040c0SMarek Vasut  * debug_mem_calibrate() - Report result of memory calibration
350923a040c0SMarek Vasut  * @pass:	Value indicating whether calibration passed or failed
351023a040c0SMarek Vasut  *
351123a040c0SMarek Vasut  * This function reports the results of the memory calibration
351223a040c0SMarek Vasut  * and writes debug information into the register file.
351323a040c0SMarek Vasut  */
351423a040c0SMarek Vasut static void debug_mem_calibrate(int pass)
351523a040c0SMarek Vasut {
351623a040c0SMarek Vasut 	uint32_t debug_info;
35173da42859SDinh Nguyen 
35183da42859SDinh Nguyen 	if (pass) {
35193da42859SDinh Nguyen 		printf("%s: CALIBRATION PASSED\n", __FILE__);
35203da42859SDinh Nguyen 
35213da42859SDinh Nguyen 		gbl->fom_in /= 2;
35223da42859SDinh Nguyen 		gbl->fom_out /= 2;
35233da42859SDinh Nguyen 
35243da42859SDinh Nguyen 		if (gbl->fom_in > 0xff)
35253da42859SDinh Nguyen 			gbl->fom_in = 0xff;
35263da42859SDinh Nguyen 
35273da42859SDinh Nguyen 		if (gbl->fom_out > 0xff)
35283da42859SDinh Nguyen 			gbl->fom_out = 0xff;
35293da42859SDinh Nguyen 
35303da42859SDinh Nguyen 		/* Update the FOM in the register file */
35313da42859SDinh Nguyen 		debug_info = gbl->fom_in;
35323da42859SDinh Nguyen 		debug_info |= gbl->fom_out << 8;
35331273dd9eSMarek Vasut 		writel(debug_info, &sdr_reg_file->fom);
35343da42859SDinh Nguyen 
35351273dd9eSMarek Vasut 		writel(debug_info, &phy_mgr_cfg->cal_debug_info);
35361273dd9eSMarek Vasut 		writel(PHY_MGR_CAL_SUCCESS, &phy_mgr_cfg->cal_status);
35373da42859SDinh Nguyen 	} else {
35383da42859SDinh Nguyen 		printf("%s: CALIBRATION FAILED\n", __FILE__);
35393da42859SDinh Nguyen 
35403da42859SDinh Nguyen 		debug_info = gbl->error_stage;
35413da42859SDinh Nguyen 		debug_info |= gbl->error_substage << 8;
35423da42859SDinh Nguyen 		debug_info |= gbl->error_group << 16;
35433da42859SDinh Nguyen 
35441273dd9eSMarek Vasut 		writel(debug_info, &sdr_reg_file->failing_stage);
35451273dd9eSMarek Vasut 		writel(debug_info, &phy_mgr_cfg->cal_debug_info);
35461273dd9eSMarek Vasut 		writel(PHY_MGR_CAL_FAIL, &phy_mgr_cfg->cal_status);
35473da42859SDinh Nguyen 
35483da42859SDinh Nguyen 		/* Update the failing group/stage in the register file */
35493da42859SDinh Nguyen 		debug_info = gbl->error_stage;
35503da42859SDinh Nguyen 		debug_info |= gbl->error_substage << 8;
35513da42859SDinh Nguyen 		debug_info |= gbl->error_group << 16;
35521273dd9eSMarek Vasut 		writel(debug_info, &sdr_reg_file->failing_stage);
35533da42859SDinh Nguyen 	}
35543da42859SDinh Nguyen 
355523a040c0SMarek Vasut 	printf("%s: Calibration complete\n", __FILE__);
35563da42859SDinh Nguyen }
35573da42859SDinh Nguyen 
3558bb06434bSMarek Vasut /**
3559bb06434bSMarek Vasut  * hc_initialize_rom_data() - Initialize ROM data
3560bb06434bSMarek Vasut  *
3561bb06434bSMarek Vasut  * Initialize ROM data.
3562bb06434bSMarek Vasut  */
35633da42859SDinh Nguyen static void hc_initialize_rom_data(void)
35643da42859SDinh Nguyen {
356504955cf2SMarek Vasut 	unsigned int nelem = 0;
356604955cf2SMarek Vasut 	const u32 *rom_init;
3567bb06434bSMarek Vasut 	u32 i, addr;
35683da42859SDinh Nguyen 
356904955cf2SMarek Vasut 	socfpga_get_seq_inst_init(&rom_init, &nelem);
3570c4815f76SMarek Vasut 	addr = SDR_PHYGRP_RWMGRGRP_ADDRESS | RW_MGR_INST_ROM_WRITE_OFFSET;
357104955cf2SMarek Vasut 	for (i = 0; i < nelem; i++)
357204955cf2SMarek Vasut 		writel(rom_init[i], addr + (i << 2));
35733da42859SDinh Nguyen 
357404955cf2SMarek Vasut 	socfpga_get_seq_ac_init(&rom_init, &nelem);
3575c4815f76SMarek Vasut 	addr = SDR_PHYGRP_RWMGRGRP_ADDRESS | RW_MGR_AC_ROM_WRITE_OFFSET;
357604955cf2SMarek Vasut 	for (i = 0; i < nelem; i++)
357704955cf2SMarek Vasut 		writel(rom_init[i], addr + (i << 2));
35783da42859SDinh Nguyen }
35793da42859SDinh Nguyen 
35809c1ab2caSMarek Vasut /**
35819c1ab2caSMarek Vasut  * initialize_reg_file() - Initialize SDR register file
35829c1ab2caSMarek Vasut  *
35839c1ab2caSMarek Vasut  * Initialize SDR register file.
35849c1ab2caSMarek Vasut  */
35853da42859SDinh Nguyen static void initialize_reg_file(void)
35863da42859SDinh Nguyen {
35873da42859SDinh Nguyen 	/* Initialize the register file with the correct data */
35881273dd9eSMarek Vasut 	writel(REG_FILE_INIT_SEQ_SIGNATURE, &sdr_reg_file->signature);
35891273dd9eSMarek Vasut 	writel(0, &sdr_reg_file->debug_data_addr);
35901273dd9eSMarek Vasut 	writel(0, &sdr_reg_file->cur_stage);
35911273dd9eSMarek Vasut 	writel(0, &sdr_reg_file->fom);
35921273dd9eSMarek Vasut 	writel(0, &sdr_reg_file->failing_stage);
35931273dd9eSMarek Vasut 	writel(0, &sdr_reg_file->debug1);
35941273dd9eSMarek Vasut 	writel(0, &sdr_reg_file->debug2);
35953da42859SDinh Nguyen }
35963da42859SDinh Nguyen 
35972ca151f8SMarek Vasut /**
35982ca151f8SMarek Vasut  * initialize_hps_phy() - Initialize HPS PHY
35992ca151f8SMarek Vasut  *
36002ca151f8SMarek Vasut  * Initialize HPS PHY.
36012ca151f8SMarek Vasut  */
36023da42859SDinh Nguyen static void initialize_hps_phy(void)
36033da42859SDinh Nguyen {
36043da42859SDinh Nguyen 	uint32_t reg;
36053da42859SDinh Nguyen 	/*
36063da42859SDinh Nguyen 	 * Tracking also gets configured here because it's in the
36073da42859SDinh Nguyen 	 * same register.
36083da42859SDinh Nguyen 	 */
36093da42859SDinh Nguyen 	uint32_t trk_sample_count = 7500;
36103da42859SDinh Nguyen 	uint32_t trk_long_idle_sample_count = (10 << 16) | 100;
36113da42859SDinh Nguyen 	/*
36123da42859SDinh Nguyen 	 * Format is number of outer loops in the 16 MSB, sample
36133da42859SDinh Nguyen 	 * count in 16 LSB.
36143da42859SDinh Nguyen 	 */
36153da42859SDinh Nguyen 
36163da42859SDinh Nguyen 	reg = 0;
36173da42859SDinh Nguyen 	reg |= SDR_CTRLGRP_PHYCTRL_PHYCTRL_0_ACDELAYEN_SET(2);
36183da42859SDinh Nguyen 	reg |= SDR_CTRLGRP_PHYCTRL_PHYCTRL_0_DQDELAYEN_SET(1);
36193da42859SDinh Nguyen 	reg |= SDR_CTRLGRP_PHYCTRL_PHYCTRL_0_DQSDELAYEN_SET(1);
36203da42859SDinh Nguyen 	reg |= SDR_CTRLGRP_PHYCTRL_PHYCTRL_0_DQSLOGICDELAYEN_SET(1);
36213da42859SDinh Nguyen 	reg |= SDR_CTRLGRP_PHYCTRL_PHYCTRL_0_RESETDELAYEN_SET(0);
36223da42859SDinh Nguyen 	reg |= SDR_CTRLGRP_PHYCTRL_PHYCTRL_0_LPDDRDIS_SET(1);
36233da42859SDinh Nguyen 	/*
36243da42859SDinh Nguyen 	 * This field selects the intrinsic latency to RDATA_EN/FULL path.
36253da42859SDinh Nguyen 	 * 00-bypass, 01- add 5 cycles, 10- add 10 cycles, 11- add 15 cycles.
36263da42859SDinh Nguyen 	 */
36273da42859SDinh Nguyen 	reg |= SDR_CTRLGRP_PHYCTRL_PHYCTRL_0_ADDLATSEL_SET(0);
36283da42859SDinh Nguyen 	reg |= SDR_CTRLGRP_PHYCTRL_PHYCTRL_0_SAMPLECOUNT_19_0_SET(
36293da42859SDinh Nguyen 		trk_sample_count);
36306cb9f167SMarek Vasut 	writel(reg, &sdr_ctrl->phy_ctrl0);
36313da42859SDinh Nguyen 
36323da42859SDinh Nguyen 	reg = 0;
36333da42859SDinh Nguyen 	reg |= SDR_CTRLGRP_PHYCTRL_PHYCTRL_1_SAMPLECOUNT_31_20_SET(
36343da42859SDinh Nguyen 		trk_sample_count >>
36353da42859SDinh Nguyen 		SDR_CTRLGRP_PHYCTRL_PHYCTRL_0_SAMPLECOUNT_19_0_WIDTH);
36363da42859SDinh Nguyen 	reg |= SDR_CTRLGRP_PHYCTRL_PHYCTRL_1_LONGIDLESAMPLECOUNT_19_0_SET(
36373da42859SDinh Nguyen 		trk_long_idle_sample_count);
36386cb9f167SMarek Vasut 	writel(reg, &sdr_ctrl->phy_ctrl1);
36393da42859SDinh Nguyen 
36403da42859SDinh Nguyen 	reg = 0;
36413da42859SDinh Nguyen 	reg |= SDR_CTRLGRP_PHYCTRL_PHYCTRL_2_LONGIDLESAMPLECOUNT_31_20_SET(
36423da42859SDinh Nguyen 		trk_long_idle_sample_count >>
36433da42859SDinh Nguyen 		SDR_CTRLGRP_PHYCTRL_PHYCTRL_1_LONGIDLESAMPLECOUNT_19_0_WIDTH);
36446cb9f167SMarek Vasut 	writel(reg, &sdr_ctrl->phy_ctrl2);
36453da42859SDinh Nguyen }
36463da42859SDinh Nguyen 
3647880e46f2SMarek Vasut /**
3648880e46f2SMarek Vasut  * initialize_tracking() - Initialize tracking
3649880e46f2SMarek Vasut  *
3650880e46f2SMarek Vasut  * Initialize the register file with usable initial data.
3651880e46f2SMarek Vasut  */
36523da42859SDinh Nguyen static void initialize_tracking(void)
36533da42859SDinh Nguyen {
3654880e46f2SMarek Vasut 	/*
3655880e46f2SMarek Vasut 	 * Initialize the register file with the correct data.
3656880e46f2SMarek Vasut 	 * Compute usable version of value in case we skip full
3657880e46f2SMarek Vasut 	 * computation later.
3658880e46f2SMarek Vasut 	 */
3659160695d8SMarek Vasut 	writel(DIV_ROUND_UP(iocfg->delay_per_opa_tap, iocfg->delay_per_dchain_tap) - 1,
3660880e46f2SMarek Vasut 	       &sdr_reg_file->dtaps_per_ptap);
3661880e46f2SMarek Vasut 
3662880e46f2SMarek Vasut 	/* trk_sample_count */
3663880e46f2SMarek Vasut 	writel(7500, &sdr_reg_file->trk_sample_count);
3664880e46f2SMarek Vasut 
3665880e46f2SMarek Vasut 	/* longidle outer loop [15:0] */
3666880e46f2SMarek Vasut 	writel((10 << 16) | (100 << 0), &sdr_reg_file->trk_longidle);
36673da42859SDinh Nguyen 
36683da42859SDinh Nguyen 	/*
3669880e46f2SMarek Vasut 	 * longidle sample count [31:24]
3670880e46f2SMarek Vasut 	 * trfc, worst case of 933Mhz 4Gb [23:16]
3671880e46f2SMarek Vasut 	 * trcd, worst case [15:8]
3672880e46f2SMarek Vasut 	 * vfifo wait [7:0]
36733da42859SDinh Nguyen 	 */
3674880e46f2SMarek Vasut 	writel((243 << 24) | (14 << 16) | (10 << 8) | (4 << 0),
3675880e46f2SMarek Vasut 	       &sdr_reg_file->delays);
36763da42859SDinh Nguyen 
36773da42859SDinh Nguyen 	/* mux delay */
36781fa0c8c4SMarek Vasut 	writel((rwcfg->idle << 24) | (rwcfg->activate_1 << 16) |
36791fa0c8c4SMarek Vasut 	       (rwcfg->sgle_read << 8) | (rwcfg->precharge_all << 0),
3680880e46f2SMarek Vasut 	       &sdr_reg_file->trk_rw_mgr_addr);
36813da42859SDinh Nguyen 
36821fa0c8c4SMarek Vasut 	writel(rwcfg->mem_if_read_dqs_width,
3683880e46f2SMarek Vasut 	       &sdr_reg_file->trk_read_dqs_width);
36843da42859SDinh Nguyen 
3685880e46f2SMarek Vasut 	/* trefi [7:0] */
36861fa0c8c4SMarek Vasut 	writel((rwcfg->refresh_all << 24) | (1000 << 0),
3687880e46f2SMarek Vasut 	       &sdr_reg_file->trk_rfsh);
36883da42859SDinh Nguyen }
36893da42859SDinh Nguyen 
36903da42859SDinh Nguyen int sdram_calibration_full(void)
36913da42859SDinh Nguyen {
36923da42859SDinh Nguyen 	struct param_type my_param;
36933da42859SDinh Nguyen 	struct gbl_type my_gbl;
36943da42859SDinh Nguyen 	uint32_t pass;
369584e0b0cfSMarek Vasut 
369684e0b0cfSMarek Vasut 	memset(&my_param, 0, sizeof(my_param));
369784e0b0cfSMarek Vasut 	memset(&my_gbl, 0, sizeof(my_gbl));
36983da42859SDinh Nguyen 
36993da42859SDinh Nguyen 	param = &my_param;
37003da42859SDinh Nguyen 	gbl = &my_gbl;
37013da42859SDinh Nguyen 
3702d718a26bSMarek Vasut 	rwcfg = socfpga_get_sdram_rwmgr_config();
370310c14261SMarek Vasut 	iocfg = socfpga_get_sdram_io_config();
3704*042ff2d0SMarek Vasut 	misccfg = socfpga_get_sdram_misc_config();
3705d718a26bSMarek Vasut 
37063da42859SDinh Nguyen 	/* Set the calibration enabled by default */
37073da42859SDinh Nguyen 	gbl->phy_debug_mode_flags |= PHY_DEBUG_ENABLE_CAL_RPT;
37083da42859SDinh Nguyen 	/*
37093da42859SDinh Nguyen 	 * Only sweep all groups (regardless of fail state) by default
37103da42859SDinh Nguyen 	 * Set enabled read test by default.
37113da42859SDinh Nguyen 	 */
37123da42859SDinh Nguyen #if DISABLE_GUARANTEED_READ
37133da42859SDinh Nguyen 	gbl->phy_debug_mode_flags |= PHY_DEBUG_DISABLE_GUARANTEED_READ;
37143da42859SDinh Nguyen #endif
37153da42859SDinh Nguyen 	/* Initialize the register file */
37163da42859SDinh Nguyen 	initialize_reg_file();
37173da42859SDinh Nguyen 
37183da42859SDinh Nguyen 	/* Initialize any PHY CSR */
37193da42859SDinh Nguyen 	initialize_hps_phy();
37203da42859SDinh Nguyen 
37213da42859SDinh Nguyen 	scc_mgr_initialize();
37223da42859SDinh Nguyen 
37233da42859SDinh Nguyen 	initialize_tracking();
37243da42859SDinh Nguyen 
37253da42859SDinh Nguyen 	printf("%s: Preparing to start memory calibration\n", __FILE__);
37263da42859SDinh Nguyen 
37273da42859SDinh Nguyen 	debug("%s:%d\n", __func__, __LINE__);
372823f62b36SMarek Vasut 	debug_cond(DLEVEL == 1,
372923f62b36SMarek Vasut 		   "DDR3 FULL_RATE ranks=%u cs/dimm=%u dq/dqs=%u,%u vg/dqs=%u,%u ",
37301fa0c8c4SMarek Vasut 		   rwcfg->mem_number_of_ranks, rwcfg->mem_number_of_cs_per_dimm,
37311fa0c8c4SMarek Vasut 		   rwcfg->mem_dq_per_read_dqs, rwcfg->mem_dq_per_write_dqs,
37321fa0c8c4SMarek Vasut 		   rwcfg->mem_virtual_groups_per_read_dqs,
37331fa0c8c4SMarek Vasut 		   rwcfg->mem_virtual_groups_per_write_dqs);
373423f62b36SMarek Vasut 	debug_cond(DLEVEL == 1,
373523f62b36SMarek Vasut 		   "dqs=%u,%u dq=%u dm=%u ptap_delay=%u dtap_delay=%u ",
37361fa0c8c4SMarek Vasut 		   rwcfg->mem_if_read_dqs_width, rwcfg->mem_if_write_dqs_width,
37371fa0c8c4SMarek Vasut 		   rwcfg->mem_data_width, rwcfg->mem_data_mask_width,
3738160695d8SMarek Vasut 		   iocfg->delay_per_opa_tap, iocfg->delay_per_dchain_tap);
373923f62b36SMarek Vasut 	debug_cond(DLEVEL == 1, "dtap_dqsen_delay=%u, dll=%u",
3740160695d8SMarek Vasut 		   iocfg->delay_per_dqs_en_dchain_tap, iocfg->dll_chain_length);
374123f62b36SMarek Vasut 	debug_cond(DLEVEL == 1, "max values: en_p=%u dqdqs_p=%u en_d=%u dqs_in_d=%u ",
3742160695d8SMarek Vasut 		   iocfg->dqs_en_phase_max, iocfg->dqdqs_out_phase_max,
3743160695d8SMarek Vasut 		   iocfg->dqs_en_delay_max, iocfg->dqs_in_delay_max);
374423f62b36SMarek Vasut 	debug_cond(DLEVEL == 1, "io_in_d=%u io_out1_d=%u io_out2_d=%u ",
3745160695d8SMarek Vasut 		   iocfg->io_in_delay_max, iocfg->io_out1_delay_max,
3746160695d8SMarek Vasut 		   iocfg->io_out2_delay_max);
374723f62b36SMarek Vasut 	debug_cond(DLEVEL == 1, "dqs_in_reserve=%u dqs_out_reserve=%u\n",
3748160695d8SMarek Vasut 		   iocfg->dqs_in_reserve, iocfg->dqs_out_reserve);
37493da42859SDinh Nguyen 
37503da42859SDinh Nguyen 	hc_initialize_rom_data();
37513da42859SDinh Nguyen 
37523da42859SDinh Nguyen 	/* update info for sims */
37533da42859SDinh Nguyen 	reg_file_set_stage(CAL_STAGE_NIL);
37543da42859SDinh Nguyen 	reg_file_set_group(0);
37553da42859SDinh Nguyen 
37563da42859SDinh Nguyen 	/*
37573da42859SDinh Nguyen 	 * Load global needed for those actions that require
37583da42859SDinh Nguyen 	 * some dynamic calibration support.
37593da42859SDinh Nguyen 	 */
37603da42859SDinh Nguyen 	dyn_calib_steps = STATIC_CALIB_STEPS;
37613da42859SDinh Nguyen 	/*
37623da42859SDinh Nguyen 	 * Load global to allow dynamic selection of delay loop settings
37633da42859SDinh Nguyen 	 * based on calibration mode.
37643da42859SDinh Nguyen 	 */
37653da42859SDinh Nguyen 	if (!(dyn_calib_steps & CALIB_SKIP_DELAY_LOOPS))
37663da42859SDinh Nguyen 		skip_delay_mask = 0xff;
37673da42859SDinh Nguyen 	else
37683da42859SDinh Nguyen 		skip_delay_mask = 0x0;
37693da42859SDinh Nguyen 
37703da42859SDinh Nguyen 	pass = run_mem_calibrate();
377123a040c0SMarek Vasut 	debug_mem_calibrate(pass);
37723da42859SDinh Nguyen 	return pass;
37733da42859SDinh Nguyen }
3774