xref: /rk3399_rockchip-uboot/drivers/clk/renesas/clk-rcar-gen3.c (revision b491b49882fc71838b46c47a860daf2978c80be4)
136c2ee4cSMarek Vasut /*
236c2ee4cSMarek Vasut  * Renesas RCar Gen3 R8A7795/R8A7796 CPG MSSR driver
336c2ee4cSMarek Vasut  *
436c2ee4cSMarek Vasut  * Copyright (C) 2017 Marek Vasut <marek.vasut@gmail.com>
536c2ee4cSMarek Vasut  *
636c2ee4cSMarek Vasut  * Based on the following driver from Linux kernel:
736c2ee4cSMarek Vasut  * r8a7796 Clock Pulse Generator / Module Standby and Software Reset
836c2ee4cSMarek Vasut  *
936c2ee4cSMarek Vasut  * Copyright (C) 2016 Glider bvba
1036c2ee4cSMarek Vasut  *
1136c2ee4cSMarek Vasut  * SPDX-License-Identifier:	GPL-2.0+
1236c2ee4cSMarek Vasut  */
1336c2ee4cSMarek Vasut 
1436c2ee4cSMarek Vasut #include <common.h>
1536c2ee4cSMarek Vasut #include <clk-uclass.h>
1636c2ee4cSMarek Vasut #include <dm.h>
1736c2ee4cSMarek Vasut #include <errno.h>
1836c2ee4cSMarek Vasut #include <wait_bit.h>
1936c2ee4cSMarek Vasut #include <asm/io.h>
2036c2ee4cSMarek Vasut 
2136c2ee4cSMarek Vasut #include <dt-bindings/clock/r8a7795-cpg-mssr.h>
2236c2ee4cSMarek Vasut #include <dt-bindings/clock/r8a7796-cpg-mssr.h>
2336c2ee4cSMarek Vasut 
2436c2ee4cSMarek Vasut #define CPG_RST_MODEMR		0x0060
2536c2ee4cSMarek Vasut 
2636c2ee4cSMarek Vasut #define CPG_PLL0CR		0x00d8
2736c2ee4cSMarek Vasut #define CPG_PLL2CR		0x002c
2836c2ee4cSMarek Vasut #define CPG_PLL4CR		0x01f4
2936c2ee4cSMarek Vasut 
3036c2ee4cSMarek Vasut /*
3136c2ee4cSMarek Vasut  * Module Standby and Software Reset register offets.
3236c2ee4cSMarek Vasut  *
3336c2ee4cSMarek Vasut  * If the registers exist, these are valid for SH-Mobile, R-Mobile,
3436c2ee4cSMarek Vasut  * R-Car Gen2, R-Car Gen3, and RZ/G1.
3536c2ee4cSMarek Vasut  * These are NOT valid for R-Car Gen1 and RZ/A1!
3636c2ee4cSMarek Vasut  */
3736c2ee4cSMarek Vasut 
3836c2ee4cSMarek Vasut /*
3936c2ee4cSMarek Vasut  * Module Stop Status Register offsets
4036c2ee4cSMarek Vasut  */
4136c2ee4cSMarek Vasut 
4236c2ee4cSMarek Vasut static const u16 mstpsr[] = {
4336c2ee4cSMarek Vasut 	0x030, 0x038, 0x040, 0x048, 0x04C, 0x03C, 0x1C0, 0x1C4,
4436c2ee4cSMarek Vasut 	0x9A0, 0x9A4, 0x9A8, 0x9AC,
4536c2ee4cSMarek Vasut };
4636c2ee4cSMarek Vasut 
4736c2ee4cSMarek Vasut #define	MSTPSR(i)	mstpsr[i]
4836c2ee4cSMarek Vasut 
4936c2ee4cSMarek Vasut 
5036c2ee4cSMarek Vasut /*
5136c2ee4cSMarek Vasut  * System Module Stop Control Register offsets
5236c2ee4cSMarek Vasut  */
5336c2ee4cSMarek Vasut 
5436c2ee4cSMarek Vasut static const u16 smstpcr[] = {
5536c2ee4cSMarek Vasut 	0x130, 0x134, 0x138, 0x13C, 0x140, 0x144, 0x148, 0x14C,
5636c2ee4cSMarek Vasut 	0x990, 0x994, 0x998, 0x99C,
5736c2ee4cSMarek Vasut };
5836c2ee4cSMarek Vasut 
5936c2ee4cSMarek Vasut #define	SMSTPCR(i)	smstpcr[i]
6036c2ee4cSMarek Vasut 
6136c2ee4cSMarek Vasut 
6236c2ee4cSMarek Vasut /* Realtime Module Stop Control Register offsets */
6336c2ee4cSMarek Vasut #define RMSTPCR(i)	(smstpcr[i] - 0x20)
6436c2ee4cSMarek Vasut 
6536c2ee4cSMarek Vasut /* Modem Module Stop Control Register offsets (r8a73a4) */
6636c2ee4cSMarek Vasut #define MMSTPCR(i)	(smstpcr[i] + 0x20)
6736c2ee4cSMarek Vasut 
6836c2ee4cSMarek Vasut /* Software Reset Clearing Register offsets */
6936c2ee4cSMarek Vasut #define	SRSTCLR(i)	(0x940 + (i) * 4)
7036c2ee4cSMarek Vasut 
7136c2ee4cSMarek Vasut struct gen3_clk_priv {
7236c2ee4cSMarek Vasut 	void __iomem	*base;
7336c2ee4cSMarek Vasut 	struct clk	clk_extal;
7436c2ee4cSMarek Vasut 	struct clk	clk_extalr;
7536c2ee4cSMarek Vasut 	const struct rcar_gen3_cpg_pll_config *cpg_pll_config;
76fd8692b8SMarek Vasut 	const struct cpg_core_clk *core_clk;
77fd8692b8SMarek Vasut 	u32		core_clk_size;
7836c2ee4cSMarek Vasut 	const struct mssr_mod_clk *mod_clk;
7936c2ee4cSMarek Vasut 	u32		mod_clk_size;
8036c2ee4cSMarek Vasut };
8136c2ee4cSMarek Vasut 
8236c2ee4cSMarek Vasut /*
8336c2ee4cSMarek Vasut  * Definitions of CPG Core Clocks
8436c2ee4cSMarek Vasut  *
8536c2ee4cSMarek Vasut  * These include:
8636c2ee4cSMarek Vasut  *   - Clock outputs exported to DT
8736c2ee4cSMarek Vasut  *   - External input clocks
8836c2ee4cSMarek Vasut  *   - Internal CPG clocks
8936c2ee4cSMarek Vasut  */
9036c2ee4cSMarek Vasut struct cpg_core_clk {
9136c2ee4cSMarek Vasut 	/* Common */
9236c2ee4cSMarek Vasut 	const char *name;
9336c2ee4cSMarek Vasut 	unsigned int id;
9436c2ee4cSMarek Vasut 	unsigned int type;
9536c2ee4cSMarek Vasut 	/* Depending on type */
9636c2ee4cSMarek Vasut 	unsigned int parent;	/* Core Clocks only */
9736c2ee4cSMarek Vasut 	unsigned int div;
9836c2ee4cSMarek Vasut 	unsigned int mult;
9936c2ee4cSMarek Vasut 	unsigned int offset;
10036c2ee4cSMarek Vasut };
10136c2ee4cSMarek Vasut 
10236c2ee4cSMarek Vasut enum clk_types {
10336c2ee4cSMarek Vasut 	/* Generic */
10436c2ee4cSMarek Vasut 	CLK_TYPE_IN,		/* External Clock Input */
10536c2ee4cSMarek Vasut 	CLK_TYPE_FF,		/* Fixed Factor Clock */
10636c2ee4cSMarek Vasut 
10736c2ee4cSMarek Vasut 	/* Custom definitions start here */
10836c2ee4cSMarek Vasut 	CLK_TYPE_CUSTOM,
10936c2ee4cSMarek Vasut };
11036c2ee4cSMarek Vasut 
11136c2ee4cSMarek Vasut #define DEF_TYPE(_name, _id, _type...)	\
11236c2ee4cSMarek Vasut 	{ .name = _name, .id = _id, .type = _type }
11336c2ee4cSMarek Vasut #define DEF_BASE(_name, _id, _type, _parent...)	\
11436c2ee4cSMarek Vasut 	DEF_TYPE(_name, _id, _type, .parent = _parent)
11536c2ee4cSMarek Vasut 
11636c2ee4cSMarek Vasut #define DEF_INPUT(_name, _id) \
11736c2ee4cSMarek Vasut 	DEF_TYPE(_name, _id, CLK_TYPE_IN)
11836c2ee4cSMarek Vasut #define DEF_FIXED(_name, _id, _parent, _div, _mult)	\
11936c2ee4cSMarek Vasut 	DEF_BASE(_name, _id, CLK_TYPE_FF, _parent, .div = _div, .mult = _mult)
12036c2ee4cSMarek Vasut #define DEF_GEN3_SD(_name, _id, _parent, _offset)	\
12136c2ee4cSMarek Vasut 	DEF_BASE(_name, _id, CLK_TYPE_GEN3_SD, _parent, .offset = _offset)
12236c2ee4cSMarek Vasut 
12336c2ee4cSMarek Vasut /*
12436c2ee4cSMarek Vasut  * Definitions of Module Clocks
12536c2ee4cSMarek Vasut  */
12636c2ee4cSMarek Vasut struct mssr_mod_clk {
12736c2ee4cSMarek Vasut 	const char *name;
12836c2ee4cSMarek Vasut 	unsigned int id;
12936c2ee4cSMarek Vasut 	unsigned int parent;	/* Add MOD_CLK_BASE for Module Clocks */
13036c2ee4cSMarek Vasut };
13136c2ee4cSMarek Vasut 
13236c2ee4cSMarek Vasut /* Convert from sparse base-100 to packed index space */
13336c2ee4cSMarek Vasut #define MOD_CLK_PACK(x)	((x) - ((x) / 100) * (100 - 32))
13436c2ee4cSMarek Vasut 
13536c2ee4cSMarek Vasut #define MOD_CLK_ID(x)	(MOD_CLK_BASE + MOD_CLK_PACK(x))
13636c2ee4cSMarek Vasut 
13736c2ee4cSMarek Vasut #define DEF_MOD(_name, _mod, _parent...)	\
13836c2ee4cSMarek Vasut 	{ .name = _name, .id = MOD_CLK_ID(_mod), .parent = _parent }
13936c2ee4cSMarek Vasut 
14036c2ee4cSMarek Vasut enum rcar_gen3_clk_types {
14136c2ee4cSMarek Vasut 	CLK_TYPE_GEN3_MAIN = CLK_TYPE_CUSTOM,
14236c2ee4cSMarek Vasut 	CLK_TYPE_GEN3_PLL0,
14336c2ee4cSMarek Vasut 	CLK_TYPE_GEN3_PLL1,
14436c2ee4cSMarek Vasut 	CLK_TYPE_GEN3_PLL2,
14536c2ee4cSMarek Vasut 	CLK_TYPE_GEN3_PLL3,
14636c2ee4cSMarek Vasut 	CLK_TYPE_GEN3_PLL4,
14736c2ee4cSMarek Vasut 	CLK_TYPE_GEN3_SD,
14836c2ee4cSMarek Vasut 	CLK_TYPE_GEN3_R,
14936c2ee4cSMarek Vasut };
15036c2ee4cSMarek Vasut 
15136c2ee4cSMarek Vasut struct rcar_gen3_cpg_pll_config {
15236c2ee4cSMarek Vasut 	unsigned int extal_div;
15336c2ee4cSMarek Vasut 	unsigned int pll1_mult;
15436c2ee4cSMarek Vasut 	unsigned int pll3_mult;
15536c2ee4cSMarek Vasut };
15636c2ee4cSMarek Vasut 
15736c2ee4cSMarek Vasut enum clk_ids {
15836c2ee4cSMarek Vasut 	/* Core Clock Outputs exported to DT */
15936c2ee4cSMarek Vasut 	LAST_DT_CORE_CLK = R8A7796_CLK_OSC,
16036c2ee4cSMarek Vasut 
16136c2ee4cSMarek Vasut 	/* External Input Clocks */
16236c2ee4cSMarek Vasut 	CLK_EXTAL,
16336c2ee4cSMarek Vasut 	CLK_EXTALR,
16436c2ee4cSMarek Vasut 
16536c2ee4cSMarek Vasut 	/* Internal Core Clocks */
16636c2ee4cSMarek Vasut 	CLK_MAIN,
16736c2ee4cSMarek Vasut 	CLK_PLL0,
16836c2ee4cSMarek Vasut 	CLK_PLL1,
16936c2ee4cSMarek Vasut 	CLK_PLL2,
17036c2ee4cSMarek Vasut 	CLK_PLL3,
17136c2ee4cSMarek Vasut 	CLK_PLL4,
17236c2ee4cSMarek Vasut 	CLK_PLL1_DIV2,
17336c2ee4cSMarek Vasut 	CLK_PLL1_DIV4,
17436c2ee4cSMarek Vasut 	CLK_S0,
17536c2ee4cSMarek Vasut 	CLK_S1,
17636c2ee4cSMarek Vasut 	CLK_S2,
17736c2ee4cSMarek Vasut 	CLK_S3,
17836c2ee4cSMarek Vasut 	CLK_SDSRC,
17936c2ee4cSMarek Vasut 	CLK_SSPSRC,
18036c2ee4cSMarek Vasut 	CLK_RINT,
18136c2ee4cSMarek Vasut 
18236c2ee4cSMarek Vasut 	/* Module Clocks */
18336c2ee4cSMarek Vasut 	MOD_CLK_BASE
18436c2ee4cSMarek Vasut };
18536c2ee4cSMarek Vasut 
186fd8692b8SMarek Vasut static const struct cpg_core_clk r8a7795_core_clks[] = {
18736c2ee4cSMarek Vasut 	/* External Clock Inputs */
18836c2ee4cSMarek Vasut 	DEF_INPUT("extal",      CLK_EXTAL),
18936c2ee4cSMarek Vasut 	DEF_INPUT("extalr",     CLK_EXTALR),
19036c2ee4cSMarek Vasut 
19136c2ee4cSMarek Vasut 	/* Internal Core Clocks */
19236c2ee4cSMarek Vasut 	DEF_BASE(".main",       CLK_MAIN, CLK_TYPE_GEN3_MAIN, CLK_EXTAL),
19336c2ee4cSMarek Vasut 	DEF_BASE(".pll0",       CLK_PLL0, CLK_TYPE_GEN3_PLL0, CLK_MAIN),
19436c2ee4cSMarek Vasut 	DEF_BASE(".pll1",       CLK_PLL1, CLK_TYPE_GEN3_PLL1, CLK_MAIN),
19536c2ee4cSMarek Vasut 	DEF_BASE(".pll2",       CLK_PLL2, CLK_TYPE_GEN3_PLL2, CLK_MAIN),
19636c2ee4cSMarek Vasut 	DEF_BASE(".pll3",       CLK_PLL3, CLK_TYPE_GEN3_PLL3, CLK_MAIN),
19736c2ee4cSMarek Vasut 	DEF_BASE(".pll4",       CLK_PLL4, CLK_TYPE_GEN3_PLL4, CLK_MAIN),
19836c2ee4cSMarek Vasut 
19936c2ee4cSMarek Vasut 	DEF_FIXED(".pll1_div2", CLK_PLL1_DIV2,     CLK_PLL1,       2, 1),
20036c2ee4cSMarek Vasut 	DEF_FIXED(".pll1_div4", CLK_PLL1_DIV4,     CLK_PLL1_DIV2,  2, 1),
20136c2ee4cSMarek Vasut 	DEF_FIXED(".s0",        CLK_S0,            CLK_PLL1_DIV2,  2, 1),
20236c2ee4cSMarek Vasut 	DEF_FIXED(".s1",        CLK_S1,            CLK_PLL1_DIV2,  3, 1),
20336c2ee4cSMarek Vasut 	DEF_FIXED(".s2",        CLK_S2,            CLK_PLL1_DIV2,  4, 1),
20436c2ee4cSMarek Vasut 	DEF_FIXED(".s3",        CLK_S3,            CLK_PLL1_DIV2,  6, 1),
20536c2ee4cSMarek Vasut 	DEF_FIXED(".sdsrc",     CLK_SDSRC,         CLK_PLL1_DIV2,  2, 1),
20636c2ee4cSMarek Vasut 
20736c2ee4cSMarek Vasut 	/* Core Clock Outputs */
208fd8692b8SMarek Vasut 	DEF_FIXED("ztr",        R8A7795_CLK_ZTR,   CLK_PLL1_DIV2,  6, 1),
209fd8692b8SMarek Vasut 	DEF_FIXED("ztrd2",      R8A7795_CLK_ZTRD2, CLK_PLL1_DIV2, 12, 1),
210fd8692b8SMarek Vasut 	DEF_FIXED("zt",         R8A7795_CLK_ZT,    CLK_PLL1_DIV2,  4, 1),
211fd8692b8SMarek Vasut 	DEF_FIXED("zx",         R8A7795_CLK_ZX,    CLK_PLL1_DIV2,  2, 1),
212fd8692b8SMarek Vasut 	DEF_FIXED("s0d1",       R8A7795_CLK_S0D1,  CLK_S0,         1, 1),
213fd8692b8SMarek Vasut 	DEF_FIXED("s0d2",       R8A7795_CLK_S0D2,  CLK_S0,         2, 1),
214fd8692b8SMarek Vasut 	DEF_FIXED("s0d3",       R8A7795_CLK_S0D3,  CLK_S0,         3, 1),
215fd8692b8SMarek Vasut 	DEF_FIXED("s0d4",       R8A7795_CLK_S0D4,  CLK_S0,         4, 1),
216fd8692b8SMarek Vasut 	DEF_FIXED("s0d6",       R8A7795_CLK_S0D6,  CLK_S0,         6, 1),
217fd8692b8SMarek Vasut 	DEF_FIXED("s0d8",       R8A7795_CLK_S0D8,  CLK_S0,         8, 1),
218fd8692b8SMarek Vasut 	DEF_FIXED("s0d12",      R8A7795_CLK_S0D12, CLK_S0,        12, 1),
219fd8692b8SMarek Vasut 	DEF_FIXED("s1d1",       R8A7795_CLK_S1D1,  CLK_S1,         1, 1),
220fd8692b8SMarek Vasut 	DEF_FIXED("s1d2",       R8A7795_CLK_S1D2,  CLK_S1,         2, 1),
221fd8692b8SMarek Vasut 	DEF_FIXED("s1d4",       R8A7795_CLK_S1D4,  CLK_S1,         4, 1),
222fd8692b8SMarek Vasut 	DEF_FIXED("s2d1",       R8A7795_CLK_S2D1,  CLK_S2,         1, 1),
223fd8692b8SMarek Vasut 	DEF_FIXED("s2d2",       R8A7795_CLK_S2D2,  CLK_S2,         2, 1),
224fd8692b8SMarek Vasut 	DEF_FIXED("s2d4",       R8A7795_CLK_S2D4,  CLK_S2,         4, 1),
225fd8692b8SMarek Vasut 	DEF_FIXED("s3d1",       R8A7795_CLK_S3D1,  CLK_S3,         1, 1),
226fd8692b8SMarek Vasut 	DEF_FIXED("s3d2",       R8A7795_CLK_S3D2,  CLK_S3,         2, 1),
227fd8692b8SMarek Vasut 	DEF_FIXED("s3d4",       R8A7795_CLK_S3D4,  CLK_S3,         4, 1),
22836c2ee4cSMarek Vasut 
229fd8692b8SMarek Vasut 	DEF_GEN3_SD("sd0",      R8A7795_CLK_SD0,   CLK_SDSRC,     0x074),
230fd8692b8SMarek Vasut 	DEF_GEN3_SD("sd1",      R8A7795_CLK_SD1,   CLK_SDSRC,     0x078),
231fd8692b8SMarek Vasut 	DEF_GEN3_SD("sd2",      R8A7795_CLK_SD2,   CLK_SDSRC,     0x268),
232fd8692b8SMarek Vasut 	DEF_GEN3_SD("sd3",      R8A7795_CLK_SD3,   CLK_SDSRC,     0x26c),
23336c2ee4cSMarek Vasut 
234fd8692b8SMarek Vasut 	DEF_FIXED("cl",         R8A7795_CLK_CL,    CLK_PLL1_DIV2, 48, 1),
235fd8692b8SMarek Vasut 	DEF_FIXED("cp",         R8A7795_CLK_CP,    CLK_EXTAL,      2, 1),
23636c2ee4cSMarek Vasut 
23736c2ee4cSMarek Vasut 	/* NOTE: HDMI, CSI, CAN etc. clock are missing */
23836c2ee4cSMarek Vasut 
239fd8692b8SMarek Vasut 	DEF_BASE("r",           R8A7795_CLK_R,     CLK_TYPE_GEN3_R, CLK_RINT),
24036c2ee4cSMarek Vasut };
24136c2ee4cSMarek Vasut 
24236c2ee4cSMarek Vasut static const struct mssr_mod_clk r8a7795_mod_clks[] = {
24336c2ee4cSMarek Vasut 	DEF_MOD("fdp1-2",		 117,	R8A7795_CLK_S2D1), /* ES1.x */
24436c2ee4cSMarek Vasut 	DEF_MOD("fdp1-1",		 118,	R8A7795_CLK_S0D1),
24536c2ee4cSMarek Vasut 	DEF_MOD("fdp1-0",		 119,	R8A7795_CLK_S0D1),
24636c2ee4cSMarek Vasut 	DEF_MOD("scif5",		 202,	R8A7795_CLK_S3D4),
24736c2ee4cSMarek Vasut 	DEF_MOD("scif4",		 203,	R8A7795_CLK_S3D4),
24836c2ee4cSMarek Vasut 	DEF_MOD("scif3",		 204,	R8A7795_CLK_S3D4),
24936c2ee4cSMarek Vasut 	DEF_MOD("scif1",		 206,	R8A7795_CLK_S3D4),
25036c2ee4cSMarek Vasut 	DEF_MOD("scif0",		 207,	R8A7795_CLK_S3D4),
25136c2ee4cSMarek Vasut 	DEF_MOD("msiof3",		 208,	R8A7795_CLK_MSO),
25236c2ee4cSMarek Vasut 	DEF_MOD("msiof2",		 209,	R8A7795_CLK_MSO),
25336c2ee4cSMarek Vasut 	DEF_MOD("msiof1",		 210,	R8A7795_CLK_MSO),
25436c2ee4cSMarek Vasut 	DEF_MOD("msiof0",		 211,	R8A7795_CLK_MSO),
25536c2ee4cSMarek Vasut 	DEF_MOD("sys-dmac2",		 217,	R8A7795_CLK_S0D3),
25636c2ee4cSMarek Vasut 	DEF_MOD("sys-dmac1",		 218,	R8A7795_CLK_S0D3),
25736c2ee4cSMarek Vasut 	DEF_MOD("sys-dmac0",		 219,	R8A7795_CLK_S0D3),
25836c2ee4cSMarek Vasut 	DEF_MOD("cmt3",			 300,	R8A7795_CLK_R),
25936c2ee4cSMarek Vasut 	DEF_MOD("cmt2",			 301,	R8A7795_CLK_R),
26036c2ee4cSMarek Vasut 	DEF_MOD("cmt1",			 302,	R8A7795_CLK_R),
26136c2ee4cSMarek Vasut 	DEF_MOD("cmt0",			 303,	R8A7795_CLK_R),
26236c2ee4cSMarek Vasut 	DEF_MOD("scif2",		 310,	R8A7795_CLK_S3D4),
26336c2ee4cSMarek Vasut 	DEF_MOD("sdif3",		 311,	R8A7795_CLK_SD3),
26436c2ee4cSMarek Vasut 	DEF_MOD("sdif2",		 312,	R8A7795_CLK_SD2),
26536c2ee4cSMarek Vasut 	DEF_MOD("sdif1",		 313,	R8A7795_CLK_SD1),
26636c2ee4cSMarek Vasut 	DEF_MOD("sdif0",		 314,	R8A7795_CLK_SD0),
26736c2ee4cSMarek Vasut 	DEF_MOD("pcie1",		 318,	R8A7795_CLK_S3D1),
26836c2ee4cSMarek Vasut 	DEF_MOD("pcie0",		 319,	R8A7795_CLK_S3D1),
26936c2ee4cSMarek Vasut 	DEF_MOD("usb-dmac30",		 326,	R8A7795_CLK_S3D1),
27036c2ee4cSMarek Vasut 	DEF_MOD("usb3-if1",		 327,	R8A7795_CLK_S3D1), /* ES1.x */
27136c2ee4cSMarek Vasut 	DEF_MOD("usb3-if0",		 328,	R8A7795_CLK_S3D1),
27236c2ee4cSMarek Vasut 	DEF_MOD("usb-dmac31",		 329,	R8A7795_CLK_S3D1),
27336c2ee4cSMarek Vasut 	DEF_MOD("usb-dmac0",		 330,	R8A7795_CLK_S3D1),
27436c2ee4cSMarek Vasut 	DEF_MOD("usb-dmac1",		 331,	R8A7795_CLK_S3D1),
27536c2ee4cSMarek Vasut 	DEF_MOD("rwdt",			 402,	R8A7795_CLK_R),
27636c2ee4cSMarek Vasut 	DEF_MOD("intc-ex",		 407,	R8A7795_CLK_CP),
27736c2ee4cSMarek Vasut 	DEF_MOD("intc-ap",		 408,	R8A7795_CLK_S3D1),
27836c2ee4cSMarek Vasut 	DEF_MOD("audmac1",		 501,	R8A7795_CLK_S0D3),
27936c2ee4cSMarek Vasut 	DEF_MOD("audmac0",		 502,	R8A7795_CLK_S0D3),
28036c2ee4cSMarek Vasut 	DEF_MOD("drif7",		 508,	R8A7795_CLK_S3D2),
28136c2ee4cSMarek Vasut 	DEF_MOD("drif6",		 509,	R8A7795_CLK_S3D2),
28236c2ee4cSMarek Vasut 	DEF_MOD("drif5",		 510,	R8A7795_CLK_S3D2),
28336c2ee4cSMarek Vasut 	DEF_MOD("drif4",		 511,	R8A7795_CLK_S3D2),
28436c2ee4cSMarek Vasut 	DEF_MOD("drif3",		 512,	R8A7795_CLK_S3D2),
28536c2ee4cSMarek Vasut 	DEF_MOD("drif2",		 513,	R8A7795_CLK_S3D2),
28636c2ee4cSMarek Vasut 	DEF_MOD("drif1",		 514,	R8A7795_CLK_S3D2),
28736c2ee4cSMarek Vasut 	DEF_MOD("drif0",		 515,	R8A7795_CLK_S3D2),
28836c2ee4cSMarek Vasut 	DEF_MOD("hscif4",		 516,	R8A7795_CLK_S3D1),
28936c2ee4cSMarek Vasut 	DEF_MOD("hscif3",		 517,	R8A7795_CLK_S3D1),
29036c2ee4cSMarek Vasut 	DEF_MOD("hscif2",		 518,	R8A7795_CLK_S3D1),
29136c2ee4cSMarek Vasut 	DEF_MOD("hscif1",		 519,	R8A7795_CLK_S3D1),
29236c2ee4cSMarek Vasut 	DEF_MOD("hscif0",		 520,	R8A7795_CLK_S3D1),
29336c2ee4cSMarek Vasut 	DEF_MOD("thermal",		 522,	R8A7795_CLK_CP),
29436c2ee4cSMarek Vasut 	DEF_MOD("pwm",			 523,	R8A7795_CLK_S0D12),
29536c2ee4cSMarek Vasut 	DEF_MOD("fcpvd3",		 600,	R8A7795_CLK_S2D1), /* ES1.x */
29636c2ee4cSMarek Vasut 	DEF_MOD("fcpvd2",		 601,	R8A7795_CLK_S0D2),
29736c2ee4cSMarek Vasut 	DEF_MOD("fcpvd1",		 602,	R8A7795_CLK_S0D2),
29836c2ee4cSMarek Vasut 	DEF_MOD("fcpvd0",		 603,	R8A7795_CLK_S0D2),
29936c2ee4cSMarek Vasut 	DEF_MOD("fcpvb1",		 606,	R8A7795_CLK_S0D1),
30036c2ee4cSMarek Vasut 	DEF_MOD("fcpvb0",		 607,	R8A7795_CLK_S0D1),
30136c2ee4cSMarek Vasut 	DEF_MOD("fcpvi2",		 609,	R8A7795_CLK_S2D1), /* ES1.x */
30236c2ee4cSMarek Vasut 	DEF_MOD("fcpvi1",		 610,	R8A7795_CLK_S0D1),
30336c2ee4cSMarek Vasut 	DEF_MOD("fcpvi0",		 611,	R8A7795_CLK_S0D1),
30436c2ee4cSMarek Vasut 	DEF_MOD("fcpf2",		 613,	R8A7795_CLK_S2D1), /* ES1.x */
30536c2ee4cSMarek Vasut 	DEF_MOD("fcpf1",		 614,	R8A7795_CLK_S0D1),
30636c2ee4cSMarek Vasut 	DEF_MOD("fcpf0",		 615,	R8A7795_CLK_S0D1),
30736c2ee4cSMarek Vasut 	DEF_MOD("fcpci1",		 616,	R8A7795_CLK_S2D1), /* ES1.x */
30836c2ee4cSMarek Vasut 	DEF_MOD("fcpci0",		 617,	R8A7795_CLK_S2D1), /* ES1.x */
30936c2ee4cSMarek Vasut 	DEF_MOD("fcpcs",		 619,	R8A7795_CLK_S0D1),
31036c2ee4cSMarek Vasut 	DEF_MOD("vspd3",		 620,	R8A7795_CLK_S2D1), /* ES1.x */
31136c2ee4cSMarek Vasut 	DEF_MOD("vspd2",		 621,	R8A7795_CLK_S0D2),
31236c2ee4cSMarek Vasut 	DEF_MOD("vspd1",		 622,	R8A7795_CLK_S0D2),
31336c2ee4cSMarek Vasut 	DEF_MOD("vspd0",		 623,	R8A7795_CLK_S0D2),
31436c2ee4cSMarek Vasut 	DEF_MOD("vspbc",		 624,	R8A7795_CLK_S0D1),
31536c2ee4cSMarek Vasut 	DEF_MOD("vspbd",		 626,	R8A7795_CLK_S0D1),
31636c2ee4cSMarek Vasut 	DEF_MOD("vspi2",		 629,	R8A7795_CLK_S2D1), /* ES1.x */
31736c2ee4cSMarek Vasut 	DEF_MOD("vspi1",		 630,	R8A7795_CLK_S0D1),
31836c2ee4cSMarek Vasut 	DEF_MOD("vspi0",		 631,	R8A7795_CLK_S0D1),
31936c2ee4cSMarek Vasut 	DEF_MOD("ehci3",		 700,	R8A7795_CLK_S3D4),
32036c2ee4cSMarek Vasut 	DEF_MOD("ehci2",		 701,	R8A7795_CLK_S3D4),
32136c2ee4cSMarek Vasut 	DEF_MOD("ehci1",		 702,	R8A7795_CLK_S3D4),
32236c2ee4cSMarek Vasut 	DEF_MOD("ehci0",		 703,	R8A7795_CLK_S3D4),
32336c2ee4cSMarek Vasut 	DEF_MOD("hsusb",		 704,	R8A7795_CLK_S3D4),
32436c2ee4cSMarek Vasut 	DEF_MOD("hsusb3",		 705,	R8A7795_CLK_S3D4),
32536c2ee4cSMarek Vasut 	DEF_MOD("csi21",		 713,	R8A7795_CLK_CSI0), /* ES1.x */
32636c2ee4cSMarek Vasut 	DEF_MOD("csi20",		 714,	R8A7795_CLK_CSI0),
32736c2ee4cSMarek Vasut 	DEF_MOD("csi41",		 715,	R8A7795_CLK_CSI0),
32836c2ee4cSMarek Vasut 	DEF_MOD("csi40",		 716,	R8A7795_CLK_CSI0),
32936c2ee4cSMarek Vasut 	DEF_MOD("du3",			 721,	R8A7795_CLK_S2D1),
33036c2ee4cSMarek Vasut 	DEF_MOD("du2",			 722,	R8A7795_CLK_S2D1),
33136c2ee4cSMarek Vasut 	DEF_MOD("du1",			 723,	R8A7795_CLK_S2D1),
33236c2ee4cSMarek Vasut 	DEF_MOD("du0",			 724,	R8A7795_CLK_S2D1),
33336c2ee4cSMarek Vasut 	DEF_MOD("lvds",			 727,	R8A7795_CLK_S0D4),
33436c2ee4cSMarek Vasut 	DEF_MOD("hdmi1",		 728,	R8A7795_CLK_HDMI),
33536c2ee4cSMarek Vasut 	DEF_MOD("hdmi0",		 729,	R8A7795_CLK_HDMI),
33636c2ee4cSMarek Vasut 	DEF_MOD("vin7",			 804,	R8A7795_CLK_S0D2),
33736c2ee4cSMarek Vasut 	DEF_MOD("vin6",			 805,	R8A7795_CLK_S0D2),
33836c2ee4cSMarek Vasut 	DEF_MOD("vin5",			 806,	R8A7795_CLK_S0D2),
33936c2ee4cSMarek Vasut 	DEF_MOD("vin4",			 807,	R8A7795_CLK_S0D2),
34036c2ee4cSMarek Vasut 	DEF_MOD("vin3",			 808,	R8A7795_CLK_S0D2),
34136c2ee4cSMarek Vasut 	DEF_MOD("vin2",			 809,	R8A7795_CLK_S0D2),
34236c2ee4cSMarek Vasut 	DEF_MOD("vin1",			 810,	R8A7795_CLK_S0D2),
34336c2ee4cSMarek Vasut 	DEF_MOD("vin0",			 811,	R8A7795_CLK_S0D2),
34436c2ee4cSMarek Vasut 	DEF_MOD("etheravb",		 812,	R8A7795_CLK_S0D6),
34536c2ee4cSMarek Vasut 	DEF_MOD("sata0",		 815,	R8A7795_CLK_S3D2),
34636c2ee4cSMarek Vasut 	DEF_MOD("imr3",			 820,	R8A7795_CLK_S0D2),
34736c2ee4cSMarek Vasut 	DEF_MOD("imr2",			 821,	R8A7795_CLK_S0D2),
34836c2ee4cSMarek Vasut 	DEF_MOD("imr1",			 822,	R8A7795_CLK_S0D2),
34936c2ee4cSMarek Vasut 	DEF_MOD("imr0",			 823,	R8A7795_CLK_S0D2),
35036c2ee4cSMarek Vasut 	DEF_MOD("gpio7",		 905,	R8A7795_CLK_S3D4),
35136c2ee4cSMarek Vasut 	DEF_MOD("gpio6",		 906,	R8A7795_CLK_S3D4),
35236c2ee4cSMarek Vasut 	DEF_MOD("gpio5",		 907,	R8A7795_CLK_S3D4),
35336c2ee4cSMarek Vasut 	DEF_MOD("gpio4",		 908,	R8A7795_CLK_S3D4),
35436c2ee4cSMarek Vasut 	DEF_MOD("gpio3",		 909,	R8A7795_CLK_S3D4),
35536c2ee4cSMarek Vasut 	DEF_MOD("gpio2",		 910,	R8A7795_CLK_S3D4),
35636c2ee4cSMarek Vasut 	DEF_MOD("gpio1",		 911,	R8A7795_CLK_S3D4),
35736c2ee4cSMarek Vasut 	DEF_MOD("gpio0",		 912,	R8A7795_CLK_S3D4),
35836c2ee4cSMarek Vasut 	DEF_MOD("can-fd",		 914,	R8A7795_CLK_S3D2),
35936c2ee4cSMarek Vasut 	DEF_MOD("can-if1",		 915,	R8A7795_CLK_S3D4),
36036c2ee4cSMarek Vasut 	DEF_MOD("can-if0",		 916,	R8A7795_CLK_S3D4),
36136c2ee4cSMarek Vasut 	DEF_MOD("i2c6",			 918,	R8A7795_CLK_S0D6),
36236c2ee4cSMarek Vasut 	DEF_MOD("i2c5",			 919,	R8A7795_CLK_S0D6),
36336c2ee4cSMarek Vasut 	DEF_MOD("i2c-dvfs",		 926,	R8A7795_CLK_CP),
36436c2ee4cSMarek Vasut 	DEF_MOD("i2c4",			 927,	R8A7795_CLK_S0D6),
36536c2ee4cSMarek Vasut 	DEF_MOD("i2c3",			 928,	R8A7795_CLK_S0D6),
36636c2ee4cSMarek Vasut 	DEF_MOD("i2c2",			 929,	R8A7795_CLK_S3D2),
36736c2ee4cSMarek Vasut 	DEF_MOD("i2c1",			 930,	R8A7795_CLK_S3D2),
36836c2ee4cSMarek Vasut 	DEF_MOD("i2c0",			 931,	R8A7795_CLK_S3D2),
36936c2ee4cSMarek Vasut 	DEF_MOD("ssi-all",		1005,	R8A7795_CLK_S3D4),
37036c2ee4cSMarek Vasut 	DEF_MOD("ssi9",			1006,	MOD_CLK_ID(1005)),
37136c2ee4cSMarek Vasut 	DEF_MOD("ssi8",			1007,	MOD_CLK_ID(1005)),
37236c2ee4cSMarek Vasut 	DEF_MOD("ssi7",			1008,	MOD_CLK_ID(1005)),
37336c2ee4cSMarek Vasut 	DEF_MOD("ssi6",			1009,	MOD_CLK_ID(1005)),
37436c2ee4cSMarek Vasut 	DEF_MOD("ssi5",			1010,	MOD_CLK_ID(1005)),
37536c2ee4cSMarek Vasut 	DEF_MOD("ssi4",			1011,	MOD_CLK_ID(1005)),
37636c2ee4cSMarek Vasut 	DEF_MOD("ssi3",			1012,	MOD_CLK_ID(1005)),
37736c2ee4cSMarek Vasut 	DEF_MOD("ssi2",			1013,	MOD_CLK_ID(1005)),
37836c2ee4cSMarek Vasut 	DEF_MOD("ssi1",			1014,	MOD_CLK_ID(1005)),
37936c2ee4cSMarek Vasut 	DEF_MOD("ssi0",			1015,	MOD_CLK_ID(1005)),
38036c2ee4cSMarek Vasut 	DEF_MOD("scu-all",		1017,	R8A7795_CLK_S3D4),
38136c2ee4cSMarek Vasut 	DEF_MOD("scu-dvc1",		1018,	MOD_CLK_ID(1017)),
38236c2ee4cSMarek Vasut 	DEF_MOD("scu-dvc0",		1019,	MOD_CLK_ID(1017)),
38336c2ee4cSMarek Vasut 	DEF_MOD("scu-ctu1-mix1",	1020,	MOD_CLK_ID(1017)),
38436c2ee4cSMarek Vasut 	DEF_MOD("scu-ctu0-mix0",	1021,	MOD_CLK_ID(1017)),
38536c2ee4cSMarek Vasut 	DEF_MOD("scu-src9",		1022,	MOD_CLK_ID(1017)),
38636c2ee4cSMarek Vasut 	DEF_MOD("scu-src8",		1023,	MOD_CLK_ID(1017)),
38736c2ee4cSMarek Vasut 	DEF_MOD("scu-src7",		1024,	MOD_CLK_ID(1017)),
38836c2ee4cSMarek Vasut 	DEF_MOD("scu-src6",		1025,	MOD_CLK_ID(1017)),
38936c2ee4cSMarek Vasut 	DEF_MOD("scu-src5",		1026,	MOD_CLK_ID(1017)),
39036c2ee4cSMarek Vasut 	DEF_MOD("scu-src4",		1027,	MOD_CLK_ID(1017)),
39136c2ee4cSMarek Vasut 	DEF_MOD("scu-src3",		1028,	MOD_CLK_ID(1017)),
39236c2ee4cSMarek Vasut 	DEF_MOD("scu-src2",		1029,	MOD_CLK_ID(1017)),
39336c2ee4cSMarek Vasut 	DEF_MOD("scu-src1",		1030,	MOD_CLK_ID(1017)),
39436c2ee4cSMarek Vasut 	DEF_MOD("scu-src0",		1031,	MOD_CLK_ID(1017)),
39536c2ee4cSMarek Vasut };
39636c2ee4cSMarek Vasut 
397fd8692b8SMarek Vasut static const struct cpg_core_clk r8a7796_core_clks[] = {
398fd8692b8SMarek Vasut 	/* External Clock Inputs */
399fd8692b8SMarek Vasut 	DEF_INPUT("extal",      CLK_EXTAL),
400fd8692b8SMarek Vasut 	DEF_INPUT("extalr",     CLK_EXTALR),
401fd8692b8SMarek Vasut 
402fd8692b8SMarek Vasut 	/* Internal Core Clocks */
403fd8692b8SMarek Vasut 	DEF_BASE(".main",       CLK_MAIN, CLK_TYPE_GEN3_MAIN, CLK_EXTAL),
404fd8692b8SMarek Vasut 	DEF_BASE(".pll0",       CLK_PLL0, CLK_TYPE_GEN3_PLL0, CLK_MAIN),
405fd8692b8SMarek Vasut 	DEF_BASE(".pll1",       CLK_PLL1, CLK_TYPE_GEN3_PLL1, CLK_MAIN),
406fd8692b8SMarek Vasut 	DEF_BASE(".pll2",       CLK_PLL2, CLK_TYPE_GEN3_PLL2, CLK_MAIN),
407fd8692b8SMarek Vasut 	DEF_BASE(".pll3",       CLK_PLL3, CLK_TYPE_GEN3_PLL3, CLK_MAIN),
408fd8692b8SMarek Vasut 	DEF_BASE(".pll4",       CLK_PLL4, CLK_TYPE_GEN3_PLL4, CLK_MAIN),
409fd8692b8SMarek Vasut 
410fd8692b8SMarek Vasut 	DEF_FIXED(".pll1_div2", CLK_PLL1_DIV2,     CLK_PLL1,       2, 1),
411fd8692b8SMarek Vasut 	DEF_FIXED(".pll1_div4", CLK_PLL1_DIV4,     CLK_PLL1_DIV2,  2, 1),
412fd8692b8SMarek Vasut 	DEF_FIXED(".s0",        CLK_S0,            CLK_PLL1_DIV2,  2, 1),
413fd8692b8SMarek Vasut 	DEF_FIXED(".s1",        CLK_S1,            CLK_PLL1_DIV2,  3, 1),
414fd8692b8SMarek Vasut 	DEF_FIXED(".s2",        CLK_S2,            CLK_PLL1_DIV2,  4, 1),
415fd8692b8SMarek Vasut 	DEF_FIXED(".s3",        CLK_S3,            CLK_PLL1_DIV2,  6, 1),
416fd8692b8SMarek Vasut 	DEF_FIXED(".sdsrc",     CLK_SDSRC,         CLK_PLL1_DIV2,  2, 1),
417fd8692b8SMarek Vasut 
418fd8692b8SMarek Vasut 	/* Core Clock Outputs */
419fd8692b8SMarek Vasut 	DEF_FIXED("ztr",        R8A7796_CLK_ZTR,   CLK_PLL1_DIV2,  6, 1),
420fd8692b8SMarek Vasut 	DEF_FIXED("ztrd2",      R8A7796_CLK_ZTRD2, CLK_PLL1_DIV2, 12, 1),
421fd8692b8SMarek Vasut 	DEF_FIXED("zt",         R8A7796_CLK_ZT,    CLK_PLL1_DIV2,  4, 1),
422fd8692b8SMarek Vasut 	DEF_FIXED("zx",         R8A7796_CLK_ZX,    CLK_PLL1_DIV2,  2, 1),
423fd8692b8SMarek Vasut 	DEF_FIXED("s0d1",       R8A7796_CLK_S0D1,  CLK_S0,         1, 1),
424fd8692b8SMarek Vasut 	DEF_FIXED("s0d2",       R8A7796_CLK_S0D2,  CLK_S0,         2, 1),
425fd8692b8SMarek Vasut 	DEF_FIXED("s0d3",       R8A7796_CLK_S0D3,  CLK_S0,         3, 1),
426fd8692b8SMarek Vasut 	DEF_FIXED("s0d4",       R8A7796_CLK_S0D4,  CLK_S0,         4, 1),
427fd8692b8SMarek Vasut 	DEF_FIXED("s0d6",       R8A7796_CLK_S0D6,  CLK_S0,         6, 1),
428fd8692b8SMarek Vasut 	DEF_FIXED("s0d8",       R8A7796_CLK_S0D8,  CLK_S0,         8, 1),
429fd8692b8SMarek Vasut 	DEF_FIXED("s0d12",      R8A7796_CLK_S0D12, CLK_S0,        12, 1),
430fd8692b8SMarek Vasut 	DEF_FIXED("s1d1",       R8A7796_CLK_S1D1,  CLK_S1,         1, 1),
431fd8692b8SMarek Vasut 	DEF_FIXED("s1d2",       R8A7796_CLK_S1D2,  CLK_S1,         2, 1),
432fd8692b8SMarek Vasut 	DEF_FIXED("s1d4",       R8A7796_CLK_S1D4,  CLK_S1,         4, 1),
433fd8692b8SMarek Vasut 	DEF_FIXED("s2d1",       R8A7796_CLK_S2D1,  CLK_S2,         1, 1),
434fd8692b8SMarek Vasut 	DEF_FIXED("s2d2",       R8A7796_CLK_S2D2,  CLK_S2,         2, 1),
435fd8692b8SMarek Vasut 	DEF_FIXED("s2d4",       R8A7796_CLK_S2D4,  CLK_S2,         4, 1),
436fd8692b8SMarek Vasut 	DEF_FIXED("s3d1",       R8A7796_CLK_S3D1,  CLK_S3,         1, 1),
437fd8692b8SMarek Vasut 	DEF_FIXED("s3d2",       R8A7796_CLK_S3D2,  CLK_S3,         2, 1),
438fd8692b8SMarek Vasut 	DEF_FIXED("s3d4",       R8A7796_CLK_S3D4,  CLK_S3,         4, 1),
439fd8692b8SMarek Vasut 
440fd8692b8SMarek Vasut 	DEF_GEN3_SD("sd0",      R8A7796_CLK_SD0,   CLK_SDSRC,     0x074),
441fd8692b8SMarek Vasut 	DEF_GEN3_SD("sd1",      R8A7796_CLK_SD1,   CLK_SDSRC,     0x078),
442fd8692b8SMarek Vasut 	DEF_GEN3_SD("sd2",      R8A7796_CLK_SD2,   CLK_SDSRC,     0x268),
443fd8692b8SMarek Vasut 	DEF_GEN3_SD("sd3",      R8A7796_CLK_SD3,   CLK_SDSRC,     0x26c),
444fd8692b8SMarek Vasut 
445fd8692b8SMarek Vasut 	DEF_FIXED("cl",         R8A7796_CLK_CL,    CLK_PLL1_DIV2, 48, 1),
446fd8692b8SMarek Vasut 	DEF_FIXED("cp",         R8A7796_CLK_CP,    CLK_EXTAL,      2, 1),
447fd8692b8SMarek Vasut 
448fd8692b8SMarek Vasut 	/* NOTE: HDMI, CSI, CAN etc. clock are missing */
449fd8692b8SMarek Vasut 
450fd8692b8SMarek Vasut 	DEF_BASE("r",           R8A7796_CLK_R,     CLK_TYPE_GEN3_R, CLK_RINT),
451fd8692b8SMarek Vasut };
452fd8692b8SMarek Vasut 
45336c2ee4cSMarek Vasut static const struct mssr_mod_clk r8a7796_mod_clks[] = {
45436c2ee4cSMarek Vasut 	DEF_MOD("scif5",		 202,	R8A7796_CLK_S3D4),
45536c2ee4cSMarek Vasut 	DEF_MOD("scif4",		 203,	R8A7796_CLK_S3D4),
45636c2ee4cSMarek Vasut 	DEF_MOD("scif3",		 204,	R8A7796_CLK_S3D4),
45736c2ee4cSMarek Vasut 	DEF_MOD("scif1",		 206,	R8A7796_CLK_S3D4),
45836c2ee4cSMarek Vasut 	DEF_MOD("scif0",		 207,	R8A7796_CLK_S3D4),
45936c2ee4cSMarek Vasut 	DEF_MOD("msiof3",		 208,	R8A7796_CLK_MSO),
46036c2ee4cSMarek Vasut 	DEF_MOD("msiof2",		 209,	R8A7796_CLK_MSO),
46136c2ee4cSMarek Vasut 	DEF_MOD("msiof1",		 210,	R8A7796_CLK_MSO),
46236c2ee4cSMarek Vasut 	DEF_MOD("msiof0",		 211,	R8A7796_CLK_MSO),
46336c2ee4cSMarek Vasut 	DEF_MOD("sys-dmac2",		 217,	R8A7796_CLK_S0D3),
46436c2ee4cSMarek Vasut 	DEF_MOD("sys-dmac1",		 218,	R8A7796_CLK_S0D3),
46536c2ee4cSMarek Vasut 	DEF_MOD("sys-dmac0",		 219,	R8A7796_CLK_S0D3),
46636c2ee4cSMarek Vasut 	DEF_MOD("cmt3",			 300,	R8A7796_CLK_R),
46736c2ee4cSMarek Vasut 	DEF_MOD("cmt2",			 301,	R8A7796_CLK_R),
46836c2ee4cSMarek Vasut 	DEF_MOD("cmt1",			 302,	R8A7796_CLK_R),
46936c2ee4cSMarek Vasut 	DEF_MOD("cmt0",			 303,	R8A7796_CLK_R),
47036c2ee4cSMarek Vasut 	DEF_MOD("scif2",		 310,	R8A7796_CLK_S3D4),
47136c2ee4cSMarek Vasut 	DEF_MOD("sdif3",		 311,	R8A7796_CLK_SD3),
47236c2ee4cSMarek Vasut 	DEF_MOD("sdif2",		 312,	R8A7796_CLK_SD2),
47336c2ee4cSMarek Vasut 	DEF_MOD("sdif1",		 313,	R8A7796_CLK_SD1),
47436c2ee4cSMarek Vasut 	DEF_MOD("sdif0",		 314,	R8A7796_CLK_SD0),
47536c2ee4cSMarek Vasut 	DEF_MOD("pcie1",		 318,	R8A7796_CLK_S3D1),
47636c2ee4cSMarek Vasut 	DEF_MOD("pcie0",		 319,	R8A7796_CLK_S3D1),
47736c2ee4cSMarek Vasut 	DEF_MOD("usb-dmac0",		 330,	R8A7796_CLK_S3D1),
47836c2ee4cSMarek Vasut 	DEF_MOD("usb-dmac1",		 331,	R8A7796_CLK_S3D1),
47936c2ee4cSMarek Vasut 	DEF_MOD("rwdt",			 402,	R8A7796_CLK_R),
48036c2ee4cSMarek Vasut 	DEF_MOD("intc-ex",		 407,	R8A7796_CLK_CP),
48136c2ee4cSMarek Vasut 	DEF_MOD("intc-ap",		 408,	R8A7796_CLK_S3D1),
48236c2ee4cSMarek Vasut 	DEF_MOD("audmac1",		 501,	R8A7796_CLK_S0D3),
48336c2ee4cSMarek Vasut 	DEF_MOD("audmac0",		 502,	R8A7796_CLK_S0D3),
48436c2ee4cSMarek Vasut 	DEF_MOD("drif7",		 508,	R8A7796_CLK_S3D2),
48536c2ee4cSMarek Vasut 	DEF_MOD("drif6",		 509,	R8A7796_CLK_S3D2),
48636c2ee4cSMarek Vasut 	DEF_MOD("drif5",		 510,	R8A7796_CLK_S3D2),
48736c2ee4cSMarek Vasut 	DEF_MOD("drif4",		 511,	R8A7796_CLK_S3D2),
48836c2ee4cSMarek Vasut 	DEF_MOD("drif3",		 512,	R8A7796_CLK_S3D2),
48936c2ee4cSMarek Vasut 	DEF_MOD("drif2",		 513,	R8A7796_CLK_S3D2),
49036c2ee4cSMarek Vasut 	DEF_MOD("drif1",		 514,	R8A7796_CLK_S3D2),
49136c2ee4cSMarek Vasut 	DEF_MOD("drif0",		 515,	R8A7796_CLK_S3D2),
49236c2ee4cSMarek Vasut 	DEF_MOD("hscif4",		 516,	R8A7796_CLK_S3D1),
49336c2ee4cSMarek Vasut 	DEF_MOD("hscif3",		 517,	R8A7796_CLK_S3D1),
49436c2ee4cSMarek Vasut 	DEF_MOD("hscif2",		 518,	R8A7796_CLK_S3D1),
49536c2ee4cSMarek Vasut 	DEF_MOD("hscif1",		 519,	R8A7796_CLK_S3D1),
49636c2ee4cSMarek Vasut 	DEF_MOD("hscif0",		 520,	R8A7796_CLK_S3D1),
49736c2ee4cSMarek Vasut 	DEF_MOD("thermal",		 522,	R8A7796_CLK_CP),
49836c2ee4cSMarek Vasut 	DEF_MOD("pwm",			 523,	R8A7796_CLK_S0D12),
49936c2ee4cSMarek Vasut 	DEF_MOD("fcpvd2",		 601,	R8A7796_CLK_S0D2),
50036c2ee4cSMarek Vasut 	DEF_MOD("fcpvd1",		 602,	R8A7796_CLK_S0D2),
50136c2ee4cSMarek Vasut 	DEF_MOD("fcpvd0",		 603,	R8A7796_CLK_S0D2),
50236c2ee4cSMarek Vasut 	DEF_MOD("fcpvb0",		 607,	R8A7796_CLK_S0D1),
50336c2ee4cSMarek Vasut 	DEF_MOD("fcpvi0",		 611,	R8A7796_CLK_S0D1),
50436c2ee4cSMarek Vasut 	DEF_MOD("fcpf0",		 615,	R8A7796_CLK_S0D1),
50536c2ee4cSMarek Vasut 	DEF_MOD("fcpci0",		 617,	R8A7796_CLK_S0D2),
50636c2ee4cSMarek Vasut 	DEF_MOD("fcpcs",		 619,	R8A7796_CLK_S0D2),
50736c2ee4cSMarek Vasut 	DEF_MOD("vspd2",		 621,	R8A7796_CLK_S0D2),
50836c2ee4cSMarek Vasut 	DEF_MOD("vspd1",		 622,	R8A7796_CLK_S0D2),
50936c2ee4cSMarek Vasut 	DEF_MOD("vspd0",		 623,	R8A7796_CLK_S0D2),
51036c2ee4cSMarek Vasut 	DEF_MOD("vspb",			 626,	R8A7796_CLK_S0D1),
51136c2ee4cSMarek Vasut 	DEF_MOD("vspi0",		 631,	R8A7796_CLK_S0D1),
51236c2ee4cSMarek Vasut 	DEF_MOD("ehci1",		 702,	R8A7796_CLK_S3D4),
51336c2ee4cSMarek Vasut 	DEF_MOD("ehci0",		 703,	R8A7796_CLK_S3D4),
51436c2ee4cSMarek Vasut 	DEF_MOD("hsusb",		 704,	R8A7796_CLK_S3D4),
51536c2ee4cSMarek Vasut 	DEF_MOD("csi20",		 714,	R8A7796_CLK_CSI0),
51636c2ee4cSMarek Vasut 	DEF_MOD("csi40",		 716,	R8A7796_CLK_CSI0),
51736c2ee4cSMarek Vasut 	DEF_MOD("du2",			 722,	R8A7796_CLK_S2D1),
51836c2ee4cSMarek Vasut 	DEF_MOD("du1",			 723,	R8A7796_CLK_S2D1),
51936c2ee4cSMarek Vasut 	DEF_MOD("du0",			 724,	R8A7796_CLK_S2D1),
52036c2ee4cSMarek Vasut 	DEF_MOD("lvds",			 727,	R8A7796_CLK_S2D1),
52136c2ee4cSMarek Vasut 	DEF_MOD("hdmi0",		 729,	R8A7796_CLK_HDMI),
52236c2ee4cSMarek Vasut 	DEF_MOD("vin7",			 804,	R8A7796_CLK_S0D2),
52336c2ee4cSMarek Vasut 	DEF_MOD("vin6",			 805,	R8A7796_CLK_S0D2),
52436c2ee4cSMarek Vasut 	DEF_MOD("vin5",			 806,	R8A7796_CLK_S0D2),
52536c2ee4cSMarek Vasut 	DEF_MOD("vin4",			 807,	R8A7796_CLK_S0D2),
52636c2ee4cSMarek Vasut 	DEF_MOD("vin3",			 808,	R8A7796_CLK_S0D2),
52736c2ee4cSMarek Vasut 	DEF_MOD("vin2",			 809,	R8A7796_CLK_S0D2),
52836c2ee4cSMarek Vasut 	DEF_MOD("vin1",			 810,	R8A7796_CLK_S0D2),
52936c2ee4cSMarek Vasut 	DEF_MOD("vin0",			 811,	R8A7796_CLK_S0D2),
53036c2ee4cSMarek Vasut 	DEF_MOD("etheravb",		 812,	R8A7796_CLK_S0D6),
53136c2ee4cSMarek Vasut 	DEF_MOD("imr1",			 822,	R8A7796_CLK_S0D2),
53236c2ee4cSMarek Vasut 	DEF_MOD("imr0",			 823,	R8A7796_CLK_S0D2),
53336c2ee4cSMarek Vasut 	DEF_MOD("gpio7",		 905,	R8A7796_CLK_S3D4),
53436c2ee4cSMarek Vasut 	DEF_MOD("gpio6",		 906,	R8A7796_CLK_S3D4),
53536c2ee4cSMarek Vasut 	DEF_MOD("gpio5",		 907,	R8A7796_CLK_S3D4),
53636c2ee4cSMarek Vasut 	DEF_MOD("gpio4",		 908,	R8A7796_CLK_S3D4),
53736c2ee4cSMarek Vasut 	DEF_MOD("gpio3",		 909,	R8A7796_CLK_S3D4),
53836c2ee4cSMarek Vasut 	DEF_MOD("gpio2",		 910,	R8A7796_CLK_S3D4),
53936c2ee4cSMarek Vasut 	DEF_MOD("gpio1",		 911,	R8A7796_CLK_S3D4),
54036c2ee4cSMarek Vasut 	DEF_MOD("gpio0",		 912,	R8A7796_CLK_S3D4),
54136c2ee4cSMarek Vasut 	DEF_MOD("can-fd",		 914,	R8A7796_CLK_S3D2),
54236c2ee4cSMarek Vasut 	DEF_MOD("can-if1",		 915,	R8A7796_CLK_S3D4),
54336c2ee4cSMarek Vasut 	DEF_MOD("can-if0",		 916,	R8A7796_CLK_S3D4),
54436c2ee4cSMarek Vasut 	DEF_MOD("i2c6",			 918,	R8A7796_CLK_S0D6),
54536c2ee4cSMarek Vasut 	DEF_MOD("i2c5",			 919,	R8A7796_CLK_S0D6),
54636c2ee4cSMarek Vasut 	DEF_MOD("i2c-dvfs",		 926,	R8A7796_CLK_CP),
54736c2ee4cSMarek Vasut 	DEF_MOD("i2c4",			 927,	R8A7796_CLK_S0D6),
54836c2ee4cSMarek Vasut 	DEF_MOD("i2c3",			 928,	R8A7796_CLK_S0D6),
54936c2ee4cSMarek Vasut 	DEF_MOD("i2c2",			 929,	R8A7796_CLK_S3D2),
55036c2ee4cSMarek Vasut 	DEF_MOD("i2c1",			 930,	R8A7796_CLK_S3D2),
55136c2ee4cSMarek Vasut 	DEF_MOD("i2c0",			 931,	R8A7796_CLK_S3D2),
55236c2ee4cSMarek Vasut 	DEF_MOD("ssi-all",		1005,	R8A7796_CLK_S3D4),
55336c2ee4cSMarek Vasut 	DEF_MOD("ssi9",			1006,	MOD_CLK_ID(1005)),
55436c2ee4cSMarek Vasut 	DEF_MOD("ssi8",			1007,	MOD_CLK_ID(1005)),
55536c2ee4cSMarek Vasut 	DEF_MOD("ssi7",			1008,	MOD_CLK_ID(1005)),
55636c2ee4cSMarek Vasut 	DEF_MOD("ssi6",			1009,	MOD_CLK_ID(1005)),
55736c2ee4cSMarek Vasut 	DEF_MOD("ssi5",			1010,	MOD_CLK_ID(1005)),
55836c2ee4cSMarek Vasut 	DEF_MOD("ssi4",			1011,	MOD_CLK_ID(1005)),
55936c2ee4cSMarek Vasut 	DEF_MOD("ssi3",			1012,	MOD_CLK_ID(1005)),
56036c2ee4cSMarek Vasut 	DEF_MOD("ssi2",			1013,	MOD_CLK_ID(1005)),
56136c2ee4cSMarek Vasut 	DEF_MOD("ssi1",			1014,	MOD_CLK_ID(1005)),
56236c2ee4cSMarek Vasut 	DEF_MOD("ssi0",			1015,	MOD_CLK_ID(1005)),
56336c2ee4cSMarek Vasut 	DEF_MOD("scu-all",		1017,	R8A7796_CLK_S3D4),
56436c2ee4cSMarek Vasut 	DEF_MOD("scu-dvc1",		1018,	MOD_CLK_ID(1017)),
56536c2ee4cSMarek Vasut 	DEF_MOD("scu-dvc0",		1019,	MOD_CLK_ID(1017)),
56636c2ee4cSMarek Vasut 	DEF_MOD("scu-ctu1-mix1",	1020,	MOD_CLK_ID(1017)),
56736c2ee4cSMarek Vasut 	DEF_MOD("scu-ctu0-mix0",	1021,	MOD_CLK_ID(1017)),
56836c2ee4cSMarek Vasut 	DEF_MOD("scu-src9",		1022,	MOD_CLK_ID(1017)),
56936c2ee4cSMarek Vasut 	DEF_MOD("scu-src8",		1023,	MOD_CLK_ID(1017)),
57036c2ee4cSMarek Vasut 	DEF_MOD("scu-src7",		1024,	MOD_CLK_ID(1017)),
57136c2ee4cSMarek Vasut 	DEF_MOD("scu-src6",		1025,	MOD_CLK_ID(1017)),
57236c2ee4cSMarek Vasut 	DEF_MOD("scu-src5",		1026,	MOD_CLK_ID(1017)),
57336c2ee4cSMarek Vasut 	DEF_MOD("scu-src4",		1027,	MOD_CLK_ID(1017)),
57436c2ee4cSMarek Vasut 	DEF_MOD("scu-src3",		1028,	MOD_CLK_ID(1017)),
57536c2ee4cSMarek Vasut 	DEF_MOD("scu-src2",		1029,	MOD_CLK_ID(1017)),
57636c2ee4cSMarek Vasut 	DEF_MOD("scu-src1",		1030,	MOD_CLK_ID(1017)),
57736c2ee4cSMarek Vasut 	DEF_MOD("scu-src0",		1031,	MOD_CLK_ID(1017)),
57836c2ee4cSMarek Vasut };
57936c2ee4cSMarek Vasut 
58036c2ee4cSMarek Vasut /*
58136c2ee4cSMarek Vasut  * CPG Clock Data
58236c2ee4cSMarek Vasut  */
58336c2ee4cSMarek Vasut 
58436c2ee4cSMarek Vasut /*
58536c2ee4cSMarek Vasut  *   MD		EXTAL		PLL0	PLL1	PLL2	PLL3	PLL4
58636c2ee4cSMarek Vasut  * 14 13 19 17	(MHz)
58736c2ee4cSMarek Vasut  *-------------------------------------------------------------------
58836c2ee4cSMarek Vasut  * 0  0  0  0	16.66 x 1	x180	x192	x144	x192	x144
58936c2ee4cSMarek Vasut  * 0  0  0  1	16.66 x 1	x180	x192	x144	x128	x144
59036c2ee4cSMarek Vasut  * 0  0  1  0	Prohibited setting
59136c2ee4cSMarek Vasut  * 0  0  1  1	16.66 x 1	x180	x192	x144	x192	x144
59236c2ee4cSMarek Vasut  * 0  1  0  0	20    x 1	x150	x160	x120	x160	x120
59336c2ee4cSMarek Vasut  * 0  1  0  1	20    x 1	x150	x160	x120	x106	x120
59436c2ee4cSMarek Vasut  * 0  1  1  0	Prohibited setting
59536c2ee4cSMarek Vasut  * 0  1  1  1	20    x 1	x150	x160	x120	x160	x120
59636c2ee4cSMarek Vasut  * 1  0  0  0	25    x 1	x120	x128	x96	x128	x96
59736c2ee4cSMarek Vasut  * 1  0  0  1	25    x 1	x120	x128	x96	x84	x96
59836c2ee4cSMarek Vasut  * 1  0  1  0	Prohibited setting
59936c2ee4cSMarek Vasut  * 1  0  1  1	25    x 1	x120	x128	x96	x128	x96
60036c2ee4cSMarek Vasut  * 1  1  0  0	33.33 / 2	x180	x192	x144	x192	x144
60136c2ee4cSMarek Vasut  * 1  1  0  1	33.33 / 2	x180	x192	x144	x128	x144
60236c2ee4cSMarek Vasut  * 1  1  1  0	Prohibited setting
60336c2ee4cSMarek Vasut  * 1  1  1  1	33.33 / 2	x180	x192	x144	x192	x144
60436c2ee4cSMarek Vasut  */
60536c2ee4cSMarek Vasut #define CPG_PLL_CONFIG_INDEX(md)	((((md) & BIT(14)) >> 11) | \
60636c2ee4cSMarek Vasut 					 (((md) & BIT(13)) >> 11) | \
60736c2ee4cSMarek Vasut 					 (((md) & BIT(19)) >> 18) | \
60836c2ee4cSMarek Vasut 					 (((md) & BIT(17)) >> 17))
60936c2ee4cSMarek Vasut 
61036c2ee4cSMarek Vasut static const struct rcar_gen3_cpg_pll_config cpg_pll_configs[16] = {
61136c2ee4cSMarek Vasut 	/* EXTAL div	PLL1 mult	PLL3 mult */
61236c2ee4cSMarek Vasut 	{ 1,		192,		192,	},
61336c2ee4cSMarek Vasut 	{ 1,		192,		128,	},
61436c2ee4cSMarek Vasut 	{ 0, /* Prohibited setting */		},
61536c2ee4cSMarek Vasut 	{ 1,		192,		192,	},
61636c2ee4cSMarek Vasut 	{ 1,		160,		160,	},
61736c2ee4cSMarek Vasut 	{ 1,		160,		106,	},
61836c2ee4cSMarek Vasut 	{ 0, /* Prohibited setting */		},
61936c2ee4cSMarek Vasut 	{ 1,		160,		160,	},
62036c2ee4cSMarek Vasut 	{ 1,		128,		128,	},
62136c2ee4cSMarek Vasut 	{ 1,		128,		84,	},
62236c2ee4cSMarek Vasut 	{ 0, /* Prohibited setting */		},
62336c2ee4cSMarek Vasut 	{ 1,		128,		128,	},
62436c2ee4cSMarek Vasut 	{ 2,		192,		192,	},
62536c2ee4cSMarek Vasut 	{ 2,		192,		128,	},
62636c2ee4cSMarek Vasut 	{ 0, /* Prohibited setting */		},
62736c2ee4cSMarek Vasut 	{ 2,		192,		192,	},
62836c2ee4cSMarek Vasut };
62936c2ee4cSMarek Vasut 
63036c2ee4cSMarek Vasut /*
63136c2ee4cSMarek Vasut  * SDn Clock
63236c2ee4cSMarek Vasut  */
63336c2ee4cSMarek Vasut #define CPG_SD_STP_HCK		BIT(9)
63436c2ee4cSMarek Vasut #define CPG_SD_STP_CK		BIT(8)
63536c2ee4cSMarek Vasut 
63636c2ee4cSMarek Vasut #define CPG_SD_STP_MASK		(CPG_SD_STP_HCK | CPG_SD_STP_CK)
63736c2ee4cSMarek Vasut #define CPG_SD_FC_MASK		(0x7 << 2 | 0x3 << 0)
63836c2ee4cSMarek Vasut 
63936c2ee4cSMarek Vasut #define CPG_SD_DIV_TABLE_DATA(stp_hck, stp_ck, sd_srcfc, sd_fc, sd_div) \
64036c2ee4cSMarek Vasut { \
64136c2ee4cSMarek Vasut 	.val = ((stp_hck) ? CPG_SD_STP_HCK : 0) | \
64236c2ee4cSMarek Vasut 	       ((stp_ck) ? CPG_SD_STP_CK : 0) | \
64336c2ee4cSMarek Vasut 	       ((sd_srcfc) << 2) | \
64436c2ee4cSMarek Vasut 	       ((sd_fc) << 0), \
64536c2ee4cSMarek Vasut 	.div = (sd_div), \
64636c2ee4cSMarek Vasut }
64736c2ee4cSMarek Vasut 
64836c2ee4cSMarek Vasut struct sd_div_table {
64936c2ee4cSMarek Vasut 	u32 val;
65036c2ee4cSMarek Vasut 	unsigned int div;
65136c2ee4cSMarek Vasut };
65236c2ee4cSMarek Vasut 
65336c2ee4cSMarek Vasut /* SDn divider
65436c2ee4cSMarek Vasut  *                     sd_srcfc   sd_fc   div
65536c2ee4cSMarek Vasut  * stp_hck   stp_ck    (div)      (div)     = sd_srcfc x sd_fc
65636c2ee4cSMarek Vasut  *-------------------------------------------------------------------
65736c2ee4cSMarek Vasut  *  0         0         0 (1)      1 (4)      4
65836c2ee4cSMarek Vasut  *  0         0         1 (2)      1 (4)      8
65936c2ee4cSMarek Vasut  *  1         0         2 (4)      1 (4)     16
66036c2ee4cSMarek Vasut  *  1         0         3 (8)      1 (4)     32
66136c2ee4cSMarek Vasut  *  1         0         4 (16)     1 (4)     64
66236c2ee4cSMarek Vasut  *  0         0         0 (1)      0 (2)      2
66336c2ee4cSMarek Vasut  *  0         0         1 (2)      0 (2)      4
66436c2ee4cSMarek Vasut  *  1         0         2 (4)      0 (2)      8
66536c2ee4cSMarek Vasut  *  1         0         3 (8)      0 (2)     16
66636c2ee4cSMarek Vasut  *  1         0         4 (16)     0 (2)     32
66736c2ee4cSMarek Vasut  */
66836c2ee4cSMarek Vasut static const struct sd_div_table cpg_sd_div_table[] = {
66936c2ee4cSMarek Vasut /*	CPG_SD_DIV_TABLE_DATA(stp_hck,  stp_ck,   sd_srcfc,   sd_fc,  sd_div) */
67036c2ee4cSMarek Vasut 	CPG_SD_DIV_TABLE_DATA(0,        0,        0,          1,        4),
67136c2ee4cSMarek Vasut 	CPG_SD_DIV_TABLE_DATA(0,        0,        1,          1,        8),
67236c2ee4cSMarek Vasut 	CPG_SD_DIV_TABLE_DATA(1,        0,        2,          1,       16),
67336c2ee4cSMarek Vasut 	CPG_SD_DIV_TABLE_DATA(1,        0,        3,          1,       32),
67436c2ee4cSMarek Vasut 	CPG_SD_DIV_TABLE_DATA(1,        0,        4,          1,       64),
67536c2ee4cSMarek Vasut 	CPG_SD_DIV_TABLE_DATA(0,        0,        0,          0,        2),
67636c2ee4cSMarek Vasut 	CPG_SD_DIV_TABLE_DATA(0,        0,        1,          0,        4),
67736c2ee4cSMarek Vasut 	CPG_SD_DIV_TABLE_DATA(1,        0,        2,          0,        8),
67836c2ee4cSMarek Vasut 	CPG_SD_DIV_TABLE_DATA(1,        0,        3,          0,       16),
67936c2ee4cSMarek Vasut 	CPG_SD_DIV_TABLE_DATA(1,        0,        4,          0,       32),
68036c2ee4cSMarek Vasut };
68136c2ee4cSMarek Vasut 
gen3_clk_is_mod(struct clk * clk)68236c2ee4cSMarek Vasut static bool gen3_clk_is_mod(struct clk *clk)
68336c2ee4cSMarek Vasut {
68436c2ee4cSMarek Vasut 	return (clk->id >> 16) == CPG_MOD;
68536c2ee4cSMarek Vasut }
68636c2ee4cSMarek Vasut 
gen3_clk_get_mod(struct clk * clk,const struct mssr_mod_clk ** mssr)68736c2ee4cSMarek Vasut static int gen3_clk_get_mod(struct clk *clk, const struct mssr_mod_clk **mssr)
68836c2ee4cSMarek Vasut {
68936c2ee4cSMarek Vasut 	struct gen3_clk_priv *priv = dev_get_priv(clk->dev);
69036c2ee4cSMarek Vasut 	const unsigned long clkid = clk->id & 0xffff;
69136c2ee4cSMarek Vasut 	int i;
69236c2ee4cSMarek Vasut 
69336c2ee4cSMarek Vasut 	if (!gen3_clk_is_mod(clk))
69436c2ee4cSMarek Vasut 		return -EINVAL;
69536c2ee4cSMarek Vasut 
69636c2ee4cSMarek Vasut 	for (i = 0; i < priv->mod_clk_size; i++) {
69736c2ee4cSMarek Vasut 		if (priv->mod_clk[i].id != MOD_CLK_ID(clkid))
69836c2ee4cSMarek Vasut 			continue;
69936c2ee4cSMarek Vasut 
70036c2ee4cSMarek Vasut 		*mssr = &priv->mod_clk[i];
70136c2ee4cSMarek Vasut 		return 0;
70236c2ee4cSMarek Vasut 	}
70336c2ee4cSMarek Vasut 
70436c2ee4cSMarek Vasut 	return -ENODEV;
70536c2ee4cSMarek Vasut }
70636c2ee4cSMarek Vasut 
gen3_clk_get_core(struct clk * clk,const struct cpg_core_clk ** core)70736c2ee4cSMarek Vasut static int gen3_clk_get_core(struct clk *clk, const struct cpg_core_clk **core)
70836c2ee4cSMarek Vasut {
709fd8692b8SMarek Vasut 	struct gen3_clk_priv *priv = dev_get_priv(clk->dev);
71036c2ee4cSMarek Vasut 	const unsigned long clkid = clk->id & 0xffff;
71136c2ee4cSMarek Vasut 	int i;
71236c2ee4cSMarek Vasut 
71336c2ee4cSMarek Vasut 	if (gen3_clk_is_mod(clk))
71436c2ee4cSMarek Vasut 		return -EINVAL;
71536c2ee4cSMarek Vasut 
716fd8692b8SMarek Vasut 	for (i = 0; i < priv->core_clk_size; i++) {
717fd8692b8SMarek Vasut 		if (priv->core_clk[i].id != clkid)
71836c2ee4cSMarek Vasut 			continue;
71936c2ee4cSMarek Vasut 
720fd8692b8SMarek Vasut 		*core = &priv->core_clk[i];
72136c2ee4cSMarek Vasut 		return 0;
72236c2ee4cSMarek Vasut 	}
72336c2ee4cSMarek Vasut 
72436c2ee4cSMarek Vasut 	return -ENODEV;
72536c2ee4cSMarek Vasut }
72636c2ee4cSMarek Vasut 
gen3_clk_get_parent(struct clk * clk,struct clk * parent)72736c2ee4cSMarek Vasut static int gen3_clk_get_parent(struct clk *clk, struct clk *parent)
72836c2ee4cSMarek Vasut {
72936c2ee4cSMarek Vasut 	const struct cpg_core_clk *core;
73036c2ee4cSMarek Vasut 	const struct mssr_mod_clk *mssr;
73136c2ee4cSMarek Vasut 	int ret;
73236c2ee4cSMarek Vasut 
73336c2ee4cSMarek Vasut 	if (gen3_clk_is_mod(clk)) {
73436c2ee4cSMarek Vasut 		ret = gen3_clk_get_mod(clk, &mssr);
73536c2ee4cSMarek Vasut 		if (ret)
73636c2ee4cSMarek Vasut 			return ret;
73736c2ee4cSMarek Vasut 
73836c2ee4cSMarek Vasut 		parent->id = mssr->parent;
73936c2ee4cSMarek Vasut 	} else {
74036c2ee4cSMarek Vasut 		ret = gen3_clk_get_core(clk, &core);
74136c2ee4cSMarek Vasut 		if (ret)
74236c2ee4cSMarek Vasut 			return ret;
74336c2ee4cSMarek Vasut 
74436c2ee4cSMarek Vasut 		if (core->type == CLK_TYPE_IN)
74536c2ee4cSMarek Vasut 			parent->id = ~0;	/* Top-level clock */
74636c2ee4cSMarek Vasut 		else
74736c2ee4cSMarek Vasut 			parent->id = core->parent;
74836c2ee4cSMarek Vasut 	}
74936c2ee4cSMarek Vasut 
75036c2ee4cSMarek Vasut 	parent->dev = clk->dev;
75136c2ee4cSMarek Vasut 
75236c2ee4cSMarek Vasut 	return 0;
75336c2ee4cSMarek Vasut }
75436c2ee4cSMarek Vasut 
gen3_clk_endisable(struct clk * clk,bool enable)75536c2ee4cSMarek Vasut static int gen3_clk_endisable(struct clk *clk, bool enable)
75636c2ee4cSMarek Vasut {
75736c2ee4cSMarek Vasut 	struct gen3_clk_priv *priv = dev_get_priv(clk->dev);
75836c2ee4cSMarek Vasut 	const unsigned long clkid = clk->id & 0xffff;
75936c2ee4cSMarek Vasut 	const unsigned int reg = clkid / 100;
76036c2ee4cSMarek Vasut 	const unsigned int bit = clkid % 100;
76136c2ee4cSMarek Vasut 	const u32 bitmask = BIT(bit);
76236c2ee4cSMarek Vasut 
76336c2ee4cSMarek Vasut 	if (!gen3_clk_is_mod(clk))
76436c2ee4cSMarek Vasut 		return -EINVAL;
76536c2ee4cSMarek Vasut 
76636c2ee4cSMarek Vasut 	debug("%s[%i] MSTP %lu=%02u/%02u %s\n", __func__, __LINE__,
76736c2ee4cSMarek Vasut 	      clkid, reg, bit, enable ? "ON" : "OFF");
76836c2ee4cSMarek Vasut 
76936c2ee4cSMarek Vasut 	if (enable) {
77036c2ee4cSMarek Vasut 		clrbits_le32(priv->base + SMSTPCR(reg), bitmask);
771*b491b498SJon Lin 		return wait_for_bit_le32(priv->base + MSTPSR(reg),
77236c2ee4cSMarek Vasut 					 bitmask, 0, 100, 0);
77336c2ee4cSMarek Vasut 	} else {
77436c2ee4cSMarek Vasut 		setbits_le32(priv->base + SMSTPCR(reg), bitmask);
77536c2ee4cSMarek Vasut 		return 0;
77636c2ee4cSMarek Vasut 	}
77736c2ee4cSMarek Vasut }
77836c2ee4cSMarek Vasut 
gen3_clk_enable(struct clk * clk)77936c2ee4cSMarek Vasut static int gen3_clk_enable(struct clk *clk)
78036c2ee4cSMarek Vasut {
78136c2ee4cSMarek Vasut 	return gen3_clk_endisable(clk, true);
78236c2ee4cSMarek Vasut }
78336c2ee4cSMarek Vasut 
gen3_clk_disable(struct clk * clk)78436c2ee4cSMarek Vasut static int gen3_clk_disable(struct clk *clk)
78536c2ee4cSMarek Vasut {
78636c2ee4cSMarek Vasut 	return gen3_clk_endisable(clk, false);
78736c2ee4cSMarek Vasut }
78836c2ee4cSMarek Vasut 
gen3_clk_get_rate(struct clk * clk)78936c2ee4cSMarek Vasut static ulong gen3_clk_get_rate(struct clk *clk)
79036c2ee4cSMarek Vasut {
79136c2ee4cSMarek Vasut 	struct gen3_clk_priv *priv = dev_get_priv(clk->dev);
79236c2ee4cSMarek Vasut 	struct clk parent;
79336c2ee4cSMarek Vasut 	const struct cpg_core_clk *core;
79436c2ee4cSMarek Vasut 	const struct rcar_gen3_cpg_pll_config *pll_config =
79536c2ee4cSMarek Vasut 					priv->cpg_pll_config;
79636c2ee4cSMarek Vasut 	u32 value, mult, rate = 0;
79736c2ee4cSMarek Vasut 	int i, ret;
79836c2ee4cSMarek Vasut 
79936c2ee4cSMarek Vasut 	debug("%s[%i] Clock: id=%lu\n", __func__, __LINE__, clk->id);
80036c2ee4cSMarek Vasut 
80136c2ee4cSMarek Vasut 	ret = gen3_clk_get_parent(clk, &parent);
80236c2ee4cSMarek Vasut 	if (ret) {
80336c2ee4cSMarek Vasut 		printf("%s[%i] parent fail, ret=%i\n", __func__, __LINE__, ret);
80436c2ee4cSMarek Vasut 		return ret;
80536c2ee4cSMarek Vasut 	}
80636c2ee4cSMarek Vasut 
80736c2ee4cSMarek Vasut 	if (gen3_clk_is_mod(clk)) {
80836c2ee4cSMarek Vasut 		rate = gen3_clk_get_rate(&parent);
80936c2ee4cSMarek Vasut 		debug("%s[%i] MOD clk: parent=%lu => rate=%u\n",
81036c2ee4cSMarek Vasut 		      __func__, __LINE__, parent.id, rate);
81136c2ee4cSMarek Vasut 		return rate;
81236c2ee4cSMarek Vasut 	}
81336c2ee4cSMarek Vasut 
81436c2ee4cSMarek Vasut 	ret = gen3_clk_get_core(clk, &core);
81536c2ee4cSMarek Vasut 	if (ret)
81636c2ee4cSMarek Vasut 		return ret;
81736c2ee4cSMarek Vasut 
81836c2ee4cSMarek Vasut 	switch (core->type) {
81936c2ee4cSMarek Vasut 	case CLK_TYPE_IN:
82036c2ee4cSMarek Vasut 		if (core->id == CLK_EXTAL) {
82136c2ee4cSMarek Vasut 			rate = clk_get_rate(&priv->clk_extal);
82236c2ee4cSMarek Vasut 			debug("%s[%i] EXTAL clk: rate=%u\n",
82336c2ee4cSMarek Vasut 			      __func__, __LINE__, rate);
82436c2ee4cSMarek Vasut 			return rate;
82536c2ee4cSMarek Vasut 		}
82636c2ee4cSMarek Vasut 
82736c2ee4cSMarek Vasut 		if (core->id == CLK_EXTALR) {
82836c2ee4cSMarek Vasut 			rate = clk_get_rate(&priv->clk_extalr);
82936c2ee4cSMarek Vasut 			debug("%s[%i] EXTALR clk: rate=%u\n",
83036c2ee4cSMarek Vasut 			      __func__, __LINE__, rate);
83136c2ee4cSMarek Vasut 			return rate;
83236c2ee4cSMarek Vasut 		}
83336c2ee4cSMarek Vasut 
83436c2ee4cSMarek Vasut 		return -EINVAL;
83536c2ee4cSMarek Vasut 
83636c2ee4cSMarek Vasut 	case CLK_TYPE_GEN3_MAIN:
83736c2ee4cSMarek Vasut 		rate = gen3_clk_get_rate(&parent) / pll_config->extal_div;
83836c2ee4cSMarek Vasut 		debug("%s[%i] MAIN clk: parent=%i extal_div=%i => rate=%u\n",
83936c2ee4cSMarek Vasut 		      __func__, __LINE__,
84036c2ee4cSMarek Vasut 		      core->parent, pll_config->extal_div, rate);
84136c2ee4cSMarek Vasut 		return rate;
84236c2ee4cSMarek Vasut 
84336c2ee4cSMarek Vasut 	case CLK_TYPE_GEN3_PLL0:
84436c2ee4cSMarek Vasut 		value = readl(priv->base + CPG_PLL0CR);
84536c2ee4cSMarek Vasut 		mult = (((value >> 24) & 0x7f) + 1) * 2;
84636c2ee4cSMarek Vasut 		rate = gen3_clk_get_rate(&parent) * mult;
84736c2ee4cSMarek Vasut 		debug("%s[%i] PLL0 clk: parent=%i mult=%u => rate=%u\n",
84836c2ee4cSMarek Vasut 		      __func__, __LINE__, core->parent, mult, rate);
84936c2ee4cSMarek Vasut 		return rate;
85036c2ee4cSMarek Vasut 
85136c2ee4cSMarek Vasut 	case CLK_TYPE_GEN3_PLL1:
85236c2ee4cSMarek Vasut 		rate = gen3_clk_get_rate(&parent) * pll_config->pll1_mult;
85336c2ee4cSMarek Vasut 		debug("%s[%i] PLL1 clk: parent=%i mul=%i => rate=%u\n",
85436c2ee4cSMarek Vasut 		      __func__, __LINE__,
85536c2ee4cSMarek Vasut 		      core->parent, pll_config->pll1_mult, rate);
85636c2ee4cSMarek Vasut 		return rate;
85736c2ee4cSMarek Vasut 
85836c2ee4cSMarek Vasut 	case CLK_TYPE_GEN3_PLL2:
85936c2ee4cSMarek Vasut 		value = readl(priv->base + CPG_PLL2CR);
86036c2ee4cSMarek Vasut 		mult = (((value >> 24) & 0x7f) + 1) * 2;
86136c2ee4cSMarek Vasut 		rate = gen3_clk_get_rate(&parent) * mult;
86236c2ee4cSMarek Vasut 		debug("%s[%i] PLL2 clk: parent=%i mult=%u => rate=%u\n",
86336c2ee4cSMarek Vasut 		      __func__, __LINE__, core->parent, mult, rate);
86436c2ee4cSMarek Vasut 		return rate;
86536c2ee4cSMarek Vasut 
86636c2ee4cSMarek Vasut 	case CLK_TYPE_GEN3_PLL3:
86736c2ee4cSMarek Vasut 		rate = gen3_clk_get_rate(&parent) * pll_config->pll3_mult;
86836c2ee4cSMarek Vasut 		debug("%s[%i] PLL3 clk: parent=%i mul=%i => rate=%u\n",
86936c2ee4cSMarek Vasut 		      __func__, __LINE__,
87036c2ee4cSMarek Vasut 		      core->parent, pll_config->pll3_mult, rate);
87136c2ee4cSMarek Vasut 		return rate;
87236c2ee4cSMarek Vasut 
87336c2ee4cSMarek Vasut 	case CLK_TYPE_GEN3_PLL4:
87436c2ee4cSMarek Vasut 		value = readl(priv->base + CPG_PLL4CR);
87536c2ee4cSMarek Vasut 		mult = (((value >> 24) & 0x7f) + 1) * 2;
87636c2ee4cSMarek Vasut 		rate = gen3_clk_get_rate(&parent) * mult;
87736c2ee4cSMarek Vasut 		debug("%s[%i] PLL4 clk: parent=%i mult=%u => rate=%u\n",
87836c2ee4cSMarek Vasut 		      __func__, __LINE__, core->parent, mult, rate);
87936c2ee4cSMarek Vasut 		return rate;
88036c2ee4cSMarek Vasut 
88136c2ee4cSMarek Vasut 	case CLK_TYPE_FF:
88236c2ee4cSMarek Vasut 		rate = (gen3_clk_get_rate(&parent) * core->mult) / core->div;
88336c2ee4cSMarek Vasut 		debug("%s[%i] FIXED clk: parent=%i div=%i mul=%i => rate=%u\n",
88436c2ee4cSMarek Vasut 		      __func__, __LINE__,
88536c2ee4cSMarek Vasut 		      core->parent, core->mult, core->div, rate);
88636c2ee4cSMarek Vasut 		return rate;
88736c2ee4cSMarek Vasut 
88836c2ee4cSMarek Vasut 	case CLK_TYPE_GEN3_SD:		/* FIXME */
88936c2ee4cSMarek Vasut 		value = readl(priv->base + core->offset);
89036c2ee4cSMarek Vasut 		value &= CPG_SD_STP_MASK | CPG_SD_FC_MASK;
89136c2ee4cSMarek Vasut 
89236c2ee4cSMarek Vasut 		for (i = 0; i < ARRAY_SIZE(cpg_sd_div_table); i++) {
89336c2ee4cSMarek Vasut 			if (cpg_sd_div_table[i].val != value)
89436c2ee4cSMarek Vasut 				continue;
89536c2ee4cSMarek Vasut 
89636c2ee4cSMarek Vasut 			rate = gen3_clk_get_rate(&parent) /
89736c2ee4cSMarek Vasut 			       cpg_sd_div_table[i].div;
89836c2ee4cSMarek Vasut 			debug("%s[%i] SD clk: parent=%i div=%i => rate=%u\n",
89936c2ee4cSMarek Vasut 			      __func__, __LINE__,
90036c2ee4cSMarek Vasut 			      core->parent, cpg_sd_div_table[i].div, rate);
90136c2ee4cSMarek Vasut 
90236c2ee4cSMarek Vasut 			return rate;
90336c2ee4cSMarek Vasut 		}
90436c2ee4cSMarek Vasut 
90536c2ee4cSMarek Vasut 		return -EINVAL;
90636c2ee4cSMarek Vasut 	}
90736c2ee4cSMarek Vasut 
90836c2ee4cSMarek Vasut 	printf("%s[%i] unknown fail\n", __func__, __LINE__);
90936c2ee4cSMarek Vasut 
91036c2ee4cSMarek Vasut 	return -ENOENT;
91136c2ee4cSMarek Vasut }
91236c2ee4cSMarek Vasut 
gen3_clk_set_rate(struct clk * clk,ulong rate)91336c2ee4cSMarek Vasut static ulong gen3_clk_set_rate(struct clk *clk, ulong rate)
91436c2ee4cSMarek Vasut {
91536c2ee4cSMarek Vasut 	return gen3_clk_get_rate(clk);
91636c2ee4cSMarek Vasut }
91736c2ee4cSMarek Vasut 
gen3_clk_of_xlate(struct clk * clk,struct ofnode_phandle_args * args)91836c2ee4cSMarek Vasut static int gen3_clk_of_xlate(struct clk *clk, struct ofnode_phandle_args *args)
91936c2ee4cSMarek Vasut {
92036c2ee4cSMarek Vasut 	if (args->args_count != 2) {
92136c2ee4cSMarek Vasut 		debug("Invaild args_count: %d\n", args->args_count);
92236c2ee4cSMarek Vasut 		return -EINVAL;
92336c2ee4cSMarek Vasut 	}
92436c2ee4cSMarek Vasut 
92536c2ee4cSMarek Vasut 	clk->id = (args->args[0] << 16) | args->args[1];
92636c2ee4cSMarek Vasut 
92736c2ee4cSMarek Vasut 	return 0;
92836c2ee4cSMarek Vasut }
92936c2ee4cSMarek Vasut 
93036c2ee4cSMarek Vasut static const struct clk_ops gen3_clk_ops = {
93136c2ee4cSMarek Vasut 	.enable		= gen3_clk_enable,
93236c2ee4cSMarek Vasut 	.disable	= gen3_clk_disable,
93336c2ee4cSMarek Vasut 	.get_rate	= gen3_clk_get_rate,
93436c2ee4cSMarek Vasut 	.set_rate	= gen3_clk_set_rate,
93536c2ee4cSMarek Vasut 	.of_xlate	= gen3_clk_of_xlate,
93636c2ee4cSMarek Vasut };
93736c2ee4cSMarek Vasut 
93836c2ee4cSMarek Vasut enum gen3_clk_model {
93936c2ee4cSMarek Vasut 	CLK_R8A7795,
94036c2ee4cSMarek Vasut 	CLK_R8A7796,
94136c2ee4cSMarek Vasut };
94236c2ee4cSMarek Vasut 
gen3_clk_probe(struct udevice * dev)94336c2ee4cSMarek Vasut static int gen3_clk_probe(struct udevice *dev)
94436c2ee4cSMarek Vasut {
94536c2ee4cSMarek Vasut 	struct gen3_clk_priv *priv = dev_get_priv(dev);
94636c2ee4cSMarek Vasut 	enum gen3_clk_model model = dev_get_driver_data(dev);
94736c2ee4cSMarek Vasut 	fdt_addr_t rst_base;
94836c2ee4cSMarek Vasut 	u32 cpg_mode;
94936c2ee4cSMarek Vasut 	int ret;
95036c2ee4cSMarek Vasut 
95136c2ee4cSMarek Vasut 	priv->base = (struct gen3_base *)devfdt_get_addr(dev);
95236c2ee4cSMarek Vasut 	if (!priv->base)
95336c2ee4cSMarek Vasut 		return -EINVAL;
95436c2ee4cSMarek Vasut 
95536c2ee4cSMarek Vasut 	switch (model) {
95636c2ee4cSMarek Vasut 	case CLK_R8A7795:
957fd8692b8SMarek Vasut 		priv->core_clk = r8a7795_core_clks;
958fd8692b8SMarek Vasut 		priv->core_clk_size = ARRAY_SIZE(r8a7795_core_clks);
95936c2ee4cSMarek Vasut 		priv->mod_clk = r8a7795_mod_clks;
96036c2ee4cSMarek Vasut 		priv->mod_clk_size = ARRAY_SIZE(r8a7795_mod_clks);
96136c2ee4cSMarek Vasut 		ret = fdt_node_offset_by_compatible(gd->fdt_blob, -1,
96236c2ee4cSMarek Vasut 						    "renesas,r8a7795-rst");
96336c2ee4cSMarek Vasut 		if (ret < 0)
96436c2ee4cSMarek Vasut 			return ret;
96536c2ee4cSMarek Vasut 		break;
96636c2ee4cSMarek Vasut 	case CLK_R8A7796:
967fd8692b8SMarek Vasut 		priv->core_clk = r8a7796_core_clks;
968fd8692b8SMarek Vasut 		priv->core_clk_size = ARRAY_SIZE(r8a7796_core_clks);
96936c2ee4cSMarek Vasut 		priv->mod_clk = r8a7796_mod_clks;
97036c2ee4cSMarek Vasut 		priv->mod_clk_size = ARRAY_SIZE(r8a7796_mod_clks);
97136c2ee4cSMarek Vasut 		ret = fdt_node_offset_by_compatible(gd->fdt_blob, -1,
97236c2ee4cSMarek Vasut 						    "renesas,r8a7796-rst");
97336c2ee4cSMarek Vasut 		if (ret < 0)
97436c2ee4cSMarek Vasut 			return ret;
97536c2ee4cSMarek Vasut 		break;
97636c2ee4cSMarek Vasut 	default:
97736c2ee4cSMarek Vasut 		return -EINVAL;
97836c2ee4cSMarek Vasut 	}
97936c2ee4cSMarek Vasut 
98036c2ee4cSMarek Vasut 	rst_base = fdtdec_get_addr(gd->fdt_blob, ret, "reg");
98136c2ee4cSMarek Vasut 	if (rst_base == FDT_ADDR_T_NONE)
98236c2ee4cSMarek Vasut 		return -EINVAL;
98336c2ee4cSMarek Vasut 
98436c2ee4cSMarek Vasut 	cpg_mode = readl(rst_base + CPG_RST_MODEMR);
98536c2ee4cSMarek Vasut 
98636c2ee4cSMarek Vasut 	priv->cpg_pll_config = &cpg_pll_configs[CPG_PLL_CONFIG_INDEX(cpg_mode)];
98736c2ee4cSMarek Vasut 	if (!priv->cpg_pll_config->extal_div)
98836c2ee4cSMarek Vasut 		return -EINVAL;
98936c2ee4cSMarek Vasut 
99036c2ee4cSMarek Vasut 	ret = clk_get_by_name(dev, "extal", &priv->clk_extal);
99136c2ee4cSMarek Vasut 	if (ret < 0)
99236c2ee4cSMarek Vasut 		return ret;
99336c2ee4cSMarek Vasut 
99436c2ee4cSMarek Vasut 	ret = clk_get_by_name(dev, "extalr", &priv->clk_extalr);
99536c2ee4cSMarek Vasut 	if (ret < 0)
99636c2ee4cSMarek Vasut 		return ret;
99736c2ee4cSMarek Vasut 
99836c2ee4cSMarek Vasut 	return 0;
99936c2ee4cSMarek Vasut }
100036c2ee4cSMarek Vasut 
100136c2ee4cSMarek Vasut static const struct udevice_id gen3_clk_ids[] = {
100236c2ee4cSMarek Vasut 	{ .compatible = "renesas,r8a7795-cpg-mssr", .data = CLK_R8A7795 },
100336c2ee4cSMarek Vasut 	{ .compatible = "renesas,r8a7796-cpg-mssr", .data = CLK_R8A7796 },
100436c2ee4cSMarek Vasut 	{ }
100536c2ee4cSMarek Vasut };
100636c2ee4cSMarek Vasut 
100736c2ee4cSMarek Vasut U_BOOT_DRIVER(clk_gen3) = {
100836c2ee4cSMarek Vasut 	.name		= "clk_gen3",
100936c2ee4cSMarek Vasut 	.id		= UCLASS_CLK,
101036c2ee4cSMarek Vasut 	.of_match	= gen3_clk_ids,
101136c2ee4cSMarek Vasut 	.priv_auto_alloc_size = sizeof(struct gen3_clk_priv),
101236c2ee4cSMarek Vasut 	.ops		= &gen3_clk_ops,
101336c2ee4cSMarek Vasut 	.probe		= gen3_clk_probe,
101436c2ee4cSMarek Vasut };
1015