xref: /rk3399_rockchip-uboot/drivers/clk/at91/clk-utmi.c (revision 9d922450aa9944ecf8c249c892078cda80f40e02)
19e5935c0SWenyou Yang /*
29e5935c0SWenyou Yang  * Copyright (C) 2016 Atmel Corporation
39e5935c0SWenyou Yang  *               Wenyou.Yang <wenyou.yang@atmel.com>
49e5935c0SWenyou Yang  *
59e5935c0SWenyou Yang  * SPDX-License-Identifier:	GPL-2.0+
69e5935c0SWenyou Yang  */
79e5935c0SWenyou Yang 
89e5935c0SWenyou Yang #include <common.h>
99e5935c0SWenyou Yang #include <clk-uclass.h>
10*9d922450SSimon Glass #include <dm.h>
119e5935c0SWenyou Yang #include <linux/io.h>
129e5935c0SWenyou Yang #include <mach/at91_pmc.h>
139e5935c0SWenyou Yang #include "pmc.h"
149e5935c0SWenyou Yang 
159e5935c0SWenyou Yang DECLARE_GLOBAL_DATA_PTR;
169e5935c0SWenyou Yang 
179e5935c0SWenyou Yang #define UTMI_FIXED_MUL		40
189e5935c0SWenyou Yang 
utmi_clk_enable(struct clk * clk)199e5935c0SWenyou Yang static int utmi_clk_enable(struct clk *clk)
209e5935c0SWenyou Yang {
219e5935c0SWenyou Yang 	struct pmc_platdata *plat = dev_get_platdata(clk->dev);
229e5935c0SWenyou Yang 	struct at91_pmc *pmc = plat->reg_base;
239e5935c0SWenyou Yang 	u32 tmp;
249e5935c0SWenyou Yang 
259e5935c0SWenyou Yang 	if (readl(&pmc->sr) & AT91_PMC_LOCKU)
269e5935c0SWenyou Yang 		return 0;
279e5935c0SWenyou Yang 
289e5935c0SWenyou Yang 	tmp = readl(&pmc->uckr);
299e5935c0SWenyou Yang 	tmp |= AT91_PMC_UPLLEN |
309e5935c0SWenyou Yang 	       AT91_PMC_UPLLCOUNT |
319e5935c0SWenyou Yang 	       AT91_PMC_BIASEN;
329e5935c0SWenyou Yang 	writel(tmp, &pmc->uckr);
339e5935c0SWenyou Yang 
349e5935c0SWenyou Yang 	while (!(readl(&pmc->sr) & AT91_PMC_LOCKU))
359e5935c0SWenyou Yang 		;
369e5935c0SWenyou Yang 
379e5935c0SWenyou Yang 	return 0;
389e5935c0SWenyou Yang }
399e5935c0SWenyou Yang 
utmi_clk_get_rate(struct clk * clk)409e5935c0SWenyou Yang static ulong utmi_clk_get_rate(struct clk *clk)
419e5935c0SWenyou Yang {
429e5935c0SWenyou Yang 	return gd->arch.main_clk_rate_hz * UTMI_FIXED_MUL;
439e5935c0SWenyou Yang }
449e5935c0SWenyou Yang 
459e5935c0SWenyou Yang static struct clk_ops utmi_clk_ops = {
469e5935c0SWenyou Yang 	.enable = utmi_clk_enable,
479e5935c0SWenyou Yang 	.get_rate = utmi_clk_get_rate,
489e5935c0SWenyou Yang };
499e5935c0SWenyou Yang 
utmi_clk_probe(struct udevice * dev)509e5935c0SWenyou Yang static int utmi_clk_probe(struct udevice *dev)
519e5935c0SWenyou Yang {
529e5935c0SWenyou Yang 	return at91_pmc_core_probe(dev);
539e5935c0SWenyou Yang }
549e5935c0SWenyou Yang 
559e5935c0SWenyou Yang static const struct udevice_id utmi_clk_match[] = {
569e5935c0SWenyou Yang 	{ .compatible = "atmel,at91sam9x5-clk-utmi" },
579e5935c0SWenyou Yang 	{}
589e5935c0SWenyou Yang };
599e5935c0SWenyou Yang 
609e5935c0SWenyou Yang U_BOOT_DRIVER(at91sam9x5_utmi_clk) = {
619e5935c0SWenyou Yang 	.name = "at91sam9x5-utmi-clk",
629e5935c0SWenyou Yang 	.id = UCLASS_CLK,
639e5935c0SWenyou Yang 	.of_match = utmi_clk_match,
649e5935c0SWenyou Yang 	.probe = utmi_clk_probe,
659e5935c0SWenyou Yang 	.platdata_auto_alloc_size = sizeof(struct pmc_platdata),
669e5935c0SWenyou Yang 	.ops = &utmi_clk_ops,
679e5935c0SWenyou Yang };
68