xref: /rk3399_rockchip-uboot/drivers/block/systemace.c (revision df3fc52608daa1e10332f59cd2f226ba400d1c98)
133daf5b7SJean-Christophe PLAGNIOL-VILLARD /*
233daf5b7SJean-Christophe PLAGNIOL-VILLARD  * Copyright (c) 2004 Picture Elements, Inc.
333daf5b7SJean-Christophe PLAGNIOL-VILLARD  *    Stephen Williams (XXXXXXXXXXXXXXXX)
433daf5b7SJean-Christophe PLAGNIOL-VILLARD  *
533daf5b7SJean-Christophe PLAGNIOL-VILLARD  *    This source code is free software; you can redistribute it
633daf5b7SJean-Christophe PLAGNIOL-VILLARD  *    and/or modify it in source code form under the terms of the GNU
733daf5b7SJean-Christophe PLAGNIOL-VILLARD  *    General Public License as published by the Free Software
833daf5b7SJean-Christophe PLAGNIOL-VILLARD  *    Foundation; either version 2 of the License, or (at your option)
933daf5b7SJean-Christophe PLAGNIOL-VILLARD  *    any later version.
1033daf5b7SJean-Christophe PLAGNIOL-VILLARD  *
1133daf5b7SJean-Christophe PLAGNIOL-VILLARD  *    This program is distributed in the hope that it will be useful,
1233daf5b7SJean-Christophe PLAGNIOL-VILLARD  *    but WITHOUT ANY WARRANTY; without even the implied warranty of
1333daf5b7SJean-Christophe PLAGNIOL-VILLARD  *    MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
1433daf5b7SJean-Christophe PLAGNIOL-VILLARD  *    GNU General Public License for more details.
1533daf5b7SJean-Christophe PLAGNIOL-VILLARD  *
1633daf5b7SJean-Christophe PLAGNIOL-VILLARD  *    You should have received a copy of the GNU General Public License
1733daf5b7SJean-Christophe PLAGNIOL-VILLARD  *    along with this program; if not, write to the Free Software
1833daf5b7SJean-Christophe PLAGNIOL-VILLARD  *    Foundation, Inc., 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA
1933daf5b7SJean-Christophe PLAGNIOL-VILLARD  */
2033daf5b7SJean-Christophe PLAGNIOL-VILLARD 
2133daf5b7SJean-Christophe PLAGNIOL-VILLARD /*
2233daf5b7SJean-Christophe PLAGNIOL-VILLARD  * The Xilinx SystemACE chip support is activated by defining
236d0f6bcfSJean-Christophe PLAGNIOL-VILLARD  * CONFIG_SYSTEMACE to turn on support, and CONFIG_SYS_SYSTEMACE_BASE
2433daf5b7SJean-Christophe PLAGNIOL-VILLARD  * to set the base address of the device. This code currently
2533daf5b7SJean-Christophe PLAGNIOL-VILLARD  * assumes that the chip is connected via a byte-wide bus.
2633daf5b7SJean-Christophe PLAGNIOL-VILLARD  *
2733daf5b7SJean-Christophe PLAGNIOL-VILLARD  * The CONFIG_SYSTEMACE also adds to fat support the device class
2833daf5b7SJean-Christophe PLAGNIOL-VILLARD  * "ace" that allows the user to execute "fatls ace 0" and the
2933daf5b7SJean-Christophe PLAGNIOL-VILLARD  * like. This works by making the systemace_get_dev function
3033daf5b7SJean-Christophe PLAGNIOL-VILLARD  * available to cmd_fat.c:get_dev and filling in a block device
3133daf5b7SJean-Christophe PLAGNIOL-VILLARD  * description that has all the bits needed for FAT support to
3233daf5b7SJean-Christophe PLAGNIOL-VILLARD  * read sectors.
3333daf5b7SJean-Christophe PLAGNIOL-VILLARD  *
3433daf5b7SJean-Christophe PLAGNIOL-VILLARD  * According to Xilinx technical support, before accessing the
3533daf5b7SJean-Christophe PLAGNIOL-VILLARD  * SystemACE CF you need to set the following control bits:
3633daf5b7SJean-Christophe PLAGNIOL-VILLARD  *      FORCECFGMODE : 1
3733daf5b7SJean-Christophe PLAGNIOL-VILLARD  *      CFGMODE : 0
3833daf5b7SJean-Christophe PLAGNIOL-VILLARD  *      CFGSTART : 0
3933daf5b7SJean-Christophe PLAGNIOL-VILLARD  */
4033daf5b7SJean-Christophe PLAGNIOL-VILLARD 
4133daf5b7SJean-Christophe PLAGNIOL-VILLARD #include <common.h>
4233daf5b7SJean-Christophe PLAGNIOL-VILLARD #include <command.h>
4333daf5b7SJean-Christophe PLAGNIOL-VILLARD #include <systemace.h>
4433daf5b7SJean-Christophe PLAGNIOL-VILLARD #include <part.h>
4533daf5b7SJean-Christophe PLAGNIOL-VILLARD #include <asm/io.h>
4633daf5b7SJean-Christophe PLAGNIOL-VILLARD 
4733daf5b7SJean-Christophe PLAGNIOL-VILLARD /*
4833daf5b7SJean-Christophe PLAGNIOL-VILLARD  * The ace_readw and writew functions read/write 16bit words, but the
4933daf5b7SJean-Christophe PLAGNIOL-VILLARD  * offset value is the BYTE offset as most used in the Xilinx
506d0f6bcfSJean-Christophe PLAGNIOL-VILLARD  * datasheet for the SystemACE chip. The CONFIG_SYS_SYSTEMACE_BASE is defined
5133daf5b7SJean-Christophe PLAGNIOL-VILLARD  * to be the base address for the chip, usually in the local
5233daf5b7SJean-Christophe PLAGNIOL-VILLARD  * peripheral bus.
5333daf5b7SJean-Christophe PLAGNIOL-VILLARD  */
546d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #if (CONFIG_SYS_SYSTEMACE_WIDTH == 8)
5533daf5b7SJean-Christophe PLAGNIOL-VILLARD #if !defined(__BIG_ENDIAN)
566d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define ace_readw(off) ((readb(CONFIG_SYS_SYSTEMACE_BASE+off)<<8) | \
576d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 			(readb(CONFIG_SYS_SYSTEMACE_BASE+off+1)))
586d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define ace_writew(val, off) {writeb(val>>8, CONFIG_SYS_SYSTEMACE_BASE+off); \
596d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 			      writeb(val, CONFIG_SYS_SYSTEMACE_BASE+off+1);}
6033daf5b7SJean-Christophe PLAGNIOL-VILLARD #else
616d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define ace_readw(off) ((readb(CONFIG_SYS_SYSTEMACE_BASE+off)) | \
626d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 			(readb(CONFIG_SYS_SYSTEMACE_BASE+off+1)<<8))
636d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define ace_writew(val, off) {writeb(val, CONFIG_SYS_SYSTEMACE_BASE+off); \
646d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 			      writeb(val>>8, CONFIG_SYS_SYSTEMACE_BASE+off+1);}
6533daf5b7SJean-Christophe PLAGNIOL-VILLARD #endif
6633daf5b7SJean-Christophe PLAGNIOL-VILLARD #else
676d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define ace_readw(off) (in16(CONFIG_SYS_SYSTEMACE_BASE+off))
686d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define ace_writew(val, off) (out16(CONFIG_SYS_SYSTEMACE_BASE+off,val))
6933daf5b7SJean-Christophe PLAGNIOL-VILLARD #endif
7033daf5b7SJean-Christophe PLAGNIOL-VILLARD 
7133daf5b7SJean-Christophe PLAGNIOL-VILLARD /* */
7233daf5b7SJean-Christophe PLAGNIOL-VILLARD 
7333daf5b7SJean-Christophe PLAGNIOL-VILLARD static unsigned long systemace_read(int dev, unsigned long start,
7433daf5b7SJean-Christophe PLAGNIOL-VILLARD 				    unsigned long blkcnt, void *buffer);
7533daf5b7SJean-Christophe PLAGNIOL-VILLARD 
7633daf5b7SJean-Christophe PLAGNIOL-VILLARD static block_dev_desc_t systemace_dev = { 0 };
7733daf5b7SJean-Christophe PLAGNIOL-VILLARD 
7833daf5b7SJean-Christophe PLAGNIOL-VILLARD static int get_cf_lock(void)
7933daf5b7SJean-Christophe PLAGNIOL-VILLARD {
8033daf5b7SJean-Christophe PLAGNIOL-VILLARD 	int retry = 10;
8133daf5b7SJean-Christophe PLAGNIOL-VILLARD 
8233daf5b7SJean-Christophe PLAGNIOL-VILLARD 	/* CONTROLREG = LOCKREG */
8333daf5b7SJean-Christophe PLAGNIOL-VILLARD 	unsigned val = ace_readw(0x18);
8433daf5b7SJean-Christophe PLAGNIOL-VILLARD 	val |= 0x0002;
8533daf5b7SJean-Christophe PLAGNIOL-VILLARD 	ace_writew((val & 0xffff), 0x18);
8633daf5b7SJean-Christophe PLAGNIOL-VILLARD 
8733daf5b7SJean-Christophe PLAGNIOL-VILLARD 	/* Wait for MPULOCK in STATUSREG[15:0] */
8833daf5b7SJean-Christophe PLAGNIOL-VILLARD 	while (!(ace_readw(0x04) & 0x0002)) {
8933daf5b7SJean-Christophe PLAGNIOL-VILLARD 
9033daf5b7SJean-Christophe PLAGNIOL-VILLARD 		if (retry < 0)
9133daf5b7SJean-Christophe PLAGNIOL-VILLARD 			return -1;
9233daf5b7SJean-Christophe PLAGNIOL-VILLARD 
9333daf5b7SJean-Christophe PLAGNIOL-VILLARD 		udelay(100000);
9433daf5b7SJean-Christophe PLAGNIOL-VILLARD 		retry -= 1;
9533daf5b7SJean-Christophe PLAGNIOL-VILLARD 	}
9633daf5b7SJean-Christophe PLAGNIOL-VILLARD 
9733daf5b7SJean-Christophe PLAGNIOL-VILLARD 	return 0;
9833daf5b7SJean-Christophe PLAGNIOL-VILLARD }
9933daf5b7SJean-Christophe PLAGNIOL-VILLARD 
10033daf5b7SJean-Christophe PLAGNIOL-VILLARD static void release_cf_lock(void)
10133daf5b7SJean-Christophe PLAGNIOL-VILLARD {
10233daf5b7SJean-Christophe PLAGNIOL-VILLARD 	unsigned val = ace_readw(0x18);
10333daf5b7SJean-Christophe PLAGNIOL-VILLARD 	val &= ~(0x0002);
10433daf5b7SJean-Christophe PLAGNIOL-VILLARD 	ace_writew((val & 0xffff), 0x18);
10533daf5b7SJean-Christophe PLAGNIOL-VILLARD }
10633daf5b7SJean-Christophe PLAGNIOL-VILLARD 
107*df3fc526SMatthew McClintock #ifdef CONFIG_PARTITIONS
10833daf5b7SJean-Christophe PLAGNIOL-VILLARD block_dev_desc_t *systemace_get_dev(int dev)
10933daf5b7SJean-Christophe PLAGNIOL-VILLARD {
11033daf5b7SJean-Christophe PLAGNIOL-VILLARD 	/* The first time through this, the systemace_dev object is
11133daf5b7SJean-Christophe PLAGNIOL-VILLARD 	   not yet initialized. In that case, fill it in. */
11233daf5b7SJean-Christophe PLAGNIOL-VILLARD 	if (systemace_dev.blksz == 0) {
11333daf5b7SJean-Christophe PLAGNIOL-VILLARD 		systemace_dev.if_type = IF_TYPE_UNKNOWN;
11433daf5b7SJean-Christophe PLAGNIOL-VILLARD 		systemace_dev.dev = 0;
11533daf5b7SJean-Christophe PLAGNIOL-VILLARD 		systemace_dev.part_type = PART_TYPE_UNKNOWN;
11633daf5b7SJean-Christophe PLAGNIOL-VILLARD 		systemace_dev.type = DEV_TYPE_HARDDISK;
11733daf5b7SJean-Christophe PLAGNIOL-VILLARD 		systemace_dev.blksz = 512;
11833daf5b7SJean-Christophe PLAGNIOL-VILLARD 		systemace_dev.removable = 1;
11933daf5b7SJean-Christophe PLAGNIOL-VILLARD 		systemace_dev.block_read = systemace_read;
12033daf5b7SJean-Christophe PLAGNIOL-VILLARD 
12133daf5b7SJean-Christophe PLAGNIOL-VILLARD 		/*
12233daf5b7SJean-Christophe PLAGNIOL-VILLARD 		 * Ensure the correct bus mode (8/16 bits) gets enabled
12333daf5b7SJean-Christophe PLAGNIOL-VILLARD 		 */
1246d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 		ace_writew(CONFIG_SYS_SYSTEMACE_WIDTH == 8 ? 0 : 0x0001, 0);
12533daf5b7SJean-Christophe PLAGNIOL-VILLARD 
12633daf5b7SJean-Christophe PLAGNIOL-VILLARD 		init_part(&systemace_dev);
12733daf5b7SJean-Christophe PLAGNIOL-VILLARD 
12833daf5b7SJean-Christophe PLAGNIOL-VILLARD 	}
12933daf5b7SJean-Christophe PLAGNIOL-VILLARD 
13033daf5b7SJean-Christophe PLAGNIOL-VILLARD 	return &systemace_dev;
13133daf5b7SJean-Christophe PLAGNIOL-VILLARD }
132*df3fc526SMatthew McClintock #endif
13333daf5b7SJean-Christophe PLAGNIOL-VILLARD 
13433daf5b7SJean-Christophe PLAGNIOL-VILLARD /*
13533daf5b7SJean-Christophe PLAGNIOL-VILLARD  * This function is called (by dereferencing the block_read pointer in
13633daf5b7SJean-Christophe PLAGNIOL-VILLARD  * the dev_desc) to read blocks of data. The return value is the
13733daf5b7SJean-Christophe PLAGNIOL-VILLARD  * number of blocks read. A zero return indicates an error.
13833daf5b7SJean-Christophe PLAGNIOL-VILLARD  */
13933daf5b7SJean-Christophe PLAGNIOL-VILLARD static unsigned long systemace_read(int dev, unsigned long start,
14033daf5b7SJean-Christophe PLAGNIOL-VILLARD 				    unsigned long blkcnt, void *buffer)
14133daf5b7SJean-Christophe PLAGNIOL-VILLARD {
14233daf5b7SJean-Christophe PLAGNIOL-VILLARD 	int retry;
14333daf5b7SJean-Christophe PLAGNIOL-VILLARD 	unsigned blk_countdown;
14433daf5b7SJean-Christophe PLAGNIOL-VILLARD 	unsigned char *dp = buffer;
14533daf5b7SJean-Christophe PLAGNIOL-VILLARD 	unsigned val;
14633daf5b7SJean-Christophe PLAGNIOL-VILLARD 
14733daf5b7SJean-Christophe PLAGNIOL-VILLARD 	if (get_cf_lock() < 0) {
14833daf5b7SJean-Christophe PLAGNIOL-VILLARD 		unsigned status = ace_readw(0x04);
14933daf5b7SJean-Christophe PLAGNIOL-VILLARD 
15033daf5b7SJean-Christophe PLAGNIOL-VILLARD 		/* If CFDETECT is false, card is missing. */
15133daf5b7SJean-Christophe PLAGNIOL-VILLARD 		if (!(status & 0x0010)) {
15233daf5b7SJean-Christophe PLAGNIOL-VILLARD 			printf("** CompactFlash card not present. **\n");
15333daf5b7SJean-Christophe PLAGNIOL-VILLARD 			return 0;
15433daf5b7SJean-Christophe PLAGNIOL-VILLARD 		}
15533daf5b7SJean-Christophe PLAGNIOL-VILLARD 
15633daf5b7SJean-Christophe PLAGNIOL-VILLARD 		printf("**** ACE locked away from me (STATUSREG=%04x)\n",
15733daf5b7SJean-Christophe PLAGNIOL-VILLARD 		       status);
15833daf5b7SJean-Christophe PLAGNIOL-VILLARD 		return 0;
15933daf5b7SJean-Christophe PLAGNIOL-VILLARD 	}
16033daf5b7SJean-Christophe PLAGNIOL-VILLARD #ifdef DEBUG_SYSTEMACE
16133daf5b7SJean-Christophe PLAGNIOL-VILLARD 	printf("... systemace read %lu sectors at %lu\n", blkcnt, start);
16233daf5b7SJean-Christophe PLAGNIOL-VILLARD #endif
16333daf5b7SJean-Christophe PLAGNIOL-VILLARD 
16433daf5b7SJean-Christophe PLAGNIOL-VILLARD 	retry = 2000;
16533daf5b7SJean-Christophe PLAGNIOL-VILLARD 	for (;;) {
16633daf5b7SJean-Christophe PLAGNIOL-VILLARD 		val = ace_readw(0x04);
16733daf5b7SJean-Christophe PLAGNIOL-VILLARD 
16833daf5b7SJean-Christophe PLAGNIOL-VILLARD 		/* If CFDETECT is false, card is missing. */
16933daf5b7SJean-Christophe PLAGNIOL-VILLARD 		if (!(val & 0x0010)) {
17033daf5b7SJean-Christophe PLAGNIOL-VILLARD 			printf("**** ACE CompactFlash not found.\n");
17133daf5b7SJean-Christophe PLAGNIOL-VILLARD 			release_cf_lock();
17233daf5b7SJean-Christophe PLAGNIOL-VILLARD 			return 0;
17333daf5b7SJean-Christophe PLAGNIOL-VILLARD 		}
17433daf5b7SJean-Christophe PLAGNIOL-VILLARD 
17533daf5b7SJean-Christophe PLAGNIOL-VILLARD 		/* If RDYFORCMD, then we are ready to go. */
17633daf5b7SJean-Christophe PLAGNIOL-VILLARD 		if (val & 0x0100)
17733daf5b7SJean-Christophe PLAGNIOL-VILLARD 			break;
17833daf5b7SJean-Christophe PLAGNIOL-VILLARD 
17933daf5b7SJean-Christophe PLAGNIOL-VILLARD 		if (retry < 0) {
18033daf5b7SJean-Christophe PLAGNIOL-VILLARD 			printf("**** SystemACE not ready.\n");
18133daf5b7SJean-Christophe PLAGNIOL-VILLARD 			release_cf_lock();
18233daf5b7SJean-Christophe PLAGNIOL-VILLARD 			return 0;
18333daf5b7SJean-Christophe PLAGNIOL-VILLARD 		}
18433daf5b7SJean-Christophe PLAGNIOL-VILLARD 
18533daf5b7SJean-Christophe PLAGNIOL-VILLARD 		udelay(1000);
18633daf5b7SJean-Christophe PLAGNIOL-VILLARD 		retry -= 1;
18733daf5b7SJean-Christophe PLAGNIOL-VILLARD 	}
18833daf5b7SJean-Christophe PLAGNIOL-VILLARD 
18933daf5b7SJean-Christophe PLAGNIOL-VILLARD 	/* The SystemACE can only transfer 256 sectors at a time, so
19033daf5b7SJean-Christophe PLAGNIOL-VILLARD 	   limit the current chunk of sectors. The blk_countdown
19133daf5b7SJean-Christophe PLAGNIOL-VILLARD 	   variable is the number of sectors left to transfer. */
19233daf5b7SJean-Christophe PLAGNIOL-VILLARD 
19333daf5b7SJean-Christophe PLAGNIOL-VILLARD 	blk_countdown = blkcnt;
19433daf5b7SJean-Christophe PLAGNIOL-VILLARD 	while (blk_countdown > 0) {
19533daf5b7SJean-Christophe PLAGNIOL-VILLARD 		unsigned trans = blk_countdown;
19633daf5b7SJean-Christophe PLAGNIOL-VILLARD 
19733daf5b7SJean-Christophe PLAGNIOL-VILLARD 		if (trans > 256)
19833daf5b7SJean-Christophe PLAGNIOL-VILLARD 			trans = 256;
19933daf5b7SJean-Christophe PLAGNIOL-VILLARD 
20033daf5b7SJean-Christophe PLAGNIOL-VILLARD #ifdef DEBUG_SYSTEMACE
20133daf5b7SJean-Christophe PLAGNIOL-VILLARD 		printf("... transfer %lu sector in a chunk\n", trans);
20233daf5b7SJean-Christophe PLAGNIOL-VILLARD #endif
20333daf5b7SJean-Christophe PLAGNIOL-VILLARD 		/* Write LBA block address */
20433daf5b7SJean-Christophe PLAGNIOL-VILLARD 		ace_writew((start >> 0) & 0xffff, 0x10);
20533daf5b7SJean-Christophe PLAGNIOL-VILLARD 		ace_writew((start >> 16) & 0x0fff, 0x12);
20633daf5b7SJean-Christophe PLAGNIOL-VILLARD 
20733daf5b7SJean-Christophe PLAGNIOL-VILLARD 		/* NOTE: in the Write Sector count below, a count of 0
20833daf5b7SJean-Christophe PLAGNIOL-VILLARD 		   causes a transfer of 256, so &0xff gives the right
20933daf5b7SJean-Christophe PLAGNIOL-VILLARD 		   value for whatever transfer count we want. */
21033daf5b7SJean-Christophe PLAGNIOL-VILLARD 
21133daf5b7SJean-Christophe PLAGNIOL-VILLARD 		/* Write sector count | ReadMemCardData. */
21233daf5b7SJean-Christophe PLAGNIOL-VILLARD 		ace_writew((trans & 0xff) | 0x0300, 0x14);
21333daf5b7SJean-Christophe PLAGNIOL-VILLARD 
21433daf5b7SJean-Christophe PLAGNIOL-VILLARD /*
21533daf5b7SJean-Christophe PLAGNIOL-VILLARD  * For FPGA configuration via SystemACE is reset unacceptable
21633daf5b7SJean-Christophe PLAGNIOL-VILLARD  * CFGDONE bit in STATUSREG is not set to 1.
21733daf5b7SJean-Christophe PLAGNIOL-VILLARD  */
21833daf5b7SJean-Christophe PLAGNIOL-VILLARD #ifndef SYSTEMACE_CONFIG_FPGA
21933daf5b7SJean-Christophe PLAGNIOL-VILLARD 		/* Reset the configruation controller */
22033daf5b7SJean-Christophe PLAGNIOL-VILLARD 		val = ace_readw(0x18);
22133daf5b7SJean-Christophe PLAGNIOL-VILLARD 		val |= 0x0080;
22233daf5b7SJean-Christophe PLAGNIOL-VILLARD 		ace_writew(val, 0x18);
22333daf5b7SJean-Christophe PLAGNIOL-VILLARD #endif
22433daf5b7SJean-Christophe PLAGNIOL-VILLARD 
22533daf5b7SJean-Christophe PLAGNIOL-VILLARD 		retry = trans * 16;
22633daf5b7SJean-Christophe PLAGNIOL-VILLARD 		while (retry > 0) {
22733daf5b7SJean-Christophe PLAGNIOL-VILLARD 			int idx;
22833daf5b7SJean-Christophe PLAGNIOL-VILLARD 
22933daf5b7SJean-Christophe PLAGNIOL-VILLARD 			/* Wait for buffer to become ready. */
23033daf5b7SJean-Christophe PLAGNIOL-VILLARD 			while (!(ace_readw(0x04) & 0x0020)) {
23133daf5b7SJean-Christophe PLAGNIOL-VILLARD 				udelay(100);
23233daf5b7SJean-Christophe PLAGNIOL-VILLARD 			}
23333daf5b7SJean-Christophe PLAGNIOL-VILLARD 
23433daf5b7SJean-Christophe PLAGNIOL-VILLARD 			/* Read 16 words of 2bytes from the sector buffer. */
23533daf5b7SJean-Christophe PLAGNIOL-VILLARD 			for (idx = 0; idx < 16; idx += 1) {
23633daf5b7SJean-Christophe PLAGNIOL-VILLARD 				unsigned short val = ace_readw(0x40);
23733daf5b7SJean-Christophe PLAGNIOL-VILLARD 				*dp++ = val & 0xff;
23833daf5b7SJean-Christophe PLAGNIOL-VILLARD 				*dp++ = (val >> 8) & 0xff;
23933daf5b7SJean-Christophe PLAGNIOL-VILLARD 			}
24033daf5b7SJean-Christophe PLAGNIOL-VILLARD 
24133daf5b7SJean-Christophe PLAGNIOL-VILLARD 			retry -= 1;
24233daf5b7SJean-Christophe PLAGNIOL-VILLARD 		}
24333daf5b7SJean-Christophe PLAGNIOL-VILLARD 
24433daf5b7SJean-Christophe PLAGNIOL-VILLARD 		/* Clear the configruation controller reset */
24533daf5b7SJean-Christophe PLAGNIOL-VILLARD 		val = ace_readw(0x18);
24633daf5b7SJean-Christophe PLAGNIOL-VILLARD 		val &= ~0x0080;
24733daf5b7SJean-Christophe PLAGNIOL-VILLARD 		ace_writew(val, 0x18);
24833daf5b7SJean-Christophe PLAGNIOL-VILLARD 
24933daf5b7SJean-Christophe PLAGNIOL-VILLARD 		/* Count the blocks we transfer this time. */
25033daf5b7SJean-Christophe PLAGNIOL-VILLARD 		start += trans;
25133daf5b7SJean-Christophe PLAGNIOL-VILLARD 		blk_countdown -= trans;
25233daf5b7SJean-Christophe PLAGNIOL-VILLARD 	}
25333daf5b7SJean-Christophe PLAGNIOL-VILLARD 
25433daf5b7SJean-Christophe PLAGNIOL-VILLARD 	release_cf_lock();
25533daf5b7SJean-Christophe PLAGNIOL-VILLARD 
25633daf5b7SJean-Christophe PLAGNIOL-VILLARD 	return blkcnt;
25733daf5b7SJean-Christophe PLAGNIOL-VILLARD }
258