1*f2105c61SSimon Glass /* 2*f2105c61SSimon Glass * Copyright (C) Excito Elektronik i Skåne AB, All rights reserved. 3*f2105c61SSimon Glass * Author: Tor Krill <tor@excito.com> 4*f2105c61SSimon Glass * 5*f2105c61SSimon Glass * SPDX-License-Identifier: GPL-2.0+ 6*f2105c61SSimon Glass */ 7*f2105c61SSimon Glass 8*f2105c61SSimon Glass #ifndef SATA_SIL3114_H 9*f2105c61SSimon Glass #define SATA_SIL3114_H 10*f2105c61SSimon Glass 11*f2105c61SSimon Glass struct sata_ioports { 12*f2105c61SSimon Glass unsigned long cmd_addr; 13*f2105c61SSimon Glass unsigned long data_addr; 14*f2105c61SSimon Glass unsigned long error_addr; 15*f2105c61SSimon Glass unsigned long feature_addr; 16*f2105c61SSimon Glass unsigned long nsect_addr; 17*f2105c61SSimon Glass unsigned long lbal_addr; 18*f2105c61SSimon Glass unsigned long lbam_addr; 19*f2105c61SSimon Glass unsigned long lbah_addr; 20*f2105c61SSimon Glass unsigned long device_addr; 21*f2105c61SSimon Glass unsigned long status_addr; 22*f2105c61SSimon Glass unsigned long command_addr; 23*f2105c61SSimon Glass unsigned long altstatus_addr; 24*f2105c61SSimon Glass unsigned long ctl_addr; 25*f2105c61SSimon Glass unsigned long bmdma_addr; 26*f2105c61SSimon Glass unsigned long scr_addr; 27*f2105c61SSimon Glass }; 28*f2105c61SSimon Glass 29*f2105c61SSimon Glass struct sata_port { 30*f2105c61SSimon Glass unsigned char port_no; /* primary=0, secondary=1 */ 31*f2105c61SSimon Glass struct sata_ioports ioaddr; /* ATA cmd/ctl/dma reg blks */ 32*f2105c61SSimon Glass unsigned char ctl_reg; 33*f2105c61SSimon Glass unsigned char last_ctl; 34*f2105c61SSimon Glass unsigned char port_state; /* 1-port is available and */ 35*f2105c61SSimon Glass /* 0-port is not available */ 36*f2105c61SSimon Glass unsigned char dev_mask; 37*f2105c61SSimon Glass }; 38*f2105c61SSimon Glass 39*f2105c61SSimon Glass /* Missing ata defines */ 40*f2105c61SSimon Glass #define ATA_CMD_STANDBY 0xE2 41*f2105c61SSimon Glass #define ATA_CMD_STANDBYNOW1 0xE0 42*f2105c61SSimon Glass #define ATA_CMD_IDLE 0xE3 43*f2105c61SSimon Glass #define ATA_CMD_IDLEIMMEDIATE 0xE1 44*f2105c61SSimon Glass 45*f2105c61SSimon Glass /* Defines for SIL3114 chip */ 46*f2105c61SSimon Glass 47*f2105c61SSimon Glass /* PCI defines */ 48*f2105c61SSimon Glass #define SIL_VEND_ID 0x1095 49*f2105c61SSimon Glass #define SIL3114_DEVICE_ID 0x3114 50*f2105c61SSimon Glass 51*f2105c61SSimon Glass /* some vendor specific registers */ 52*f2105c61SSimon Glass #define VND_SYSCONFSTAT 0x88 /* System Configuration Status and Command */ 53*f2105c61SSimon Glass #define VND_SYSCONFSTAT_CHN_0_INTBLOCK (1<<22) 54*f2105c61SSimon Glass #define VND_SYSCONFSTAT_CHN_1_INTBLOCK (1<<23) 55*f2105c61SSimon Glass #define VND_SYSCONFSTAT_CHN_2_INTBLOCK (1<<24) 56*f2105c61SSimon Glass #define VND_SYSCONFSTAT_CHN_3_INTBLOCK (1<<25) 57*f2105c61SSimon Glass 58*f2105c61SSimon Glass /* internal registers mapped by BAR5 */ 59*f2105c61SSimon Glass /* SATA Control*/ 60*f2105c61SSimon Glass #define VND_SCONTROL_CH0 0x100 61*f2105c61SSimon Glass #define VND_SCONTROL_CH1 0x180 62*f2105c61SSimon Glass #define VND_SCONTROL_CH2 0x300 63*f2105c61SSimon Glass #define VND_SCONTROL_CH3 0x380 64*f2105c61SSimon Glass 65*f2105c61SSimon Glass #define SATA_SC_IPM_T2P (1<<16) 66*f2105c61SSimon Glass #define SATA_SC_IPM_T2S (2<<16) 67*f2105c61SSimon Glass #define SATA_SC_SPD_1_5 (1<<4) 68*f2105c61SSimon Glass #define SATA_SC_SPD_3_0 (2<<4) 69*f2105c61SSimon Glass #define SATA_SC_DET_RST (1) /* ATA Reset sequence */ 70*f2105c61SSimon Glass #define SATA_SC_DET_PDIS (4) /* PHY Disable */ 71*f2105c61SSimon Glass 72*f2105c61SSimon Glass /* SATA Status */ 73*f2105c61SSimon Glass #define VND_SSTATUS_CH0 0x104 74*f2105c61SSimon Glass #define VND_SSTATUS_CH1 0x184 75*f2105c61SSimon Glass #define VND_SSTATUS_CH2 0x304 76*f2105c61SSimon Glass #define VND_SSTATUS_CH3 0x384 77*f2105c61SSimon Glass 78*f2105c61SSimon Glass #define SATA_SS_IPM_ACTIVE (1<<8) 79*f2105c61SSimon Glass #define SATA_SS_IPM_PARTIAL (2<<8) 80*f2105c61SSimon Glass #define SATA_SS_IPM_SLUMBER (6<<8) 81*f2105c61SSimon Glass #define SATA_SS_SPD_1_5 (1<<4) 82*f2105c61SSimon Glass #define SATA_SS_SPD_3_0 (2<<4) 83*f2105c61SSimon Glass #define SATA_DET_P_NOPHY (1) /* Device presence but no PHY connection established */ 84*f2105c61SSimon Glass #define SATA_DET_PRES (3) /* Device presence and active PHY */ 85*f2105c61SSimon Glass #define SATA_DET_OFFLINE (4) /* Device offline or in loopback mode */ 86*f2105c61SSimon Glass 87*f2105c61SSimon Glass /* Task file registers in BAR5 mapping */ 88*f2105c61SSimon Glass #define VND_TF0_CH0 0x80 89*f2105c61SSimon Glass #define VND_TF0_CH1 0xc0 90*f2105c61SSimon Glass #define VND_TF0_CH2 0x280 91*f2105c61SSimon Glass #define VND_TF0_CH3 0x2c0 92*f2105c61SSimon Glass #define VND_TF1_CH0 0x88 93*f2105c61SSimon Glass #define VND_TF1_CH1 0xc8 94*f2105c61SSimon Glass #define VND_TF1_CH2 0x288 95*f2105c61SSimon Glass #define VND_TF1_CH3 0x2c8 96*f2105c61SSimon Glass #define VND_TF2_CH0 0x88 97*f2105c61SSimon Glass #define VND_TF2_CH1 0xc8 98*f2105c61SSimon Glass #define VND_TF2_CH2 0x288 99*f2105c61SSimon Glass #define VND_TF2_CH3 0x2c8 100*f2105c61SSimon Glass 101*f2105c61SSimon Glass #define VND_BMDMA_CH0 0x00 102*f2105c61SSimon Glass #define VND_BMDMA_CH1 0x08 103*f2105c61SSimon Glass #define VND_BMDMA_CH2 0x200 104*f2105c61SSimon Glass #define VND_BMDMA_CH3 0x208 105*f2105c61SSimon Glass #define VND_BMDMA2_CH0 0x10 106*f2105c61SSimon Glass #define VND_BMDMA2_CH1 0x18 107*f2105c61SSimon Glass #define VND_BMDMA2_CH2 0x210 108*f2105c61SSimon Glass #define VND_BMDMA2_CH3 0x218 109*f2105c61SSimon Glass 110*f2105c61SSimon Glass /* FIFO control */ 111*f2105c61SSimon Glass #define VND_FIFOCFG_CH0 0x40 112*f2105c61SSimon Glass #define VND_FIFOCFG_CH1 0x44 113*f2105c61SSimon Glass #define VND_FIFOCFG_CH2 0x240 114*f2105c61SSimon Glass #define VND_FIFOCFG_CH3 0x244 115*f2105c61SSimon Glass 116*f2105c61SSimon Glass /* Task File configuration and status */ 117*f2105c61SSimon Glass #define VND_TF_CNST_CH0 0xa0 118*f2105c61SSimon Glass #define VND_TF_CNST_CH1 0xe0 119*f2105c61SSimon Glass #define VND_TF_CNST_CH2 0x2a0 120*f2105c61SSimon Glass #define VND_TF_CNST_CH3 0x2e0 121*f2105c61SSimon Glass 122*f2105c61SSimon Glass #define VND_TF_CNST_BFCMD (1<<1) 123*f2105c61SSimon Glass #define VND_TF_CNST_CHNRST (1<<2) 124*f2105c61SSimon Glass #define VND_TF_CNST_VDMA (1<<10) 125*f2105c61SSimon Glass #define VND_TF_CNST_INTST (1<<11) 126*f2105c61SSimon Glass #define VND_TF_CNST_WDTO (1<<12) 127*f2105c61SSimon Glass #define VND_TF_CNST_WDEN (1<<13) 128*f2105c61SSimon Glass #define VND_TF_CNST_WDIEN (1<<14) 129*f2105c61SSimon Glass 130*f2105c61SSimon Glass /* for testing */ 131*f2105c61SSimon Glass #define VND_SSDR 0x04c /* System Software Data Register */ 132*f2105c61SSimon Glass #define VND_FMACS 0x050 /* Flash Memory Address control and status */ 133*f2105c61SSimon Glass 134*f2105c61SSimon Glass #endif 135