1*f2105c61SSimon Glass /*
2*f2105c61SSimon Glass * Copyright (C) Excito Elektronik i Skåne AB, 2010.
3*f2105c61SSimon Glass * Author: Tor Krill <tor@excito.com>
4*f2105c61SSimon Glass *
5*f2105c61SSimon Glass * Copyright (C) 2015 Stefan Roese <sr@denx.de>
6*f2105c61SSimon Glass *
7*f2105c61SSimon Glass * SPDX-License-Identifier: GPL-2.0+
8*f2105c61SSimon Glass */
9*f2105c61SSimon Glass
10*f2105c61SSimon Glass /*
11*f2105c61SSimon Glass * This driver supports the SATA controller of some Mavell SoC's.
12*f2105c61SSimon Glass * Here a (most likely incomplete) list of the supported SoC's:
13*f2105c61SSimon Glass * - Kirkwood
14*f2105c61SSimon Glass * - Armada 370
15*f2105c61SSimon Glass * - Armada XP
16*f2105c61SSimon Glass *
17*f2105c61SSimon Glass * This driver implementation is an alternative to the already available
18*f2105c61SSimon Glass * driver via the "ide" commands interface (drivers/block/mvsata_ide.c).
19*f2105c61SSimon Glass * But this driver only supports PIO mode and as this new driver also
20*f2105c61SSimon Glass * supports transfer via DMA, its much faster.
21*f2105c61SSimon Glass *
22*f2105c61SSimon Glass * Please note, that the newer SoC's (e.g. Armada 38x) are not supported
23*f2105c61SSimon Glass * by this driver. As they have an AHCI compatible SATA controller
24*f2105c61SSimon Glass * integrated.
25*f2105c61SSimon Glass */
26*f2105c61SSimon Glass
27*f2105c61SSimon Glass /*
28*f2105c61SSimon Glass * TODO:
29*f2105c61SSimon Glass * Better error recovery
30*f2105c61SSimon Glass * No support for using PRDs (Thus max 64KB transfers)
31*f2105c61SSimon Glass * No NCQ support
32*f2105c61SSimon Glass * No port multiplier support
33*f2105c61SSimon Glass */
34*f2105c61SSimon Glass
35*f2105c61SSimon Glass #include <common.h>
36*f2105c61SSimon Glass #include <fis.h>
37*f2105c61SSimon Glass #include <libata.h>
38*f2105c61SSimon Glass #include <malloc.h>
39*f2105c61SSimon Glass #include <sata.h>
40*f2105c61SSimon Glass #include <linux/errno.h>
41*f2105c61SSimon Glass #include <asm/io.h>
42*f2105c61SSimon Glass #include <linux/mbus.h>
43*f2105c61SSimon Glass
44*f2105c61SSimon Glass #if defined(CONFIG_KIRKWOOD)
45*f2105c61SSimon Glass #include <asm/arch/kirkwood.h>
46*f2105c61SSimon Glass #define SATAHC_BASE KW_SATA_BASE
47*f2105c61SSimon Glass #else
48*f2105c61SSimon Glass #include <asm/arch/soc.h>
49*f2105c61SSimon Glass #define SATAHC_BASE MVEBU_AXP_SATA_BASE
50*f2105c61SSimon Glass #endif
51*f2105c61SSimon Glass
52*f2105c61SSimon Glass #define SATA0_BASE (SATAHC_BASE + 0x2000)
53*f2105c61SSimon Glass #define SATA1_BASE (SATAHC_BASE + 0x4000)
54*f2105c61SSimon Glass
55*f2105c61SSimon Glass /* EDMA registers */
56*f2105c61SSimon Glass #define EDMA_CFG 0x000
57*f2105c61SSimon Glass #define EDMA_CFG_NCQ (1 << 5)
58*f2105c61SSimon Glass #define EDMA_CFG_EQUE (1 << 9)
59*f2105c61SSimon Glass #define EDMA_TIMER 0x004
60*f2105c61SSimon Glass #define EDMA_IECR 0x008
61*f2105c61SSimon Glass #define EDMA_IEMR 0x00c
62*f2105c61SSimon Glass #define EDMA_RQBA_HI 0x010
63*f2105c61SSimon Glass #define EDMA_RQIPR 0x014
64*f2105c61SSimon Glass #define EDMA_RQIPR_IPMASK (0x1f << 5)
65*f2105c61SSimon Glass #define EDMA_RQIPR_IPSHIFT 5
66*f2105c61SSimon Glass #define EDMA_RQOPR 0x018
67*f2105c61SSimon Glass #define EDMA_RQOPR_OPMASK (0x1f << 5)
68*f2105c61SSimon Glass #define EDMA_RQOPR_OPSHIFT 5
69*f2105c61SSimon Glass #define EDMA_RSBA_HI 0x01c
70*f2105c61SSimon Glass #define EDMA_RSIPR 0x020
71*f2105c61SSimon Glass #define EDMA_RSIPR_IPMASK (0x1f << 3)
72*f2105c61SSimon Glass #define EDMA_RSIPR_IPSHIFT 3
73*f2105c61SSimon Glass #define EDMA_RSOPR 0x024
74*f2105c61SSimon Glass #define EDMA_RSOPR_OPMASK (0x1f << 3)
75*f2105c61SSimon Glass #define EDMA_RSOPR_OPSHIFT 3
76*f2105c61SSimon Glass #define EDMA_CMD 0x028
77*f2105c61SSimon Glass #define EDMA_CMD_ENEDMA (0x01 << 0)
78*f2105c61SSimon Glass #define EDMA_CMD_DISEDMA (0x01 << 1)
79*f2105c61SSimon Glass #define EDMA_CMD_ATARST (0x01 << 2)
80*f2105c61SSimon Glass #define EDMA_CMD_FREEZE (0x01 << 4)
81*f2105c61SSimon Glass #define EDMA_TEST_CTL 0x02c
82*f2105c61SSimon Glass #define EDMA_STATUS 0x030
83*f2105c61SSimon Glass #define EDMA_IORTO 0x034
84*f2105c61SSimon Glass #define EDMA_CDTR 0x040
85*f2105c61SSimon Glass #define EDMA_HLTCND 0x060
86*f2105c61SSimon Glass #define EDMA_NTSR 0x094
87*f2105c61SSimon Glass
88*f2105c61SSimon Glass /* Basic DMA registers */
89*f2105c61SSimon Glass #define BDMA_CMD 0x224
90*f2105c61SSimon Glass #define BDMA_STATUS 0x228
91*f2105c61SSimon Glass #define BDMA_DTLB 0x22c
92*f2105c61SSimon Glass #define BDMA_DTHB 0x230
93*f2105c61SSimon Glass #define BDMA_DRL 0x234
94*f2105c61SSimon Glass #define BDMA_DRH 0x238
95*f2105c61SSimon Glass
96*f2105c61SSimon Glass /* SATA Interface registers */
97*f2105c61SSimon Glass #define SIR_ICFG 0x050
98*f2105c61SSimon Glass #define SIR_CFG_GEN2EN (0x1 << 7)
99*f2105c61SSimon Glass #define SIR_PLL_CFG 0x054
100*f2105c61SSimon Glass #define SIR_SSTATUS 0x300
101*f2105c61SSimon Glass #define SSTATUS_DET_MASK (0x0f << 0)
102*f2105c61SSimon Glass #define SIR_SERROR 0x304
103*f2105c61SSimon Glass #define SIR_SCONTROL 0x308
104*f2105c61SSimon Glass #define SIR_SCONTROL_DETEN (0x01 << 0)
105*f2105c61SSimon Glass #define SIR_LTMODE 0x30c
106*f2105c61SSimon Glass #define SIR_LTMODE_NELBE (0x01 << 7)
107*f2105c61SSimon Glass #define SIR_PHYMODE3 0x310
108*f2105c61SSimon Glass #define SIR_PHYMODE4 0x314
109*f2105c61SSimon Glass #define SIR_PHYMODE1 0x32c
110*f2105c61SSimon Glass #define SIR_PHYMODE2 0x330
111*f2105c61SSimon Glass #define SIR_BIST_CTRL 0x334
112*f2105c61SSimon Glass #define SIR_BIST_DW1 0x338
113*f2105c61SSimon Glass #define SIR_BIST_DW2 0x33c
114*f2105c61SSimon Glass #define SIR_SERR_IRQ_MASK 0x340
115*f2105c61SSimon Glass #define SIR_SATA_IFCTRL 0x344
116*f2105c61SSimon Glass #define SIR_SATA_TESTCTRL 0x348
117*f2105c61SSimon Glass #define SIR_SATA_IFSTATUS 0x34c
118*f2105c61SSimon Glass #define SIR_VEND_UNIQ 0x35c
119*f2105c61SSimon Glass #define SIR_FIS_CFG 0x360
120*f2105c61SSimon Glass #define SIR_FIS_IRQ_CAUSE 0x364
121*f2105c61SSimon Glass #define SIR_FIS_IRQ_MASK 0x368
122*f2105c61SSimon Glass #define SIR_FIS_DWORD0 0x370
123*f2105c61SSimon Glass #define SIR_FIS_DWORD1 0x374
124*f2105c61SSimon Glass #define SIR_FIS_DWORD2 0x378
125*f2105c61SSimon Glass #define SIR_FIS_DWORD3 0x37c
126*f2105c61SSimon Glass #define SIR_FIS_DWORD4 0x380
127*f2105c61SSimon Glass #define SIR_FIS_DWORD5 0x384
128*f2105c61SSimon Glass #define SIR_FIS_DWORD6 0x388
129*f2105c61SSimon Glass #define SIR_PHYM9_GEN2 0x398
130*f2105c61SSimon Glass #define SIR_PHYM9_GEN1 0x39c
131*f2105c61SSimon Glass #define SIR_PHY_CFG 0x3a0
132*f2105c61SSimon Glass #define SIR_PHYCTL 0x3a4
133*f2105c61SSimon Glass #define SIR_PHYM10 0x3a8
134*f2105c61SSimon Glass #define SIR_PHYM12 0x3b0
135*f2105c61SSimon Glass
136*f2105c61SSimon Glass /* Shadow registers */
137*f2105c61SSimon Glass #define PIO_DATA 0x100
138*f2105c61SSimon Glass #define PIO_ERR_FEATURES 0x104
139*f2105c61SSimon Glass #define PIO_SECTOR_COUNT 0x108
140*f2105c61SSimon Glass #define PIO_LBA_LOW 0x10c
141*f2105c61SSimon Glass #define PIO_LBA_MID 0x110
142*f2105c61SSimon Glass #define PIO_LBA_HI 0x114
143*f2105c61SSimon Glass #define PIO_DEVICE 0x118
144*f2105c61SSimon Glass #define PIO_CMD_STATUS 0x11c
145*f2105c61SSimon Glass #define PIO_STATUS_ERR (0x01 << 0)
146*f2105c61SSimon Glass #define PIO_STATUS_DRQ (0x01 << 3)
147*f2105c61SSimon Glass #define PIO_STATUS_DF (0x01 << 5)
148*f2105c61SSimon Glass #define PIO_STATUS_DRDY (0x01 << 6)
149*f2105c61SSimon Glass #define PIO_STATUS_BSY (0x01 << 7)
150*f2105c61SSimon Glass #define PIO_CTRL_ALTSTAT 0x120
151*f2105c61SSimon Glass
152*f2105c61SSimon Glass /* SATAHC arbiter registers */
153*f2105c61SSimon Glass #define SATAHC_CFG 0x000
154*f2105c61SSimon Glass #define SATAHC_RQOP 0x004
155*f2105c61SSimon Glass #define SATAHC_RQIP 0x008
156*f2105c61SSimon Glass #define SATAHC_ICT 0x00c
157*f2105c61SSimon Glass #define SATAHC_ITT 0x010
158*f2105c61SSimon Glass #define SATAHC_ICR 0x014
159*f2105c61SSimon Glass #define SATAHC_ICR_PORT0 (0x01 << 0)
160*f2105c61SSimon Glass #define SATAHC_ICR_PORT1 (0x01 << 1)
161*f2105c61SSimon Glass #define SATAHC_MIC 0x020
162*f2105c61SSimon Glass #define SATAHC_MIM 0x024
163*f2105c61SSimon Glass #define SATAHC_LED_CFG 0x02c
164*f2105c61SSimon Glass
165*f2105c61SSimon Glass #define REQUEST_QUEUE_SIZE 32
166*f2105c61SSimon Glass #define RESPONSE_QUEUE_SIZE REQUEST_QUEUE_SIZE
167*f2105c61SSimon Glass
168*f2105c61SSimon Glass struct crqb {
169*f2105c61SSimon Glass u32 dtb_low; /* DW0 */
170*f2105c61SSimon Glass u32 dtb_high; /* DW1 */
171*f2105c61SSimon Glass u32 control_flags; /* DW2 */
172*f2105c61SSimon Glass u32 drb_count; /* DW3 */
173*f2105c61SSimon Glass u32 ata_cmd_feat; /* DW4 */
174*f2105c61SSimon Glass u32 ata_addr; /* DW5 */
175*f2105c61SSimon Glass u32 ata_addr_exp; /* DW6 */
176*f2105c61SSimon Glass u32 ata_sect_count; /* DW7 */
177*f2105c61SSimon Glass };
178*f2105c61SSimon Glass
179*f2105c61SSimon Glass #define CRQB_ALIGN 0x400
180*f2105c61SSimon Glass
181*f2105c61SSimon Glass #define CRQB_CNTRLFLAGS_DIR (0x01 << 0)
182*f2105c61SSimon Glass #define CRQB_CNTRLFLAGS_DQTAGMASK (0x1f << 1)
183*f2105c61SSimon Glass #define CRQB_CNTRLFLAGS_DQTAGSHIFT 1
184*f2105c61SSimon Glass #define CRQB_CNTRLFLAGS_PMPORTMASK (0x0f << 12)
185*f2105c61SSimon Glass #define CRQB_CNTRLFLAGS_PMPORTSHIFT 12
186*f2105c61SSimon Glass #define CRQB_CNTRLFLAGS_PRDMODE (0x01 << 16)
187*f2105c61SSimon Glass #define CRQB_CNTRLFLAGS_HQTAGMASK (0x1f << 17)
188*f2105c61SSimon Glass #define CRQB_CNTRLFLAGS_HQTAGSHIFT 17
189*f2105c61SSimon Glass
190*f2105c61SSimon Glass #define CRQB_CMDFEAT_CMDMASK (0xff << 16)
191*f2105c61SSimon Glass #define CRQB_CMDFEAT_CMDSHIFT 16
192*f2105c61SSimon Glass #define CRQB_CMDFEAT_FEATMASK (0xff << 16)
193*f2105c61SSimon Glass #define CRQB_CMDFEAT_FEATSHIFT 24
194*f2105c61SSimon Glass
195*f2105c61SSimon Glass #define CRQB_ADDR_LBA_LOWMASK (0xff << 0)
196*f2105c61SSimon Glass #define CRQB_ADDR_LBA_LOWSHIFT 0
197*f2105c61SSimon Glass #define CRQB_ADDR_LBA_MIDMASK (0xff << 8)
198*f2105c61SSimon Glass #define CRQB_ADDR_LBA_MIDSHIFT 8
199*f2105c61SSimon Glass #define CRQB_ADDR_LBA_HIGHMASK (0xff << 16)
200*f2105c61SSimon Glass #define CRQB_ADDR_LBA_HIGHSHIFT 16
201*f2105c61SSimon Glass #define CRQB_ADDR_DEVICE_MASK (0xff << 24)
202*f2105c61SSimon Glass #define CRQB_ADDR_DEVICE_SHIFT 24
203*f2105c61SSimon Glass
204*f2105c61SSimon Glass #define CRQB_ADDR_LBA_LOW_EXP_MASK (0xff << 0)
205*f2105c61SSimon Glass #define CRQB_ADDR_LBA_LOW_EXP_SHIFT 0
206*f2105c61SSimon Glass #define CRQB_ADDR_LBA_MID_EXP_MASK (0xff << 8)
207*f2105c61SSimon Glass #define CRQB_ADDR_LBA_MID_EXP_SHIFT 8
208*f2105c61SSimon Glass #define CRQB_ADDR_LBA_HIGH_EXP_MASK (0xff << 16)
209*f2105c61SSimon Glass #define CRQB_ADDR_LBA_HIGH_EXP_SHIFT 16
210*f2105c61SSimon Glass #define CRQB_ADDR_FEATURE_EXP_MASK (0xff << 24)
211*f2105c61SSimon Glass #define CRQB_ADDR_FEATURE_EXP_SHIFT 24
212*f2105c61SSimon Glass
213*f2105c61SSimon Glass #define CRQB_SECTCOUNT_COUNT_MASK (0xff << 0)
214*f2105c61SSimon Glass #define CRQB_SECTCOUNT_COUNT_SHIFT 0
215*f2105c61SSimon Glass #define CRQB_SECTCOUNT_COUNT_EXP_MASK (0xff << 8)
216*f2105c61SSimon Glass #define CRQB_SECTCOUNT_COUNT_EXP_SHIFT 8
217*f2105c61SSimon Glass
218*f2105c61SSimon Glass #define MVSATA_WIN_CONTROL(w) (MVEBU_AXP_SATA_BASE + 0x30 + ((w) << 4))
219*f2105c61SSimon Glass #define MVSATA_WIN_BASE(w) (MVEBU_AXP_SATA_BASE + 0x34 + ((w) << 4))
220*f2105c61SSimon Glass
221*f2105c61SSimon Glass struct eprd {
222*f2105c61SSimon Glass u32 phyaddr_low;
223*f2105c61SSimon Glass u32 bytecount_eot;
224*f2105c61SSimon Glass u32 phyaddr_hi;
225*f2105c61SSimon Glass u32 reserved;
226*f2105c61SSimon Glass };
227*f2105c61SSimon Glass
228*f2105c61SSimon Glass #define EPRD_PHYADDR_MASK 0xfffffffe
229*f2105c61SSimon Glass #define EPRD_BYTECOUNT_MASK 0x0000ffff
230*f2105c61SSimon Glass #define EPRD_EOT (0x01 << 31)
231*f2105c61SSimon Glass
232*f2105c61SSimon Glass struct crpb {
233*f2105c61SSimon Glass u32 id;
234*f2105c61SSimon Glass u32 flags;
235*f2105c61SSimon Glass u32 timestamp;
236*f2105c61SSimon Glass };
237*f2105c61SSimon Glass
238*f2105c61SSimon Glass #define CRPB_ALIGN 0x100
239*f2105c61SSimon Glass
240*f2105c61SSimon Glass #define READ_CMD 0
241*f2105c61SSimon Glass #define WRITE_CMD 1
242*f2105c61SSimon Glass
243*f2105c61SSimon Glass /*
244*f2105c61SSimon Glass * Since we don't use PRDs yet max transfer size
245*f2105c61SSimon Glass * is 64KB
246*f2105c61SSimon Glass */
247*f2105c61SSimon Glass #define MV_ATA_MAX_SECTORS (65535 / ATA_SECT_SIZE)
248*f2105c61SSimon Glass
249*f2105c61SSimon Glass /* Keep track if hw is initialized or not */
250*f2105c61SSimon Glass static u32 hw_init;
251*f2105c61SSimon Glass
252*f2105c61SSimon Glass struct mv_priv {
253*f2105c61SSimon Glass char name[12];
254*f2105c61SSimon Glass u32 link;
255*f2105c61SSimon Glass u32 regbase;
256*f2105c61SSimon Glass u32 queue_depth;
257*f2105c61SSimon Glass u16 pio;
258*f2105c61SSimon Glass u16 mwdma;
259*f2105c61SSimon Glass u16 udma;
260*f2105c61SSimon Glass
261*f2105c61SSimon Glass void *crqb_alloc;
262*f2105c61SSimon Glass struct crqb *request;
263*f2105c61SSimon Glass
264*f2105c61SSimon Glass void *crpb_alloc;
265*f2105c61SSimon Glass struct crpb *response;
266*f2105c61SSimon Glass };
267*f2105c61SSimon Glass
ata_wait_register(u32 * addr,u32 mask,u32 val,u32 timeout_msec)268*f2105c61SSimon Glass static int ata_wait_register(u32 *addr, u32 mask, u32 val, u32 timeout_msec)
269*f2105c61SSimon Glass {
270*f2105c61SSimon Glass ulong start;
271*f2105c61SSimon Glass
272*f2105c61SSimon Glass start = get_timer(0);
273*f2105c61SSimon Glass do {
274*f2105c61SSimon Glass if ((in_le32(addr) & mask) == val)
275*f2105c61SSimon Glass return 0;
276*f2105c61SSimon Glass } while (get_timer(start) < timeout_msec);
277*f2105c61SSimon Glass
278*f2105c61SSimon Glass return -ETIMEDOUT;
279*f2105c61SSimon Glass }
280*f2105c61SSimon Glass
281*f2105c61SSimon Glass /* Cut from sata_mv in linux kernel */
mv_stop_edma_engine(int port)282*f2105c61SSimon Glass static int mv_stop_edma_engine(int port)
283*f2105c61SSimon Glass {
284*f2105c61SSimon Glass struct mv_priv *priv = (struct mv_priv *)sata_dev_desc[port].priv;
285*f2105c61SSimon Glass int i;
286*f2105c61SSimon Glass
287*f2105c61SSimon Glass /* Disable eDMA. The disable bit auto clears. */
288*f2105c61SSimon Glass out_le32(priv->regbase + EDMA_CMD, EDMA_CMD_DISEDMA);
289*f2105c61SSimon Glass
290*f2105c61SSimon Glass /* Wait for the chip to confirm eDMA is off. */
291*f2105c61SSimon Glass for (i = 10000; i > 0; i--) {
292*f2105c61SSimon Glass u32 reg = in_le32(priv->regbase + EDMA_CMD);
293*f2105c61SSimon Glass if (!(reg & EDMA_CMD_ENEDMA)) {
294*f2105c61SSimon Glass debug("EDMA stop on port %d succesful\n", port);
295*f2105c61SSimon Glass return 0;
296*f2105c61SSimon Glass }
297*f2105c61SSimon Glass udelay(10);
298*f2105c61SSimon Glass }
299*f2105c61SSimon Glass debug("EDMA stop on port %d failed\n", port);
300*f2105c61SSimon Glass return -1;
301*f2105c61SSimon Glass }
302*f2105c61SSimon Glass
mv_start_edma_engine(int port)303*f2105c61SSimon Glass static int mv_start_edma_engine(int port)
304*f2105c61SSimon Glass {
305*f2105c61SSimon Glass struct mv_priv *priv = (struct mv_priv *)sata_dev_desc[port].priv;
306*f2105c61SSimon Glass u32 tmp;
307*f2105c61SSimon Glass
308*f2105c61SSimon Glass /* Check preconditions */
309*f2105c61SSimon Glass tmp = in_le32(priv->regbase + SIR_SSTATUS);
310*f2105c61SSimon Glass if ((tmp & SSTATUS_DET_MASK) != 0x03) {
311*f2105c61SSimon Glass printf("Device error on port: %d\n", port);
312*f2105c61SSimon Glass return -1;
313*f2105c61SSimon Glass }
314*f2105c61SSimon Glass
315*f2105c61SSimon Glass tmp = in_le32(priv->regbase + PIO_CMD_STATUS);
316*f2105c61SSimon Glass if (tmp & (ATA_BUSY | ATA_DRQ)) {
317*f2105c61SSimon Glass printf("Device not ready on port: %d\n", port);
318*f2105c61SSimon Glass return -1;
319*f2105c61SSimon Glass }
320*f2105c61SSimon Glass
321*f2105c61SSimon Glass /* Clear interrupt cause */
322*f2105c61SSimon Glass out_le32(priv->regbase + EDMA_IECR, 0x0);
323*f2105c61SSimon Glass
324*f2105c61SSimon Glass tmp = in_le32(SATAHC_BASE + SATAHC_ICR);
325*f2105c61SSimon Glass tmp &= ~(port == 0 ? SATAHC_ICR_PORT0 : SATAHC_ICR_PORT1);
326*f2105c61SSimon Glass out_le32(SATAHC_BASE + SATAHC_ICR, tmp);
327*f2105c61SSimon Glass
328*f2105c61SSimon Glass /* Configure edma operation */
329*f2105c61SSimon Glass tmp = in_le32(priv->regbase + EDMA_CFG);
330*f2105c61SSimon Glass tmp &= ~EDMA_CFG_NCQ; /* No NCQ */
331*f2105c61SSimon Glass tmp &= ~EDMA_CFG_EQUE; /* Dont queue operations */
332*f2105c61SSimon Glass out_le32(priv->regbase + EDMA_CFG, tmp);
333*f2105c61SSimon Glass
334*f2105c61SSimon Glass out_le32(priv->regbase + SIR_FIS_IRQ_CAUSE, 0x0);
335*f2105c61SSimon Glass
336*f2105c61SSimon Glass /* Configure fis, set all to no-wait for now */
337*f2105c61SSimon Glass out_le32(priv->regbase + SIR_FIS_CFG, 0x0);
338*f2105c61SSimon Glass
339*f2105c61SSimon Glass /* Setup request queue */
340*f2105c61SSimon Glass out_le32(priv->regbase + EDMA_RQBA_HI, 0x0);
341*f2105c61SSimon Glass out_le32(priv->regbase + EDMA_RQIPR, priv->request);
342*f2105c61SSimon Glass out_le32(priv->regbase + EDMA_RQOPR, 0x0);
343*f2105c61SSimon Glass
344*f2105c61SSimon Glass /* Setup response queue */
345*f2105c61SSimon Glass out_le32(priv->regbase + EDMA_RSBA_HI, 0x0);
346*f2105c61SSimon Glass out_le32(priv->regbase + EDMA_RSOPR, priv->response);
347*f2105c61SSimon Glass out_le32(priv->regbase + EDMA_RSIPR, 0x0);
348*f2105c61SSimon Glass
349*f2105c61SSimon Glass /* Start edma */
350*f2105c61SSimon Glass out_le32(priv->regbase + EDMA_CMD, EDMA_CMD_ENEDMA);
351*f2105c61SSimon Glass
352*f2105c61SSimon Glass return 0;
353*f2105c61SSimon Glass }
354*f2105c61SSimon Glass
mv_reset_channel(int port)355*f2105c61SSimon Glass static int mv_reset_channel(int port)
356*f2105c61SSimon Glass {
357*f2105c61SSimon Glass struct mv_priv *priv = (struct mv_priv *)sata_dev_desc[port].priv;
358*f2105c61SSimon Glass
359*f2105c61SSimon Glass /* Make sure edma is stopped */
360*f2105c61SSimon Glass mv_stop_edma_engine(port);
361*f2105c61SSimon Glass
362*f2105c61SSimon Glass out_le32(priv->regbase + EDMA_CMD, EDMA_CMD_ATARST);
363*f2105c61SSimon Glass udelay(25); /* allow reset propagation */
364*f2105c61SSimon Glass out_le32(priv->regbase + EDMA_CMD, 0);
365*f2105c61SSimon Glass mdelay(10);
366*f2105c61SSimon Glass
367*f2105c61SSimon Glass return 0;
368*f2105c61SSimon Glass }
369*f2105c61SSimon Glass
mv_reset_port(int port)370*f2105c61SSimon Glass static void mv_reset_port(int port)
371*f2105c61SSimon Glass {
372*f2105c61SSimon Glass struct mv_priv *priv = (struct mv_priv *)sata_dev_desc[port].priv;
373*f2105c61SSimon Glass
374*f2105c61SSimon Glass mv_reset_channel(port);
375*f2105c61SSimon Glass
376*f2105c61SSimon Glass out_le32(priv->regbase + EDMA_CMD, 0x0);
377*f2105c61SSimon Glass out_le32(priv->regbase + EDMA_CFG, 0x101f);
378*f2105c61SSimon Glass out_le32(priv->regbase + EDMA_IECR, 0x0);
379*f2105c61SSimon Glass out_le32(priv->regbase + EDMA_IEMR, 0x0);
380*f2105c61SSimon Glass out_le32(priv->regbase + EDMA_RQBA_HI, 0x0);
381*f2105c61SSimon Glass out_le32(priv->regbase + EDMA_RQIPR, 0x0);
382*f2105c61SSimon Glass out_le32(priv->regbase + EDMA_RQOPR, 0x0);
383*f2105c61SSimon Glass out_le32(priv->regbase + EDMA_RSBA_HI, 0x0);
384*f2105c61SSimon Glass out_le32(priv->regbase + EDMA_RSIPR, 0x0);
385*f2105c61SSimon Glass out_le32(priv->regbase + EDMA_RSOPR, 0x0);
386*f2105c61SSimon Glass out_le32(priv->regbase + EDMA_IORTO, 0xfa);
387*f2105c61SSimon Glass }
388*f2105c61SSimon Glass
mv_reset_one_hc(void)389*f2105c61SSimon Glass static void mv_reset_one_hc(void)
390*f2105c61SSimon Glass {
391*f2105c61SSimon Glass out_le32(SATAHC_BASE + SATAHC_ICT, 0x00);
392*f2105c61SSimon Glass out_le32(SATAHC_BASE + SATAHC_ITT, 0x00);
393*f2105c61SSimon Glass out_le32(SATAHC_BASE + SATAHC_ICR, 0x00);
394*f2105c61SSimon Glass }
395*f2105c61SSimon Glass
probe_port(int port)396*f2105c61SSimon Glass static int probe_port(int port)
397*f2105c61SSimon Glass {
398*f2105c61SSimon Glass struct mv_priv *priv = (struct mv_priv *)sata_dev_desc[port].priv;
399*f2105c61SSimon Glass int tries, tries2, set15 = 0;
400*f2105c61SSimon Glass u32 tmp;
401*f2105c61SSimon Glass
402*f2105c61SSimon Glass debug("Probe port: %d\n", port);
403*f2105c61SSimon Glass
404*f2105c61SSimon Glass for (tries = 0; tries < 2; tries++) {
405*f2105c61SSimon Glass /* Clear SError */
406*f2105c61SSimon Glass out_le32(priv->regbase + SIR_SERROR, 0x0);
407*f2105c61SSimon Glass
408*f2105c61SSimon Glass /* trigger com-init */
409*f2105c61SSimon Glass tmp = in_le32(priv->regbase + SIR_SCONTROL);
410*f2105c61SSimon Glass tmp = (tmp & 0x0f0) | 0x300 | SIR_SCONTROL_DETEN;
411*f2105c61SSimon Glass out_le32(priv->regbase + SIR_SCONTROL, tmp);
412*f2105c61SSimon Glass
413*f2105c61SSimon Glass mdelay(1);
414*f2105c61SSimon Glass
415*f2105c61SSimon Glass tmp = in_le32(priv->regbase + SIR_SCONTROL);
416*f2105c61SSimon Glass tries2 = 5;
417*f2105c61SSimon Glass do {
418*f2105c61SSimon Glass tmp = (tmp & 0x0f0) | 0x300;
419*f2105c61SSimon Glass out_le32(priv->regbase + SIR_SCONTROL, tmp);
420*f2105c61SSimon Glass mdelay(10);
421*f2105c61SSimon Glass tmp = in_le32(priv->regbase + SIR_SCONTROL);
422*f2105c61SSimon Glass } while ((tmp & 0xf0f) != 0x300 && tries2--);
423*f2105c61SSimon Glass
424*f2105c61SSimon Glass mdelay(10);
425*f2105c61SSimon Glass
426*f2105c61SSimon Glass for (tries2 = 0; tries2 < 200; tries2++) {
427*f2105c61SSimon Glass tmp = in_le32(priv->regbase + SIR_SSTATUS);
428*f2105c61SSimon Glass if ((tmp & SSTATUS_DET_MASK) == 0x03) {
429*f2105c61SSimon Glass debug("Found device on port\n");
430*f2105c61SSimon Glass return 0;
431*f2105c61SSimon Glass }
432*f2105c61SSimon Glass mdelay(1);
433*f2105c61SSimon Glass }
434*f2105c61SSimon Glass
435*f2105c61SSimon Glass if ((tmp & SSTATUS_DET_MASK) == 0) {
436*f2105c61SSimon Glass debug("No device attached on port %d\n", port);
437*f2105c61SSimon Glass return -ENODEV;
438*f2105c61SSimon Glass }
439*f2105c61SSimon Glass
440*f2105c61SSimon Glass if (!set15) {
441*f2105c61SSimon Glass /* Try on 1.5Gb/S */
442*f2105c61SSimon Glass debug("Try 1.5Gb link\n");
443*f2105c61SSimon Glass set15 = 1;
444*f2105c61SSimon Glass out_le32(priv->regbase + SIR_SCONTROL, 0x304);
445*f2105c61SSimon Glass
446*f2105c61SSimon Glass tmp = in_le32(priv->regbase + SIR_ICFG);
447*f2105c61SSimon Glass tmp &= ~SIR_CFG_GEN2EN;
448*f2105c61SSimon Glass out_le32(priv->regbase + SIR_ICFG, tmp);
449*f2105c61SSimon Glass
450*f2105c61SSimon Glass mv_reset_channel(port);
451*f2105c61SSimon Glass }
452*f2105c61SSimon Glass }
453*f2105c61SSimon Glass
454*f2105c61SSimon Glass debug("Failed to probe port\n");
455*f2105c61SSimon Glass return -1;
456*f2105c61SSimon Glass }
457*f2105c61SSimon Glass
458*f2105c61SSimon Glass /* Get request queue in pointer */
get_reqip(int port)459*f2105c61SSimon Glass static int get_reqip(int port)
460*f2105c61SSimon Glass {
461*f2105c61SSimon Glass struct mv_priv *priv = (struct mv_priv *)sata_dev_desc[port].priv;
462*f2105c61SSimon Glass u32 tmp;
463*f2105c61SSimon Glass
464*f2105c61SSimon Glass tmp = in_le32(priv->regbase + EDMA_RQIPR) & EDMA_RQIPR_IPMASK;
465*f2105c61SSimon Glass tmp = tmp >> EDMA_RQIPR_IPSHIFT;
466*f2105c61SSimon Glass
467*f2105c61SSimon Glass return tmp;
468*f2105c61SSimon Glass }
469*f2105c61SSimon Glass
set_reqip(int port,int reqin)470*f2105c61SSimon Glass static void set_reqip(int port, int reqin)
471*f2105c61SSimon Glass {
472*f2105c61SSimon Glass struct mv_priv *priv = (struct mv_priv *)sata_dev_desc[port].priv;
473*f2105c61SSimon Glass u32 tmp;
474*f2105c61SSimon Glass
475*f2105c61SSimon Glass tmp = in_le32(priv->regbase + EDMA_RQIPR) & ~EDMA_RQIPR_IPMASK;
476*f2105c61SSimon Glass tmp |= ((reqin << EDMA_RQIPR_IPSHIFT) & EDMA_RQIPR_IPMASK);
477*f2105c61SSimon Glass out_le32(priv->regbase + EDMA_RQIPR, tmp);
478*f2105c61SSimon Glass }
479*f2105c61SSimon Glass
480*f2105c61SSimon Glass /* Get next available slot, ignoring possible overwrite */
get_next_reqip(int port)481*f2105c61SSimon Glass static int get_next_reqip(int port)
482*f2105c61SSimon Glass {
483*f2105c61SSimon Glass int slot = get_reqip(port);
484*f2105c61SSimon Glass slot = (slot + 1) % REQUEST_QUEUE_SIZE;
485*f2105c61SSimon Glass return slot;
486*f2105c61SSimon Glass }
487*f2105c61SSimon Glass
488*f2105c61SSimon Glass /* Get response queue in pointer */
get_rspip(int port)489*f2105c61SSimon Glass static int get_rspip(int port)
490*f2105c61SSimon Glass {
491*f2105c61SSimon Glass struct mv_priv *priv = (struct mv_priv *)sata_dev_desc[port].priv;
492*f2105c61SSimon Glass u32 tmp;
493*f2105c61SSimon Glass
494*f2105c61SSimon Glass tmp = in_le32(priv->regbase + EDMA_RSIPR) & EDMA_RSIPR_IPMASK;
495*f2105c61SSimon Glass tmp = tmp >> EDMA_RSIPR_IPSHIFT;
496*f2105c61SSimon Glass
497*f2105c61SSimon Glass return tmp;
498*f2105c61SSimon Glass }
499*f2105c61SSimon Glass
500*f2105c61SSimon Glass /* Get response queue out pointer */
get_rspop(int port)501*f2105c61SSimon Glass static int get_rspop(int port)
502*f2105c61SSimon Glass {
503*f2105c61SSimon Glass struct mv_priv *priv = (struct mv_priv *)sata_dev_desc[port].priv;
504*f2105c61SSimon Glass u32 tmp;
505*f2105c61SSimon Glass
506*f2105c61SSimon Glass tmp = in_le32(priv->regbase + EDMA_RSOPR) & EDMA_RSOPR_OPMASK;
507*f2105c61SSimon Glass tmp = tmp >> EDMA_RSOPR_OPSHIFT;
508*f2105c61SSimon Glass return tmp;
509*f2105c61SSimon Glass }
510*f2105c61SSimon Glass
511*f2105c61SSimon Glass /* Get next response queue pointer */
get_next_rspop(int port)512*f2105c61SSimon Glass static int get_next_rspop(int port)
513*f2105c61SSimon Glass {
514*f2105c61SSimon Glass return (get_rspop(port) + 1) % RESPONSE_QUEUE_SIZE;
515*f2105c61SSimon Glass }
516*f2105c61SSimon Glass
517*f2105c61SSimon Glass /* Set response queue pointer */
set_rspop(int port,int reqin)518*f2105c61SSimon Glass static void set_rspop(int port, int reqin)
519*f2105c61SSimon Glass {
520*f2105c61SSimon Glass struct mv_priv *priv = (struct mv_priv *)sata_dev_desc[port].priv;
521*f2105c61SSimon Glass u32 tmp;
522*f2105c61SSimon Glass
523*f2105c61SSimon Glass tmp = in_le32(priv->regbase + EDMA_RSOPR) & ~EDMA_RSOPR_OPMASK;
524*f2105c61SSimon Glass tmp |= ((reqin << EDMA_RSOPR_OPSHIFT) & EDMA_RSOPR_OPMASK);
525*f2105c61SSimon Glass
526*f2105c61SSimon Glass out_le32(priv->regbase + EDMA_RSOPR, tmp);
527*f2105c61SSimon Glass }
528*f2105c61SSimon Glass
wait_dma_completion(int port,int index,u32 timeout_msec)529*f2105c61SSimon Glass static int wait_dma_completion(int port, int index, u32 timeout_msec)
530*f2105c61SSimon Glass {
531*f2105c61SSimon Glass u32 tmp, res;
532*f2105c61SSimon Glass
533*f2105c61SSimon Glass tmp = port == 0 ? SATAHC_ICR_PORT0 : SATAHC_ICR_PORT1;
534*f2105c61SSimon Glass res = ata_wait_register((u32 *)(SATAHC_BASE + SATAHC_ICR), tmp,
535*f2105c61SSimon Glass tmp, timeout_msec);
536*f2105c61SSimon Glass if (res)
537*f2105c61SSimon Glass printf("Failed to wait for completion on port %d\n", port);
538*f2105c61SSimon Glass
539*f2105c61SSimon Glass return res;
540*f2105c61SSimon Glass }
541*f2105c61SSimon Glass
process_responses(int port)542*f2105c61SSimon Glass static void process_responses(int port)
543*f2105c61SSimon Glass {
544*f2105c61SSimon Glass #ifdef DEBUG
545*f2105c61SSimon Glass struct mv_priv *priv = (struct mv_priv *)sata_dev_desc[port].priv;
546*f2105c61SSimon Glass #endif
547*f2105c61SSimon Glass u32 tmp;
548*f2105c61SSimon Glass u32 outind = get_rspop(port);
549*f2105c61SSimon Glass
550*f2105c61SSimon Glass /* Ack interrupts */
551*f2105c61SSimon Glass tmp = in_le32(SATAHC_BASE + SATAHC_ICR);
552*f2105c61SSimon Glass if (port == 0)
553*f2105c61SSimon Glass tmp &= ~(BIT(0) | BIT(8));
554*f2105c61SSimon Glass else
555*f2105c61SSimon Glass tmp &= ~(BIT(1) | BIT(9));
556*f2105c61SSimon Glass tmp &= ~(BIT(4));
557*f2105c61SSimon Glass out_le32(SATAHC_BASE + SATAHC_ICR, tmp);
558*f2105c61SSimon Glass
559*f2105c61SSimon Glass while (get_rspip(port) != outind) {
560*f2105c61SSimon Glass #ifdef DEBUG
561*f2105c61SSimon Glass debug("Response index %d flags %08x on port %d\n", outind,
562*f2105c61SSimon Glass priv->response[outind].flags, port);
563*f2105c61SSimon Glass #endif
564*f2105c61SSimon Glass outind = get_next_rspop(port);
565*f2105c61SSimon Glass set_rspop(port, outind);
566*f2105c61SSimon Glass }
567*f2105c61SSimon Glass }
568*f2105c61SSimon Glass
mv_ata_exec_ata_cmd(int port,struct sata_fis_h2d * cfis,u8 * buffer,u32 len,u32 iswrite)569*f2105c61SSimon Glass static int mv_ata_exec_ata_cmd(int port, struct sata_fis_h2d *cfis,
570*f2105c61SSimon Glass u8 *buffer, u32 len, u32 iswrite)
571*f2105c61SSimon Glass {
572*f2105c61SSimon Glass struct mv_priv *priv = (struct mv_priv *)sata_dev_desc[port].priv;
573*f2105c61SSimon Glass struct crqb *req;
574*f2105c61SSimon Glass int slot;
575*f2105c61SSimon Glass u32 start;
576*f2105c61SSimon Glass
577*f2105c61SSimon Glass if (len >= 64 * 1024) {
578*f2105c61SSimon Glass printf("We only support <64K transfers for now\n");
579*f2105c61SSimon Glass return -1;
580*f2105c61SSimon Glass }
581*f2105c61SSimon Glass
582*f2105c61SSimon Glass /* Initialize request */
583*f2105c61SSimon Glass slot = get_reqip(port);
584*f2105c61SSimon Glass memset(&priv->request[slot], 0, sizeof(struct crqb));
585*f2105c61SSimon Glass req = &priv->request[slot];
586*f2105c61SSimon Glass
587*f2105c61SSimon Glass req->dtb_low = (u32)buffer;
588*f2105c61SSimon Glass
589*f2105c61SSimon Glass /* Dont use PRDs */
590*f2105c61SSimon Glass req->control_flags = CRQB_CNTRLFLAGS_PRDMODE;
591*f2105c61SSimon Glass req->control_flags |= iswrite ? 0 : CRQB_CNTRLFLAGS_DIR;
592*f2105c61SSimon Glass req->control_flags |=
593*f2105c61SSimon Glass ((cfis->pm_port_c << CRQB_CNTRLFLAGS_PMPORTSHIFT)
594*f2105c61SSimon Glass & CRQB_CNTRLFLAGS_PMPORTMASK);
595*f2105c61SSimon Glass
596*f2105c61SSimon Glass req->drb_count = len;
597*f2105c61SSimon Glass
598*f2105c61SSimon Glass req->ata_cmd_feat = (cfis->command << CRQB_CMDFEAT_CMDSHIFT) &
599*f2105c61SSimon Glass CRQB_CMDFEAT_CMDMASK;
600*f2105c61SSimon Glass req->ata_cmd_feat |= (cfis->features << CRQB_CMDFEAT_FEATSHIFT) &
601*f2105c61SSimon Glass CRQB_CMDFEAT_FEATMASK;
602*f2105c61SSimon Glass
603*f2105c61SSimon Glass req->ata_addr = (cfis->lba_low << CRQB_ADDR_LBA_LOWSHIFT) &
604*f2105c61SSimon Glass CRQB_ADDR_LBA_LOWMASK;
605*f2105c61SSimon Glass req->ata_addr |= (cfis->lba_mid << CRQB_ADDR_LBA_MIDSHIFT) &
606*f2105c61SSimon Glass CRQB_ADDR_LBA_MIDMASK;
607*f2105c61SSimon Glass req->ata_addr |= (cfis->lba_high << CRQB_ADDR_LBA_HIGHSHIFT) &
608*f2105c61SSimon Glass CRQB_ADDR_LBA_HIGHMASK;
609*f2105c61SSimon Glass req->ata_addr |= (cfis->device << CRQB_ADDR_DEVICE_SHIFT) &
610*f2105c61SSimon Glass CRQB_ADDR_DEVICE_MASK;
611*f2105c61SSimon Glass
612*f2105c61SSimon Glass req->ata_addr_exp = (cfis->lba_low_exp << CRQB_ADDR_LBA_LOW_EXP_SHIFT) &
613*f2105c61SSimon Glass CRQB_ADDR_LBA_LOW_EXP_MASK;
614*f2105c61SSimon Glass req->ata_addr_exp |=
615*f2105c61SSimon Glass (cfis->lba_mid_exp << CRQB_ADDR_LBA_MID_EXP_SHIFT) &
616*f2105c61SSimon Glass CRQB_ADDR_LBA_MID_EXP_MASK;
617*f2105c61SSimon Glass req->ata_addr_exp |=
618*f2105c61SSimon Glass (cfis->lba_high_exp << CRQB_ADDR_LBA_HIGH_EXP_SHIFT) &
619*f2105c61SSimon Glass CRQB_ADDR_LBA_HIGH_EXP_MASK;
620*f2105c61SSimon Glass req->ata_addr_exp |=
621*f2105c61SSimon Glass (cfis->features_exp << CRQB_ADDR_FEATURE_EXP_SHIFT) &
622*f2105c61SSimon Glass CRQB_ADDR_FEATURE_EXP_MASK;
623*f2105c61SSimon Glass
624*f2105c61SSimon Glass req->ata_sect_count =
625*f2105c61SSimon Glass (cfis->sector_count << CRQB_SECTCOUNT_COUNT_SHIFT) &
626*f2105c61SSimon Glass CRQB_SECTCOUNT_COUNT_MASK;
627*f2105c61SSimon Glass req->ata_sect_count |=
628*f2105c61SSimon Glass (cfis->sector_count_exp << CRQB_SECTCOUNT_COUNT_EXP_SHIFT) &
629*f2105c61SSimon Glass CRQB_SECTCOUNT_COUNT_EXP_MASK;
630*f2105c61SSimon Glass
631*f2105c61SSimon Glass /* Flush data */
632*f2105c61SSimon Glass start = (u32)req & ~(ARCH_DMA_MINALIGN - 1);
633*f2105c61SSimon Glass flush_dcache_range(start,
634*f2105c61SSimon Glass start + ALIGN(sizeof(*req), ARCH_DMA_MINALIGN));
635*f2105c61SSimon Glass
636*f2105c61SSimon Glass /* Trigger operation */
637*f2105c61SSimon Glass slot = get_next_reqip(port);
638*f2105c61SSimon Glass set_reqip(port, slot);
639*f2105c61SSimon Glass
640*f2105c61SSimon Glass /* Wait for completion */
641*f2105c61SSimon Glass if (wait_dma_completion(port, slot, 10000)) {
642*f2105c61SSimon Glass printf("ATA operation timed out\n");
643*f2105c61SSimon Glass return -1;
644*f2105c61SSimon Glass }
645*f2105c61SSimon Glass
646*f2105c61SSimon Glass process_responses(port);
647*f2105c61SSimon Glass
648*f2105c61SSimon Glass /* Invalidate data on read */
649*f2105c61SSimon Glass if (buffer && len) {
650*f2105c61SSimon Glass start = (u32)buffer & ~(ARCH_DMA_MINALIGN - 1);
651*f2105c61SSimon Glass invalidate_dcache_range(start,
652*f2105c61SSimon Glass start + ALIGN(len, ARCH_DMA_MINALIGN));
653*f2105c61SSimon Glass }
654*f2105c61SSimon Glass
655*f2105c61SSimon Glass return len;
656*f2105c61SSimon Glass }
657*f2105c61SSimon Glass
mv_sata_rw_cmd_ext(int port,lbaint_t start,u32 blkcnt,u8 * buffer,int is_write)658*f2105c61SSimon Glass static u32 mv_sata_rw_cmd_ext(int port, lbaint_t start, u32 blkcnt,
659*f2105c61SSimon Glass u8 *buffer, int is_write)
660*f2105c61SSimon Glass {
661*f2105c61SSimon Glass struct sata_fis_h2d cfis;
662*f2105c61SSimon Glass u32 res;
663*f2105c61SSimon Glass u64 block;
664*f2105c61SSimon Glass
665*f2105c61SSimon Glass block = (u64)start;
666*f2105c61SSimon Glass
667*f2105c61SSimon Glass memset(&cfis, 0, sizeof(struct sata_fis_h2d));
668*f2105c61SSimon Glass
669*f2105c61SSimon Glass cfis.fis_type = SATA_FIS_TYPE_REGISTER_H2D;
670*f2105c61SSimon Glass cfis.command = (is_write) ? ATA_CMD_WRITE_EXT : ATA_CMD_READ_EXT;
671*f2105c61SSimon Glass
672*f2105c61SSimon Glass cfis.lba_high_exp = (block >> 40) & 0xff;
673*f2105c61SSimon Glass cfis.lba_mid_exp = (block >> 32) & 0xff;
674*f2105c61SSimon Glass cfis.lba_low_exp = (block >> 24) & 0xff;
675*f2105c61SSimon Glass cfis.lba_high = (block >> 16) & 0xff;
676*f2105c61SSimon Glass cfis.lba_mid = (block >> 8) & 0xff;
677*f2105c61SSimon Glass cfis.lba_low = block & 0xff;
678*f2105c61SSimon Glass cfis.device = ATA_LBA;
679*f2105c61SSimon Glass cfis.sector_count_exp = (blkcnt >> 8) & 0xff;
680*f2105c61SSimon Glass cfis.sector_count = blkcnt & 0xff;
681*f2105c61SSimon Glass
682*f2105c61SSimon Glass res = mv_ata_exec_ata_cmd(port, &cfis, buffer, ATA_SECT_SIZE * blkcnt,
683*f2105c61SSimon Glass is_write);
684*f2105c61SSimon Glass
685*f2105c61SSimon Glass return res >= 0 ? blkcnt : res;
686*f2105c61SSimon Glass }
687*f2105c61SSimon Glass
mv_sata_rw_cmd(int port,lbaint_t start,u32 blkcnt,u8 * buffer,int is_write)688*f2105c61SSimon Glass static u32 mv_sata_rw_cmd(int port, lbaint_t start, u32 blkcnt, u8 *buffer,
689*f2105c61SSimon Glass int is_write)
690*f2105c61SSimon Glass {
691*f2105c61SSimon Glass struct sata_fis_h2d cfis;
692*f2105c61SSimon Glass lbaint_t block;
693*f2105c61SSimon Glass u32 res;
694*f2105c61SSimon Glass
695*f2105c61SSimon Glass block = start;
696*f2105c61SSimon Glass
697*f2105c61SSimon Glass memset(&cfis, 0, sizeof(struct sata_fis_h2d));
698*f2105c61SSimon Glass
699*f2105c61SSimon Glass cfis.fis_type = SATA_FIS_TYPE_REGISTER_H2D;
700*f2105c61SSimon Glass cfis.command = (is_write) ? ATA_CMD_WRITE : ATA_CMD_READ;
701*f2105c61SSimon Glass cfis.device = ATA_LBA;
702*f2105c61SSimon Glass
703*f2105c61SSimon Glass cfis.device |= (block >> 24) & 0xf;
704*f2105c61SSimon Glass cfis.lba_high = (block >> 16) & 0xff;
705*f2105c61SSimon Glass cfis.lba_mid = (block >> 8) & 0xff;
706*f2105c61SSimon Glass cfis.lba_low = block & 0xff;
707*f2105c61SSimon Glass cfis.sector_count = (u8)(blkcnt & 0xff);
708*f2105c61SSimon Glass
709*f2105c61SSimon Glass res = mv_ata_exec_ata_cmd(port, &cfis, buffer, ATA_SECT_SIZE * blkcnt,
710*f2105c61SSimon Glass is_write);
711*f2105c61SSimon Glass
712*f2105c61SSimon Glass return res >= 0 ? blkcnt : res;
713*f2105c61SSimon Glass }
714*f2105c61SSimon Glass
ata_low_level_rw(int dev,lbaint_t blknr,lbaint_t blkcnt,void * buffer,int is_write)715*f2105c61SSimon Glass static u32 ata_low_level_rw(int dev, lbaint_t blknr, lbaint_t blkcnt,
716*f2105c61SSimon Glass void *buffer, int is_write)
717*f2105c61SSimon Glass {
718*f2105c61SSimon Glass lbaint_t start, blks;
719*f2105c61SSimon Glass u8 *addr;
720*f2105c61SSimon Glass int max_blks;
721*f2105c61SSimon Glass
722*f2105c61SSimon Glass debug("%s: %ld %ld\n", __func__, blknr, blkcnt);
723*f2105c61SSimon Glass
724*f2105c61SSimon Glass start = blknr;
725*f2105c61SSimon Glass blks = blkcnt;
726*f2105c61SSimon Glass addr = (u8 *)buffer;
727*f2105c61SSimon Glass
728*f2105c61SSimon Glass max_blks = MV_ATA_MAX_SECTORS;
729*f2105c61SSimon Glass do {
730*f2105c61SSimon Glass if (blks > max_blks) {
731*f2105c61SSimon Glass if (sata_dev_desc[dev].lba48) {
732*f2105c61SSimon Glass mv_sata_rw_cmd_ext(dev, start, max_blks, addr,
733*f2105c61SSimon Glass is_write);
734*f2105c61SSimon Glass } else {
735*f2105c61SSimon Glass mv_sata_rw_cmd(dev, start, max_blks, addr,
736*f2105c61SSimon Glass is_write);
737*f2105c61SSimon Glass }
738*f2105c61SSimon Glass start += max_blks;
739*f2105c61SSimon Glass blks -= max_blks;
740*f2105c61SSimon Glass addr += ATA_SECT_SIZE * max_blks;
741*f2105c61SSimon Glass } else {
742*f2105c61SSimon Glass if (sata_dev_desc[dev].lba48) {
743*f2105c61SSimon Glass mv_sata_rw_cmd_ext(dev, start, blks, addr,
744*f2105c61SSimon Glass is_write);
745*f2105c61SSimon Glass } else {
746*f2105c61SSimon Glass mv_sata_rw_cmd(dev, start, blks, addr,
747*f2105c61SSimon Glass is_write);
748*f2105c61SSimon Glass }
749*f2105c61SSimon Glass start += blks;
750*f2105c61SSimon Glass blks = 0;
751*f2105c61SSimon Glass addr += ATA_SECT_SIZE * blks;
752*f2105c61SSimon Glass }
753*f2105c61SSimon Glass } while (blks != 0);
754*f2105c61SSimon Glass
755*f2105c61SSimon Glass return blkcnt;
756*f2105c61SSimon Glass }
757*f2105c61SSimon Glass
mv_ata_exec_ata_cmd_nondma(int port,struct sata_fis_h2d * cfis,u8 * buffer,u32 len,u32 iswrite)758*f2105c61SSimon Glass static int mv_ata_exec_ata_cmd_nondma(int port,
759*f2105c61SSimon Glass struct sata_fis_h2d *cfis, u8 *buffer,
760*f2105c61SSimon Glass u32 len, u32 iswrite)
761*f2105c61SSimon Glass {
762*f2105c61SSimon Glass struct mv_priv *priv = (struct mv_priv *)sata_dev_desc[port].priv;
763*f2105c61SSimon Glass int i;
764*f2105c61SSimon Glass u16 *tp;
765*f2105c61SSimon Glass
766*f2105c61SSimon Glass debug("%s\n", __func__);
767*f2105c61SSimon Glass
768*f2105c61SSimon Glass out_le32(priv->regbase + PIO_SECTOR_COUNT, cfis->sector_count);
769*f2105c61SSimon Glass out_le32(priv->regbase + PIO_LBA_HI, cfis->lba_high);
770*f2105c61SSimon Glass out_le32(priv->regbase + PIO_LBA_MID, cfis->lba_mid);
771*f2105c61SSimon Glass out_le32(priv->regbase + PIO_LBA_LOW, cfis->lba_low);
772*f2105c61SSimon Glass out_le32(priv->regbase + PIO_ERR_FEATURES, cfis->features);
773*f2105c61SSimon Glass out_le32(priv->regbase + PIO_DEVICE, cfis->device);
774*f2105c61SSimon Glass out_le32(priv->regbase + PIO_CMD_STATUS, cfis->command);
775*f2105c61SSimon Glass
776*f2105c61SSimon Glass if (ata_wait_register((u32 *)(priv->regbase + PIO_CMD_STATUS),
777*f2105c61SSimon Glass ATA_BUSY, 0x0, 10000)) {
778*f2105c61SSimon Glass debug("Failed to wait for completion\n");
779*f2105c61SSimon Glass return -1;
780*f2105c61SSimon Glass }
781*f2105c61SSimon Glass
782*f2105c61SSimon Glass if (len > 0) {
783*f2105c61SSimon Glass tp = (u16 *)buffer;
784*f2105c61SSimon Glass for (i = 0; i < len / 2; i++) {
785*f2105c61SSimon Glass if (iswrite)
786*f2105c61SSimon Glass out_le16(priv->regbase + PIO_DATA, *tp++);
787*f2105c61SSimon Glass else
788*f2105c61SSimon Glass *tp++ = in_le16(priv->regbase + PIO_DATA);
789*f2105c61SSimon Glass }
790*f2105c61SSimon Glass }
791*f2105c61SSimon Glass
792*f2105c61SSimon Glass return len;
793*f2105c61SSimon Glass }
794*f2105c61SSimon Glass
mv_sata_identify(int port,u16 * id)795*f2105c61SSimon Glass static int mv_sata_identify(int port, u16 *id)
796*f2105c61SSimon Glass {
797*f2105c61SSimon Glass struct sata_fis_h2d h2d;
798*f2105c61SSimon Glass
799*f2105c61SSimon Glass memset(&h2d, 0, sizeof(struct sata_fis_h2d));
800*f2105c61SSimon Glass
801*f2105c61SSimon Glass h2d.fis_type = SATA_FIS_TYPE_REGISTER_H2D;
802*f2105c61SSimon Glass h2d.command = ATA_CMD_ID_ATA;
803*f2105c61SSimon Glass
804*f2105c61SSimon Glass /* Give device time to get operational */
805*f2105c61SSimon Glass mdelay(10);
806*f2105c61SSimon Glass
807*f2105c61SSimon Glass return mv_ata_exec_ata_cmd_nondma(port, &h2d, (u8 *)id,
808*f2105c61SSimon Glass ATA_ID_WORDS * 2, READ_CMD);
809*f2105c61SSimon Glass }
810*f2105c61SSimon Glass
mv_sata_xfer_mode(int port,u16 * id)811*f2105c61SSimon Glass static void mv_sata_xfer_mode(int port, u16 *id)
812*f2105c61SSimon Glass {
813*f2105c61SSimon Glass struct mv_priv *priv = (struct mv_priv *)sata_dev_desc[port].priv;
814*f2105c61SSimon Glass
815*f2105c61SSimon Glass priv->pio = id[ATA_ID_PIO_MODES];
816*f2105c61SSimon Glass priv->mwdma = id[ATA_ID_MWDMA_MODES];
817*f2105c61SSimon Glass priv->udma = id[ATA_ID_UDMA_MODES];
818*f2105c61SSimon Glass debug("pio %04x, mwdma %04x, udma %04x\n", priv->pio, priv->mwdma,
819*f2105c61SSimon Glass priv->udma);
820*f2105c61SSimon Glass }
821*f2105c61SSimon Glass
mv_sata_set_features(int port)822*f2105c61SSimon Glass static void mv_sata_set_features(int port)
823*f2105c61SSimon Glass {
824*f2105c61SSimon Glass struct mv_priv *priv = (struct mv_priv *)sata_dev_desc[port].priv;
825*f2105c61SSimon Glass struct sata_fis_h2d cfis;
826*f2105c61SSimon Glass u8 udma_cap;
827*f2105c61SSimon Glass
828*f2105c61SSimon Glass memset(&cfis, 0, sizeof(struct sata_fis_h2d));
829*f2105c61SSimon Glass
830*f2105c61SSimon Glass cfis.fis_type = SATA_FIS_TYPE_REGISTER_H2D;
831*f2105c61SSimon Glass cfis.command = ATA_CMD_SET_FEATURES;
832*f2105c61SSimon Glass cfis.features = SETFEATURES_XFER;
833*f2105c61SSimon Glass
834*f2105c61SSimon Glass /* First check the device capablity */
835*f2105c61SSimon Glass udma_cap = (u8) (priv->udma & 0xff);
836*f2105c61SSimon Glass
837*f2105c61SSimon Glass if (udma_cap == ATA_UDMA6)
838*f2105c61SSimon Glass cfis.sector_count = XFER_UDMA_6;
839*f2105c61SSimon Glass if (udma_cap == ATA_UDMA5)
840*f2105c61SSimon Glass cfis.sector_count = XFER_UDMA_5;
841*f2105c61SSimon Glass if (udma_cap == ATA_UDMA4)
842*f2105c61SSimon Glass cfis.sector_count = XFER_UDMA_4;
843*f2105c61SSimon Glass if (udma_cap == ATA_UDMA3)
844*f2105c61SSimon Glass cfis.sector_count = XFER_UDMA_3;
845*f2105c61SSimon Glass
846*f2105c61SSimon Glass mv_ata_exec_ata_cmd_nondma(port, &cfis, NULL, 0, READ_CMD);
847*f2105c61SSimon Glass }
848*f2105c61SSimon Glass
mv_sata_spin_down(int dev)849*f2105c61SSimon Glass int mv_sata_spin_down(int dev)
850*f2105c61SSimon Glass {
851*f2105c61SSimon Glass struct sata_fis_h2d cfis;
852*f2105c61SSimon Glass struct mv_priv *priv = (struct mv_priv *)sata_dev_desc[dev].priv;
853*f2105c61SSimon Glass
854*f2105c61SSimon Glass if (priv->link == 0) {
855*f2105c61SSimon Glass debug("No device on port: %d\n", dev);
856*f2105c61SSimon Glass return 1;
857*f2105c61SSimon Glass }
858*f2105c61SSimon Glass
859*f2105c61SSimon Glass memset(&cfis, 0, sizeof(struct sata_fis_h2d));
860*f2105c61SSimon Glass
861*f2105c61SSimon Glass cfis.fis_type = SATA_FIS_TYPE_REGISTER_H2D;
862*f2105c61SSimon Glass cfis.command = ATA_CMD_STANDBY;
863*f2105c61SSimon Glass
864*f2105c61SSimon Glass return mv_ata_exec_ata_cmd_nondma(dev, &cfis, NULL, 0, READ_CMD);
865*f2105c61SSimon Glass }
866*f2105c61SSimon Glass
mv_sata_spin_up(int dev)867*f2105c61SSimon Glass int mv_sata_spin_up(int dev)
868*f2105c61SSimon Glass {
869*f2105c61SSimon Glass struct sata_fis_h2d cfis;
870*f2105c61SSimon Glass struct mv_priv *priv = (struct mv_priv *)sata_dev_desc[dev].priv;
871*f2105c61SSimon Glass
872*f2105c61SSimon Glass if (priv->link == 0) {
873*f2105c61SSimon Glass debug("No device on port: %d\n", dev);
874*f2105c61SSimon Glass return 1;
875*f2105c61SSimon Glass }
876*f2105c61SSimon Glass
877*f2105c61SSimon Glass memset(&cfis, 0, sizeof(struct sata_fis_h2d));
878*f2105c61SSimon Glass
879*f2105c61SSimon Glass cfis.fis_type = SATA_FIS_TYPE_REGISTER_H2D;
880*f2105c61SSimon Glass cfis.command = ATA_CMD_IDLE;
881*f2105c61SSimon Glass
882*f2105c61SSimon Glass return mv_ata_exec_ata_cmd_nondma(dev, &cfis, NULL, 0, READ_CMD);
883*f2105c61SSimon Glass }
884*f2105c61SSimon Glass
sata_read(int dev,ulong blknr,lbaint_t blkcnt,void * buffer)885*f2105c61SSimon Glass ulong sata_read(int dev, ulong blknr, lbaint_t blkcnt, void *buffer)
886*f2105c61SSimon Glass {
887*f2105c61SSimon Glass return ata_low_level_rw(dev, blknr, blkcnt, buffer, READ_CMD);
888*f2105c61SSimon Glass }
889*f2105c61SSimon Glass
sata_write(int dev,ulong blknr,lbaint_t blkcnt,const void * buffer)890*f2105c61SSimon Glass ulong sata_write(int dev, ulong blknr, lbaint_t blkcnt, const void *buffer)
891*f2105c61SSimon Glass {
892*f2105c61SSimon Glass return ata_low_level_rw(dev, blknr, blkcnt, (void *)buffer, WRITE_CMD);
893*f2105c61SSimon Glass }
894*f2105c61SSimon Glass
895*f2105c61SSimon Glass /*
896*f2105c61SSimon Glass * Initialize SATA memory windows
897*f2105c61SSimon Glass */
mvsata_ide_conf_mbus_windows(void)898*f2105c61SSimon Glass static void mvsata_ide_conf_mbus_windows(void)
899*f2105c61SSimon Glass {
900*f2105c61SSimon Glass const struct mbus_dram_target_info *dram;
901*f2105c61SSimon Glass int i;
902*f2105c61SSimon Glass
903*f2105c61SSimon Glass dram = mvebu_mbus_dram_info();
904*f2105c61SSimon Glass
905*f2105c61SSimon Glass /* Disable windows, Set Size/Base to 0 */
906*f2105c61SSimon Glass for (i = 0; i < 4; i++) {
907*f2105c61SSimon Glass writel(0, MVSATA_WIN_CONTROL(i));
908*f2105c61SSimon Glass writel(0, MVSATA_WIN_BASE(i));
909*f2105c61SSimon Glass }
910*f2105c61SSimon Glass
911*f2105c61SSimon Glass for (i = 0; i < dram->num_cs; i++) {
912*f2105c61SSimon Glass const struct mbus_dram_window *cs = dram->cs + i;
913*f2105c61SSimon Glass writel(((cs->size - 1) & 0xffff0000) | (cs->mbus_attr << 8) |
914*f2105c61SSimon Glass (dram->mbus_dram_target_id << 4) | 1,
915*f2105c61SSimon Glass MVSATA_WIN_CONTROL(i));
916*f2105c61SSimon Glass writel(cs->base & 0xffff0000, MVSATA_WIN_BASE(i));
917*f2105c61SSimon Glass }
918*f2105c61SSimon Glass }
919*f2105c61SSimon Glass
init_sata(int dev)920*f2105c61SSimon Glass int init_sata(int dev)
921*f2105c61SSimon Glass {
922*f2105c61SSimon Glass struct mv_priv *priv;
923*f2105c61SSimon Glass
924*f2105c61SSimon Glass debug("Initialize sata dev: %d\n", dev);
925*f2105c61SSimon Glass
926*f2105c61SSimon Glass if (dev < 0 || dev >= CONFIG_SYS_SATA_MAX_DEVICE) {
927*f2105c61SSimon Glass printf("Invalid sata device %d\n", dev);
928*f2105c61SSimon Glass return -1;
929*f2105c61SSimon Glass }
930*f2105c61SSimon Glass
931*f2105c61SSimon Glass priv = (struct mv_priv *)malloc(sizeof(struct mv_priv));
932*f2105c61SSimon Glass if (!priv) {
933*f2105c61SSimon Glass printf("Failed to allocate memory for private sata data\n");
934*f2105c61SSimon Glass return -ENOMEM;
935*f2105c61SSimon Glass }
936*f2105c61SSimon Glass
937*f2105c61SSimon Glass memset((void *)priv, 0, sizeof(struct mv_priv));
938*f2105c61SSimon Glass
939*f2105c61SSimon Glass /* Allocate and align request buffer */
940*f2105c61SSimon Glass priv->crqb_alloc = malloc(sizeof(struct crqb) * REQUEST_QUEUE_SIZE +
941*f2105c61SSimon Glass CRQB_ALIGN);
942*f2105c61SSimon Glass if (!priv->crqb_alloc) {
943*f2105c61SSimon Glass printf("Unable to allocate memory for request queue\n");
944*f2105c61SSimon Glass return -ENOMEM;
945*f2105c61SSimon Glass }
946*f2105c61SSimon Glass memset(priv->crqb_alloc, 0,
947*f2105c61SSimon Glass sizeof(struct crqb) * REQUEST_QUEUE_SIZE + CRQB_ALIGN);
948*f2105c61SSimon Glass priv->request = (struct crqb *)(((u32) priv->crqb_alloc + CRQB_ALIGN) &
949*f2105c61SSimon Glass ~(CRQB_ALIGN - 1));
950*f2105c61SSimon Glass
951*f2105c61SSimon Glass /* Allocate and align response buffer */
952*f2105c61SSimon Glass priv->crpb_alloc = malloc(sizeof(struct crpb) * REQUEST_QUEUE_SIZE +
953*f2105c61SSimon Glass CRPB_ALIGN);
954*f2105c61SSimon Glass if (!priv->crpb_alloc) {
955*f2105c61SSimon Glass printf("Unable to allocate memory for response queue\n");
956*f2105c61SSimon Glass return -ENOMEM;
957*f2105c61SSimon Glass }
958*f2105c61SSimon Glass memset(priv->crpb_alloc, 0,
959*f2105c61SSimon Glass sizeof(struct crpb) * REQUEST_QUEUE_SIZE + CRPB_ALIGN);
960*f2105c61SSimon Glass priv->response = (struct crpb *)(((u32) priv->crpb_alloc + CRPB_ALIGN) &
961*f2105c61SSimon Glass ~(CRPB_ALIGN - 1));
962*f2105c61SSimon Glass
963*f2105c61SSimon Glass sata_dev_desc[dev].priv = (void *)priv;
964*f2105c61SSimon Glass
965*f2105c61SSimon Glass sprintf(priv->name, "SATA%d", dev);
966*f2105c61SSimon Glass
967*f2105c61SSimon Glass priv->regbase = dev == 0 ? SATA0_BASE : SATA1_BASE;
968*f2105c61SSimon Glass
969*f2105c61SSimon Glass if (!hw_init) {
970*f2105c61SSimon Glass debug("Initialize sata hw\n");
971*f2105c61SSimon Glass hw_init = 1;
972*f2105c61SSimon Glass mv_reset_one_hc();
973*f2105c61SSimon Glass mvsata_ide_conf_mbus_windows();
974*f2105c61SSimon Glass }
975*f2105c61SSimon Glass
976*f2105c61SSimon Glass mv_reset_port(dev);
977*f2105c61SSimon Glass
978*f2105c61SSimon Glass if (probe_port(dev)) {
979*f2105c61SSimon Glass priv->link = 0;
980*f2105c61SSimon Glass return -ENODEV;
981*f2105c61SSimon Glass }
982*f2105c61SSimon Glass priv->link = 1;
983*f2105c61SSimon Glass
984*f2105c61SSimon Glass return 0;
985*f2105c61SSimon Glass }
986*f2105c61SSimon Glass
reset_sata(int dev)987*f2105c61SSimon Glass int reset_sata(int dev)
988*f2105c61SSimon Glass {
989*f2105c61SSimon Glass return 0;
990*f2105c61SSimon Glass }
991*f2105c61SSimon Glass
scan_sata(int port)992*f2105c61SSimon Glass int scan_sata(int port)
993*f2105c61SSimon Glass {
994*f2105c61SSimon Glass unsigned char serial[ATA_ID_SERNO_LEN + 1];
995*f2105c61SSimon Glass unsigned char firmware[ATA_ID_FW_REV_LEN + 1];
996*f2105c61SSimon Glass unsigned char product[ATA_ID_PROD_LEN + 1];
997*f2105c61SSimon Glass u64 n_sectors;
998*f2105c61SSimon Glass u16 *id;
999*f2105c61SSimon Glass struct mv_priv *priv = (struct mv_priv *)sata_dev_desc[port].priv;
1000*f2105c61SSimon Glass
1001*f2105c61SSimon Glass if (!priv->link)
1002*f2105c61SSimon Glass return -ENODEV;
1003*f2105c61SSimon Glass
1004*f2105c61SSimon Glass id = (u16 *)malloc(ATA_ID_WORDS * 2);
1005*f2105c61SSimon Glass if (!id) {
1006*f2105c61SSimon Glass printf("Failed to malloc id data\n");
1007*f2105c61SSimon Glass return -ENOMEM;
1008*f2105c61SSimon Glass }
1009*f2105c61SSimon Glass
1010*f2105c61SSimon Glass mv_sata_identify(port, id);
1011*f2105c61SSimon Glass ata_swap_buf_le16(id, ATA_ID_WORDS);
1012*f2105c61SSimon Glass #ifdef DEBUG
1013*f2105c61SSimon Glass ata_dump_id(id);
1014*f2105c61SSimon Glass #endif
1015*f2105c61SSimon Glass
1016*f2105c61SSimon Glass /* Serial number */
1017*f2105c61SSimon Glass ata_id_c_string(id, serial, ATA_ID_SERNO, sizeof(serial));
1018*f2105c61SSimon Glass memcpy(sata_dev_desc[port].product, serial, sizeof(serial));
1019*f2105c61SSimon Glass
1020*f2105c61SSimon Glass /* Firmware version */
1021*f2105c61SSimon Glass ata_id_c_string(id, firmware, ATA_ID_FW_REV, sizeof(firmware));
1022*f2105c61SSimon Glass memcpy(sata_dev_desc[port].revision, firmware, sizeof(firmware));
1023*f2105c61SSimon Glass
1024*f2105c61SSimon Glass /* Product model */
1025*f2105c61SSimon Glass ata_id_c_string(id, product, ATA_ID_PROD, sizeof(product));
1026*f2105c61SSimon Glass memcpy(sata_dev_desc[port].vendor, product, sizeof(product));
1027*f2105c61SSimon Glass
1028*f2105c61SSimon Glass /* Total sectors */
1029*f2105c61SSimon Glass n_sectors = ata_id_n_sectors(id);
1030*f2105c61SSimon Glass sata_dev_desc[port].lba = n_sectors;
1031*f2105c61SSimon Glass
1032*f2105c61SSimon Glass /* Check if support LBA48 */
1033*f2105c61SSimon Glass if (ata_id_has_lba48(id)) {
1034*f2105c61SSimon Glass sata_dev_desc[port].lba48 = 1;
1035*f2105c61SSimon Glass debug("Device support LBA48\n");
1036*f2105c61SSimon Glass }
1037*f2105c61SSimon Glass
1038*f2105c61SSimon Glass /* Get the NCQ queue depth from device */
1039*f2105c61SSimon Glass priv->queue_depth = ata_id_queue_depth(id);
1040*f2105c61SSimon Glass
1041*f2105c61SSimon Glass /* Get the xfer mode from device */
1042*f2105c61SSimon Glass mv_sata_xfer_mode(port, id);
1043*f2105c61SSimon Glass
1044*f2105c61SSimon Glass /* Set the xfer mode to highest speed */
1045*f2105c61SSimon Glass mv_sata_set_features(port);
1046*f2105c61SSimon Glass
1047*f2105c61SSimon Glass /* Start up */
1048*f2105c61SSimon Glass mv_start_edma_engine(port);
1049*f2105c61SSimon Glass
1050*f2105c61SSimon Glass return 0;
1051*f2105c61SSimon Glass }
1052