1f2105c61SSimon Glass /*
2f2105c61SSimon Glass * (C) Copyright 2015 - 2016 Xilinx, Inc.
3f2105c61SSimon Glass * Michal Simek <michal.simek@xilinx.com>
4f2105c61SSimon Glass *
5f2105c61SSimon Glass * SPDX-License-Identifier: GPL-2.0+
6f2105c61SSimon Glass */
7f2105c61SSimon Glass #include <common.h>
8f2105c61SSimon Glass #include <dm.h>
9f2105c61SSimon Glass #include <ahci.h>
10f2105c61SSimon Glass #include <scsi.h>
11f2105c61SSimon Glass #include <asm/arch/hardware.h>
12f2105c61SSimon Glass
13f2105c61SSimon Glass #include <asm/io.h>
14f2105c61SSimon Glass
15f2105c61SSimon Glass /* Vendor Specific Register Offsets */
16f2105c61SSimon Glass #define AHCI_VEND_PCFG 0xA4
17f2105c61SSimon Glass #define AHCI_VEND_PPCFG 0xA8
18f2105c61SSimon Glass #define AHCI_VEND_PP2C 0xAC
19f2105c61SSimon Glass #define AHCI_VEND_PP3C 0xB0
20f2105c61SSimon Glass #define AHCI_VEND_PP4C 0xB4
21f2105c61SSimon Glass #define AHCI_VEND_PP5C 0xB8
22f2105c61SSimon Glass #define AHCI_VEND_PAXIC 0xC0
23f2105c61SSimon Glass #define AHCI_VEND_PTC 0xC8
24f2105c61SSimon Glass
25f2105c61SSimon Glass /* Vendor Specific Register bit definitions */
26f2105c61SSimon Glass #define PAXIC_ADBW_BW64 0x1
27f2105c61SSimon Glass #define PAXIC_MAWIDD (1 << 8)
28f2105c61SSimon Glass #define PAXIC_MARIDD (1 << 16)
29f2105c61SSimon Glass #define PAXIC_OTL (0x4 << 20)
30f2105c61SSimon Glass
31f2105c61SSimon Glass #define PCFG_TPSS_VAL (0x32 << 16)
32f2105c61SSimon Glass #define PCFG_TPRS_VAL (0x2 << 12)
33f2105c61SSimon Glass #define PCFG_PAD_VAL 0x2
34f2105c61SSimon Glass
35f2105c61SSimon Glass #define PPCFG_TTA 0x1FFFE
36f2105c61SSimon Glass #define PPCFG_PSSO_EN (1 << 28)
37f2105c61SSimon Glass #define PPCFG_PSS_EN (1 << 29)
38f2105c61SSimon Glass #define PPCFG_ESDF_EN (1 << 31)
39f2105c61SSimon Glass
40f2105c61SSimon Glass #define PP2C_CIBGMN 0x0F
41f2105c61SSimon Glass #define PP2C_CIBGMX (0x25 << 8)
42f2105c61SSimon Glass #define PP2C_CIBGN (0x18 << 16)
43f2105c61SSimon Glass #define PP2C_CINMP (0x29 << 24)
44f2105c61SSimon Glass
45f2105c61SSimon Glass #define PP3C_CWBGMN 0x04
46f2105c61SSimon Glass #define PP3C_CWBGMX (0x0B << 8)
47f2105c61SSimon Glass #define PP3C_CWBGN (0x08 << 16)
48f2105c61SSimon Glass #define PP3C_CWNMP (0x0F << 24)
49f2105c61SSimon Glass
50f2105c61SSimon Glass #define PP4C_BMX 0x0a
51f2105c61SSimon Glass #define PP4C_BNM (0x08 << 8)
52f2105c61SSimon Glass #define PP4C_SFD (0x4a << 16)
53f2105c61SSimon Glass #define PP4C_PTST (0x06 << 24)
54f2105c61SSimon Glass
55f2105c61SSimon Glass #define PP5C_RIT 0x60216
56f2105c61SSimon Glass #define PP5C_RCT (0x7f0 << 20)
57f2105c61SSimon Glass
58f2105c61SSimon Glass #define PTC_RX_WM_VAL 0x40
59f2105c61SSimon Glass #define PTC_RSVD (1 << 27)
60f2105c61SSimon Glass
61f2105c61SSimon Glass #define PORT0_BASE 0x100
62f2105c61SSimon Glass #define PORT1_BASE 0x180
63f2105c61SSimon Glass
64f2105c61SSimon Glass /* Port Control Register Bit Definitions */
65f2105c61SSimon Glass #define PORT_SCTL_SPD_GEN3 (0x3 << 4)
66f2105c61SSimon Glass #define PORT_SCTL_SPD_GEN2 (0x2 << 4)
67f2105c61SSimon Glass #define PORT_SCTL_SPD_GEN1 (0x1 << 4)
68f2105c61SSimon Glass #define PORT_SCTL_IPM (0x3 << 8)
69f2105c61SSimon Glass
70f2105c61SSimon Glass #define PORT_BASE 0x100
71f2105c61SSimon Glass #define PORT_OFFSET 0x80
72f2105c61SSimon Glass #define NR_PORTS 2
73f2105c61SSimon Glass #define DRV_NAME "ahci-ceva"
74f2105c61SSimon Glass #define CEVA_FLAG_BROKEN_GEN2 1
75f2105c61SSimon Glass
ceva_init_sata(ulong mmio)76f2105c61SSimon Glass static int ceva_init_sata(ulong mmio)
77f2105c61SSimon Glass {
78f2105c61SSimon Glass ulong tmp;
79f2105c61SSimon Glass int i;
80f2105c61SSimon Glass
81f2105c61SSimon Glass /*
82f2105c61SSimon Glass * AXI Data bus width to 64
83f2105c61SSimon Glass * Set Mem Addr Read, Write ID for data transfers
84f2105c61SSimon Glass * Transfer limit to 72 DWord
85f2105c61SSimon Glass */
86f2105c61SSimon Glass tmp = PAXIC_ADBW_BW64 | PAXIC_MAWIDD | PAXIC_MARIDD | PAXIC_OTL;
87f2105c61SSimon Glass writel(tmp, mmio + AHCI_VEND_PAXIC);
88f2105c61SSimon Glass
89f2105c61SSimon Glass /* Set AHCI Enable */
90f2105c61SSimon Glass tmp = readl(mmio + HOST_CTL);
91f2105c61SSimon Glass tmp |= HOST_AHCI_EN;
92f2105c61SSimon Glass writel(tmp, mmio + HOST_CTL);
93f2105c61SSimon Glass
94f2105c61SSimon Glass for (i = 0; i < NR_PORTS; i++) {
95f2105c61SSimon Glass /* TPSS TPRS scalars, CISE and Port Addr */
96f2105c61SSimon Glass tmp = PCFG_TPSS_VAL | PCFG_TPRS_VAL | (PCFG_PAD_VAL + i);
97f2105c61SSimon Glass writel(tmp, mmio + AHCI_VEND_PCFG);
98f2105c61SSimon Glass
99f2105c61SSimon Glass /* Port Phy Cfg register enables */
100f2105c61SSimon Glass tmp = PPCFG_TTA | PPCFG_PSS_EN | PPCFG_ESDF_EN;
101f2105c61SSimon Glass writel(tmp, mmio + AHCI_VEND_PPCFG);
102f2105c61SSimon Glass
103f2105c61SSimon Glass /* Rx Watermark setting */
104f2105c61SSimon Glass tmp = PTC_RX_WM_VAL | PTC_RSVD;
105f2105c61SSimon Glass writel(tmp, mmio + AHCI_VEND_PTC);
106f2105c61SSimon Glass
107f2105c61SSimon Glass /* Default to Gen 2 Speed and Gen 1 if Gen2 is broken */
108f2105c61SSimon Glass tmp = PORT_SCTL_SPD_GEN3 | PORT_SCTL_IPM;
109f2105c61SSimon Glass writel(tmp, mmio + PORT_SCR_CTL + PORT_BASE + PORT_OFFSET * i);
110f2105c61SSimon Glass }
111f2105c61SSimon Glass return 0;
112f2105c61SSimon Glass }
113f2105c61SSimon Glass
sata_ceva_probe(struct udevice * dev)114f2105c61SSimon Glass static int sata_ceva_probe(struct udevice *dev)
115f2105c61SSimon Glass {
1161dc64f6cSSimon Glass struct scsi_platdata *plat = dev_get_uclass_platdata(dev);
117f2105c61SSimon Glass
118f2105c61SSimon Glass ceva_init_sata(plat->base);
1197cf1afceSSimon Glass
1207cf1afceSSimon Glass return achi_init_one_dm(dev);
121f2105c61SSimon Glass }
122f2105c61SSimon Glass
123f2105c61SSimon Glass static const struct udevice_id sata_ceva_ids[] = {
124f2105c61SSimon Glass { .compatible = "ceva,ahci-1v84" },
125f2105c61SSimon Glass { }
126f2105c61SSimon Glass };
127f2105c61SSimon Glass
sata_ceva_ofdata_to_platdata(struct udevice * dev)128f2105c61SSimon Glass static int sata_ceva_ofdata_to_platdata(struct udevice *dev)
129f2105c61SSimon Glass {
1301dc64f6cSSimon Glass struct scsi_platdata *plat = dev_get_uclass_platdata(dev);
131f2105c61SSimon Glass
132f2105c61SSimon Glass plat->base = devfdt_get_addr(dev);
133f2105c61SSimon Glass if (plat->base == FDT_ADDR_T_NONE)
134f2105c61SSimon Glass return -EINVAL;
135f2105c61SSimon Glass
136f2105c61SSimon Glass /* Hardcode number for ceva sata controller */
137f2105c61SSimon Glass plat->max_lun = 1; /* Actually two but untested */
138f2105c61SSimon Glass plat->max_id = 2;
139f2105c61SSimon Glass
140f2105c61SSimon Glass return 0;
141f2105c61SSimon Glass }
142f2105c61SSimon Glass
143f2105c61SSimon Glass U_BOOT_DRIVER(ceva_host_blk) = {
144f2105c61SSimon Glass .name = "ceva_sata",
145f2105c61SSimon Glass .id = UCLASS_SCSI,
146f2105c61SSimon Glass .of_match = sata_ceva_ids,
147*f6ab5a92SSimon Glass .ops = &scsi_ops,
148f2105c61SSimon Glass .probe = sata_ceva_probe,
149f2105c61SSimon Glass .ofdata_to_platdata = sata_ceva_ofdata_to_platdata,
150f2105c61SSimon Glass };
151