xref: /rk3399_rockchip-uboot/drivers/ata/mvsata_ide.c (revision 8d3a25685e4aac7070365a2b3c53c2c81b27930f)
1*f2105c61SSimon Glass /*
2*f2105c61SSimon Glass  * Copyright (C) 2010 Albert ARIBAUD <albert.u.boot@aribaud.net>
3*f2105c61SSimon Glass  *
4*f2105c61SSimon Glass  * Written-by: Albert ARIBAUD <albert.u.boot@aribaud.net>
5*f2105c61SSimon Glass  *
6*f2105c61SSimon Glass  * SPDX-License-Identifier:	GPL-2.0+
7*f2105c61SSimon Glass  */
8*f2105c61SSimon Glass 
9*f2105c61SSimon Glass #include <common.h>
10*f2105c61SSimon Glass #include <asm/io.h>
11*f2105c61SSimon Glass 
12*f2105c61SSimon Glass #if defined(CONFIG_ORION5X)
13*f2105c61SSimon Glass #include <asm/arch/orion5x.h>
14*f2105c61SSimon Glass #elif defined(CONFIG_KIRKWOOD)
15*f2105c61SSimon Glass #include <asm/arch/soc.h>
16*f2105c61SSimon Glass #elif defined(CONFIG_ARCH_MVEBU)
17*f2105c61SSimon Glass #include <linux/mbus.h>
18*f2105c61SSimon Glass #endif
19*f2105c61SSimon Glass 
20*f2105c61SSimon Glass /* SATA port registers */
21*f2105c61SSimon Glass struct mvsata_port_registers {
22*f2105c61SSimon Glass 	u32 reserved0[10];
23*f2105c61SSimon Glass 	u32 edma_cmd;
24*f2105c61SSimon Glass 	u32 reserved1[181];
25*f2105c61SSimon Glass 	/* offset 0x300 : ATA Interface registers */
26*f2105c61SSimon Glass 	u32 sstatus;
27*f2105c61SSimon Glass 	u32 serror;
28*f2105c61SSimon Glass 	u32 scontrol;
29*f2105c61SSimon Glass 	u32 ltmode;
30*f2105c61SSimon Glass 	u32 phymode3;
31*f2105c61SSimon Glass 	u32 phymode4;
32*f2105c61SSimon Glass 	u32 reserved2[5];
33*f2105c61SSimon Glass 	u32 phymode1;
34*f2105c61SSimon Glass 	u32 phymode2;
35*f2105c61SSimon Glass 	u32 bist_cr;
36*f2105c61SSimon Glass 	u32 bist_dw1;
37*f2105c61SSimon Glass 	u32 bist_dw2;
38*f2105c61SSimon Glass 	u32 serrorintrmask;
39*f2105c61SSimon Glass };
40*f2105c61SSimon Glass 
41*f2105c61SSimon Glass /*
42*f2105c61SSimon Glass  * Sanity checks:
43*f2105c61SSimon Glass  * - to compile at all, we need CONFIG_SYS_ATA_BASE_ADDR.
44*f2105c61SSimon Glass  * - for ide_preinit to make sense, we need at least one of
45*f2105c61SSimon Glass  *   CONFIG_SYS_ATA_IDE0_OFFSET or CONFIG_SYS_ATA_IDE1_OFFSET;
46*f2105c61SSimon Glass  * - for ide_preinit to be called, we need CONFIG_IDE_PREINIT.
47*f2105c61SSimon Glass  * Fail with an explanation message if these conditions are not met.
48*f2105c61SSimon Glass  * This is particularly important for CONFIG_IDE_PREINIT, because
49*f2105c61SSimon Glass  * its lack would not cause a build error.
50*f2105c61SSimon Glass  */
51*f2105c61SSimon Glass 
52*f2105c61SSimon Glass #if !defined(CONFIG_SYS_ATA_BASE_ADDR)
53*f2105c61SSimon Glass #error CONFIG_SYS_ATA_BASE_ADDR must be defined
54*f2105c61SSimon Glass #elif !defined(CONFIG_SYS_ATA_IDE0_OFFSET) \
55*f2105c61SSimon Glass    && !defined(CONFIG_SYS_ATA_IDE1_OFFSET)
56*f2105c61SSimon Glass #error CONFIG_SYS_ATA_IDE0_OFFSET or CONFIG_SYS_ATA_IDE1_OFFSET \
57*f2105c61SSimon Glass    must be defined
58*f2105c61SSimon Glass #elif !defined(CONFIG_IDE_PREINIT)
59*f2105c61SSimon Glass #error CONFIG_IDE_PREINIT must be defined
60*f2105c61SSimon Glass #endif
61*f2105c61SSimon Glass 
62*f2105c61SSimon Glass /*
63*f2105c61SSimon Glass  * Masks and values for SControl DETection and Interface Power Management,
64*f2105c61SSimon Glass  * and for SStatus DETection.
65*f2105c61SSimon Glass  */
66*f2105c61SSimon Glass 
67*f2105c61SSimon Glass #define MVSATA_EDMA_CMD_ATA_RST		0x00000004
68*f2105c61SSimon Glass #define MVSATA_SCONTROL_DET_MASK		0x0000000F
69*f2105c61SSimon Glass #define MVSATA_SCONTROL_DET_NONE		0x00000000
70*f2105c61SSimon Glass #define MVSATA_SCONTROL_DET_INIT		0x00000001
71*f2105c61SSimon Glass #define MVSATA_SCONTROL_IPM_MASK		0x00000F00
72*f2105c61SSimon Glass #define MVSATA_SCONTROL_IPM_NO_LP_ALLOWED	0x00000300
73*f2105c61SSimon Glass #define MVSATA_SCONTROL_MASK \
74*f2105c61SSimon Glass 	(MVSATA_SCONTROL_DET_MASK|MVSATA_SCONTROL_IPM_MASK)
75*f2105c61SSimon Glass #define MVSATA_PORT_INIT \
76*f2105c61SSimon Glass 	(MVSATA_SCONTROL_DET_INIT|MVSATA_SCONTROL_IPM_NO_LP_ALLOWED)
77*f2105c61SSimon Glass #define MVSATA_PORT_USE \
78*f2105c61SSimon Glass 	(MVSATA_SCONTROL_DET_NONE|MVSATA_SCONTROL_IPM_NO_LP_ALLOWED)
79*f2105c61SSimon Glass #define MVSATA_SSTATUS_DET_MASK			0x0000000F
80*f2105c61SSimon Glass #define MVSATA_SSTATUS_DET_DEVCOMM		0x00000003
81*f2105c61SSimon Glass 
82*f2105c61SSimon Glass /*
83*f2105c61SSimon Glass  * Status codes to return to client callers. Currently, callers ignore
84*f2105c61SSimon Glass  * exact value and only care for zero or nonzero, so no need to make this
85*f2105c61SSimon Glass  * public, it is only #define'd for clarity.
86*f2105c61SSimon Glass  * If/when standard negative codes are implemented in U-Boot, then these
87*f2105c61SSimon Glass  * #defines should be moved to, or replaced by ones from, the common list
88*f2105c61SSimon Glass  * of status codes.
89*f2105c61SSimon Glass  */
90*f2105c61SSimon Glass 
91*f2105c61SSimon Glass #define MVSATA_STATUS_OK	0
92*f2105c61SSimon Glass #define MVSATA_STATUS_TIMEOUT	-1
93*f2105c61SSimon Glass 
94*f2105c61SSimon Glass /*
95*f2105c61SSimon Glass  * Registers for SATA MBUS memory windows
96*f2105c61SSimon Glass  */
97*f2105c61SSimon Glass 
98*f2105c61SSimon Glass #define MVSATA_WIN_CONTROL(w)	(MVEBU_AXP_SATA_BASE + 0x30 + ((w) << 4))
99*f2105c61SSimon Glass #define MVSATA_WIN_BASE(w)	(MVEBU_AXP_SATA_BASE + 0x34 + ((w) << 4))
100*f2105c61SSimon Glass 
101*f2105c61SSimon Glass /*
102*f2105c61SSimon Glass  * Initialize SATA memory windows for Armada XP
103*f2105c61SSimon Glass  */
104*f2105c61SSimon Glass 
105*f2105c61SSimon Glass #ifdef CONFIG_ARCH_MVEBU
mvsata_ide_conf_mbus_windows(void)106*f2105c61SSimon Glass static void mvsata_ide_conf_mbus_windows(void)
107*f2105c61SSimon Glass {
108*f2105c61SSimon Glass 	const struct mbus_dram_target_info *dram;
109*f2105c61SSimon Glass 	int i;
110*f2105c61SSimon Glass 
111*f2105c61SSimon Glass 	dram = mvebu_mbus_dram_info();
112*f2105c61SSimon Glass 
113*f2105c61SSimon Glass 	/* Disable windows, Set Size/Base to 0  */
114*f2105c61SSimon Glass 	for (i = 0; i < 4; i++) {
115*f2105c61SSimon Glass 		writel(0, MVSATA_WIN_CONTROL(i));
116*f2105c61SSimon Glass 		writel(0, MVSATA_WIN_BASE(i));
117*f2105c61SSimon Glass 	}
118*f2105c61SSimon Glass 
119*f2105c61SSimon Glass 	for (i = 0; i < dram->num_cs; i++) {
120*f2105c61SSimon Glass 		const struct mbus_dram_window *cs = dram->cs + i;
121*f2105c61SSimon Glass 		writel(((cs->size - 1) & 0xffff0000) | (cs->mbus_attr << 8) |
122*f2105c61SSimon Glass 				(dram->mbus_dram_target_id << 4) | 1,
123*f2105c61SSimon Glass 				MVSATA_WIN_CONTROL(i));
124*f2105c61SSimon Glass 		writel(cs->base & 0xffff0000, MVSATA_WIN_BASE(i));
125*f2105c61SSimon Glass 	}
126*f2105c61SSimon Glass }
127*f2105c61SSimon Glass #endif
128*f2105c61SSimon Glass 
129*f2105c61SSimon Glass /*
130*f2105c61SSimon Glass  * Initialize one MVSATAHC port: set SControl's IPM to "always active"
131*f2105c61SSimon Glass  * and DET to "reset", then wait for SStatus's DET to become "device and
132*f2105c61SSimon Glass  * comm ok" (or time out after 50 us if no device), then set SControl's
133*f2105c61SSimon Glass  * DET back to "no action".
134*f2105c61SSimon Glass  */
135*f2105c61SSimon Glass 
mvsata_ide_initialize_port(struct mvsata_port_registers * port)136*f2105c61SSimon Glass static int mvsata_ide_initialize_port(struct mvsata_port_registers *port)
137*f2105c61SSimon Glass {
138*f2105c61SSimon Glass 	u32 control;
139*f2105c61SSimon Glass 	u32 status;
140*f2105c61SSimon Glass 	u32 timeleft = 10000; /* wait at most 10 ms for SATA reset to complete */
141*f2105c61SSimon Glass 
142*f2105c61SSimon Glass 	/* Hard reset */
143*f2105c61SSimon Glass 	writel(MVSATA_EDMA_CMD_ATA_RST, &port->edma_cmd);
144*f2105c61SSimon Glass 	udelay(25); /* taken from original marvell port */
145*f2105c61SSimon Glass 	writel(0, &port->edma_cmd);
146*f2105c61SSimon Glass 
147*f2105c61SSimon Glass 	/* Set control IPM to 3 (no low power) and DET to 1 (initialize) */
148*f2105c61SSimon Glass 	control = readl(&port->scontrol);
149*f2105c61SSimon Glass 	control = (control & ~MVSATA_SCONTROL_MASK) | MVSATA_PORT_INIT;
150*f2105c61SSimon Glass 	writel(control, &port->scontrol);
151*f2105c61SSimon Glass 	/* Toggle control DET back to 0 (normal operation) */
152*f2105c61SSimon Glass 	control = (control & ~MVSATA_SCONTROL_MASK) | MVSATA_PORT_USE;
153*f2105c61SSimon Glass 	writel(control, &port->scontrol);
154*f2105c61SSimon Glass 	/* wait for status DET to become 3 (device and communication OK) */
155*f2105c61SSimon Glass 	while (--timeleft) {
156*f2105c61SSimon Glass 		status = readl(&port->sstatus) & MVSATA_SSTATUS_DET_MASK;
157*f2105c61SSimon Glass 		if (status == MVSATA_SSTATUS_DET_DEVCOMM)
158*f2105c61SSimon Glass 			break;
159*f2105c61SSimon Glass 		udelay(1);
160*f2105c61SSimon Glass 	}
161*f2105c61SSimon Glass 	/* return success or time-out error depending on time left */
162*f2105c61SSimon Glass 	if (!timeleft)
163*f2105c61SSimon Glass 		return MVSATA_STATUS_TIMEOUT;
164*f2105c61SSimon Glass 	return MVSATA_STATUS_OK;
165*f2105c61SSimon Glass }
166*f2105c61SSimon Glass 
167*f2105c61SSimon Glass /*
168*f2105c61SSimon Glass  * ide_preinit() will be called by ide_init in cmd_ide.c and will
169*f2105c61SSimon Glass  * reset the MVSTATHC ports needed by the board.
170*f2105c61SSimon Glass  */
171*f2105c61SSimon Glass 
ide_preinit(void)172*f2105c61SSimon Glass int ide_preinit(void)
173*f2105c61SSimon Glass {
174*f2105c61SSimon Glass 	int ret = MVSATA_STATUS_TIMEOUT;
175*f2105c61SSimon Glass 	int status;
176*f2105c61SSimon Glass 
177*f2105c61SSimon Glass #ifdef CONFIG_ARCH_MVEBU
178*f2105c61SSimon Glass 	mvsata_ide_conf_mbus_windows();
179*f2105c61SSimon Glass #endif
180*f2105c61SSimon Glass 
181*f2105c61SSimon Glass 	/* Enable ATA port 0 (could be SATA port 0 or 1) if declared */
182*f2105c61SSimon Glass #if defined(CONFIG_SYS_ATA_IDE0_OFFSET)
183*f2105c61SSimon Glass 	status = mvsata_ide_initialize_port(
184*f2105c61SSimon Glass 		(struct mvsata_port_registers *)
185*f2105c61SSimon Glass 		(CONFIG_SYS_ATA_BASE_ADDR + CONFIG_SYS_ATA_IDE0_OFFSET));
186*f2105c61SSimon Glass 	if (status == MVSATA_STATUS_OK)
187*f2105c61SSimon Glass 		ret = MVSATA_STATUS_OK;
188*f2105c61SSimon Glass #endif
189*f2105c61SSimon Glass 	/* Enable ATA port 1 (could be SATA port 0 or 1) if declared */
190*f2105c61SSimon Glass #if defined(CONFIG_SYS_ATA_IDE1_OFFSET)
191*f2105c61SSimon Glass 	status = mvsata_ide_initialize_port(
192*f2105c61SSimon Glass 		(struct mvsata_port_registers *)
193*f2105c61SSimon Glass 		(CONFIG_SYS_ATA_BASE_ADDR + CONFIG_SYS_ATA_IDE1_OFFSET));
194*f2105c61SSimon Glass 	if (status == MVSATA_STATUS_OK)
195*f2105c61SSimon Glass 		ret = MVSATA_STATUS_OK;
196*f2105c61SSimon Glass #endif
197*f2105c61SSimon Glass 	/* Return success if at least one port initialization succeeded */
198*f2105c61SSimon Glass 	return ret;
199*f2105c61SSimon Glass }
200