xref: /rk3399_rockchip-uboot/drivers/ata/dwc_ahsata.c (revision 90abb28fcfc00d5396000bcda8a8ce871b8412ff)
1f2105c61SSimon Glass /*
2f2105c61SSimon Glass  * Copyright (C) 2010-2011 Freescale Semiconductor, Inc.
3f2105c61SSimon Glass  * Terry Lv <r65388@freescale.com>
4f2105c61SSimon Glass  *
5f2105c61SSimon Glass  * SPDX-License-Identifier:	GPL-2.0+
6f2105c61SSimon Glass  */
7f2105c61SSimon Glass 
80f07df43SSimon Glass #include <common.h>
9f2105c61SSimon Glass #include <ahci.h>
10f2105c61SSimon Glass #include <fis.h>
110f07df43SSimon Glass #include <libata.h>
12f2105c61SSimon Glass #include <malloc.h>
130f07df43SSimon Glass #include <sata.h>
14f2105c61SSimon Glass #include <asm/io.h>
15f2105c61SSimon Glass #include <asm/arch/clock.h>
16f2105c61SSimon Glass #include <asm/arch/sys_proto.h>
170f07df43SSimon Glass #include <linux/bitops.h>
180f07df43SSimon Glass #include <linux/ctype.h>
190f07df43SSimon Glass #include <linux/errno.h>
20*90abb28fSSimon Glass #include "dwc_ahsata_priv.h"
21f2105c61SSimon Glass 
22f2105c61SSimon Glass struct sata_port_regs {
23f2105c61SSimon Glass 	u32 clb;
24f2105c61SSimon Glass 	u32 clbu;
25f2105c61SSimon Glass 	u32 fb;
26f2105c61SSimon Glass 	u32 fbu;
27f2105c61SSimon Glass 	u32 is;
28f2105c61SSimon Glass 	u32 ie;
29f2105c61SSimon Glass 	u32 cmd;
30f2105c61SSimon Glass 	u32 res1[1];
31f2105c61SSimon Glass 	u32 tfd;
32f2105c61SSimon Glass 	u32 sig;
33f2105c61SSimon Glass 	u32 ssts;
34f2105c61SSimon Glass 	u32 sctl;
35f2105c61SSimon Glass 	u32 serr;
36f2105c61SSimon Glass 	u32 sact;
37f2105c61SSimon Glass 	u32 ci;
38f2105c61SSimon Glass 	u32 sntf;
39f2105c61SSimon Glass 	u32 res2[1];
40f2105c61SSimon Glass 	u32 dmacr;
41f2105c61SSimon Glass 	u32 res3[1];
42f2105c61SSimon Glass 	u32 phycr;
43f2105c61SSimon Glass 	u32 physr;
44f2105c61SSimon Glass };
45f2105c61SSimon Glass 
46f2105c61SSimon Glass struct sata_host_regs {
47f2105c61SSimon Glass 	u32 cap;
48f2105c61SSimon Glass 	u32 ghc;
49f2105c61SSimon Glass 	u32 is;
50f2105c61SSimon Glass 	u32 pi;
51f2105c61SSimon Glass 	u32 vs;
52f2105c61SSimon Glass 	u32 ccc_ctl;
53f2105c61SSimon Glass 	u32 ccc_ports;
54f2105c61SSimon Glass 	u32 res1[2];
55f2105c61SSimon Glass 	u32 cap2;
56f2105c61SSimon Glass 	u32 res2[30];
57f2105c61SSimon Glass 	u32 bistafr;
58f2105c61SSimon Glass 	u32 bistcr;
59f2105c61SSimon Glass 	u32 bistfctr;
60f2105c61SSimon Glass 	u32 bistsr;
61f2105c61SSimon Glass 	u32 bistdecr;
62f2105c61SSimon Glass 	u32 res3[2];
63f2105c61SSimon Glass 	u32 oobr;
64f2105c61SSimon Glass 	u32 res4[8];
65f2105c61SSimon Glass 	u32 timer1ms;
66f2105c61SSimon Glass 	u32 res5[1];
67f2105c61SSimon Glass 	u32 gparam1r;
68f2105c61SSimon Glass 	u32 gparam2r;
69f2105c61SSimon Glass 	u32 pparamr;
70f2105c61SSimon Glass 	u32 testr;
71f2105c61SSimon Glass 	u32 versionr;
72f2105c61SSimon Glass 	u32 idr;
73f2105c61SSimon Glass };
74f2105c61SSimon Glass 
75f2105c61SSimon Glass #define MAX_DATA_BYTES_PER_SG  (4 * 1024 * 1024)
76f2105c61SSimon Glass #define MAX_BYTES_PER_TRANS (AHCI_MAX_SG * MAX_DATA_BYTES_PER_SG)
77f2105c61SSimon Glass 
78f2105c61SSimon Glass #define writel_with_flush(a, b)	do { writel(a, b); readl(b); } while (0)
79f2105c61SSimon Glass 
80f2105c61SSimon Glass static int is_ready;
81f2105c61SSimon Glass 
82f2105c61SSimon Glass static inline void __iomem *ahci_port_base(void __iomem *base, u32 port)
83f2105c61SSimon Glass {
84f2105c61SSimon Glass 	return base + 0x100 + (port * 0x80);
85f2105c61SSimon Glass }
86f2105c61SSimon Glass 
87f2105c61SSimon Glass static int waiting_for_cmd_completed(u8 *offset,
88f2105c61SSimon Glass 					int timeout_msec,
89f2105c61SSimon Glass 					u32 sign)
90f2105c61SSimon Glass {
91f2105c61SSimon Glass 	int i;
92f2105c61SSimon Glass 	u32 status;
93f2105c61SSimon Glass 
94f2105c61SSimon Glass 	for (i = 0;
95f2105c61SSimon Glass 		((status = readl(offset)) & sign) && i < timeout_msec;
96f2105c61SSimon Glass 		++i)
97f2105c61SSimon Glass 		mdelay(1);
98f2105c61SSimon Glass 
99f2105c61SSimon Glass 	return (i < timeout_msec) ? 0 : -1;
100f2105c61SSimon Glass }
101f2105c61SSimon Glass 
10209bb951bSSimon Glass static int ahci_setup_oobr(struct ahci_uc_priv *uc_priv, int clk)
103f2105c61SSimon Glass {
1044b640dbcSSimon Glass 	struct sata_host_regs *host_mmio = uc_priv->mmio_base;
105f2105c61SSimon Glass 
1063e59c30fSSimon Glass 	writel(SATA_HOST_OOBR_WE, &host_mmio->oobr);
1073e59c30fSSimon Glass 	writel(0x02060b14, &host_mmio->oobr);
108f2105c61SSimon Glass 
109f2105c61SSimon Glass 	return 0;
110f2105c61SSimon Glass }
111f2105c61SSimon Glass 
11209bb951bSSimon Glass static int ahci_host_init(struct ahci_uc_priv *uc_priv)
113f2105c61SSimon Glass {
114f2105c61SSimon Glass 	u32 tmp, cap_save, num_ports;
115f2105c61SSimon Glass 	int i, j, timeout = 1000;
116f2105c61SSimon Glass 	struct sata_port_regs *port_mmio = NULL;
1174b640dbcSSimon Glass 	struct sata_host_regs *host_mmio = uc_priv->mmio_base;
118f2105c61SSimon Glass 	int clk = mxc_get_clock(MXC_SATA_CLK);
119f2105c61SSimon Glass 
1203e59c30fSSimon Glass 	cap_save = readl(&host_mmio->cap);
121f2105c61SSimon Glass 	cap_save |= SATA_HOST_CAP_SSS;
122f2105c61SSimon Glass 
123f2105c61SSimon Glass 	/* global controller reset */
1243e59c30fSSimon Glass 	tmp = readl(&host_mmio->ghc);
125f2105c61SSimon Glass 	if ((tmp & SATA_HOST_GHC_HR) == 0)
1263e59c30fSSimon Glass 		writel_with_flush(tmp | SATA_HOST_GHC_HR, &host_mmio->ghc);
127f2105c61SSimon Glass 
1283e59c30fSSimon Glass 	while ((readl(&host_mmio->ghc) & SATA_HOST_GHC_HR) && --timeout)
129f2105c61SSimon Glass 		;
130f2105c61SSimon Glass 
131f2105c61SSimon Glass 	if (timeout <= 0) {
132f2105c61SSimon Glass 		debug("controller reset failed (0x%x)\n", tmp);
133f2105c61SSimon Glass 		return -1;
134f2105c61SSimon Glass 	}
135f2105c61SSimon Glass 
136f2105c61SSimon Glass 	/* Set timer 1ms */
1373e59c30fSSimon Glass 	writel(clk / 1000, &host_mmio->timer1ms);
138f2105c61SSimon Glass 
13909bb951bSSimon Glass 	ahci_setup_oobr(uc_priv, 0);
140f2105c61SSimon Glass 
1413e59c30fSSimon Glass 	writel_with_flush(SATA_HOST_GHC_AE, &host_mmio->ghc);
1423e59c30fSSimon Glass 	writel(cap_save, &host_mmio->cap);
143f2105c61SSimon Glass 	num_ports = (cap_save & SATA_HOST_CAP_NP_MASK) + 1;
1443e59c30fSSimon Glass 	writel_with_flush((1 << num_ports) - 1, &host_mmio->pi);
145f2105c61SSimon Glass 
146f2105c61SSimon Glass 	/*
147f2105c61SSimon Glass 	 * Determine which Ports are implemented by the DWC_ahsata,
148f2105c61SSimon Glass 	 * by reading the PI register. This bit map value aids the
149f2105c61SSimon Glass 	 * software to determine how many Ports are available and
150f2105c61SSimon Glass 	 * which Port registers need to be initialized.
151f2105c61SSimon Glass 	 */
1523e59c30fSSimon Glass 	uc_priv->cap = readl(&host_mmio->cap);
1533e59c30fSSimon Glass 	uc_priv->port_map = readl(&host_mmio->pi);
154f2105c61SSimon Glass 
155f2105c61SSimon Glass 	/* Determine how many command slots the HBA supports */
15609bb951bSSimon Glass 	uc_priv->n_ports = (uc_priv->cap & SATA_HOST_CAP_NP_MASK) + 1;
157f2105c61SSimon Glass 
158f2105c61SSimon Glass 	debug("cap 0x%x  port_map 0x%x  n_ports %d\n",
15909bb951bSSimon Glass 		uc_priv->cap, uc_priv->port_map, uc_priv->n_ports);
160f2105c61SSimon Glass 
16109bb951bSSimon Glass 	for (i = 0; i < uc_priv->n_ports; i++) {
16209bb951bSSimon Glass 		uc_priv->port[i].port_mmio = ahci_port_base(host_mmio, i);
1634b640dbcSSimon Glass 		port_mmio = uc_priv->port[i].port_mmio;
164f2105c61SSimon Glass 
165f2105c61SSimon Glass 		/* Ensure that the DWC_ahsata is in idle state */
1663e59c30fSSimon Glass 		tmp = readl(&port_mmio->cmd);
167f2105c61SSimon Glass 
168f2105c61SSimon Glass 		/*
169f2105c61SSimon Glass 		 * When P#CMD.ST, P#CMD.CR, P#CMD.FRE and P#CMD.FR
170f2105c61SSimon Glass 		 * are all cleared, the Port is in an idle state.
171f2105c61SSimon Glass 		 */
172f2105c61SSimon Glass 		if (tmp & (SATA_PORT_CMD_CR | SATA_PORT_CMD_FR |
173f2105c61SSimon Glass 			SATA_PORT_CMD_FRE | SATA_PORT_CMD_ST)) {
174f2105c61SSimon Glass 
175f2105c61SSimon Glass 			/*
176f2105c61SSimon Glass 			 * System software places a Port into the idle state by
177f2105c61SSimon Glass 			 * clearing P#CMD.ST and waiting for P#CMD.CR to return
178f2105c61SSimon Glass 			 * 0 when read.
179f2105c61SSimon Glass 			 */
180f2105c61SSimon Glass 			tmp &= ~SATA_PORT_CMD_ST;
1813e59c30fSSimon Glass 			writel_with_flush(tmp, &port_mmio->cmd);
182f2105c61SSimon Glass 
183f2105c61SSimon Glass 			/*
184f2105c61SSimon Glass 			 * spec says 500 msecs for each bit, so
185f2105c61SSimon Glass 			 * this is slightly incorrect.
186f2105c61SSimon Glass 			 */
187f2105c61SSimon Glass 			mdelay(500);
188f2105c61SSimon Glass 
189f2105c61SSimon Glass 			timeout = 1000;
1903e59c30fSSimon Glass 			while ((readl(&port_mmio->cmd) & SATA_PORT_CMD_CR)
191f2105c61SSimon Glass 				&& --timeout)
192f2105c61SSimon Glass 				;
193f2105c61SSimon Glass 
194f2105c61SSimon Glass 			if (timeout <= 0) {
195f2105c61SSimon Glass 				debug("port reset failed (0x%x)\n", tmp);
196f2105c61SSimon Glass 				return -1;
197f2105c61SSimon Glass 			}
198f2105c61SSimon Glass 		}
199f2105c61SSimon Glass 
200f2105c61SSimon Glass 		/* Spin-up device */
2013e59c30fSSimon Glass 		tmp = readl(&port_mmio->cmd);
2023e59c30fSSimon Glass 		writel((tmp | SATA_PORT_CMD_SUD), &port_mmio->cmd);
203f2105c61SSimon Glass 
204f2105c61SSimon Glass 		/* Wait for spin-up to finish */
205f2105c61SSimon Glass 		timeout = 1000;
2063e59c30fSSimon Glass 		while (!(readl(&port_mmio->cmd) | SATA_PORT_CMD_SUD)
207f2105c61SSimon Glass 			&& --timeout)
208f2105c61SSimon Glass 			;
209f2105c61SSimon Glass 		if (timeout <= 0) {
210f2105c61SSimon Glass 			debug("Spin-Up can't finish!\n");
211f2105c61SSimon Glass 			return -1;
212f2105c61SSimon Glass 		}
213f2105c61SSimon Glass 
214f2105c61SSimon Glass 		for (j = 0; j < 100; ++j) {
215f2105c61SSimon Glass 			mdelay(10);
2163e59c30fSSimon Glass 			tmp = readl(&port_mmio->ssts);
217f2105c61SSimon Glass 			if (((tmp & SATA_PORT_SSTS_DET_MASK) == 0x3) ||
218f2105c61SSimon Glass 				((tmp & SATA_PORT_SSTS_DET_MASK) == 0x1))
219f2105c61SSimon Glass 				break;
220f2105c61SSimon Glass 		}
221f2105c61SSimon Glass 
222f2105c61SSimon Glass 		/* Wait for COMINIT bit 26 (DIAG_X) in SERR */
223f2105c61SSimon Glass 		timeout = 1000;
2243e59c30fSSimon Glass 		while (!(readl(&port_mmio->serr) | SATA_PORT_SERR_DIAG_X)
225f2105c61SSimon Glass 			&& --timeout)
226f2105c61SSimon Glass 			;
227f2105c61SSimon Glass 		if (timeout <= 0) {
228f2105c61SSimon Glass 			debug("Can't find DIAG_X set!\n");
229f2105c61SSimon Glass 			return -1;
230f2105c61SSimon Glass 		}
231f2105c61SSimon Glass 
232f2105c61SSimon Glass 		/*
233f2105c61SSimon Glass 		 * For each implemented Port, clear the P#SERR
234f2105c61SSimon Glass 		 * register, by writing ones to each implemented\
235f2105c61SSimon Glass 		 * bit location.
236f2105c61SSimon Glass 		 */
2373e59c30fSSimon Glass 		tmp = readl(&port_mmio->serr);
238f2105c61SSimon Glass 		debug("P#SERR 0x%x\n",
239f2105c61SSimon Glass 				tmp);
2403e59c30fSSimon Glass 		writel(tmp, &port_mmio->serr);
241f2105c61SSimon Glass 
242f2105c61SSimon Glass 		/* Ack any pending irq events for this port */
2433e59c30fSSimon Glass 		tmp = readl(&host_mmio->is);
244f2105c61SSimon Glass 		debug("IS 0x%x\n", tmp);
245f2105c61SSimon Glass 		if (tmp)
2463e59c30fSSimon Glass 			writel(tmp, &host_mmio->is);
247f2105c61SSimon Glass 
2483e59c30fSSimon Glass 		writel(1 << i, &host_mmio->is);
249f2105c61SSimon Glass 
250f2105c61SSimon Glass 		/* set irq mask (enables interrupts) */
2513e59c30fSSimon Glass 		writel(DEF_PORT_IRQ, &port_mmio->ie);
252f2105c61SSimon Glass 
253f2105c61SSimon Glass 		/* register linkup ports */
2543e59c30fSSimon Glass 		tmp = readl(&port_mmio->ssts);
255f2105c61SSimon Glass 		debug("Port %d status: 0x%x\n", i, tmp);
256f2105c61SSimon Glass 		if ((tmp & SATA_PORT_SSTS_DET_MASK) == 0x03)
25709bb951bSSimon Glass 			uc_priv->link_port_map |= (0x01 << i);
258f2105c61SSimon Glass 	}
259f2105c61SSimon Glass 
2603e59c30fSSimon Glass 	tmp = readl(&host_mmio->ghc);
261f2105c61SSimon Glass 	debug("GHC 0x%x\n", tmp);
2623e59c30fSSimon Glass 	writel(tmp | SATA_HOST_GHC_IE, &host_mmio->ghc);
2633e59c30fSSimon Glass 	tmp = readl(&host_mmio->ghc);
264f2105c61SSimon Glass 	debug("GHC 0x%x\n", tmp);
265f2105c61SSimon Glass 
266f2105c61SSimon Glass 	return 0;
267f2105c61SSimon Glass }
268f2105c61SSimon Glass 
26909bb951bSSimon Glass static void ahci_print_info(struct ahci_uc_priv *uc_priv)
270f2105c61SSimon Glass {
2714b640dbcSSimon Glass 	struct sata_host_regs *host_mmio = uc_priv->mmio_base;
272f2105c61SSimon Glass 	u32 vers, cap, impl, speed;
273f2105c61SSimon Glass 	const char *speed_s;
274f2105c61SSimon Glass 	const char *scc_s;
275f2105c61SSimon Glass 
2763e59c30fSSimon Glass 	vers = readl(&host_mmio->vs);
27709bb951bSSimon Glass 	cap = uc_priv->cap;
27809bb951bSSimon Glass 	impl = uc_priv->port_map;
279f2105c61SSimon Glass 
280f2105c61SSimon Glass 	speed = (cap & SATA_HOST_CAP_ISS_MASK)
281f2105c61SSimon Glass 		>> SATA_HOST_CAP_ISS_OFFSET;
282f2105c61SSimon Glass 	if (speed == 1)
283f2105c61SSimon Glass 		speed_s = "1.5";
284f2105c61SSimon Glass 	else if (speed == 2)
285f2105c61SSimon Glass 		speed_s = "3";
286f2105c61SSimon Glass 	else
287f2105c61SSimon Glass 		speed_s = "?";
288f2105c61SSimon Glass 
289f2105c61SSimon Glass 	scc_s = "SATA";
290f2105c61SSimon Glass 
291f2105c61SSimon Glass 	printf("AHCI %02x%02x.%02x%02x "
292f2105c61SSimon Glass 		"%u slots %u ports %s Gbps 0x%x impl %s mode\n",
293f2105c61SSimon Glass 		(vers >> 24) & 0xff,
294f2105c61SSimon Glass 		(vers >> 16) & 0xff,
295f2105c61SSimon Glass 		(vers >> 8) & 0xff,
296f2105c61SSimon Glass 		vers & 0xff,
297f2105c61SSimon Glass 		((cap >> 8) & 0x1f) + 1,
298f2105c61SSimon Glass 		(cap & 0x1f) + 1,
299f2105c61SSimon Glass 		speed_s,
300f2105c61SSimon Glass 		impl,
301f2105c61SSimon Glass 		scc_s);
302f2105c61SSimon Glass 
303f2105c61SSimon Glass 	printf("flags: "
304f2105c61SSimon Glass 		"%s%s%s%s%s%s"
305f2105c61SSimon Glass 		"%s%s%s%s%s%s%s\n",
306f2105c61SSimon Glass 		cap & (1 << 31) ? "64bit " : "",
307f2105c61SSimon Glass 		cap & (1 << 30) ? "ncq " : "",
308f2105c61SSimon Glass 		cap & (1 << 28) ? "ilck " : "",
309f2105c61SSimon Glass 		cap & (1 << 27) ? "stag " : "",
310f2105c61SSimon Glass 		cap & (1 << 26) ? "pm " : "",
311f2105c61SSimon Glass 		cap & (1 << 25) ? "led " : "",
312f2105c61SSimon Glass 		cap & (1 << 24) ? "clo " : "",
313f2105c61SSimon Glass 		cap & (1 << 19) ? "nz " : "",
314f2105c61SSimon Glass 		cap & (1 << 18) ? "only " : "",
315f2105c61SSimon Glass 		cap & (1 << 17) ? "pmp " : "",
316f2105c61SSimon Glass 		cap & (1 << 15) ? "pio " : "",
317f2105c61SSimon Glass 		cap & (1 << 14) ? "slum " : "",
318f2105c61SSimon Glass 		cap & (1 << 13) ? "part " : "");
319f2105c61SSimon Glass }
320f2105c61SSimon Glass 
321f2105c61SSimon Glass static int ahci_init_one(int pdev)
322f2105c61SSimon Glass {
323f2105c61SSimon Glass 	int rc;
32409bb951bSSimon Glass 	struct ahci_uc_priv *uc_priv = NULL;
325f2105c61SSimon Glass 
32609bb951bSSimon Glass 	uc_priv = malloc(sizeof(struct ahci_uc_priv));
32709bb951bSSimon Glass 	memset(uc_priv, 0, sizeof(struct ahci_uc_priv));
32809bb951bSSimon Glass 	uc_priv->dev = pdev;
329f2105c61SSimon Glass 
33009bb951bSSimon Glass 	uc_priv->host_flags = ATA_FLAG_SATA
331f2105c61SSimon Glass 				| ATA_FLAG_NO_LEGACY
332f2105c61SSimon Glass 				| ATA_FLAG_MMIO
333f2105c61SSimon Glass 				| ATA_FLAG_PIO_DMA
334f2105c61SSimon Glass 				| ATA_FLAG_NO_ATAPI;
335f2105c61SSimon Glass 
33609bb951bSSimon Glass 	uc_priv->mmio_base = (void __iomem *)CONFIG_DWC_AHSATA_BASE_ADDR;
337f2105c61SSimon Glass 
338f2105c61SSimon Glass 	/* initialize adapter */
33909bb951bSSimon Glass 	rc = ahci_host_init(uc_priv);
340f2105c61SSimon Glass 	if (rc)
341f2105c61SSimon Glass 		goto err_out;
342f2105c61SSimon Glass 
34309bb951bSSimon Glass 	ahci_print_info(uc_priv);
344f2105c61SSimon Glass 
34509bb951bSSimon Glass 	/* Save the uc_private struct to block device struct */
3464b640dbcSSimon Glass 	sata_dev_desc[pdev].priv = uc_priv;
347f2105c61SSimon Glass 
348f2105c61SSimon Glass 	return 0;
349f2105c61SSimon Glass 
350f2105c61SSimon Glass err_out:
351f2105c61SSimon Glass 	return rc;
352f2105c61SSimon Glass }
353f2105c61SSimon Glass 
35409bb951bSSimon Glass static int ahci_fill_sg(struct ahci_uc_priv *uc_priv, u8 port,
35509bb951bSSimon Glass 			unsigned char *buf, int buf_len)
356f2105c61SSimon Glass {
3573e59c30fSSimon Glass 	struct ahci_ioports *pp = &uc_priv->port[port];
358f2105c61SSimon Glass 	struct ahci_sg *ahci_sg = pp->cmd_tbl_sg;
359f2105c61SSimon Glass 	u32 sg_count, max_bytes;
360f2105c61SSimon Glass 	int i;
361f2105c61SSimon Glass 
362f2105c61SSimon Glass 	max_bytes = MAX_DATA_BYTES_PER_SG;
363f2105c61SSimon Glass 	sg_count = ((buf_len - 1) / max_bytes) + 1;
364f2105c61SSimon Glass 	if (sg_count > AHCI_MAX_SG) {
365f2105c61SSimon Glass 		printf("Error:Too much sg!\n");
366f2105c61SSimon Glass 		return -1;
367f2105c61SSimon Glass 	}
368f2105c61SSimon Glass 
369f2105c61SSimon Glass 	for (i = 0; i < sg_count; i++) {
370f2105c61SSimon Glass 		ahci_sg->addr =
371f2105c61SSimon Glass 			cpu_to_le32((u32)buf + i * max_bytes);
372f2105c61SSimon Glass 		ahci_sg->addr_hi = 0;
373f2105c61SSimon Glass 		ahci_sg->flags_size = cpu_to_le32(0x3fffff &
374f2105c61SSimon Glass 					(buf_len < max_bytes
375f2105c61SSimon Glass 					? (buf_len - 1)
376f2105c61SSimon Glass 					: (max_bytes - 1)));
377f2105c61SSimon Glass 		ahci_sg++;
378f2105c61SSimon Glass 		buf_len -= max_bytes;
379f2105c61SSimon Glass 	}
380f2105c61SSimon Glass 
381f2105c61SSimon Glass 	return sg_count;
382f2105c61SSimon Glass }
383f2105c61SSimon Glass 
384f2105c61SSimon Glass static void ahci_fill_cmd_slot(struct ahci_ioports *pp, u32 cmd_slot, u32 opts)
385f2105c61SSimon Glass {
386f2105c61SSimon Glass 	struct ahci_cmd_hdr *cmd_hdr = (struct ahci_cmd_hdr *)(pp->cmd_slot +
387f2105c61SSimon Glass 					AHCI_CMD_SLOT_SZ * cmd_slot);
388f2105c61SSimon Glass 
389f2105c61SSimon Glass 	memset(cmd_hdr, 0, AHCI_CMD_SLOT_SZ);
390f2105c61SSimon Glass 	cmd_hdr->opts = cpu_to_le32(opts);
391f2105c61SSimon Glass 	cmd_hdr->status = 0;
392f2105c61SSimon Glass 	pp->cmd_slot->tbl_addr = cpu_to_le32((u32)pp->cmd_tbl & 0xffffffff);
393f2105c61SSimon Glass #ifdef CONFIG_PHYS_64BIT
394f2105c61SSimon Glass 	pp->cmd_slot->tbl_addr_hi =
395f2105c61SSimon Glass 	    cpu_to_le32((u32)(((pp->cmd_tbl) >> 16) >> 16));
396f2105c61SSimon Glass #endif
397f2105c61SSimon Glass }
398f2105c61SSimon Glass 
399f2105c61SSimon Glass #define AHCI_GET_CMD_SLOT(c) ((c) ? ffs(c) : 0)
400f2105c61SSimon Glass 
40109bb951bSSimon Glass static int ahci_exec_ata_cmd(struct ahci_uc_priv *uc_priv, u8 port,
40209bb951bSSimon Glass 			     struct sata_fis_h2d *cfis, u8 *buf, u32 buf_len,
40309bb951bSSimon Glass 			     s32 is_write)
404f2105c61SSimon Glass {
4053e59c30fSSimon Glass 	struct ahci_ioports *pp = &uc_priv->port[port];
4064b640dbcSSimon Glass 	struct sata_port_regs *port_mmio = pp->port_mmio;
407f2105c61SSimon Glass 	u32 opts;
408f2105c61SSimon Glass 	int sg_count = 0, cmd_slot = 0;
409f2105c61SSimon Glass 
4103e59c30fSSimon Glass 	cmd_slot = AHCI_GET_CMD_SLOT(readl(&port_mmio->ci));
411f2105c61SSimon Glass 	if (32 == cmd_slot) {
412f2105c61SSimon Glass 		printf("Can't find empty command slot!\n");
413f2105c61SSimon Glass 		return 0;
414f2105c61SSimon Glass 	}
415f2105c61SSimon Glass 
416f2105c61SSimon Glass 	/* Check xfer length */
417f2105c61SSimon Glass 	if (buf_len > MAX_BYTES_PER_TRANS) {
418f2105c61SSimon Glass 		printf("Max transfer length is %dB\n\r",
419f2105c61SSimon Glass 			MAX_BYTES_PER_TRANS);
420f2105c61SSimon Glass 		return 0;
421f2105c61SSimon Glass 	}
422f2105c61SSimon Glass 
423f2105c61SSimon Glass 	memcpy((u8 *)(pp->cmd_tbl), cfis, sizeof(struct sata_fis_h2d));
424f2105c61SSimon Glass 	if (buf && buf_len)
42509bb951bSSimon Glass 		sg_count = ahci_fill_sg(uc_priv, port, buf, buf_len);
426f2105c61SSimon Glass 	opts = (sizeof(struct sata_fis_h2d) >> 2) | (sg_count << 16);
427f2105c61SSimon Glass 	if (is_write) {
428f2105c61SSimon Glass 		opts |= 0x40;
429f2105c61SSimon Glass 		flush_cache((ulong)buf, buf_len);
430f2105c61SSimon Glass 	}
431f2105c61SSimon Glass 	ahci_fill_cmd_slot(pp, cmd_slot, opts);
432f2105c61SSimon Glass 
433f2105c61SSimon Glass 	flush_cache((int)(pp->cmd_slot), AHCI_PORT_PRIV_DMA_SZ);
4343e59c30fSSimon Glass 	writel_with_flush(1 << cmd_slot, &port_mmio->ci);
435f2105c61SSimon Glass 
4363e59c30fSSimon Glass 	if (waiting_for_cmd_completed((u8 *)&port_mmio->ci, 10000,
4373e59c30fSSimon Glass 				      0x1 << cmd_slot)) {
438f2105c61SSimon Glass 		printf("timeout exit!\n");
439f2105c61SSimon Glass 		return -1;
440f2105c61SSimon Glass 	}
441f2105c61SSimon Glass 	invalidate_dcache_range((int)(pp->cmd_slot),
442f2105c61SSimon Glass 				(int)(pp->cmd_slot)+AHCI_PORT_PRIV_DMA_SZ);
443f2105c61SSimon Glass 	debug("ahci_exec_ata_cmd: %d byte transferred.\n",
444f2105c61SSimon Glass 	      pp->cmd_slot->status);
445f2105c61SSimon Glass 	if (!is_write)
446f2105c61SSimon Glass 		invalidate_dcache_range((ulong)buf, (ulong)buf+buf_len);
447f2105c61SSimon Glass 
448f2105c61SSimon Glass 	return buf_len;
449f2105c61SSimon Glass }
450f2105c61SSimon Glass 
45147c0f369SSimon Glass static void ahci_set_feature(struct ahci_uc_priv *uc_priv, u8 port)
452f2105c61SSimon Glass {
453f2105c61SSimon Glass 	struct sata_fis_h2d h2d __aligned(ARCH_DMA_MINALIGN);
454f2105c61SSimon Glass 	struct sata_fis_h2d *cfis = &h2d;
455f2105c61SSimon Glass 
456f2105c61SSimon Glass 	memset(cfis, 0, sizeof(struct sata_fis_h2d));
457f2105c61SSimon Glass 	cfis->fis_type = SATA_FIS_TYPE_REGISTER_H2D;
458f2105c61SSimon Glass 	cfis->pm_port_c = 1 << 7;
459f2105c61SSimon Glass 	cfis->command = ATA_CMD_SET_FEATURES;
460f2105c61SSimon Glass 	cfis->features = SETFEATURES_XFER;
46109bb951bSSimon Glass 	cfis->sector_count = ffs(uc_priv->udma_mask + 1) + 0x3e;
462f2105c61SSimon Glass 
46309bb951bSSimon Glass 	ahci_exec_ata_cmd(uc_priv, port, cfis, NULL, 0, READ_CMD);
464f2105c61SSimon Glass }
465f2105c61SSimon Glass 
46609bb951bSSimon Glass static int ahci_port_start(struct ahci_uc_priv *uc_priv, u8 port)
467f2105c61SSimon Glass {
4683e59c30fSSimon Glass 	struct ahci_ioports *pp = &uc_priv->port[port];
4694b640dbcSSimon Glass 	struct sata_port_regs *port_mmio = pp->port_mmio;
470f2105c61SSimon Glass 	u32 port_status;
471f2105c61SSimon Glass 	u32 mem;
472f2105c61SSimon Glass 	int timeout = 10000000;
473f2105c61SSimon Glass 
474f2105c61SSimon Glass 	debug("Enter start port: %d\n", port);
4753e59c30fSSimon Glass 	port_status = readl(&port_mmio->ssts);
476f2105c61SSimon Glass 	debug("Port %d status: %x\n", port, port_status);
477f2105c61SSimon Glass 	if ((port_status & 0xf) != 0x03) {
478f2105c61SSimon Glass 		printf("No Link on this port!\n");
479f2105c61SSimon Glass 		return -1;
480f2105c61SSimon Glass 	}
481f2105c61SSimon Glass 
482f2105c61SSimon Glass 	mem = (u32)malloc(AHCI_PORT_PRIV_DMA_SZ + 1024);
483f2105c61SSimon Glass 	if (!mem) {
484f2105c61SSimon Glass 		free(pp);
485f2105c61SSimon Glass 		printf("No mem for table!\n");
486f2105c61SSimon Glass 		return -ENOMEM;
487f2105c61SSimon Glass 	}
488f2105c61SSimon Glass 
489f2105c61SSimon Glass 	mem = (mem + 0x400) & (~0x3ff);	/* Aligned to 1024-bytes */
490f2105c61SSimon Glass 	memset((u8 *)mem, 0, AHCI_PORT_PRIV_DMA_SZ);
491f2105c61SSimon Glass 
492f2105c61SSimon Glass 	/*
493f2105c61SSimon Glass 	 * First item in chunk of DMA memory: 32-slot command table,
494f2105c61SSimon Glass 	 * 32 bytes each in size
495f2105c61SSimon Glass 	 */
496f2105c61SSimon Glass 	pp->cmd_slot = (struct ahci_cmd_hdr *)mem;
497f2105c61SSimon Glass 	debug("cmd_slot = 0x%x\n", (unsigned int) pp->cmd_slot);
498f2105c61SSimon Glass 	mem += (AHCI_CMD_SLOT_SZ * DWC_AHSATA_MAX_CMD_SLOTS);
499f2105c61SSimon Glass 
500f2105c61SSimon Glass 	/*
501f2105c61SSimon Glass 	 * Second item: Received-FIS area, 256-Byte aligned
502f2105c61SSimon Glass 	 */
503f2105c61SSimon Glass 	pp->rx_fis = mem;
504f2105c61SSimon Glass 	mem += AHCI_RX_FIS_SZ;
505f2105c61SSimon Glass 
506f2105c61SSimon Glass 	/*
507f2105c61SSimon Glass 	 * Third item: data area for storing a single command
508f2105c61SSimon Glass 	 * and its scatter-gather table
509f2105c61SSimon Glass 	 */
510f2105c61SSimon Glass 	pp->cmd_tbl = mem;
511f2105c61SSimon Glass 	debug("cmd_tbl_dma = 0x%lx\n", pp->cmd_tbl);
512f2105c61SSimon Glass 
513f2105c61SSimon Glass 	mem += AHCI_CMD_TBL_HDR;
514f2105c61SSimon Glass 
5153e59c30fSSimon Glass 	writel_with_flush(0x00004444, &port_mmio->dmacr);
516f2105c61SSimon Glass 	pp->cmd_tbl_sg = (struct ahci_sg *)mem;
5173e59c30fSSimon Glass 	writel_with_flush((u32)pp->cmd_slot, &port_mmio->clb);
5183e59c30fSSimon Glass 	writel_with_flush(pp->rx_fis, &port_mmio->fb);
519f2105c61SSimon Glass 
520f2105c61SSimon Glass 	/* Enable FRE */
5213e59c30fSSimon Glass 	writel_with_flush((SATA_PORT_CMD_FRE | readl(&port_mmio->cmd)),
5223e59c30fSSimon Glass 			  &port_mmio->cmd);
523f2105c61SSimon Glass 
524f2105c61SSimon Glass 	/* Wait device ready */
5253e59c30fSSimon Glass 	while ((readl(&port_mmio->tfd) & (SATA_PORT_TFD_STS_ERR |
526f2105c61SSimon Glass 		SATA_PORT_TFD_STS_DRQ | SATA_PORT_TFD_STS_BSY))
527f2105c61SSimon Glass 		&& --timeout)
528f2105c61SSimon Glass 		;
529f2105c61SSimon Glass 	if (timeout <= 0) {
530f2105c61SSimon Glass 		debug("Device not ready for BSY, DRQ and"
531f2105c61SSimon Glass 			"ERR in TFD!\n");
532f2105c61SSimon Glass 		return -1;
533f2105c61SSimon Glass 	}
534f2105c61SSimon Glass 
535f2105c61SSimon Glass 	writel_with_flush(PORT_CMD_ICC_ACTIVE | PORT_CMD_FIS_RX |
536f2105c61SSimon Glass 			  PORT_CMD_POWER_ON | PORT_CMD_SPIN_UP |
5373e59c30fSSimon Glass 			  PORT_CMD_START, &port_mmio->cmd);
538f2105c61SSimon Glass 
539f2105c61SSimon Glass 	debug("Exit start port %d\n", port);
540f2105c61SSimon Glass 
541f2105c61SSimon Glass 	return 0;
542f2105c61SSimon Glass }
543f2105c61SSimon Glass 
54447c0f369SSimon Glass static void dwc_ahsata_print_info(struct blk_desc *pdev)
545f2105c61SSimon Glass {
546f2105c61SSimon Glass 	printf("SATA Device Info:\n\r");
547f2105c61SSimon Glass #ifdef CONFIG_SYS_64BIT_LBA
548f2105c61SSimon Glass 	printf("S/N: %s\n\rProduct model number: %s\n\r"
549f2105c61SSimon Glass 		"Firmware version: %s\n\rCapacity: %lld sectors\n\r",
550f2105c61SSimon Glass 		pdev->product, pdev->vendor, pdev->revision, pdev->lba);
551f2105c61SSimon Glass #else
552f2105c61SSimon Glass 	printf("S/N: %s\n\rProduct model number: %s\n\r"
553f2105c61SSimon Glass 		"Firmware version: %s\n\rCapacity: %ld sectors\n\r",
554f2105c61SSimon Glass 		pdev->product, pdev->vendor, pdev->revision, pdev->lba);
555f2105c61SSimon Glass #endif
556f2105c61SSimon Glass }
557f2105c61SSimon Glass 
55847c0f369SSimon Glass static void dwc_ahsata_identify(struct ahci_uc_priv *uc_priv, u16 *id)
559f2105c61SSimon Glass {
560f2105c61SSimon Glass 	struct sata_fis_h2d h2d __aligned(ARCH_DMA_MINALIGN);
561f2105c61SSimon Glass 	struct sata_fis_h2d *cfis = &h2d;
56209bb951bSSimon Glass 	u8 port = uc_priv->hard_port_no;
563f2105c61SSimon Glass 
564f2105c61SSimon Glass 	memset(cfis, 0, sizeof(struct sata_fis_h2d));
565f2105c61SSimon Glass 
566f2105c61SSimon Glass 	cfis->fis_type = SATA_FIS_TYPE_REGISTER_H2D;
567f2105c61SSimon Glass 	cfis->pm_port_c = 0x80; /* is command */
568f2105c61SSimon Glass 	cfis->command = ATA_CMD_ID_ATA;
569f2105c61SSimon Glass 
57009bb951bSSimon Glass 	ahci_exec_ata_cmd(uc_priv, port, cfis, (u8 *)id, ATA_ID_WORDS * 2,
57109bb951bSSimon Glass 			  READ_CMD);
572f2105c61SSimon Glass 	ata_swap_buf_le16(id, ATA_ID_WORDS);
573f2105c61SSimon Glass }
574f2105c61SSimon Glass 
57547c0f369SSimon Glass static void dwc_ahsata_xfer_mode(struct ahci_uc_priv *uc_priv, u16 *id)
576f2105c61SSimon Glass {
57709bb951bSSimon Glass 	uc_priv->pio_mask = id[ATA_ID_PIO_MODES];
57809bb951bSSimon Glass 	uc_priv->udma_mask = id[ATA_ID_UDMA_MODES];
57909bb951bSSimon Glass 	debug("pio %04x, udma %04x\n\r", uc_priv->pio_mask, uc_priv->udma_mask);
580f2105c61SSimon Glass }
581f2105c61SSimon Glass 
58247c0f369SSimon Glass static u32 dwc_ahsata_rw_cmd(struct ahci_uc_priv *uc_priv, u32 start,
58347c0f369SSimon Glass 			     u32 blkcnt, u8 *buffer, int is_write)
584f2105c61SSimon Glass {
585f2105c61SSimon Glass 	struct sata_fis_h2d h2d __aligned(ARCH_DMA_MINALIGN);
586f2105c61SSimon Glass 	struct sata_fis_h2d *cfis = &h2d;
58709bb951bSSimon Glass 	u8 port = uc_priv->hard_port_no;
588f2105c61SSimon Glass 	u32 block;
589f2105c61SSimon Glass 
590f2105c61SSimon Glass 	block = start;
591f2105c61SSimon Glass 
592f2105c61SSimon Glass 	memset(cfis, 0, sizeof(struct sata_fis_h2d));
593f2105c61SSimon Glass 
594f2105c61SSimon Glass 	cfis->fis_type = SATA_FIS_TYPE_REGISTER_H2D;
595f2105c61SSimon Glass 	cfis->pm_port_c = 0x80; /* is command */
596f2105c61SSimon Glass 	cfis->command = (is_write) ? ATA_CMD_WRITE : ATA_CMD_READ;
597f2105c61SSimon Glass 	cfis->device = ATA_LBA;
598f2105c61SSimon Glass 
599f2105c61SSimon Glass 	cfis->device |= (block >> 24) & 0xf;
600f2105c61SSimon Glass 	cfis->lba_high = (block >> 16) & 0xff;
601f2105c61SSimon Glass 	cfis->lba_mid = (block >> 8) & 0xff;
602f2105c61SSimon Glass 	cfis->lba_low = block & 0xff;
603f2105c61SSimon Glass 	cfis->sector_count = (u8)(blkcnt & 0xff);
604f2105c61SSimon Glass 
60509bb951bSSimon Glass 	if (ahci_exec_ata_cmd(uc_priv, port, cfis, buffer,
60609bb951bSSimon Glass 			      ATA_SECT_SIZE * blkcnt, is_write) > 0)
607f2105c61SSimon Glass 		return blkcnt;
608f2105c61SSimon Glass 	else
609f2105c61SSimon Glass 		return 0;
610f2105c61SSimon Glass }
611f2105c61SSimon Glass 
61247c0f369SSimon Glass static void dwc_ahsata_flush_cache(struct ahci_uc_priv *uc_priv)
613f2105c61SSimon Glass {
614f2105c61SSimon Glass 	struct sata_fis_h2d h2d __aligned(ARCH_DMA_MINALIGN);
615f2105c61SSimon Glass 	struct sata_fis_h2d *cfis = &h2d;
61609bb951bSSimon Glass 	u8 port = uc_priv->hard_port_no;
617f2105c61SSimon Glass 
618f2105c61SSimon Glass 	memset(cfis, 0, sizeof(struct sata_fis_h2d));
619f2105c61SSimon Glass 
620f2105c61SSimon Glass 	cfis->fis_type = SATA_FIS_TYPE_REGISTER_H2D;
621f2105c61SSimon Glass 	cfis->pm_port_c = 0x80; /* is command */
622f2105c61SSimon Glass 	cfis->command = ATA_CMD_FLUSH;
623f2105c61SSimon Glass 
62409bb951bSSimon Glass 	ahci_exec_ata_cmd(uc_priv, port, cfis, NULL, 0, 0);
625f2105c61SSimon Glass }
626f2105c61SSimon Glass 
62747c0f369SSimon Glass static u32 dwc_ahsata_rw_cmd_ext(struct ahci_uc_priv *uc_priv, u32 start,
62847c0f369SSimon Glass 				 lbaint_t blkcnt, u8 *buffer, int is_write)
629f2105c61SSimon Glass {
630f2105c61SSimon Glass 	struct sata_fis_h2d h2d __aligned(ARCH_DMA_MINALIGN);
631f2105c61SSimon Glass 	struct sata_fis_h2d *cfis = &h2d;
63209bb951bSSimon Glass 	u8 port = uc_priv->hard_port_no;
633f2105c61SSimon Glass 	u64 block;
634f2105c61SSimon Glass 
635f2105c61SSimon Glass 	block = (u64)start;
636f2105c61SSimon Glass 
637f2105c61SSimon Glass 	memset(cfis, 0, sizeof(struct sata_fis_h2d));
638f2105c61SSimon Glass 
639f2105c61SSimon Glass 	cfis->fis_type = SATA_FIS_TYPE_REGISTER_H2D;
640f2105c61SSimon Glass 	cfis->pm_port_c = 0x80; /* is command */
641f2105c61SSimon Glass 
642f2105c61SSimon Glass 	cfis->command = (is_write) ? ATA_CMD_WRITE_EXT
643f2105c61SSimon Glass 				 : ATA_CMD_READ_EXT;
644f2105c61SSimon Glass 
645f2105c61SSimon Glass 	cfis->lba_high_exp = (block >> 40) & 0xff;
646f2105c61SSimon Glass 	cfis->lba_mid_exp = (block >> 32) & 0xff;
647f2105c61SSimon Glass 	cfis->lba_low_exp = (block >> 24) & 0xff;
648f2105c61SSimon Glass 	cfis->lba_high = (block >> 16) & 0xff;
649f2105c61SSimon Glass 	cfis->lba_mid = (block >> 8) & 0xff;
650f2105c61SSimon Glass 	cfis->lba_low = block & 0xff;
651f2105c61SSimon Glass 	cfis->device = ATA_LBA;
652f2105c61SSimon Glass 	cfis->sector_count_exp = (blkcnt >> 8) & 0xff;
653f2105c61SSimon Glass 	cfis->sector_count = blkcnt & 0xff;
654f2105c61SSimon Glass 
65509bb951bSSimon Glass 	if (ahci_exec_ata_cmd(uc_priv, port, cfis, buffer,
656f2105c61SSimon Glass 			      ATA_SECT_SIZE * blkcnt, is_write) > 0)
657f2105c61SSimon Glass 		return blkcnt;
658f2105c61SSimon Glass 	else
659f2105c61SSimon Glass 		return 0;
660f2105c61SSimon Glass }
661f2105c61SSimon Glass 
66247c0f369SSimon Glass static void dwc_ahsata_flush_cache_ext(struct ahci_uc_priv *uc_priv)
663f2105c61SSimon Glass {
664f2105c61SSimon Glass 	struct sata_fis_h2d h2d __aligned(ARCH_DMA_MINALIGN);
665f2105c61SSimon Glass 	struct sata_fis_h2d *cfis = &h2d;
66609bb951bSSimon Glass 	u8 port = uc_priv->hard_port_no;
667f2105c61SSimon Glass 
668f2105c61SSimon Glass 	memset(cfis, 0, sizeof(struct sata_fis_h2d));
669f2105c61SSimon Glass 
670f2105c61SSimon Glass 	cfis->fis_type = SATA_FIS_TYPE_REGISTER_H2D;
671f2105c61SSimon Glass 	cfis->pm_port_c = 0x80; /* is command */
672f2105c61SSimon Glass 	cfis->command = ATA_CMD_FLUSH_EXT;
673f2105c61SSimon Glass 
67409bb951bSSimon Glass 	ahci_exec_ata_cmd(uc_priv, port, cfis, NULL, 0, 0);
675f2105c61SSimon Glass }
676f2105c61SSimon Glass 
67747c0f369SSimon Glass static void dwc_ahsata_init_wcache(struct ahci_uc_priv *uc_priv, u16 *id)
678f2105c61SSimon Glass {
679f2105c61SSimon Glass 	if (ata_id_has_wcache(id) && ata_id_wcache_enabled(id))
68009bb951bSSimon Glass 		uc_priv->flags |= SATA_FLAG_WCACHE;
681f2105c61SSimon Glass 	if (ata_id_has_flush(id))
68209bb951bSSimon Glass 		uc_priv->flags |= SATA_FLAG_FLUSH;
683f2105c61SSimon Glass 	if (ata_id_has_flush_ext(id))
68409bb951bSSimon Glass 		uc_priv->flags |= SATA_FLAG_FLUSH_EXT;
685f2105c61SSimon Glass }
686f2105c61SSimon Glass 
68747c0f369SSimon Glass static u32 ata_low_level_rw_lba48(struct ahci_uc_priv *uc_priv, u32 blknr,
68847c0f369SSimon Glass 				  lbaint_t blkcnt, const void *buffer,
68947c0f369SSimon Glass 				  int is_write)
690f2105c61SSimon Glass {
691f2105c61SSimon Glass 	u32 start, blks;
692f2105c61SSimon Glass 	u8 *addr;
693f2105c61SSimon Glass 	int max_blks;
694f2105c61SSimon Glass 
695f2105c61SSimon Glass 	start = blknr;
696f2105c61SSimon Glass 	blks = blkcnt;
697f2105c61SSimon Glass 	addr = (u8 *)buffer;
698f2105c61SSimon Glass 
699f2105c61SSimon Glass 	max_blks = ATA_MAX_SECTORS_LBA48;
700f2105c61SSimon Glass 
701f2105c61SSimon Glass 	do {
702f2105c61SSimon Glass 		if (blks > max_blks) {
70347c0f369SSimon Glass 			if (max_blks != dwc_ahsata_rw_cmd_ext(uc_priv, start,
70447c0f369SSimon Glass 							      max_blks, addr,
70547c0f369SSimon Glass 							      is_write))
706f2105c61SSimon Glass 				return 0;
707f2105c61SSimon Glass 			start += max_blks;
708f2105c61SSimon Glass 			blks -= max_blks;
709f2105c61SSimon Glass 			addr += ATA_SECT_SIZE * max_blks;
710f2105c61SSimon Glass 		} else {
71147c0f369SSimon Glass 			if (blks != dwc_ahsata_rw_cmd_ext(uc_priv, start, blks,
71247c0f369SSimon Glass 							  addr, is_write))
713f2105c61SSimon Glass 				return 0;
714f2105c61SSimon Glass 			start += blks;
715f2105c61SSimon Glass 			blks = 0;
716f2105c61SSimon Glass 			addr += ATA_SECT_SIZE * blks;
717f2105c61SSimon Glass 		}
718f2105c61SSimon Glass 	} while (blks != 0);
719f2105c61SSimon Glass 
720f2105c61SSimon Glass 	return blkcnt;
721f2105c61SSimon Glass }
722f2105c61SSimon Glass 
72347c0f369SSimon Glass static u32 ata_low_level_rw_lba28(struct ahci_uc_priv *uc_priv, u32 blknr,
72447c0f369SSimon Glass 				  lbaint_t blkcnt, const void *buffer,
72547c0f369SSimon Glass 				  int is_write)
726f2105c61SSimon Glass {
727f2105c61SSimon Glass 	u32 start, blks;
728f2105c61SSimon Glass 	u8 *addr;
729f2105c61SSimon Glass 	int max_blks;
730f2105c61SSimon Glass 
731f2105c61SSimon Glass 	start = blknr;
732f2105c61SSimon Glass 	blks = blkcnt;
733f2105c61SSimon Glass 	addr = (u8 *)buffer;
734f2105c61SSimon Glass 
735f2105c61SSimon Glass 	max_blks = ATA_MAX_SECTORS;
736f2105c61SSimon Glass 	do {
737f2105c61SSimon Glass 		if (blks > max_blks) {
73847c0f369SSimon Glass 			if (max_blks != dwc_ahsata_rw_cmd(uc_priv, start,
73947c0f369SSimon Glass 							  max_blks, addr,
74047c0f369SSimon Glass 							  is_write))
741f2105c61SSimon Glass 				return 0;
742f2105c61SSimon Glass 			start += max_blks;
743f2105c61SSimon Glass 			blks -= max_blks;
744f2105c61SSimon Glass 			addr += ATA_SECT_SIZE * max_blks;
745f2105c61SSimon Glass 		} else {
74647c0f369SSimon Glass 			if (blks != dwc_ahsata_rw_cmd(uc_priv, start, blks,
74747c0f369SSimon Glass 						      addr, is_write))
748f2105c61SSimon Glass 				return 0;
749f2105c61SSimon Glass 			start += blks;
750f2105c61SSimon Glass 			blks = 0;
751f2105c61SSimon Glass 			addr += ATA_SECT_SIZE * blks;
752f2105c61SSimon Glass 		}
753f2105c61SSimon Glass 	} while (blks != 0);
754f2105c61SSimon Glass 
755f2105c61SSimon Glass 	return blkcnt;
756f2105c61SSimon Glass }
757f2105c61SSimon Glass 
758c5273acfSSimon Glass int init_sata(int dev)
759c5273acfSSimon Glass {
760c5273acfSSimon Glass 	int i;
761c5273acfSSimon Glass 	u32 linkmap;
76209bb951bSSimon Glass 	struct ahci_uc_priv *uc_priv = NULL;
763c5273acfSSimon Glass 
764c5273acfSSimon Glass #if defined(CONFIG_MX6)
765c5273acfSSimon Glass 	if (!is_mx6dq() && !is_mx6dqp())
766c5273acfSSimon Glass 		return 1;
767c5273acfSSimon Glass #endif
768c5273acfSSimon Glass 	if (dev < 0 || dev > (CONFIG_SYS_SATA_MAX_DEVICE - 1)) {
769c5273acfSSimon Glass 		printf("The sata index %d is out of ranges\n\r", dev);
770c5273acfSSimon Glass 		return -1;
771c5273acfSSimon Glass 	}
772c5273acfSSimon Glass 
773c5273acfSSimon Glass 	ahci_init_one(dev);
774c5273acfSSimon Glass 
7754b640dbcSSimon Glass 	uc_priv = sata_dev_desc[dev].priv;
77609bb951bSSimon Glass 	linkmap = uc_priv->link_port_map;
777c5273acfSSimon Glass 
778c5273acfSSimon Glass 	if (0 == linkmap) {
779c5273acfSSimon Glass 		printf("No port device detected!\n");
780c5273acfSSimon Glass 		return 1;
781c5273acfSSimon Glass 	}
782c5273acfSSimon Glass 
78309bb951bSSimon Glass 	for (i = 0; i < uc_priv->n_ports; i++) {
784c5273acfSSimon Glass 		if ((linkmap >> i) && ((linkmap >> i) & 0x01)) {
78509bb951bSSimon Glass 			if (ahci_port_start(uc_priv, (u8)i)) {
786c5273acfSSimon Glass 				printf("Can not start port %d\n", i);
787c5273acfSSimon Glass 				return 1;
788c5273acfSSimon Glass 			}
78909bb951bSSimon Glass 			uc_priv->hard_port_no = i;
790c5273acfSSimon Glass 			break;
791c5273acfSSimon Glass 		}
792c5273acfSSimon Glass 	}
793c5273acfSSimon Glass 
794c5273acfSSimon Glass 	return 0;
795c5273acfSSimon Glass }
796c5273acfSSimon Glass 
797c5273acfSSimon Glass int reset_sata(int dev)
798c5273acfSSimon Glass {
79909bb951bSSimon Glass 	struct ahci_uc_priv *uc_priv;
800c5273acfSSimon Glass 	struct sata_host_regs *host_mmio;
801c5273acfSSimon Glass 
802c5273acfSSimon Glass 	if (dev < 0 || dev > (CONFIG_SYS_SATA_MAX_DEVICE - 1)) {
803c5273acfSSimon Glass 		printf("The sata index %d is out of ranges\n\r", dev);
804c5273acfSSimon Glass 		return -1;
805c5273acfSSimon Glass 	}
806c5273acfSSimon Glass 
8074b640dbcSSimon Glass 	uc_priv = sata_dev_desc[dev].priv;
80809bb951bSSimon Glass 	if (NULL == uc_priv)
809c5273acfSSimon Glass 		/* not initialized, so nothing to reset */
810c5273acfSSimon Glass 		return 0;
811c5273acfSSimon Glass 
8124b640dbcSSimon Glass 	host_mmio = uc_priv->mmio_base;
813c5273acfSSimon Glass 	setbits_le32(&host_mmio->ghc, SATA_HOST_GHC_HR);
814c5273acfSSimon Glass 	while (readl(&host_mmio->ghc) & SATA_HOST_GHC_HR)
815c5273acfSSimon Glass 		udelay(100);
816c5273acfSSimon Glass 
817c5273acfSSimon Glass 	return 0;
818c5273acfSSimon Glass }
819c5273acfSSimon Glass 
820f2105c61SSimon Glass int sata_port_status(int dev, int port)
821f2105c61SSimon Glass {
822f2105c61SSimon Glass 	struct sata_port_regs *port_mmio;
82309bb951bSSimon Glass 	struct ahci_uc_priv *uc_priv = NULL;
824f2105c61SSimon Glass 
825f2105c61SSimon Glass 	if (dev < 0 || dev > (CONFIG_SYS_SATA_MAX_DEVICE - 1))
826f2105c61SSimon Glass 		return -EINVAL;
827f2105c61SSimon Glass 
828f2105c61SSimon Glass 	if (sata_dev_desc[dev].priv == NULL)
829f2105c61SSimon Glass 		return -ENODEV;
830f2105c61SSimon Glass 
8314b640dbcSSimon Glass 	uc_priv = sata_dev_desc[dev].priv;
8324b640dbcSSimon Glass 	port_mmio = uc_priv->port[port].port_mmio;
833f2105c61SSimon Glass 
8343e59c30fSSimon Glass 	return readl(&port_mmio->ssts) & SATA_PORT_SSTS_DET_MASK;
835f2105c61SSimon Glass }
836f2105c61SSimon Glass 
837f2105c61SSimon Glass /*
838f2105c61SSimon Glass  * SATA interface between low level driver and command layer
839f2105c61SSimon Glass  */
840f2105c61SSimon Glass ulong sata_read(int dev, ulong blknr, lbaint_t blkcnt, void *buffer)
841f2105c61SSimon Glass {
84247c0f369SSimon Glass 	struct ahci_uc_priv *uc_priv = sata_dev_desc[dev].priv;
843f2105c61SSimon Glass 	u32 rc;
844f2105c61SSimon Glass 
845f2105c61SSimon Glass 	if (sata_dev_desc[dev].lba48)
84647c0f369SSimon Glass 		rc = ata_low_level_rw_lba48(uc_priv, blknr, blkcnt,
847f2105c61SSimon Glass 						buffer, READ_CMD);
848f2105c61SSimon Glass 	else
84947c0f369SSimon Glass 		rc = ata_low_level_rw_lba28(uc_priv, blknr, blkcnt,
850f2105c61SSimon Glass 						buffer, READ_CMD);
851f2105c61SSimon Glass 	return rc;
852f2105c61SSimon Glass }
853f2105c61SSimon Glass 
854f2105c61SSimon Glass ulong sata_write(int dev, ulong blknr, lbaint_t blkcnt, const void *buffer)
855f2105c61SSimon Glass {
856f2105c61SSimon Glass 	u32 rc;
8574b640dbcSSimon Glass 	struct ahci_uc_priv *uc_priv = sata_dev_desc[dev].priv;
85809bb951bSSimon Glass 	u32 flags = uc_priv->flags;
859f2105c61SSimon Glass 
860f2105c61SSimon Glass 	if (sata_dev_desc[dev].lba48) {
86147c0f369SSimon Glass 		rc = ata_low_level_rw_lba48(uc_priv, blknr, blkcnt, buffer,
86247c0f369SSimon Glass 					    WRITE_CMD);
863f2105c61SSimon Glass 		if ((flags & SATA_FLAG_WCACHE) &&
864f2105c61SSimon Glass 			(flags & SATA_FLAG_FLUSH_EXT))
86547c0f369SSimon Glass 			dwc_ahsata_flush_cache_ext(uc_priv);
866f2105c61SSimon Glass 	} else {
86747c0f369SSimon Glass 		rc = ata_low_level_rw_lba28(uc_priv, blknr, blkcnt, buffer,
86847c0f369SSimon Glass 					    WRITE_CMD);
869f2105c61SSimon Glass 		if ((flags & SATA_FLAG_WCACHE) &&
870f2105c61SSimon Glass 			(flags & SATA_FLAG_FLUSH))
87147c0f369SSimon Glass 			dwc_ahsata_flush_cache(uc_priv);
872f2105c61SSimon Glass 	}
873f2105c61SSimon Glass 	return rc;
874f2105c61SSimon Glass }
875f2105c61SSimon Glass 
876f2105c61SSimon Glass int scan_sata(int dev)
877f2105c61SSimon Glass {
878f2105c61SSimon Glass 	u8 serial[ATA_ID_SERNO_LEN + 1] = { 0 };
879f2105c61SSimon Glass 	u8 firmware[ATA_ID_FW_REV_LEN + 1] = { 0 };
880f2105c61SSimon Glass 	u8 product[ATA_ID_PROD_LEN + 1] = { 0 };
881f2105c61SSimon Glass 	u16 *id;
882f2105c61SSimon Glass 	u64 n_sectors;
8834b640dbcSSimon Glass 	struct ahci_uc_priv *uc_priv = sata_dev_desc[dev].priv;
88409bb951bSSimon Glass 	u8 port = uc_priv->hard_port_no;
8853e59c30fSSimon Glass 	struct blk_desc *pdev = &sata_dev_desc[dev];
886f2105c61SSimon Glass 
887f2105c61SSimon Glass 	id = (u16 *)memalign(ARCH_DMA_MINALIGN,
888f2105c61SSimon Glass 				roundup(ARCH_DMA_MINALIGN,
889f2105c61SSimon Glass 					(ATA_ID_WORDS * 2)));
890f2105c61SSimon Glass 	if (!id) {
891f2105c61SSimon Glass 		printf("id malloc failed\n\r");
892f2105c61SSimon Glass 		return -1;
893f2105c61SSimon Glass 	}
894f2105c61SSimon Glass 
895f2105c61SSimon Glass 	/* Identify device to get information */
89647c0f369SSimon Glass 	dwc_ahsata_identify(uc_priv, id);
897f2105c61SSimon Glass 
898f2105c61SSimon Glass 	/* Serial number */
899f2105c61SSimon Glass 	ata_id_c_string(id, serial, ATA_ID_SERNO, sizeof(serial));
900f2105c61SSimon Glass 	memcpy(pdev->product, serial, sizeof(serial));
901f2105c61SSimon Glass 
902f2105c61SSimon Glass 	/* Firmware version */
903f2105c61SSimon Glass 	ata_id_c_string(id, firmware, ATA_ID_FW_REV, sizeof(firmware));
904f2105c61SSimon Glass 	memcpy(pdev->revision, firmware, sizeof(firmware));
905f2105c61SSimon Glass 
906f2105c61SSimon Glass 	/* Product model */
907f2105c61SSimon Glass 	ata_id_c_string(id, product, ATA_ID_PROD, sizeof(product));
908f2105c61SSimon Glass 	memcpy(pdev->vendor, product, sizeof(product));
909f2105c61SSimon Glass 
910f2105c61SSimon Glass 	/* Totoal sectors */
911f2105c61SSimon Glass 	n_sectors = ata_id_n_sectors(id);
912f2105c61SSimon Glass 	pdev->lba = (u32)n_sectors;
913f2105c61SSimon Glass 
914f2105c61SSimon Glass 	pdev->type = DEV_TYPE_HARDDISK;
915f2105c61SSimon Glass 	pdev->blksz = ATA_SECT_SIZE;
916f2105c61SSimon Glass 	pdev->lun = 0 ;
917f2105c61SSimon Glass 
918f2105c61SSimon Glass 	/* Check if support LBA48 */
919f2105c61SSimon Glass 	if (ata_id_has_lba48(id)) {
920f2105c61SSimon Glass 		pdev->lba48 = 1;
921f2105c61SSimon Glass 		debug("Device support LBA48\n\r");
922f2105c61SSimon Glass 	}
923f2105c61SSimon Glass 
924f2105c61SSimon Glass 	/* Get the NCQ queue depth from device */
92509bb951bSSimon Glass 	uc_priv->flags &= (~SATA_FLAG_Q_DEP_MASK);
92609bb951bSSimon Glass 	uc_priv->flags |= ata_id_queue_depth(id);
927f2105c61SSimon Glass 
928f2105c61SSimon Glass 	/* Get the xfer mode from device */
92947c0f369SSimon Glass 	dwc_ahsata_xfer_mode(uc_priv, id);
930f2105c61SSimon Glass 
931f2105c61SSimon Glass 	/* Get the write cache status from device */
93247c0f369SSimon Glass 	dwc_ahsata_init_wcache(uc_priv, id);
933f2105c61SSimon Glass 
934f2105c61SSimon Glass 	/* Set the xfer mode to highest speed */
93547c0f369SSimon Glass 	ahci_set_feature(uc_priv, port);
936f2105c61SSimon Glass 
937f2105c61SSimon Glass 	free((void *)id);
938f2105c61SSimon Glass 
93947c0f369SSimon Glass 	dwc_ahsata_print_info(&sata_dev_desc[dev]);
940f2105c61SSimon Glass 
941f2105c61SSimon Glass 	is_ready = 1;
942f2105c61SSimon Glass 
943f2105c61SSimon Glass 	return 0;
944f2105c61SSimon Glass }
945