1f2105c61SSimon Glass /* 2f2105c61SSimon Glass * Copyright (C) Freescale Semiconductor, Inc. 2006. 3f2105c61SSimon Glass * Author: Jason Jin<Jason.jin@freescale.com> 4f2105c61SSimon Glass * Zhang Wei<wei.zhang@freescale.com> 5f2105c61SSimon Glass * 6f2105c61SSimon Glass * SPDX-License-Identifier: GPL-2.0+ 7f2105c61SSimon Glass * 8f2105c61SSimon Glass * with the reference on libata and ahci drvier in kernel 97cf1afceSSimon Glass * 107cf1afceSSimon Glass * This driver provides a SCSI interface to SATA. 11f2105c61SSimon Glass */ 12f2105c61SSimon Glass #include <common.h> 13f2105c61SSimon Glass 14f2105c61SSimon Glass #include <command.h> 15f2105c61SSimon Glass #include <dm.h> 16f2105c61SSimon Glass #include <pci.h> 17f2105c61SSimon Glass #include <asm/processor.h> 18f2105c61SSimon Glass #include <linux/errno.h> 19f2105c61SSimon Glass #include <asm/io.h> 20f2105c61SSimon Glass #include <malloc.h> 21f2105c61SSimon Glass #include <memalign.h> 22f2105c61SSimon Glass #include <scsi.h> 23f2105c61SSimon Glass #include <libata.h> 24f2105c61SSimon Glass #include <linux/ctype.h> 25f2105c61SSimon Glass #include <ahci.h> 26f2105c61SSimon Glass 27225b1da7SSimon Glass static int ata_io_flush(struct ahci_uc_priv *uc_priv, u8 port); 28f2105c61SSimon Glass 294682c8a1SSimon Glass #ifndef CONFIG_DM_SCSI 302c9f9efbSSimon Glass struct ahci_uc_priv *probe_ent = NULL; 314682c8a1SSimon Glass #endif 32f2105c61SSimon Glass 33f2105c61SSimon Glass #define writel_with_flush(a,b) do { writel(a,b); readl(b); } while (0) 34f2105c61SSimon Glass 35f2105c61SSimon Glass /* 36f2105c61SSimon Glass * Some controllers limit number of blocks they can read/write at once. 37f2105c61SSimon Glass * Contemporary SSD devices work much faster if the read/write size is aligned 38f2105c61SSimon Glass * to a power of 2. Let's set default to 128 and allowing to be overwritten if 39f2105c61SSimon Glass * needed. 40f2105c61SSimon Glass */ 41f2105c61SSimon Glass #ifndef MAX_SATA_BLOCKS_READ_WRITE 42f2105c61SSimon Glass #define MAX_SATA_BLOCKS_READ_WRITE 0x80 43f2105c61SSimon Glass #endif 44f2105c61SSimon Glass 45f2105c61SSimon Glass /* Maximum timeouts for each event */ 46f2105c61SSimon Glass #define WAIT_MS_SPINUP 20000 47f2105c61SSimon Glass #define WAIT_MS_DATAIO 10000 48f2105c61SSimon Glass #define WAIT_MS_FLUSH 5000 49f2105c61SSimon Glass #define WAIT_MS_LINKUP 200 50f2105c61SSimon Glass 51f2105c61SSimon Glass __weak void __iomem *ahci_port_base(void __iomem *base, u32 port) 52f2105c61SSimon Glass { 53f2105c61SSimon Glass return base + 0x100 + (port * 0x80); 54f2105c61SSimon Glass } 55f2105c61SSimon Glass 56f2105c61SSimon Glass 57f2105c61SSimon Glass static void ahci_setup_port(struct ahci_ioports *port, void __iomem *base, 58f2105c61SSimon Glass unsigned int port_idx) 59f2105c61SSimon Glass { 60f2105c61SSimon Glass base = ahci_port_base(base, port_idx); 61f2105c61SSimon Glass 62f2105c61SSimon Glass port->cmd_addr = base; 63f2105c61SSimon Glass port->scr_addr = base + PORT_SCR; 64f2105c61SSimon Glass } 65f2105c61SSimon Glass 66f2105c61SSimon Glass 67f2105c61SSimon Glass #define msleep(a) udelay(a * 1000) 68f2105c61SSimon Glass 69f2105c61SSimon Glass static void ahci_dcache_flush_range(unsigned long begin, unsigned long len) 70f2105c61SSimon Glass { 71f2105c61SSimon Glass const unsigned long start = begin; 72f2105c61SSimon Glass const unsigned long end = start + len; 73f2105c61SSimon Glass 74f2105c61SSimon Glass debug("%s: flush dcache: [%#lx, %#lx)\n", __func__, start, end); 75f2105c61SSimon Glass flush_dcache_range(start, end); 76f2105c61SSimon Glass } 77f2105c61SSimon Glass 78f2105c61SSimon Glass /* 79f2105c61SSimon Glass * SATA controller DMAs to physical RAM. Ensure data from the 80f2105c61SSimon Glass * controller is invalidated from dcache; next access comes from 81f2105c61SSimon Glass * physical RAM. 82f2105c61SSimon Glass */ 83f2105c61SSimon Glass static void ahci_dcache_invalidate_range(unsigned long begin, unsigned long len) 84f2105c61SSimon Glass { 85f2105c61SSimon Glass const unsigned long start = begin; 86f2105c61SSimon Glass const unsigned long end = start + len; 87f2105c61SSimon Glass 88f2105c61SSimon Glass debug("%s: invalidate dcache: [%#lx, %#lx)\n", __func__, start, end); 89f2105c61SSimon Glass invalidate_dcache_range(start, end); 90f2105c61SSimon Glass } 91f2105c61SSimon Glass 92f2105c61SSimon Glass /* 93f2105c61SSimon Glass * Ensure data for SATA controller is flushed out of dcache and 94f2105c61SSimon Glass * written to physical memory. 95f2105c61SSimon Glass */ 96f2105c61SSimon Glass static void ahci_dcache_flush_sata_cmd(struct ahci_ioports *pp) 97f2105c61SSimon Glass { 98f2105c61SSimon Glass ahci_dcache_flush_range((unsigned long)pp->cmd_slot, 99f2105c61SSimon Glass AHCI_PORT_PRIV_DMA_SZ); 100f2105c61SSimon Glass } 101f2105c61SSimon Glass 102f2105c61SSimon Glass static int waiting_for_cmd_completed(void __iomem *offset, 103f2105c61SSimon Glass int timeout_msec, 104f2105c61SSimon Glass u32 sign) 105f2105c61SSimon Glass { 106f2105c61SSimon Glass int i; 107f2105c61SSimon Glass u32 status; 108f2105c61SSimon Glass 109f2105c61SSimon Glass for (i = 0; ((status = readl(offset)) & sign) && i < timeout_msec; i++) 110f2105c61SSimon Glass msleep(1); 111f2105c61SSimon Glass 112f2105c61SSimon Glass return (i < timeout_msec) ? 0 : -1; 113f2105c61SSimon Glass } 114f2105c61SSimon Glass 1154b62b2ffSSimon Glass int __weak ahci_link_up(struct ahci_uc_priv *uc_priv, u8 port) 116f2105c61SSimon Glass { 117f2105c61SSimon Glass u32 tmp; 118f2105c61SSimon Glass int j = 0; 1194b62b2ffSSimon Glass void __iomem *port_mmio = uc_priv->port[port].port_mmio; 120f2105c61SSimon Glass 121f2105c61SSimon Glass /* 122f2105c61SSimon Glass * Bring up SATA link. 123f2105c61SSimon Glass * SATA link bringup time is usually less than 1 ms; only very 124f2105c61SSimon Glass * rarely has it taken between 1-2 ms. Never seen it above 2 ms. 125f2105c61SSimon Glass */ 126f2105c61SSimon Glass while (j < WAIT_MS_LINKUP) { 127f2105c61SSimon Glass tmp = readl(port_mmio + PORT_SCR_STAT); 128f2105c61SSimon Glass tmp &= PORT_SCR_STAT_DET_MASK; 129f2105c61SSimon Glass if (tmp == PORT_SCR_STAT_DET_PHYRDY) 130f2105c61SSimon Glass return 0; 131f2105c61SSimon Glass udelay(1000); 132f2105c61SSimon Glass j++; 133f2105c61SSimon Glass } 134f2105c61SSimon Glass return 1; 135f2105c61SSimon Glass } 136f2105c61SSimon Glass 137f2105c61SSimon Glass #ifdef CONFIG_SUNXI_AHCI 138f2105c61SSimon Glass /* The sunxi AHCI controller requires this undocumented setup */ 139f2105c61SSimon Glass static void sunxi_dma_init(void __iomem *port_mmio) 140f2105c61SSimon Glass { 141f2105c61SSimon Glass clrsetbits_le32(port_mmio + PORT_P0DMACR, 0x0000ff00, 0x00004400); 142f2105c61SSimon Glass } 143f2105c61SSimon Glass #endif 144f2105c61SSimon Glass 145f2105c61SSimon Glass int ahci_reset(void __iomem *base) 146f2105c61SSimon Glass { 147f2105c61SSimon Glass int i = 1000; 148f2105c61SSimon Glass u32 __iomem *host_ctl_reg = base + HOST_CTL; 149f2105c61SSimon Glass u32 tmp = readl(host_ctl_reg); /* global controller reset */ 150f2105c61SSimon Glass 151f2105c61SSimon Glass if ((tmp & HOST_RESET) == 0) 152f2105c61SSimon Glass writel_with_flush(tmp | HOST_RESET, host_ctl_reg); 153f2105c61SSimon Glass 154f2105c61SSimon Glass /* 155f2105c61SSimon Glass * reset must complete within 1 second, or 156f2105c61SSimon Glass * the hardware should be considered fried. 157f2105c61SSimon Glass */ 158f2105c61SSimon Glass do { 159f2105c61SSimon Glass udelay(1000); 160f2105c61SSimon Glass tmp = readl(host_ctl_reg); 161f2105c61SSimon Glass i--; 162f2105c61SSimon Glass } while ((i > 0) && (tmp & HOST_RESET)); 163f2105c61SSimon Glass 164f2105c61SSimon Glass if (i == 0) { 165f2105c61SSimon Glass printf("controller reset failed (0x%x)\n", tmp); 166f2105c61SSimon Glass return -1; 167f2105c61SSimon Glass } 168f2105c61SSimon Glass 169f2105c61SSimon Glass return 0; 170f2105c61SSimon Glass } 171f2105c61SSimon Glass 172225b1da7SSimon Glass static int ahci_host_init(struct ahci_uc_priv *uc_priv) 173f2105c61SSimon Glass { 174f2105c61SSimon Glass #if !defined(CONFIG_SCSI_AHCI_PLAT) && !defined(CONFIG_DM_SCSI) 175f2105c61SSimon Glass # ifdef CONFIG_DM_PCI 176225b1da7SSimon Glass struct udevice *dev = uc_priv->dev; 177f2105c61SSimon Glass struct pci_child_platdata *pplat = dev_get_parent_platdata(dev); 178f2105c61SSimon Glass # else 179225b1da7SSimon Glass pci_dev_t pdev = uc_priv->dev; 180f2105c61SSimon Glass unsigned short vendor; 181f2105c61SSimon Glass # endif 182f2105c61SSimon Glass u16 tmp16; 183f2105c61SSimon Glass #endif 184225b1da7SSimon Glass void __iomem *mmio = uc_priv->mmio_base; 185f2105c61SSimon Glass u32 tmp, cap_save, cmd; 186f2105c61SSimon Glass int i, j, ret; 187f2105c61SSimon Glass void __iomem *port_mmio; 188f2105c61SSimon Glass u32 port_map; 189f2105c61SSimon Glass 190f2105c61SSimon Glass debug("ahci_host_init: start\n"); 191f2105c61SSimon Glass 192f2105c61SSimon Glass cap_save = readl(mmio + HOST_CAP); 193f2105c61SSimon Glass cap_save &= ((1 << 28) | (1 << 17)); 194f2105c61SSimon Glass cap_save |= (1 << 27); /* Staggered Spin-up. Not needed. */ 195f2105c61SSimon Glass 196225b1da7SSimon Glass ret = ahci_reset(uc_priv->mmio_base); 197f2105c61SSimon Glass if (ret) 198f2105c61SSimon Glass return ret; 199f2105c61SSimon Glass 200f2105c61SSimon Glass writel_with_flush(HOST_AHCI_EN, mmio + HOST_CTL); 201f2105c61SSimon Glass writel(cap_save, mmio + HOST_CAP); 202f2105c61SSimon Glass writel_with_flush(0xf, mmio + HOST_PORTS_IMPL); 203f2105c61SSimon Glass 204f2105c61SSimon Glass #if !defined(CONFIG_SCSI_AHCI_PLAT) && !defined(CONFIG_DM_SCSI) 205f2105c61SSimon Glass # ifdef CONFIG_DM_PCI 206f2105c61SSimon Glass if (pplat->vendor == PCI_VENDOR_ID_INTEL) { 207f2105c61SSimon Glass u16 tmp16; 208f2105c61SSimon Glass 209f2105c61SSimon Glass dm_pci_read_config16(dev, 0x92, &tmp16); 210f2105c61SSimon Glass dm_pci_write_config16(dev, 0x92, tmp16 | 0xf); 211f2105c61SSimon Glass } 212f2105c61SSimon Glass # else 213f2105c61SSimon Glass pci_read_config_word(pdev, PCI_VENDOR_ID, &vendor); 214f2105c61SSimon Glass 215f2105c61SSimon Glass if (vendor == PCI_VENDOR_ID_INTEL) { 216f2105c61SSimon Glass u16 tmp16; 217f2105c61SSimon Glass pci_read_config_word(pdev, 0x92, &tmp16); 218f2105c61SSimon Glass tmp16 |= 0xf; 219f2105c61SSimon Glass pci_write_config_word(pdev, 0x92, tmp16); 220f2105c61SSimon Glass } 221f2105c61SSimon Glass # endif 222f2105c61SSimon Glass #endif 223225b1da7SSimon Glass uc_priv->cap = readl(mmio + HOST_CAP); 224225b1da7SSimon Glass uc_priv->port_map = readl(mmio + HOST_PORTS_IMPL); 225225b1da7SSimon Glass port_map = uc_priv->port_map; 226225b1da7SSimon Glass uc_priv->n_ports = (uc_priv->cap & 0x1f) + 1; 227f2105c61SSimon Glass 228f2105c61SSimon Glass debug("cap 0x%x port_map 0x%x n_ports %d\n", 229225b1da7SSimon Glass uc_priv->cap, uc_priv->port_map, uc_priv->n_ports); 230f2105c61SSimon Glass 231225b1da7SSimon Glass if (uc_priv->n_ports > CONFIG_SYS_SCSI_MAX_SCSI_ID) 232225b1da7SSimon Glass uc_priv->n_ports = CONFIG_SYS_SCSI_MAX_SCSI_ID; 233f2105c61SSimon Glass 234225b1da7SSimon Glass for (i = 0; i < uc_priv->n_ports; i++) { 235f2105c61SSimon Glass if (!(port_map & (1 << i))) 236f2105c61SSimon Glass continue; 237225b1da7SSimon Glass uc_priv->port[i].port_mmio = ahci_port_base(mmio, i); 238225b1da7SSimon Glass port_mmio = (u8 *)uc_priv->port[i].port_mmio; 239225b1da7SSimon Glass ahci_setup_port(&uc_priv->port[i], mmio, i); 240f2105c61SSimon Glass 241f2105c61SSimon Glass /* make sure port is not active */ 242f2105c61SSimon Glass tmp = readl(port_mmio + PORT_CMD); 243f2105c61SSimon Glass if (tmp & (PORT_CMD_LIST_ON | PORT_CMD_FIS_ON | 244f2105c61SSimon Glass PORT_CMD_FIS_RX | PORT_CMD_START)) { 245f2105c61SSimon Glass debug("Port %d is active. Deactivating.\n", i); 246f2105c61SSimon Glass tmp &= ~(PORT_CMD_LIST_ON | PORT_CMD_FIS_ON | 247f2105c61SSimon Glass PORT_CMD_FIS_RX | PORT_CMD_START); 248f2105c61SSimon Glass writel_with_flush(tmp, port_mmio + PORT_CMD); 249f2105c61SSimon Glass 250f2105c61SSimon Glass /* spec says 500 msecs for each bit, so 251f2105c61SSimon Glass * this is slightly incorrect. 252f2105c61SSimon Glass */ 253f2105c61SSimon Glass msleep(500); 254f2105c61SSimon Glass } 255f2105c61SSimon Glass 256f2105c61SSimon Glass #ifdef CONFIG_SUNXI_AHCI 257f2105c61SSimon Glass sunxi_dma_init(port_mmio); 258f2105c61SSimon Glass #endif 259f2105c61SSimon Glass 260f2105c61SSimon Glass /* Add the spinup command to whatever mode bits may 261f2105c61SSimon Glass * already be on in the command register. 262f2105c61SSimon Glass */ 263f2105c61SSimon Glass cmd = readl(port_mmio + PORT_CMD); 264f2105c61SSimon Glass cmd |= PORT_CMD_SPIN_UP; 265f2105c61SSimon Glass writel_with_flush(cmd, port_mmio + PORT_CMD); 266f2105c61SSimon Glass 267f2105c61SSimon Glass /* Bring up SATA link. */ 268225b1da7SSimon Glass ret = ahci_link_up(uc_priv, i); 269f2105c61SSimon Glass if (ret) { 270f2105c61SSimon Glass printf("SATA link %d timeout.\n", i); 271f2105c61SSimon Glass continue; 272f2105c61SSimon Glass } else { 273f2105c61SSimon Glass debug("SATA link ok.\n"); 274f2105c61SSimon Glass } 275f2105c61SSimon Glass 276f2105c61SSimon Glass /* Clear error status */ 277f2105c61SSimon Glass tmp = readl(port_mmio + PORT_SCR_ERR); 278f2105c61SSimon Glass if (tmp) 279f2105c61SSimon Glass writel(tmp, port_mmio + PORT_SCR_ERR); 280f2105c61SSimon Glass 281f2105c61SSimon Glass debug("Spinning up device on SATA port %d... ", i); 282f2105c61SSimon Glass 283f2105c61SSimon Glass j = 0; 284f2105c61SSimon Glass while (j < WAIT_MS_SPINUP) { 285f2105c61SSimon Glass tmp = readl(port_mmio + PORT_TFDATA); 286f2105c61SSimon Glass if (!(tmp & (ATA_BUSY | ATA_DRQ))) 287f2105c61SSimon Glass break; 288f2105c61SSimon Glass udelay(1000); 289f2105c61SSimon Glass tmp = readl(port_mmio + PORT_SCR_STAT); 290f2105c61SSimon Glass tmp &= PORT_SCR_STAT_DET_MASK; 291f2105c61SSimon Glass if (tmp == PORT_SCR_STAT_DET_PHYRDY) 292f2105c61SSimon Glass break; 293f2105c61SSimon Glass j++; 294f2105c61SSimon Glass } 295f2105c61SSimon Glass 296f2105c61SSimon Glass tmp = readl(port_mmio + PORT_SCR_STAT) & PORT_SCR_STAT_DET_MASK; 297f2105c61SSimon Glass if (tmp == PORT_SCR_STAT_DET_COMINIT) { 298f2105c61SSimon Glass debug("SATA link %d down (COMINIT received), retrying...\n", i); 299f2105c61SSimon Glass i--; 300f2105c61SSimon Glass continue; 301f2105c61SSimon Glass } 302f2105c61SSimon Glass 303f2105c61SSimon Glass printf("Target spinup took %d ms.\n", j); 304f2105c61SSimon Glass if (j == WAIT_MS_SPINUP) 305f2105c61SSimon Glass debug("timeout.\n"); 306f2105c61SSimon Glass else 307f2105c61SSimon Glass debug("ok.\n"); 308f2105c61SSimon Glass 309f2105c61SSimon Glass tmp = readl(port_mmio + PORT_SCR_ERR); 310f2105c61SSimon Glass debug("PORT_SCR_ERR 0x%x\n", tmp); 311f2105c61SSimon Glass writel(tmp, port_mmio + PORT_SCR_ERR); 312f2105c61SSimon Glass 313f2105c61SSimon Glass /* ack any pending irq events for this port */ 314f2105c61SSimon Glass tmp = readl(port_mmio + PORT_IRQ_STAT); 315f2105c61SSimon Glass debug("PORT_IRQ_STAT 0x%x\n", tmp); 316f2105c61SSimon Glass if (tmp) 317f2105c61SSimon Glass writel(tmp, port_mmio + PORT_IRQ_STAT); 318f2105c61SSimon Glass 319f2105c61SSimon Glass writel(1 << i, mmio + HOST_IRQ_STAT); 320f2105c61SSimon Glass 321f2105c61SSimon Glass /* register linkup ports */ 322f2105c61SSimon Glass tmp = readl(port_mmio + PORT_SCR_STAT); 323f2105c61SSimon Glass debug("SATA port %d status: 0x%x\n", i, tmp); 324f2105c61SSimon Glass if ((tmp & PORT_SCR_STAT_DET_MASK) == PORT_SCR_STAT_DET_PHYRDY) 325225b1da7SSimon Glass uc_priv->link_port_map |= (0x01 << i); 326f2105c61SSimon Glass } 327f2105c61SSimon Glass 328f2105c61SSimon Glass tmp = readl(mmio + HOST_CTL); 329f2105c61SSimon Glass debug("HOST_CTL 0x%x\n", tmp); 330f2105c61SSimon Glass writel(tmp | HOST_IRQ_EN, mmio + HOST_CTL); 331f2105c61SSimon Glass tmp = readl(mmio + HOST_CTL); 332f2105c61SSimon Glass debug("HOST_CTL 0x%x\n", tmp); 333f2105c61SSimon Glass #if !defined(CONFIG_DM_SCSI) 334f2105c61SSimon Glass #ifndef CONFIG_SCSI_AHCI_PLAT 335f2105c61SSimon Glass # ifdef CONFIG_DM_PCI 336f2105c61SSimon Glass dm_pci_read_config16(dev, PCI_COMMAND, &tmp16); 337f2105c61SSimon Glass tmp |= PCI_COMMAND_MASTER; 338f2105c61SSimon Glass dm_pci_write_config16(dev, PCI_COMMAND, tmp16); 339f2105c61SSimon Glass # else 340f2105c61SSimon Glass pci_read_config_word(pdev, PCI_COMMAND, &tmp16); 341f2105c61SSimon Glass tmp |= PCI_COMMAND_MASTER; 342f2105c61SSimon Glass pci_write_config_word(pdev, PCI_COMMAND, tmp16); 343f2105c61SSimon Glass # endif 344f2105c61SSimon Glass #endif 345f2105c61SSimon Glass #endif 346f2105c61SSimon Glass return 0; 347f2105c61SSimon Glass } 348f2105c61SSimon Glass 349f2105c61SSimon Glass 350225b1da7SSimon Glass static void ahci_print_info(struct ahci_uc_priv *uc_priv) 351f2105c61SSimon Glass { 352f2105c61SSimon Glass #if !defined(CONFIG_SCSI_AHCI_PLAT) && !defined(CONFIG_DM_SCSI) 353f2105c61SSimon Glass # if defined(CONFIG_DM_PCI) 354225b1da7SSimon Glass struct udevice *dev = uc_priv->dev; 355f2105c61SSimon Glass # else 356225b1da7SSimon Glass pci_dev_t pdev = uc_priv->dev; 357f2105c61SSimon Glass # endif 358f2105c61SSimon Glass u16 cc; 359f2105c61SSimon Glass #endif 360225b1da7SSimon Glass void __iomem *mmio = uc_priv->mmio_base; 361f2105c61SSimon Glass u32 vers, cap, cap2, impl, speed; 362f2105c61SSimon Glass const char *speed_s; 363f2105c61SSimon Glass const char *scc_s; 364f2105c61SSimon Glass 365f2105c61SSimon Glass vers = readl(mmio + HOST_VERSION); 366225b1da7SSimon Glass cap = uc_priv->cap; 367f2105c61SSimon Glass cap2 = readl(mmio + HOST_CAP2); 368225b1da7SSimon Glass impl = uc_priv->port_map; 369f2105c61SSimon Glass 370f2105c61SSimon Glass speed = (cap >> 20) & 0xf; 371f2105c61SSimon Glass if (speed == 1) 372f2105c61SSimon Glass speed_s = "1.5"; 373f2105c61SSimon Glass else if (speed == 2) 374f2105c61SSimon Glass speed_s = "3"; 375f2105c61SSimon Glass else if (speed == 3) 376f2105c61SSimon Glass speed_s = "6"; 377f2105c61SSimon Glass else 378f2105c61SSimon Glass speed_s = "?"; 379f2105c61SSimon Glass 380f2105c61SSimon Glass #if defined(CONFIG_SCSI_AHCI_PLAT) || defined(CONFIG_DM_SCSI) 381f2105c61SSimon Glass scc_s = "SATA"; 382f2105c61SSimon Glass #else 383f2105c61SSimon Glass # ifdef CONFIG_DM_PCI 384f2105c61SSimon Glass dm_pci_read_config16(dev, 0x0a, &cc); 385f2105c61SSimon Glass # else 386f2105c61SSimon Glass pci_read_config_word(pdev, 0x0a, &cc); 387f2105c61SSimon Glass # endif 388f2105c61SSimon Glass if (cc == 0x0101) 389f2105c61SSimon Glass scc_s = "IDE"; 390f2105c61SSimon Glass else if (cc == 0x0106) 391f2105c61SSimon Glass scc_s = "SATA"; 392f2105c61SSimon Glass else if (cc == 0x0104) 393f2105c61SSimon Glass scc_s = "RAID"; 394f2105c61SSimon Glass else 395f2105c61SSimon Glass scc_s = "unknown"; 396f2105c61SSimon Glass #endif 397f2105c61SSimon Glass printf("AHCI %02x%02x.%02x%02x " 398f2105c61SSimon Glass "%u slots %u ports %s Gbps 0x%x impl %s mode\n", 399f2105c61SSimon Glass (vers >> 24) & 0xff, 400f2105c61SSimon Glass (vers >> 16) & 0xff, 401f2105c61SSimon Glass (vers >> 8) & 0xff, 402f2105c61SSimon Glass vers & 0xff, 403f2105c61SSimon Glass ((cap >> 8) & 0x1f) + 1, (cap & 0x1f) + 1, speed_s, impl, scc_s); 404f2105c61SSimon Glass 405f2105c61SSimon Glass printf("flags: " 406f2105c61SSimon Glass "%s%s%s%s%s%s%s" 407f2105c61SSimon Glass "%s%s%s%s%s%s%s" 408f2105c61SSimon Glass "%s%s%s%s%s%s\n", 409f2105c61SSimon Glass cap & (1 << 31) ? "64bit " : "", 410f2105c61SSimon Glass cap & (1 << 30) ? "ncq " : "", 411f2105c61SSimon Glass cap & (1 << 28) ? "ilck " : "", 412f2105c61SSimon Glass cap & (1 << 27) ? "stag " : "", 413f2105c61SSimon Glass cap & (1 << 26) ? "pm " : "", 414f2105c61SSimon Glass cap & (1 << 25) ? "led " : "", 415f2105c61SSimon Glass cap & (1 << 24) ? "clo " : "", 416f2105c61SSimon Glass cap & (1 << 19) ? "nz " : "", 417f2105c61SSimon Glass cap & (1 << 18) ? "only " : "", 418f2105c61SSimon Glass cap & (1 << 17) ? "pmp " : "", 419f2105c61SSimon Glass cap & (1 << 16) ? "fbss " : "", 420f2105c61SSimon Glass cap & (1 << 15) ? "pio " : "", 421f2105c61SSimon Glass cap & (1 << 14) ? "slum " : "", 422f2105c61SSimon Glass cap & (1 << 13) ? "part " : "", 423f2105c61SSimon Glass cap & (1 << 7) ? "ccc " : "", 424f2105c61SSimon Glass cap & (1 << 6) ? "ems " : "", 425f2105c61SSimon Glass cap & (1 << 5) ? "sxs " : "", 426f2105c61SSimon Glass cap2 & (1 << 2) ? "apst " : "", 427f2105c61SSimon Glass cap2 & (1 << 1) ? "nvmp " : "", 428f2105c61SSimon Glass cap2 & (1 << 0) ? "boh " : ""); 429f2105c61SSimon Glass } 430f2105c61SSimon Glass 431f2105c61SSimon Glass #ifndef CONFIG_SCSI_AHCI_PLAT 432f2105c61SSimon Glass # if defined(CONFIG_DM_PCI) || defined(CONFIG_DM_SCSI) 4334279efc4SSimon Glass static int ahci_init_one(struct ahci_uc_priv *uc_priv, struct udevice *dev) 434f2105c61SSimon Glass # else 4354279efc4SSimon Glass static int ahci_init_one(struct ahci_uc_priv *uc_priv, pci_dev_t dev) 436f2105c61SSimon Glass # endif 437f2105c61SSimon Glass { 438f2105c61SSimon Glass #if !defined(CONFIG_DM_SCSI) 439f2105c61SSimon Glass u16 vendor; 440f2105c61SSimon Glass #endif 441f2105c61SSimon Glass int rc; 442f2105c61SSimon Glass 443225b1da7SSimon Glass uc_priv->dev = dev; 444f2105c61SSimon Glass 445225b1da7SSimon Glass uc_priv->host_flags = ATA_FLAG_SATA 446f2105c61SSimon Glass | ATA_FLAG_NO_LEGACY 447f2105c61SSimon Glass | ATA_FLAG_MMIO 448f2105c61SSimon Glass | ATA_FLAG_PIO_DMA 449f2105c61SSimon Glass | ATA_FLAG_NO_ATAPI; 450225b1da7SSimon Glass uc_priv->pio_mask = 0x1f; 451225b1da7SSimon Glass uc_priv->udma_mask = 0x7f; /*Fixme,assume to support UDMA6 */ 452f2105c61SSimon Glass 453f2105c61SSimon Glass #if !defined(CONFIG_DM_SCSI) 454f2105c61SSimon Glass #ifdef CONFIG_DM_PCI 455225b1da7SSimon Glass uc_priv->mmio_base = dm_pci_map_bar(dev, PCI_BASE_ADDRESS_5, 456f2105c61SSimon Glass PCI_REGION_MEM); 457f2105c61SSimon Glass 458f2105c61SSimon Glass /* Take from kernel: 459f2105c61SSimon Glass * JMicron-specific fixup: 460f2105c61SSimon Glass * make sure we're in AHCI mode 461f2105c61SSimon Glass */ 462f2105c61SSimon Glass dm_pci_read_config16(dev, PCI_VENDOR_ID, &vendor); 463f2105c61SSimon Glass if (vendor == 0x197b) 464f2105c61SSimon Glass dm_pci_write_config8(dev, 0x41, 0xa1); 465f2105c61SSimon Glass #else 466225b1da7SSimon Glass uc_priv->mmio_base = pci_map_bar(dev, PCI_BASE_ADDRESS_5, 467f2105c61SSimon Glass PCI_REGION_MEM); 468f2105c61SSimon Glass 469f2105c61SSimon Glass /* Take from kernel: 470f2105c61SSimon Glass * JMicron-specific fixup: 471f2105c61SSimon Glass * make sure we're in AHCI mode 472f2105c61SSimon Glass */ 473f2105c61SSimon Glass pci_read_config_word(dev, PCI_VENDOR_ID, &vendor); 474f2105c61SSimon Glass if (vendor == 0x197b) 475f2105c61SSimon Glass pci_write_config_byte(dev, 0x41, 0xa1); 476f2105c61SSimon Glass #endif 477f2105c61SSimon Glass #else 4781dc64f6cSSimon Glass struct scsi_platdata *plat = dev_get_uclass_platdata(dev); 479225b1da7SSimon Glass uc_priv->mmio_base = (void *)plat->base; 480f2105c61SSimon Glass #endif 481f2105c61SSimon Glass 482225b1da7SSimon Glass debug("ahci mmio_base=0x%p\n", uc_priv->mmio_base); 483f2105c61SSimon Glass /* initialize adapter */ 484225b1da7SSimon Glass rc = ahci_host_init(uc_priv); 485f2105c61SSimon Glass if (rc) 486f2105c61SSimon Glass goto err_out; 487f2105c61SSimon Glass 488225b1da7SSimon Glass ahci_print_info(uc_priv); 489f2105c61SSimon Glass 490f2105c61SSimon Glass return 0; 491f2105c61SSimon Glass 492f2105c61SSimon Glass err_out: 493f2105c61SSimon Glass return rc; 494f2105c61SSimon Glass } 495f2105c61SSimon Glass #endif 496f2105c61SSimon Glass 497f2105c61SSimon Glass #define MAX_DATA_BYTE_COUNT (4*1024*1024) 498f2105c61SSimon Glass 499225b1da7SSimon Glass static int ahci_fill_sg(struct ahci_uc_priv *uc_priv, u8 port, 500225b1da7SSimon Glass unsigned char *buf, int buf_len) 501f2105c61SSimon Glass { 502225b1da7SSimon Glass struct ahci_ioports *pp = &(uc_priv->port[port]); 503f2105c61SSimon Glass struct ahci_sg *ahci_sg = pp->cmd_tbl_sg; 504f2105c61SSimon Glass u32 sg_count; 505f2105c61SSimon Glass int i; 506f2105c61SSimon Glass 507f2105c61SSimon Glass sg_count = ((buf_len - 1) / MAX_DATA_BYTE_COUNT) + 1; 508f2105c61SSimon Glass if (sg_count > AHCI_MAX_SG) { 509f2105c61SSimon Glass printf("Error:Too much sg!\n"); 510f2105c61SSimon Glass return -1; 511f2105c61SSimon Glass } 512f2105c61SSimon Glass 513f2105c61SSimon Glass for (i = 0; i < sg_count; i++) { 514f2105c61SSimon Glass ahci_sg->addr = 515f2105c61SSimon Glass cpu_to_le32((unsigned long) buf + i * MAX_DATA_BYTE_COUNT); 516f2105c61SSimon Glass ahci_sg->addr_hi = 0; 517f2105c61SSimon Glass ahci_sg->flags_size = cpu_to_le32(0x3fffff & 518f2105c61SSimon Glass (buf_len < MAX_DATA_BYTE_COUNT 519f2105c61SSimon Glass ? (buf_len - 1) 520f2105c61SSimon Glass : (MAX_DATA_BYTE_COUNT - 1))); 521f2105c61SSimon Glass ahci_sg++; 522f2105c61SSimon Glass buf_len -= MAX_DATA_BYTE_COUNT; 523f2105c61SSimon Glass } 524f2105c61SSimon Glass 525f2105c61SSimon Glass return sg_count; 526f2105c61SSimon Glass } 527f2105c61SSimon Glass 528f2105c61SSimon Glass 529f2105c61SSimon Glass static void ahci_fill_cmd_slot(struct ahci_ioports *pp, u32 opts) 530f2105c61SSimon Glass { 531f2105c61SSimon Glass pp->cmd_slot->opts = cpu_to_le32(opts); 532f2105c61SSimon Glass pp->cmd_slot->status = 0; 533f2105c61SSimon Glass pp->cmd_slot->tbl_addr = cpu_to_le32((u32)pp->cmd_tbl & 0xffffffff); 534f2105c61SSimon Glass #ifdef CONFIG_PHYS_64BIT 535f2105c61SSimon Glass pp->cmd_slot->tbl_addr_hi = 536f2105c61SSimon Glass cpu_to_le32((u32)(((pp->cmd_tbl) >> 16) >> 16)); 537f2105c61SSimon Glass #endif 538f2105c61SSimon Glass } 539f2105c61SSimon Glass 540f2105c61SSimon Glass static int wait_spinup(void __iomem *port_mmio) 541f2105c61SSimon Glass { 542f2105c61SSimon Glass ulong start; 543f2105c61SSimon Glass u32 tf_data; 544f2105c61SSimon Glass 545f2105c61SSimon Glass start = get_timer(0); 546f2105c61SSimon Glass do { 547f2105c61SSimon Glass tf_data = readl(port_mmio + PORT_TFDATA); 548f2105c61SSimon Glass if (!(tf_data & ATA_BUSY)) 549f2105c61SSimon Glass return 0; 550f2105c61SSimon Glass } while (get_timer(start) < WAIT_MS_SPINUP); 551f2105c61SSimon Glass 552f2105c61SSimon Glass return -ETIMEDOUT; 553f2105c61SSimon Glass } 554f2105c61SSimon Glass 555225b1da7SSimon Glass static int ahci_port_start(struct ahci_uc_priv *uc_priv, u8 port) 556f2105c61SSimon Glass { 557225b1da7SSimon Glass struct ahci_ioports *pp = &(uc_priv->port[port]); 558f2105c61SSimon Glass void __iomem *port_mmio = pp->port_mmio; 559f2105c61SSimon Glass u32 port_status; 560f2105c61SSimon Glass void __iomem *mem; 561f2105c61SSimon Glass 562f2105c61SSimon Glass debug("Enter start port: %d\n", port); 563f2105c61SSimon Glass port_status = readl(port_mmio + PORT_SCR_STAT); 564f2105c61SSimon Glass debug("Port %d status: %x\n", port, port_status); 565f2105c61SSimon Glass if ((port_status & 0xf) != 0x03) { 566f2105c61SSimon Glass printf("No Link on this port!\n"); 567f2105c61SSimon Glass return -1; 568f2105c61SSimon Glass } 569f2105c61SSimon Glass 570f2105c61SSimon Glass mem = malloc(AHCI_PORT_PRIV_DMA_SZ + 2048); 571f2105c61SSimon Glass if (!mem) { 572f2105c61SSimon Glass free(pp); 573f2105c61SSimon Glass printf("%s: No mem for table!\n", __func__); 574f2105c61SSimon Glass return -ENOMEM; 575f2105c61SSimon Glass } 576f2105c61SSimon Glass 577f2105c61SSimon Glass /* Aligned to 2048-bytes */ 578f2105c61SSimon Glass mem = memalign(2048, AHCI_PORT_PRIV_DMA_SZ); 579f2105c61SSimon Glass memset(mem, 0, AHCI_PORT_PRIV_DMA_SZ); 580f2105c61SSimon Glass 581f2105c61SSimon Glass /* 582f2105c61SSimon Glass * First item in chunk of DMA memory: 32-slot command table, 583f2105c61SSimon Glass * 32 bytes each in size 584f2105c61SSimon Glass */ 585f2105c61SSimon Glass pp->cmd_slot = 586f2105c61SSimon Glass (struct ahci_cmd_hdr *)(uintptr_t)virt_to_phys((void *)mem); 587f2105c61SSimon Glass debug("cmd_slot = %p\n", pp->cmd_slot); 588f2105c61SSimon Glass mem += (AHCI_CMD_SLOT_SZ + 224); 589f2105c61SSimon Glass 590f2105c61SSimon Glass /* 591f2105c61SSimon Glass * Second item: Received-FIS area 592f2105c61SSimon Glass */ 593f2105c61SSimon Glass pp->rx_fis = virt_to_phys((void *)mem); 594f2105c61SSimon Glass mem += AHCI_RX_FIS_SZ; 595f2105c61SSimon Glass 596f2105c61SSimon Glass /* 597f2105c61SSimon Glass * Third item: data area for storing a single command 598f2105c61SSimon Glass * and its scatter-gather table 599f2105c61SSimon Glass */ 600f2105c61SSimon Glass pp->cmd_tbl = virt_to_phys((void *)mem); 601f2105c61SSimon Glass debug("cmd_tbl_dma = %lx\n", pp->cmd_tbl); 602f2105c61SSimon Glass 603f2105c61SSimon Glass mem += AHCI_CMD_TBL_HDR; 604f2105c61SSimon Glass pp->cmd_tbl_sg = 605f2105c61SSimon Glass (struct ahci_sg *)(uintptr_t)virt_to_phys((void *)mem); 606f2105c61SSimon Glass 607f2105c61SSimon Glass writel_with_flush((unsigned long)pp->cmd_slot, 608f2105c61SSimon Glass port_mmio + PORT_LST_ADDR); 609f2105c61SSimon Glass 610f2105c61SSimon Glass writel_with_flush(pp->rx_fis, port_mmio + PORT_FIS_ADDR); 611f2105c61SSimon Glass 612f2105c61SSimon Glass #ifdef CONFIG_SUNXI_AHCI 613f2105c61SSimon Glass sunxi_dma_init(port_mmio); 614f2105c61SSimon Glass #endif 615f2105c61SSimon Glass 616f2105c61SSimon Glass writel_with_flush(PORT_CMD_ICC_ACTIVE | PORT_CMD_FIS_RX | 617f2105c61SSimon Glass PORT_CMD_POWER_ON | PORT_CMD_SPIN_UP | 618f2105c61SSimon Glass PORT_CMD_START, port_mmio + PORT_CMD); 619f2105c61SSimon Glass 620f2105c61SSimon Glass debug("Exit start port %d\n", port); 621f2105c61SSimon Glass 622f2105c61SSimon Glass /* 623f2105c61SSimon Glass * Make sure interface is not busy based on error and status 624f2105c61SSimon Glass * information from task file data register before proceeding 625f2105c61SSimon Glass */ 626f2105c61SSimon Glass return wait_spinup(port_mmio); 627f2105c61SSimon Glass } 628f2105c61SSimon Glass 629f2105c61SSimon Glass 630225b1da7SSimon Glass static int ahci_device_data_io(struct ahci_uc_priv *uc_priv, u8 port, u8 *fis, 631225b1da7SSimon Glass int fis_len, u8 *buf, int buf_len, u8 is_write) 632f2105c61SSimon Glass { 633f2105c61SSimon Glass 634225b1da7SSimon Glass struct ahci_ioports *pp = &(uc_priv->port[port]); 635f2105c61SSimon Glass void __iomem *port_mmio = pp->port_mmio; 636f2105c61SSimon Glass u32 opts; 637f2105c61SSimon Glass u32 port_status; 638f2105c61SSimon Glass int sg_count; 639f2105c61SSimon Glass 640f2105c61SSimon Glass debug("Enter %s: for port %d\n", __func__, port); 641f2105c61SSimon Glass 642225b1da7SSimon Glass if (port > uc_priv->n_ports) { 643f2105c61SSimon Glass printf("Invalid port number %d\n", port); 644f2105c61SSimon Glass return -1; 645f2105c61SSimon Glass } 646f2105c61SSimon Glass 647f2105c61SSimon Glass port_status = readl(port_mmio + PORT_SCR_STAT); 648f2105c61SSimon Glass if ((port_status & 0xf) != 0x03) { 649f2105c61SSimon Glass debug("No Link on port %d!\n", port); 650f2105c61SSimon Glass return -1; 651f2105c61SSimon Glass } 652f2105c61SSimon Glass 653f2105c61SSimon Glass memcpy((unsigned char *)pp->cmd_tbl, fis, fis_len); 654f2105c61SSimon Glass 655225b1da7SSimon Glass sg_count = ahci_fill_sg(uc_priv, port, buf, buf_len); 656f2105c61SSimon Glass opts = (fis_len >> 2) | (sg_count << 16) | (is_write << 6); 657f2105c61SSimon Glass ahci_fill_cmd_slot(pp, opts); 658f2105c61SSimon Glass 659f2105c61SSimon Glass ahci_dcache_flush_sata_cmd(pp); 660f2105c61SSimon Glass ahci_dcache_flush_range((unsigned long)buf, (unsigned long)buf_len); 661f2105c61SSimon Glass 662f2105c61SSimon Glass writel_with_flush(1, port_mmio + PORT_CMD_ISSUE); 663f2105c61SSimon Glass 664f2105c61SSimon Glass if (waiting_for_cmd_completed(port_mmio + PORT_CMD_ISSUE, 665f2105c61SSimon Glass WAIT_MS_DATAIO, 0x1)) { 666f2105c61SSimon Glass printf("timeout exit!\n"); 667f2105c61SSimon Glass return -1; 668f2105c61SSimon Glass } 669f2105c61SSimon Glass 670f2105c61SSimon Glass ahci_dcache_invalidate_range((unsigned long)buf, 671f2105c61SSimon Glass (unsigned long)buf_len); 672f2105c61SSimon Glass debug("%s: %d byte transferred.\n", __func__, pp->cmd_slot->status); 673f2105c61SSimon Glass 674f2105c61SSimon Glass return 0; 675f2105c61SSimon Glass } 676f2105c61SSimon Glass 677f2105c61SSimon Glass 678f2105c61SSimon Glass static char *ata_id_strcpy(u16 *target, u16 *src, int len) 679f2105c61SSimon Glass { 680f2105c61SSimon Glass int i; 681f2105c61SSimon Glass for (i = 0; i < len / 2; i++) 682f2105c61SSimon Glass target[i] = swab16(src[i]); 683f2105c61SSimon Glass return (char *)target; 684f2105c61SSimon Glass } 685f2105c61SSimon Glass 686f2105c61SSimon Glass /* 687f2105c61SSimon Glass * SCSI INQUIRY command operation. 688f2105c61SSimon Glass */ 6894b62b2ffSSimon Glass static int ata_scsiop_inquiry(struct ahci_uc_priv *uc_priv, 6904b62b2ffSSimon Glass struct scsi_cmd *pccb) 691f2105c61SSimon Glass { 692f2105c61SSimon Glass static const u8 hdr[] = { 693f2105c61SSimon Glass 0, 694f2105c61SSimon Glass 0, 695f2105c61SSimon Glass 0x5, /* claim SPC-3 version compatibility */ 696f2105c61SSimon Glass 2, 697f2105c61SSimon Glass 95 - 4, 698f2105c61SSimon Glass }; 699f2105c61SSimon Glass u8 fis[20]; 700f2105c61SSimon Glass u16 *idbuf; 701f2105c61SSimon Glass ALLOC_CACHE_ALIGN_BUFFER(u16, tmpid, ATA_ID_WORDS); 702f2105c61SSimon Glass u8 port; 703f2105c61SSimon Glass 704f2105c61SSimon Glass /* Clean ccb data buffer */ 705f2105c61SSimon Glass memset(pccb->pdata, 0, pccb->datalen); 706f2105c61SSimon Glass 707f2105c61SSimon Glass memcpy(pccb->pdata, hdr, sizeof(hdr)); 708f2105c61SSimon Glass 709f2105c61SSimon Glass if (pccb->datalen <= 35) 710f2105c61SSimon Glass return 0; 711f2105c61SSimon Glass 712f2105c61SSimon Glass memset(fis, 0, sizeof(fis)); 713f2105c61SSimon Glass /* Construct the FIS */ 714f2105c61SSimon Glass fis[0] = 0x27; /* Host to device FIS. */ 715f2105c61SSimon Glass fis[1] = 1 << 7; /* Command FIS. */ 716f2105c61SSimon Glass fis[2] = ATA_CMD_ID_ATA; /* Command byte. */ 717f2105c61SSimon Glass 718f2105c61SSimon Glass /* Read id from sata */ 719f2105c61SSimon Glass port = pccb->target; 720f2105c61SSimon Glass 721225b1da7SSimon Glass if (ahci_device_data_io(uc_priv, port, (u8 *)&fis, sizeof(fis), 722225b1da7SSimon Glass (u8 *)tmpid, ATA_ID_WORDS * 2, 0)) { 723f2105c61SSimon Glass debug("scsi_ahci: SCSI inquiry command failure.\n"); 724f2105c61SSimon Glass return -EIO; 725f2105c61SSimon Glass } 726f2105c61SSimon Glass 7274b62b2ffSSimon Glass if (!uc_priv->ataid[port]) { 7284b62b2ffSSimon Glass uc_priv->ataid[port] = malloc(ATA_ID_WORDS * 2); 7294b62b2ffSSimon Glass if (!uc_priv->ataid[port]) { 730f2105c61SSimon Glass printf("%s: No memory for ataid[port]\n", __func__); 731f2105c61SSimon Glass return -ENOMEM; 732f2105c61SSimon Glass } 733f2105c61SSimon Glass } 734f2105c61SSimon Glass 7354b62b2ffSSimon Glass idbuf = uc_priv->ataid[port]; 736f2105c61SSimon Glass 737f2105c61SSimon Glass memcpy(idbuf, tmpid, ATA_ID_WORDS * 2); 738f2105c61SSimon Glass ata_swap_buf_le16(idbuf, ATA_ID_WORDS); 739f2105c61SSimon Glass 740f2105c61SSimon Glass memcpy(&pccb->pdata[8], "ATA ", 8); 741f2105c61SSimon Glass ata_id_strcpy((u16 *)&pccb->pdata[16], &idbuf[ATA_ID_PROD], 16); 742f2105c61SSimon Glass ata_id_strcpy((u16 *)&pccb->pdata[32], &idbuf[ATA_ID_FW_REV], 4); 743f2105c61SSimon Glass 744f2105c61SSimon Glass #ifdef DEBUG 745f2105c61SSimon Glass ata_dump_id(idbuf); 746f2105c61SSimon Glass #endif 747f2105c61SSimon Glass return 0; 748f2105c61SSimon Glass } 749f2105c61SSimon Glass 750f2105c61SSimon Glass 751f2105c61SSimon Glass /* 752f2105c61SSimon Glass * SCSI READ10/WRITE10 command operation. 753f2105c61SSimon Glass */ 754225b1da7SSimon Glass static int ata_scsiop_read_write(struct ahci_uc_priv *uc_priv, 755225b1da7SSimon Glass struct scsi_cmd *pccb, u8 is_write) 756f2105c61SSimon Glass { 757f2105c61SSimon Glass lbaint_t lba = 0; 758f2105c61SSimon Glass u16 blocks = 0; 759f2105c61SSimon Glass u8 fis[20]; 760f2105c61SSimon Glass u8 *user_buffer = pccb->pdata; 761f2105c61SSimon Glass u32 user_buffer_size = pccb->datalen; 762f2105c61SSimon Glass 763f2105c61SSimon Glass /* Retrieve the base LBA number from the ccb structure. */ 764f2105c61SSimon Glass if (pccb->cmd[0] == SCSI_READ16) { 765f2105c61SSimon Glass memcpy(&lba, pccb->cmd + 2, 8); 766f2105c61SSimon Glass lba = be64_to_cpu(lba); 767f2105c61SSimon Glass } else { 768f2105c61SSimon Glass u32 temp; 769f2105c61SSimon Glass memcpy(&temp, pccb->cmd + 2, 4); 770f2105c61SSimon Glass lba = be32_to_cpu(temp); 771f2105c61SSimon Glass } 772f2105c61SSimon Glass 773f2105c61SSimon Glass /* 774f2105c61SSimon Glass * Retrieve the base LBA number and the block count from 775f2105c61SSimon Glass * the ccb structure. 776f2105c61SSimon Glass * 777f2105c61SSimon Glass * For 10-byte and 16-byte SCSI R/W commands, transfer 778f2105c61SSimon Glass * length 0 means transfer 0 block of data. 779f2105c61SSimon Glass * However, for ATA R/W commands, sector count 0 means 780f2105c61SSimon Glass * 256 or 65536 sectors, not 0 sectors as in SCSI. 781f2105c61SSimon Glass * 782f2105c61SSimon Glass * WARNING: one or two older ATA drives treat 0 as 0... 783f2105c61SSimon Glass */ 784f2105c61SSimon Glass if (pccb->cmd[0] == SCSI_READ16) 785f2105c61SSimon Glass blocks = (((u16)pccb->cmd[13]) << 8) | ((u16) pccb->cmd[14]); 786f2105c61SSimon Glass else 787f2105c61SSimon Glass blocks = (((u16)pccb->cmd[7]) << 8) | ((u16) pccb->cmd[8]); 788f2105c61SSimon Glass 789f2105c61SSimon Glass debug("scsi_ahci: %s %u blocks starting from lba 0x" LBAFU "\n", 790f2105c61SSimon Glass is_write ? "write" : "read", blocks, lba); 791f2105c61SSimon Glass 792f2105c61SSimon Glass /* Preset the FIS */ 793f2105c61SSimon Glass memset(fis, 0, sizeof(fis)); 794f2105c61SSimon Glass fis[0] = 0x27; /* Host to device FIS. */ 795f2105c61SSimon Glass fis[1] = 1 << 7; /* Command FIS. */ 796f2105c61SSimon Glass /* Command byte (read/write). */ 797f2105c61SSimon Glass fis[2] = is_write ? ATA_CMD_WRITE_EXT : ATA_CMD_READ_EXT; 798f2105c61SSimon Glass 799f2105c61SSimon Glass while (blocks) { 800f2105c61SSimon Glass u16 now_blocks; /* number of blocks per iteration */ 801f2105c61SSimon Glass u32 transfer_size; /* number of bytes per iteration */ 802f2105c61SSimon Glass 803f2105c61SSimon Glass now_blocks = min((u16)MAX_SATA_BLOCKS_READ_WRITE, blocks); 804f2105c61SSimon Glass 805f2105c61SSimon Glass transfer_size = ATA_SECT_SIZE * now_blocks; 806f2105c61SSimon Glass if (transfer_size > user_buffer_size) { 807f2105c61SSimon Glass printf("scsi_ahci: Error: buffer too small.\n"); 808f2105c61SSimon Glass return -EIO; 809f2105c61SSimon Glass } 810f2105c61SSimon Glass 811f2105c61SSimon Glass /* 812f2105c61SSimon Glass * LBA48 SATA command but only use 32bit address range within 813f2105c61SSimon Glass * that (unless we've enabled 64bit LBA support). The next 814f2105c61SSimon Glass * smaller command range (28bit) is too small. 815f2105c61SSimon Glass */ 816f2105c61SSimon Glass fis[4] = (lba >> 0) & 0xff; 817f2105c61SSimon Glass fis[5] = (lba >> 8) & 0xff; 818f2105c61SSimon Glass fis[6] = (lba >> 16) & 0xff; 819f2105c61SSimon Glass fis[7] = 1 << 6; /* device reg: set LBA mode */ 820f2105c61SSimon Glass fis[8] = ((lba >> 24) & 0xff); 821f2105c61SSimon Glass #ifdef CONFIG_SYS_64BIT_LBA 822f2105c61SSimon Glass if (pccb->cmd[0] == SCSI_READ16) { 823f2105c61SSimon Glass fis[9] = ((lba >> 32) & 0xff); 824f2105c61SSimon Glass fis[10] = ((lba >> 40) & 0xff); 825f2105c61SSimon Glass } 826f2105c61SSimon Glass #endif 827f2105c61SSimon Glass 828f2105c61SSimon Glass fis[3] = 0xe0; /* features */ 829f2105c61SSimon Glass 830f2105c61SSimon Glass /* Block (sector) count */ 831f2105c61SSimon Glass fis[12] = (now_blocks >> 0) & 0xff; 832f2105c61SSimon Glass fis[13] = (now_blocks >> 8) & 0xff; 833f2105c61SSimon Glass 834f2105c61SSimon Glass /* Read/Write from ahci */ 835225b1da7SSimon Glass if (ahci_device_data_io(uc_priv, pccb->target, (u8 *)&fis, 836225b1da7SSimon Glass sizeof(fis), user_buffer, transfer_size, 837f2105c61SSimon Glass is_write)) { 838f2105c61SSimon Glass debug("scsi_ahci: SCSI %s10 command failure.\n", 839f2105c61SSimon Glass is_write ? "WRITE" : "READ"); 840f2105c61SSimon Glass return -EIO; 841f2105c61SSimon Glass } 842f2105c61SSimon Glass 843f2105c61SSimon Glass /* If this transaction is a write, do a following flush. 844f2105c61SSimon Glass * Writes in u-boot are so rare, and the logic to know when is 845f2105c61SSimon Glass * the last write and do a flush only there is sufficiently 846f2105c61SSimon Glass * difficult. Just do a flush after every write. This incurs, 847f2105c61SSimon Glass * usually, one extra flush when the rare writes do happen. 848f2105c61SSimon Glass */ 849f2105c61SSimon Glass if (is_write) { 850225b1da7SSimon Glass if (-EIO == ata_io_flush(uc_priv, pccb->target)) 851f2105c61SSimon Glass return -EIO; 852f2105c61SSimon Glass } 853f2105c61SSimon Glass user_buffer += transfer_size; 854f2105c61SSimon Glass user_buffer_size -= transfer_size; 855f2105c61SSimon Glass blocks -= now_blocks; 856f2105c61SSimon Glass lba += now_blocks; 857f2105c61SSimon Glass } 858f2105c61SSimon Glass 859f2105c61SSimon Glass return 0; 860f2105c61SSimon Glass } 861f2105c61SSimon Glass 862f2105c61SSimon Glass 863f2105c61SSimon Glass /* 864f2105c61SSimon Glass * SCSI READ CAPACITY10 command operation. 865f2105c61SSimon Glass */ 8664b62b2ffSSimon Glass static int ata_scsiop_read_capacity10(struct ahci_uc_priv *uc_priv, 8674b62b2ffSSimon Glass struct scsi_cmd *pccb) 868f2105c61SSimon Glass { 869f2105c61SSimon Glass u32 cap; 870f2105c61SSimon Glass u64 cap64; 871f2105c61SSimon Glass u32 block_size; 872f2105c61SSimon Glass 8734b62b2ffSSimon Glass if (!uc_priv->ataid[pccb->target]) { 874f2105c61SSimon Glass printf("scsi_ahci: SCSI READ CAPACITY10 command failure. " 875f2105c61SSimon Glass "\tNo ATA info!\n" 876f2105c61SSimon Glass "\tPlease run SCSI command INQUIRY first!\n"); 877f2105c61SSimon Glass return -EPERM; 878f2105c61SSimon Glass } 879f2105c61SSimon Glass 8804b62b2ffSSimon Glass cap64 = ata_id_n_sectors(uc_priv->ataid[pccb->target]); 881f2105c61SSimon Glass if (cap64 > 0x100000000ULL) 882f2105c61SSimon Glass cap64 = 0xffffffff; 883f2105c61SSimon Glass 884f2105c61SSimon Glass cap = cpu_to_be32(cap64); 885f2105c61SSimon Glass memcpy(pccb->pdata, &cap, sizeof(cap)); 886f2105c61SSimon Glass 887f2105c61SSimon Glass block_size = cpu_to_be32((u32)512); 888f2105c61SSimon Glass memcpy(&pccb->pdata[4], &block_size, 4); 889f2105c61SSimon Glass 890f2105c61SSimon Glass return 0; 891f2105c61SSimon Glass } 892f2105c61SSimon Glass 893f2105c61SSimon Glass 894f2105c61SSimon Glass /* 895f2105c61SSimon Glass * SCSI READ CAPACITY16 command operation. 896f2105c61SSimon Glass */ 8974b62b2ffSSimon Glass static int ata_scsiop_read_capacity16(struct ahci_uc_priv *uc_priv, 8984b62b2ffSSimon Glass struct scsi_cmd *pccb) 899f2105c61SSimon Glass { 900f2105c61SSimon Glass u64 cap; 901f2105c61SSimon Glass u64 block_size; 902f2105c61SSimon Glass 9034b62b2ffSSimon Glass if (!uc_priv->ataid[pccb->target]) { 904f2105c61SSimon Glass printf("scsi_ahci: SCSI READ CAPACITY16 command failure. " 905f2105c61SSimon Glass "\tNo ATA info!\n" 906f2105c61SSimon Glass "\tPlease run SCSI command INQUIRY first!\n"); 907f2105c61SSimon Glass return -EPERM; 908f2105c61SSimon Glass } 909f2105c61SSimon Glass 9104b62b2ffSSimon Glass cap = ata_id_n_sectors(uc_priv->ataid[pccb->target]); 911f2105c61SSimon Glass cap = cpu_to_be64(cap); 912f2105c61SSimon Glass memcpy(pccb->pdata, &cap, sizeof(cap)); 913f2105c61SSimon Glass 914f2105c61SSimon Glass block_size = cpu_to_be64((u64)512); 915f2105c61SSimon Glass memcpy(&pccb->pdata[8], &block_size, 8); 916f2105c61SSimon Glass 917f2105c61SSimon Glass return 0; 918f2105c61SSimon Glass } 919f2105c61SSimon Glass 920f2105c61SSimon Glass 921f2105c61SSimon Glass /* 922f2105c61SSimon Glass * SCSI TEST UNIT READY command operation. 923f2105c61SSimon Glass */ 9244b62b2ffSSimon Glass static int ata_scsiop_test_unit_ready(struct ahci_uc_priv *uc_priv, 9254b62b2ffSSimon Glass struct scsi_cmd *pccb) 926f2105c61SSimon Glass { 9274b62b2ffSSimon Glass return (uc_priv->ataid[pccb->target]) ? 0 : -EPERM; 928f2105c61SSimon Glass } 929f2105c61SSimon Glass 930f2105c61SSimon Glass 931*4e749014SSimon Glass static int ahci_scsi_exec(struct udevice *dev, struct scsi_cmd *pccb) 932f2105c61SSimon Glass { 9334682c8a1SSimon Glass struct ahci_uc_priv *uc_priv; 9344682c8a1SSimon Glass #ifdef CONFIG_DM_SCSI 9354682c8a1SSimon Glass uc_priv = dev_get_uclass_priv(dev); 9364682c8a1SSimon Glass #else 9374682c8a1SSimon Glass uc_priv = probe_ent; 9384682c8a1SSimon Glass #endif 939f2105c61SSimon Glass int ret; 940f2105c61SSimon Glass 941f2105c61SSimon Glass switch (pccb->cmd[0]) { 942f2105c61SSimon Glass case SCSI_READ16: 943f2105c61SSimon Glass case SCSI_READ10: 944225b1da7SSimon Glass ret = ata_scsiop_read_write(uc_priv, pccb, 0); 945f2105c61SSimon Glass break; 946f2105c61SSimon Glass case SCSI_WRITE10: 947225b1da7SSimon Glass ret = ata_scsiop_read_write(uc_priv, pccb, 1); 948f2105c61SSimon Glass break; 949f2105c61SSimon Glass case SCSI_RD_CAPAC10: 9504b62b2ffSSimon Glass ret = ata_scsiop_read_capacity10(uc_priv, pccb); 951f2105c61SSimon Glass break; 952f2105c61SSimon Glass case SCSI_RD_CAPAC16: 9534b62b2ffSSimon Glass ret = ata_scsiop_read_capacity16(uc_priv, pccb); 954f2105c61SSimon Glass break; 955f2105c61SSimon Glass case SCSI_TST_U_RDY: 9564b62b2ffSSimon Glass ret = ata_scsiop_test_unit_ready(uc_priv, pccb); 957f2105c61SSimon Glass break; 958f2105c61SSimon Glass case SCSI_INQUIRY: 9594b62b2ffSSimon Glass ret = ata_scsiop_inquiry(uc_priv, pccb); 960f2105c61SSimon Glass break; 961f2105c61SSimon Glass default: 962f2105c61SSimon Glass printf("Unsupport SCSI command 0x%02x\n", pccb->cmd[0]); 963f2105c61SSimon Glass return false; 964f2105c61SSimon Glass } 965f2105c61SSimon Glass 966f2105c61SSimon Glass if (ret) { 967f2105c61SSimon Glass debug("SCSI command 0x%02x ret errno %d\n", pccb->cmd[0], ret); 968f2105c61SSimon Glass return false; 969f2105c61SSimon Glass } 970f2105c61SSimon Glass return true; 971f2105c61SSimon Glass 972f2105c61SSimon Glass } 973f2105c61SSimon Glass 97462b4ec8eSSimon Glass static int ahci_start_ports(struct ahci_uc_priv *uc_priv) 97562b4ec8eSSimon Glass { 97662b4ec8eSSimon Glass u32 linkmap; 97762b4ec8eSSimon Glass int i; 97862b4ec8eSSimon Glass 97962b4ec8eSSimon Glass linkmap = uc_priv->link_port_map; 98062b4ec8eSSimon Glass 98162b4ec8eSSimon Glass for (i = 0; i < CONFIG_SYS_SCSI_MAX_SCSI_ID; i++) { 98262b4ec8eSSimon Glass if (((linkmap >> i) & 0x01)) { 98362b4ec8eSSimon Glass if (ahci_port_start(uc_priv, (u8) i)) { 98462b4ec8eSSimon Glass printf("Can not start port %d\n", i); 98562b4ec8eSSimon Glass continue; 98662b4ec8eSSimon Glass } 98762b4ec8eSSimon Glass } 98862b4ec8eSSimon Glass } 98962b4ec8eSSimon Glass 99062b4ec8eSSimon Glass return 0; 99162b4ec8eSSimon Glass } 99262b4ec8eSSimon Glass 9937cf1afceSSimon Glass #ifndef CONFIG_DM_SCSI 994f2105c61SSimon Glass void scsi_low_level_init(int busdevfunc) 995f2105c61SSimon Glass { 996225b1da7SSimon Glass struct ahci_uc_priv *uc_priv; 997f2105c61SSimon Glass 998f2105c61SSimon Glass #ifndef CONFIG_SCSI_AHCI_PLAT 9994279efc4SSimon Glass probe_ent = calloc(1, sizeof(struct ahci_uc_priv)); 10004279efc4SSimon Glass if (!probe_ent) { 10014279efc4SSimon Glass printf("%s: No memory for uc_priv\n", __func__); 10024279efc4SSimon Glass return; 10034279efc4SSimon Glass } 10044279efc4SSimon Glass uc_priv = probe_ent; 1005f2105c61SSimon Glass # if defined(CONFIG_DM_PCI) 1006f2105c61SSimon Glass struct udevice *dev; 1007f2105c61SSimon Glass int ret; 1008f2105c61SSimon Glass 1009f2105c61SSimon Glass ret = dm_pci_bus_find_bdf(busdevfunc, &dev); 1010f2105c61SSimon Glass if (ret) 1011f2105c61SSimon Glass return; 10124279efc4SSimon Glass ahci_init_one(uc_priv, dev); 1013f2105c61SSimon Glass # else 10144279efc4SSimon Glass ahci_init_one(uc_priv, busdevfunc); 1015f2105c61SSimon Glass # endif 10164279efc4SSimon Glass #else 1017225b1da7SSimon Glass uc_priv = probe_ent; 10184279efc4SSimon Glass #endif 1019f2105c61SSimon Glass 102062b4ec8eSSimon Glass ahci_start_ports(uc_priv); 1021f2105c61SSimon Glass } 10227cf1afceSSimon Glass #endif 10237cf1afceSSimon Glass 10247cf1afceSSimon Glass #ifndef CONFIG_SCSI_AHCI_PLAT 10257cf1afceSSimon Glass # if defined(CONFIG_DM_PCI) || defined(CONFIG_DM_SCSI) 10267cf1afceSSimon Glass int achi_init_one_dm(struct udevice *dev) 10277cf1afceSSimon Glass { 10284279efc4SSimon Glass struct ahci_uc_priv *uc_priv = dev_get_uclass_priv(dev); 10294279efc4SSimon Glass 10304279efc4SSimon Glass return ahci_init_one(uc_priv, dev); 10317cf1afceSSimon Glass } 10327cf1afceSSimon Glass #endif 10337cf1afceSSimon Glass #endif 10347cf1afceSSimon Glass 10357cf1afceSSimon Glass int achi_start_ports_dm(struct udevice *dev) 10367cf1afceSSimon Glass { 10374279efc4SSimon Glass struct ahci_uc_priv *uc_priv = dev_get_uclass_priv(dev); 10387cf1afceSSimon Glass 10397cf1afceSSimon Glass return ahci_start_ports(uc_priv); 10407cf1afceSSimon Glass } 1041f2105c61SSimon Glass 1042f2105c61SSimon Glass #ifdef CONFIG_SCSI_AHCI_PLAT 10434279efc4SSimon Glass static int ahci_init_common(struct ahci_uc_priv *uc_priv, void __iomem *base) 1044f2105c61SSimon Glass { 10454279efc4SSimon Glass int rc; 1046f2105c61SSimon Glass 1047225b1da7SSimon Glass uc_priv->host_flags = ATA_FLAG_SATA 1048f2105c61SSimon Glass | ATA_FLAG_NO_LEGACY 1049f2105c61SSimon Glass | ATA_FLAG_MMIO 1050f2105c61SSimon Glass | ATA_FLAG_PIO_DMA 1051f2105c61SSimon Glass | ATA_FLAG_NO_ATAPI; 1052225b1da7SSimon Glass uc_priv->pio_mask = 0x1f; 1053225b1da7SSimon Glass uc_priv->udma_mask = 0x7f; /*Fixme,assume to support UDMA6 */ 1054f2105c61SSimon Glass 1055225b1da7SSimon Glass uc_priv->mmio_base = base; 1056f2105c61SSimon Glass 1057f2105c61SSimon Glass /* initialize adapter */ 1058225b1da7SSimon Glass rc = ahci_host_init(uc_priv); 1059f2105c61SSimon Glass if (rc) 1060f2105c61SSimon Glass goto err_out; 1061f2105c61SSimon Glass 1062225b1da7SSimon Glass ahci_print_info(uc_priv); 1063f2105c61SSimon Glass 106462b4ec8eSSimon Glass rc = ahci_start_ports(uc_priv); 1065f2105c61SSimon Glass 1066f2105c61SSimon Glass err_out: 1067f2105c61SSimon Glass return rc; 1068f2105c61SSimon Glass } 1069f2105c61SSimon Glass 10704279efc4SSimon Glass #ifndef CONFIG_DM_SCSI 10714279efc4SSimon Glass int ahci_init(void __iomem *base) 10724279efc4SSimon Glass { 10734279efc4SSimon Glass struct ahci_uc_priv *uc_priv; 10744279efc4SSimon Glass 10754279efc4SSimon Glass probe_ent = malloc(sizeof(struct ahci_uc_priv)); 10764279efc4SSimon Glass if (!probe_ent) { 10774279efc4SSimon Glass printf("%s: No memory for uc_priv\n", __func__); 10784279efc4SSimon Glass return -ENOMEM; 10794279efc4SSimon Glass } 10804279efc4SSimon Glass 10814279efc4SSimon Glass uc_priv = probe_ent; 10824279efc4SSimon Glass memset(uc_priv, 0, sizeof(struct ahci_uc_priv)); 10834279efc4SSimon Glass 10844279efc4SSimon Glass return ahci_init_common(uc_priv, base); 10854279efc4SSimon Glass } 10864279efc4SSimon Glass #endif 10874279efc4SSimon Glass 10884279efc4SSimon Glass int ahci_init_dm(struct udevice *dev, void __iomem *base) 10894279efc4SSimon Glass { 10904279efc4SSimon Glass struct ahci_uc_priv *uc_priv = dev_get_uclass_priv(dev); 10914279efc4SSimon Glass 10924279efc4SSimon Glass return ahci_init_common(uc_priv, base); 10934279efc4SSimon Glass } 10944279efc4SSimon Glass 1095f2105c61SSimon Glass void __weak scsi_init(void) 1096f2105c61SSimon Glass { 1097f2105c61SSimon Glass } 1098f2105c61SSimon Glass 10994279efc4SSimon Glass #endif /* CONFIG_SCSI_AHCI_PLAT */ 1100f2105c61SSimon Glass 1101f2105c61SSimon Glass /* 1102f2105c61SSimon Glass * In the general case of generic rotating media it makes sense to have a 1103f2105c61SSimon Glass * flush capability. It probably even makes sense in the case of SSDs because 1104f2105c61SSimon Glass * one cannot always know for sure what kind of internal cache/flush mechanism 1105f2105c61SSimon Glass * is embodied therein. At first it was planned to invoke this after the last 1106f2105c61SSimon Glass * write to disk and before rebooting. In practice, knowing, a priori, which 1107f2105c61SSimon Glass * is the last write is difficult. Because writing to the disk in u-boot is 1108f2105c61SSimon Glass * very rare, this flush command will be invoked after every block write. 1109f2105c61SSimon Glass */ 1110225b1da7SSimon Glass static int ata_io_flush(struct ahci_uc_priv *uc_priv, u8 port) 1111f2105c61SSimon Glass { 1112f2105c61SSimon Glass u8 fis[20]; 1113225b1da7SSimon Glass struct ahci_ioports *pp = &(uc_priv->port[port]); 1114f2105c61SSimon Glass void __iomem *port_mmio = pp->port_mmio; 1115f2105c61SSimon Glass u32 cmd_fis_len = 5; /* five dwords */ 1116f2105c61SSimon Glass 1117f2105c61SSimon Glass /* Preset the FIS */ 1118f2105c61SSimon Glass memset(fis, 0, 20); 1119f2105c61SSimon Glass fis[0] = 0x27; /* Host to device FIS. */ 1120f2105c61SSimon Glass fis[1] = 1 << 7; /* Command FIS. */ 1121f2105c61SSimon Glass fis[2] = ATA_CMD_FLUSH_EXT; 1122f2105c61SSimon Glass 1123f2105c61SSimon Glass memcpy((unsigned char *)pp->cmd_tbl, fis, 20); 1124f2105c61SSimon Glass ahci_fill_cmd_slot(pp, cmd_fis_len); 1125f2105c61SSimon Glass ahci_dcache_flush_sata_cmd(pp); 1126f2105c61SSimon Glass writel_with_flush(1, port_mmio + PORT_CMD_ISSUE); 1127f2105c61SSimon Glass 1128f2105c61SSimon Glass if (waiting_for_cmd_completed(port_mmio + PORT_CMD_ISSUE, 1129f2105c61SSimon Glass WAIT_MS_FLUSH, 0x1)) { 1130f2105c61SSimon Glass debug("scsi_ahci: flush command timeout on port %d.\n", port); 1131f2105c61SSimon Glass return -EIO; 1132f2105c61SSimon Glass } 1133f2105c61SSimon Glass 1134f2105c61SSimon Glass return 0; 1135f2105c61SSimon Glass } 1136f2105c61SSimon Glass 1137*4e749014SSimon Glass static int ahci_scsi_bus_reset(struct udevice *dev) 1138*4e749014SSimon Glass { 1139*4e749014SSimon Glass /* Not implemented */ 1140*4e749014SSimon Glass 1141*4e749014SSimon Glass return 0; 1142*4e749014SSimon Glass } 1143*4e749014SSimon Glass 1144*4e749014SSimon Glass int scsi_exec(struct udevice *dev, struct scsi_cmd *pccb) 1145*4e749014SSimon Glass { 1146*4e749014SSimon Glass return ahci_scsi_exec(dev, pccb); 1147*4e749014SSimon Glass } 1148f2105c61SSimon Glass 11494682c8a1SSimon Glass __weak int scsi_bus_reset(struct udevice *dev) 1150f2105c61SSimon Glass { 1151*4e749014SSimon Glass return ahci_scsi_bus_reset(dev); 11524682c8a1SSimon Glass 11534682c8a1SSimon Glass return 0; 1154f2105c61SSimon Glass } 1155