xref: /rk3399_rockchip-uboot/drivers/ata/ahci.c (revision 2c9f9efb3d43568e5e5843c600e8bfc2d42ac23e)
1f2105c61SSimon Glass /*
2f2105c61SSimon Glass  * Copyright (C) Freescale Semiconductor, Inc. 2006.
3f2105c61SSimon Glass  * Author: Jason Jin<Jason.jin@freescale.com>
4f2105c61SSimon Glass  *         Zhang Wei<wei.zhang@freescale.com>
5f2105c61SSimon Glass  *
6f2105c61SSimon Glass  * SPDX-License-Identifier:	GPL-2.0+
7f2105c61SSimon Glass  *
8f2105c61SSimon Glass  * with the reference on libata and ahci drvier in kernel
9f2105c61SSimon Glass  */
10f2105c61SSimon Glass #include <common.h>
11f2105c61SSimon Glass 
12f2105c61SSimon Glass #include <command.h>
13f2105c61SSimon Glass #include <dm.h>
14f2105c61SSimon Glass #include <pci.h>
15f2105c61SSimon Glass #include <asm/processor.h>
16f2105c61SSimon Glass #include <linux/errno.h>
17f2105c61SSimon Glass #include <asm/io.h>
18f2105c61SSimon Glass #include <malloc.h>
19f2105c61SSimon Glass #include <memalign.h>
20f2105c61SSimon Glass #include <scsi.h>
21f2105c61SSimon Glass #include <libata.h>
22f2105c61SSimon Glass #include <linux/ctype.h>
23f2105c61SSimon Glass #include <ahci.h>
24f2105c61SSimon Glass 
25f2105c61SSimon Glass static int ata_io_flush(u8 port);
26f2105c61SSimon Glass 
27*2c9f9efbSSimon Glass struct ahci_uc_priv *probe_ent = NULL;
28f2105c61SSimon Glass u16 *ataid[AHCI_MAX_PORTS];
29f2105c61SSimon Glass 
30f2105c61SSimon Glass #define writel_with_flush(a,b)	do { writel(a,b); readl(b); } while (0)
31f2105c61SSimon Glass 
32f2105c61SSimon Glass /*
33f2105c61SSimon Glass  * Some controllers limit number of blocks they can read/write at once.
34f2105c61SSimon Glass  * Contemporary SSD devices work much faster if the read/write size is aligned
35f2105c61SSimon Glass  * to a power of 2.  Let's set default to 128 and allowing to be overwritten if
36f2105c61SSimon Glass  * needed.
37f2105c61SSimon Glass  */
38f2105c61SSimon Glass #ifndef MAX_SATA_BLOCKS_READ_WRITE
39f2105c61SSimon Glass #define MAX_SATA_BLOCKS_READ_WRITE	0x80
40f2105c61SSimon Glass #endif
41f2105c61SSimon Glass 
42f2105c61SSimon Glass /* Maximum timeouts for each event */
43f2105c61SSimon Glass #define WAIT_MS_SPINUP	20000
44f2105c61SSimon Glass #define WAIT_MS_DATAIO	10000
45f2105c61SSimon Glass #define WAIT_MS_FLUSH	5000
46f2105c61SSimon Glass #define WAIT_MS_LINKUP	200
47f2105c61SSimon Glass 
48f2105c61SSimon Glass __weak void __iomem *ahci_port_base(void __iomem *base, u32 port)
49f2105c61SSimon Glass {
50f2105c61SSimon Glass 	return base + 0x100 + (port * 0x80);
51f2105c61SSimon Glass }
52f2105c61SSimon Glass 
53f2105c61SSimon Glass 
54f2105c61SSimon Glass static void ahci_setup_port(struct ahci_ioports *port, void __iomem *base,
55f2105c61SSimon Glass 			    unsigned int port_idx)
56f2105c61SSimon Glass {
57f2105c61SSimon Glass 	base = ahci_port_base(base, port_idx);
58f2105c61SSimon Glass 
59f2105c61SSimon Glass 	port->cmd_addr = base;
60f2105c61SSimon Glass 	port->scr_addr = base + PORT_SCR;
61f2105c61SSimon Glass }
62f2105c61SSimon Glass 
63f2105c61SSimon Glass 
64f2105c61SSimon Glass #define msleep(a) udelay(a * 1000)
65f2105c61SSimon Glass 
66f2105c61SSimon Glass static void ahci_dcache_flush_range(unsigned long begin, unsigned long len)
67f2105c61SSimon Glass {
68f2105c61SSimon Glass 	const unsigned long start = begin;
69f2105c61SSimon Glass 	const unsigned long end = start + len;
70f2105c61SSimon Glass 
71f2105c61SSimon Glass 	debug("%s: flush dcache: [%#lx, %#lx)\n", __func__, start, end);
72f2105c61SSimon Glass 	flush_dcache_range(start, end);
73f2105c61SSimon Glass }
74f2105c61SSimon Glass 
75f2105c61SSimon Glass /*
76f2105c61SSimon Glass  * SATA controller DMAs to physical RAM.  Ensure data from the
77f2105c61SSimon Glass  * controller is invalidated from dcache; next access comes from
78f2105c61SSimon Glass  * physical RAM.
79f2105c61SSimon Glass  */
80f2105c61SSimon Glass static void ahci_dcache_invalidate_range(unsigned long begin, unsigned long len)
81f2105c61SSimon Glass {
82f2105c61SSimon Glass 	const unsigned long start = begin;
83f2105c61SSimon Glass 	const unsigned long end = start + len;
84f2105c61SSimon Glass 
85f2105c61SSimon Glass 	debug("%s: invalidate dcache: [%#lx, %#lx)\n", __func__, start, end);
86f2105c61SSimon Glass 	invalidate_dcache_range(start, end);
87f2105c61SSimon Glass }
88f2105c61SSimon Glass 
89f2105c61SSimon Glass /*
90f2105c61SSimon Glass  * Ensure data for SATA controller is flushed out of dcache and
91f2105c61SSimon Glass  * written to physical memory.
92f2105c61SSimon Glass  */
93f2105c61SSimon Glass static void ahci_dcache_flush_sata_cmd(struct ahci_ioports *pp)
94f2105c61SSimon Glass {
95f2105c61SSimon Glass 	ahci_dcache_flush_range((unsigned long)pp->cmd_slot,
96f2105c61SSimon Glass 				AHCI_PORT_PRIV_DMA_SZ);
97f2105c61SSimon Glass }
98f2105c61SSimon Glass 
99f2105c61SSimon Glass static int waiting_for_cmd_completed(void __iomem *offset,
100f2105c61SSimon Glass 				     int timeout_msec,
101f2105c61SSimon Glass 				     u32 sign)
102f2105c61SSimon Glass {
103f2105c61SSimon Glass 	int i;
104f2105c61SSimon Glass 	u32 status;
105f2105c61SSimon Glass 
106f2105c61SSimon Glass 	for (i = 0; ((status = readl(offset)) & sign) && i < timeout_msec; i++)
107f2105c61SSimon Glass 		msleep(1);
108f2105c61SSimon Glass 
109f2105c61SSimon Glass 	return (i < timeout_msec) ? 0 : -1;
110f2105c61SSimon Glass }
111f2105c61SSimon Glass 
112*2c9f9efbSSimon Glass int __weak ahci_link_up(struct ahci_uc_priv *probe_ent, u8 port)
113f2105c61SSimon Glass {
114f2105c61SSimon Glass 	u32 tmp;
115f2105c61SSimon Glass 	int j = 0;
116f2105c61SSimon Glass 	void __iomem *port_mmio = probe_ent->port[port].port_mmio;
117f2105c61SSimon Glass 
118f2105c61SSimon Glass 	/*
119f2105c61SSimon Glass 	 * Bring up SATA link.
120f2105c61SSimon Glass 	 * SATA link bringup time is usually less than 1 ms; only very
121f2105c61SSimon Glass 	 * rarely has it taken between 1-2 ms. Never seen it above 2 ms.
122f2105c61SSimon Glass 	 */
123f2105c61SSimon Glass 	while (j < WAIT_MS_LINKUP) {
124f2105c61SSimon Glass 		tmp = readl(port_mmio + PORT_SCR_STAT);
125f2105c61SSimon Glass 		tmp &= PORT_SCR_STAT_DET_MASK;
126f2105c61SSimon Glass 		if (tmp == PORT_SCR_STAT_DET_PHYRDY)
127f2105c61SSimon Glass 			return 0;
128f2105c61SSimon Glass 		udelay(1000);
129f2105c61SSimon Glass 		j++;
130f2105c61SSimon Glass 	}
131f2105c61SSimon Glass 	return 1;
132f2105c61SSimon Glass }
133f2105c61SSimon Glass 
134f2105c61SSimon Glass #ifdef CONFIG_SUNXI_AHCI
135f2105c61SSimon Glass /* The sunxi AHCI controller requires this undocumented setup */
136f2105c61SSimon Glass static void sunxi_dma_init(void __iomem *port_mmio)
137f2105c61SSimon Glass {
138f2105c61SSimon Glass 	clrsetbits_le32(port_mmio + PORT_P0DMACR, 0x0000ff00, 0x00004400);
139f2105c61SSimon Glass }
140f2105c61SSimon Glass #endif
141f2105c61SSimon Glass 
142f2105c61SSimon Glass int ahci_reset(void __iomem *base)
143f2105c61SSimon Glass {
144f2105c61SSimon Glass 	int i = 1000;
145f2105c61SSimon Glass 	u32 __iomem *host_ctl_reg = base + HOST_CTL;
146f2105c61SSimon Glass 	u32 tmp = readl(host_ctl_reg); /* global controller reset */
147f2105c61SSimon Glass 
148f2105c61SSimon Glass 	if ((tmp & HOST_RESET) == 0)
149f2105c61SSimon Glass 		writel_with_flush(tmp | HOST_RESET, host_ctl_reg);
150f2105c61SSimon Glass 
151f2105c61SSimon Glass 	/*
152f2105c61SSimon Glass 	 * reset must complete within 1 second, or
153f2105c61SSimon Glass 	 * the hardware should be considered fried.
154f2105c61SSimon Glass 	 */
155f2105c61SSimon Glass 	do {
156f2105c61SSimon Glass 		udelay(1000);
157f2105c61SSimon Glass 		tmp = readl(host_ctl_reg);
158f2105c61SSimon Glass 		i--;
159f2105c61SSimon Glass 	} while ((i > 0) && (tmp & HOST_RESET));
160f2105c61SSimon Glass 
161f2105c61SSimon Glass 	if (i == 0) {
162f2105c61SSimon Glass 		printf("controller reset failed (0x%x)\n", tmp);
163f2105c61SSimon Glass 		return -1;
164f2105c61SSimon Glass 	}
165f2105c61SSimon Glass 
166f2105c61SSimon Glass 	return 0;
167f2105c61SSimon Glass }
168f2105c61SSimon Glass 
169*2c9f9efbSSimon Glass static int ahci_host_init(struct ahci_uc_priv *probe_ent)
170f2105c61SSimon Glass {
171f2105c61SSimon Glass #if !defined(CONFIG_SCSI_AHCI_PLAT) && !defined(CONFIG_DM_SCSI)
172f2105c61SSimon Glass # ifdef CONFIG_DM_PCI
173f2105c61SSimon Glass 	struct udevice *dev = probe_ent->dev;
174f2105c61SSimon Glass 	struct pci_child_platdata *pplat = dev_get_parent_platdata(dev);
175f2105c61SSimon Glass # else
176f2105c61SSimon Glass 	pci_dev_t pdev = probe_ent->dev;
177f2105c61SSimon Glass 	unsigned short vendor;
178f2105c61SSimon Glass # endif
179f2105c61SSimon Glass 	u16 tmp16;
180f2105c61SSimon Glass #endif
181f2105c61SSimon Glass 	void __iomem *mmio = probe_ent->mmio_base;
182f2105c61SSimon Glass 	u32 tmp, cap_save, cmd;
183f2105c61SSimon Glass 	int i, j, ret;
184f2105c61SSimon Glass 	void __iomem *port_mmio;
185f2105c61SSimon Glass 	u32 port_map;
186f2105c61SSimon Glass 
187f2105c61SSimon Glass 	debug("ahci_host_init: start\n");
188f2105c61SSimon Glass 
189f2105c61SSimon Glass 	cap_save = readl(mmio + HOST_CAP);
190f2105c61SSimon Glass 	cap_save &= ((1 << 28) | (1 << 17));
191f2105c61SSimon Glass 	cap_save |= (1 << 27);  /* Staggered Spin-up. Not needed. */
192f2105c61SSimon Glass 
193f2105c61SSimon Glass 	ret = ahci_reset(probe_ent->mmio_base);
194f2105c61SSimon Glass 	if (ret)
195f2105c61SSimon Glass 		return ret;
196f2105c61SSimon Glass 
197f2105c61SSimon Glass 	writel_with_flush(HOST_AHCI_EN, mmio + HOST_CTL);
198f2105c61SSimon Glass 	writel(cap_save, mmio + HOST_CAP);
199f2105c61SSimon Glass 	writel_with_flush(0xf, mmio + HOST_PORTS_IMPL);
200f2105c61SSimon Glass 
201f2105c61SSimon Glass #if !defined(CONFIG_SCSI_AHCI_PLAT) && !defined(CONFIG_DM_SCSI)
202f2105c61SSimon Glass # ifdef CONFIG_DM_PCI
203f2105c61SSimon Glass 	if (pplat->vendor == PCI_VENDOR_ID_INTEL) {
204f2105c61SSimon Glass 		u16 tmp16;
205f2105c61SSimon Glass 
206f2105c61SSimon Glass 		dm_pci_read_config16(dev, 0x92, &tmp16);
207f2105c61SSimon Glass 		dm_pci_write_config16(dev, 0x92, tmp16 | 0xf);
208f2105c61SSimon Glass 	}
209f2105c61SSimon Glass # else
210f2105c61SSimon Glass 	pci_read_config_word(pdev, PCI_VENDOR_ID, &vendor);
211f2105c61SSimon Glass 
212f2105c61SSimon Glass 	if (vendor == PCI_VENDOR_ID_INTEL) {
213f2105c61SSimon Glass 		u16 tmp16;
214f2105c61SSimon Glass 		pci_read_config_word(pdev, 0x92, &tmp16);
215f2105c61SSimon Glass 		tmp16 |= 0xf;
216f2105c61SSimon Glass 		pci_write_config_word(pdev, 0x92, tmp16);
217f2105c61SSimon Glass 	}
218f2105c61SSimon Glass # endif
219f2105c61SSimon Glass #endif
220f2105c61SSimon Glass 	probe_ent->cap = readl(mmio + HOST_CAP);
221f2105c61SSimon Glass 	probe_ent->port_map = readl(mmio + HOST_PORTS_IMPL);
222f2105c61SSimon Glass 	port_map = probe_ent->port_map;
223f2105c61SSimon Glass 	probe_ent->n_ports = (probe_ent->cap & 0x1f) + 1;
224f2105c61SSimon Glass 
225f2105c61SSimon Glass 	debug("cap 0x%x  port_map 0x%x  n_ports %d\n",
226f2105c61SSimon Glass 	      probe_ent->cap, probe_ent->port_map, probe_ent->n_ports);
227f2105c61SSimon Glass 
228f2105c61SSimon Glass 	if (probe_ent->n_ports > CONFIG_SYS_SCSI_MAX_SCSI_ID)
229f2105c61SSimon Glass 		probe_ent->n_ports = CONFIG_SYS_SCSI_MAX_SCSI_ID;
230f2105c61SSimon Glass 
231f2105c61SSimon Glass 	for (i = 0; i < probe_ent->n_ports; i++) {
232f2105c61SSimon Glass 		if (!(port_map & (1 << i)))
233f2105c61SSimon Glass 			continue;
234f2105c61SSimon Glass 		probe_ent->port[i].port_mmio = ahci_port_base(mmio, i);
235f2105c61SSimon Glass 		port_mmio = (u8 *) probe_ent->port[i].port_mmio;
236f2105c61SSimon Glass 		ahci_setup_port(&probe_ent->port[i], mmio, i);
237f2105c61SSimon Glass 
238f2105c61SSimon Glass 		/* make sure port is not active */
239f2105c61SSimon Glass 		tmp = readl(port_mmio + PORT_CMD);
240f2105c61SSimon Glass 		if (tmp & (PORT_CMD_LIST_ON | PORT_CMD_FIS_ON |
241f2105c61SSimon Glass 			   PORT_CMD_FIS_RX | PORT_CMD_START)) {
242f2105c61SSimon Glass 			debug("Port %d is active. Deactivating.\n", i);
243f2105c61SSimon Glass 			tmp &= ~(PORT_CMD_LIST_ON | PORT_CMD_FIS_ON |
244f2105c61SSimon Glass 				 PORT_CMD_FIS_RX | PORT_CMD_START);
245f2105c61SSimon Glass 			writel_with_flush(tmp, port_mmio + PORT_CMD);
246f2105c61SSimon Glass 
247f2105c61SSimon Glass 			/* spec says 500 msecs for each bit, so
248f2105c61SSimon Glass 			 * this is slightly incorrect.
249f2105c61SSimon Glass 			 */
250f2105c61SSimon Glass 			msleep(500);
251f2105c61SSimon Glass 		}
252f2105c61SSimon Glass 
253f2105c61SSimon Glass #ifdef CONFIG_SUNXI_AHCI
254f2105c61SSimon Glass 		sunxi_dma_init(port_mmio);
255f2105c61SSimon Glass #endif
256f2105c61SSimon Glass 
257f2105c61SSimon Glass 		/* Add the spinup command to whatever mode bits may
258f2105c61SSimon Glass 		 * already be on in the command register.
259f2105c61SSimon Glass 		 */
260f2105c61SSimon Glass 		cmd = readl(port_mmio + PORT_CMD);
261f2105c61SSimon Glass 		cmd |= PORT_CMD_SPIN_UP;
262f2105c61SSimon Glass 		writel_with_flush(cmd, port_mmio + PORT_CMD);
263f2105c61SSimon Glass 
264f2105c61SSimon Glass 		/* Bring up SATA link. */
265f2105c61SSimon Glass 		ret = ahci_link_up(probe_ent, i);
266f2105c61SSimon Glass 		if (ret) {
267f2105c61SSimon Glass 			printf("SATA link %d timeout.\n", i);
268f2105c61SSimon Glass 			continue;
269f2105c61SSimon Glass 		} else {
270f2105c61SSimon Glass 			debug("SATA link ok.\n");
271f2105c61SSimon Glass 		}
272f2105c61SSimon Glass 
273f2105c61SSimon Glass 		/* Clear error status */
274f2105c61SSimon Glass 		tmp = readl(port_mmio + PORT_SCR_ERR);
275f2105c61SSimon Glass 		if (tmp)
276f2105c61SSimon Glass 			writel(tmp, port_mmio + PORT_SCR_ERR);
277f2105c61SSimon Glass 
278f2105c61SSimon Glass 		debug("Spinning up device on SATA port %d... ", i);
279f2105c61SSimon Glass 
280f2105c61SSimon Glass 		j = 0;
281f2105c61SSimon Glass 		while (j < WAIT_MS_SPINUP) {
282f2105c61SSimon Glass 			tmp = readl(port_mmio + PORT_TFDATA);
283f2105c61SSimon Glass 			if (!(tmp & (ATA_BUSY | ATA_DRQ)))
284f2105c61SSimon Glass 				break;
285f2105c61SSimon Glass 			udelay(1000);
286f2105c61SSimon Glass 			tmp = readl(port_mmio + PORT_SCR_STAT);
287f2105c61SSimon Glass 			tmp &= PORT_SCR_STAT_DET_MASK;
288f2105c61SSimon Glass 			if (tmp == PORT_SCR_STAT_DET_PHYRDY)
289f2105c61SSimon Glass 				break;
290f2105c61SSimon Glass 			j++;
291f2105c61SSimon Glass 		}
292f2105c61SSimon Glass 
293f2105c61SSimon Glass 		tmp = readl(port_mmio + PORT_SCR_STAT) & PORT_SCR_STAT_DET_MASK;
294f2105c61SSimon Glass 		if (tmp == PORT_SCR_STAT_DET_COMINIT) {
295f2105c61SSimon Glass 			debug("SATA link %d down (COMINIT received), retrying...\n", i);
296f2105c61SSimon Glass 			i--;
297f2105c61SSimon Glass 			continue;
298f2105c61SSimon Glass 		}
299f2105c61SSimon Glass 
300f2105c61SSimon Glass 		printf("Target spinup took %d ms.\n", j);
301f2105c61SSimon Glass 		if (j == WAIT_MS_SPINUP)
302f2105c61SSimon Glass 			debug("timeout.\n");
303f2105c61SSimon Glass 		else
304f2105c61SSimon Glass 			debug("ok.\n");
305f2105c61SSimon Glass 
306f2105c61SSimon Glass 		tmp = readl(port_mmio + PORT_SCR_ERR);
307f2105c61SSimon Glass 		debug("PORT_SCR_ERR 0x%x\n", tmp);
308f2105c61SSimon Glass 		writel(tmp, port_mmio + PORT_SCR_ERR);
309f2105c61SSimon Glass 
310f2105c61SSimon Glass 		/* ack any pending irq events for this port */
311f2105c61SSimon Glass 		tmp = readl(port_mmio + PORT_IRQ_STAT);
312f2105c61SSimon Glass 		debug("PORT_IRQ_STAT 0x%x\n", tmp);
313f2105c61SSimon Glass 		if (tmp)
314f2105c61SSimon Glass 			writel(tmp, port_mmio + PORT_IRQ_STAT);
315f2105c61SSimon Glass 
316f2105c61SSimon Glass 		writel(1 << i, mmio + HOST_IRQ_STAT);
317f2105c61SSimon Glass 
318f2105c61SSimon Glass 		/* register linkup ports */
319f2105c61SSimon Glass 		tmp = readl(port_mmio + PORT_SCR_STAT);
320f2105c61SSimon Glass 		debug("SATA port %d status: 0x%x\n", i, tmp);
321f2105c61SSimon Glass 		if ((tmp & PORT_SCR_STAT_DET_MASK) == PORT_SCR_STAT_DET_PHYRDY)
322f2105c61SSimon Glass 			probe_ent->link_port_map |= (0x01 << i);
323f2105c61SSimon Glass 	}
324f2105c61SSimon Glass 
325f2105c61SSimon Glass 	tmp = readl(mmio + HOST_CTL);
326f2105c61SSimon Glass 	debug("HOST_CTL 0x%x\n", tmp);
327f2105c61SSimon Glass 	writel(tmp | HOST_IRQ_EN, mmio + HOST_CTL);
328f2105c61SSimon Glass 	tmp = readl(mmio + HOST_CTL);
329f2105c61SSimon Glass 	debug("HOST_CTL 0x%x\n", tmp);
330f2105c61SSimon Glass #if !defined(CONFIG_DM_SCSI)
331f2105c61SSimon Glass #ifndef CONFIG_SCSI_AHCI_PLAT
332f2105c61SSimon Glass # ifdef CONFIG_DM_PCI
333f2105c61SSimon Glass 	dm_pci_read_config16(dev, PCI_COMMAND, &tmp16);
334f2105c61SSimon Glass 	tmp |= PCI_COMMAND_MASTER;
335f2105c61SSimon Glass 	dm_pci_write_config16(dev, PCI_COMMAND, tmp16);
336f2105c61SSimon Glass # else
337f2105c61SSimon Glass 	pci_read_config_word(pdev, PCI_COMMAND, &tmp16);
338f2105c61SSimon Glass 	tmp |= PCI_COMMAND_MASTER;
339f2105c61SSimon Glass 	pci_write_config_word(pdev, PCI_COMMAND, tmp16);
340f2105c61SSimon Glass # endif
341f2105c61SSimon Glass #endif
342f2105c61SSimon Glass #endif
343f2105c61SSimon Glass 	return 0;
344f2105c61SSimon Glass }
345f2105c61SSimon Glass 
346f2105c61SSimon Glass 
347*2c9f9efbSSimon Glass static void ahci_print_info(struct ahci_uc_priv *probe_ent)
348f2105c61SSimon Glass {
349f2105c61SSimon Glass #if !defined(CONFIG_SCSI_AHCI_PLAT) && !defined(CONFIG_DM_SCSI)
350f2105c61SSimon Glass # if defined(CONFIG_DM_PCI)
351f2105c61SSimon Glass 	struct udevice *dev = probe_ent->dev;
352f2105c61SSimon Glass # else
353f2105c61SSimon Glass 	pci_dev_t pdev = probe_ent->dev;
354f2105c61SSimon Glass # endif
355f2105c61SSimon Glass 	u16 cc;
356f2105c61SSimon Glass #endif
357f2105c61SSimon Glass 	void __iomem *mmio = probe_ent->mmio_base;
358f2105c61SSimon Glass 	u32 vers, cap, cap2, impl, speed;
359f2105c61SSimon Glass 	const char *speed_s;
360f2105c61SSimon Glass 	const char *scc_s;
361f2105c61SSimon Glass 
362f2105c61SSimon Glass 	vers = readl(mmio + HOST_VERSION);
363f2105c61SSimon Glass 	cap = probe_ent->cap;
364f2105c61SSimon Glass 	cap2 = readl(mmio + HOST_CAP2);
365f2105c61SSimon Glass 	impl = probe_ent->port_map;
366f2105c61SSimon Glass 
367f2105c61SSimon Glass 	speed = (cap >> 20) & 0xf;
368f2105c61SSimon Glass 	if (speed == 1)
369f2105c61SSimon Glass 		speed_s = "1.5";
370f2105c61SSimon Glass 	else if (speed == 2)
371f2105c61SSimon Glass 		speed_s = "3";
372f2105c61SSimon Glass 	else if (speed == 3)
373f2105c61SSimon Glass 		speed_s = "6";
374f2105c61SSimon Glass 	else
375f2105c61SSimon Glass 		speed_s = "?";
376f2105c61SSimon Glass 
377f2105c61SSimon Glass #if defined(CONFIG_SCSI_AHCI_PLAT) || defined(CONFIG_DM_SCSI)
378f2105c61SSimon Glass 	scc_s = "SATA";
379f2105c61SSimon Glass #else
380f2105c61SSimon Glass # ifdef CONFIG_DM_PCI
381f2105c61SSimon Glass 	dm_pci_read_config16(dev, 0x0a, &cc);
382f2105c61SSimon Glass # else
383f2105c61SSimon Glass 	pci_read_config_word(pdev, 0x0a, &cc);
384f2105c61SSimon Glass # endif
385f2105c61SSimon Glass 	if (cc == 0x0101)
386f2105c61SSimon Glass 		scc_s = "IDE";
387f2105c61SSimon Glass 	else if (cc == 0x0106)
388f2105c61SSimon Glass 		scc_s = "SATA";
389f2105c61SSimon Glass 	else if (cc == 0x0104)
390f2105c61SSimon Glass 		scc_s = "RAID";
391f2105c61SSimon Glass 	else
392f2105c61SSimon Glass 		scc_s = "unknown";
393f2105c61SSimon Glass #endif
394f2105c61SSimon Glass 	printf("AHCI %02x%02x.%02x%02x "
395f2105c61SSimon Glass 	       "%u slots %u ports %s Gbps 0x%x impl %s mode\n",
396f2105c61SSimon Glass 	       (vers >> 24) & 0xff,
397f2105c61SSimon Glass 	       (vers >> 16) & 0xff,
398f2105c61SSimon Glass 	       (vers >> 8) & 0xff,
399f2105c61SSimon Glass 	       vers & 0xff,
400f2105c61SSimon Glass 	       ((cap >> 8) & 0x1f) + 1, (cap & 0x1f) + 1, speed_s, impl, scc_s);
401f2105c61SSimon Glass 
402f2105c61SSimon Glass 	printf("flags: "
403f2105c61SSimon Glass 	       "%s%s%s%s%s%s%s"
404f2105c61SSimon Glass 	       "%s%s%s%s%s%s%s"
405f2105c61SSimon Glass 	       "%s%s%s%s%s%s\n",
406f2105c61SSimon Glass 	       cap & (1 << 31) ? "64bit " : "",
407f2105c61SSimon Glass 	       cap & (1 << 30) ? "ncq " : "",
408f2105c61SSimon Glass 	       cap & (1 << 28) ? "ilck " : "",
409f2105c61SSimon Glass 	       cap & (1 << 27) ? "stag " : "",
410f2105c61SSimon Glass 	       cap & (1 << 26) ? "pm " : "",
411f2105c61SSimon Glass 	       cap & (1 << 25) ? "led " : "",
412f2105c61SSimon Glass 	       cap & (1 << 24) ? "clo " : "",
413f2105c61SSimon Glass 	       cap & (1 << 19) ? "nz " : "",
414f2105c61SSimon Glass 	       cap & (1 << 18) ? "only " : "",
415f2105c61SSimon Glass 	       cap & (1 << 17) ? "pmp " : "",
416f2105c61SSimon Glass 	       cap & (1 << 16) ? "fbss " : "",
417f2105c61SSimon Glass 	       cap & (1 << 15) ? "pio " : "",
418f2105c61SSimon Glass 	       cap & (1 << 14) ? "slum " : "",
419f2105c61SSimon Glass 	       cap & (1 << 13) ? "part " : "",
420f2105c61SSimon Glass 	       cap & (1 << 7) ? "ccc " : "",
421f2105c61SSimon Glass 	       cap & (1 << 6) ? "ems " : "",
422f2105c61SSimon Glass 	       cap & (1 << 5) ? "sxs " : "",
423f2105c61SSimon Glass 	       cap2 & (1 << 2) ? "apst " : "",
424f2105c61SSimon Glass 	       cap2 & (1 << 1) ? "nvmp " : "",
425f2105c61SSimon Glass 	       cap2 & (1 << 0) ? "boh " : "");
426f2105c61SSimon Glass }
427f2105c61SSimon Glass 
428f2105c61SSimon Glass #ifndef CONFIG_SCSI_AHCI_PLAT
429f2105c61SSimon Glass # if defined(CONFIG_DM_PCI) || defined(CONFIG_DM_SCSI)
430f2105c61SSimon Glass static int ahci_init_one(struct udevice *dev)
431f2105c61SSimon Glass # else
432f2105c61SSimon Glass static int ahci_init_one(pci_dev_t dev)
433f2105c61SSimon Glass # endif
434f2105c61SSimon Glass {
435f2105c61SSimon Glass #if !defined(CONFIG_DM_SCSI)
436f2105c61SSimon Glass 	u16 vendor;
437f2105c61SSimon Glass #endif
438f2105c61SSimon Glass 	int rc;
439f2105c61SSimon Glass 
440*2c9f9efbSSimon Glass 	probe_ent = malloc(sizeof(struct ahci_uc_priv));
441f2105c61SSimon Glass 	if (!probe_ent) {
442f2105c61SSimon Glass 		printf("%s: No memory for probe_ent\n", __func__);
443f2105c61SSimon Glass 		return -ENOMEM;
444f2105c61SSimon Glass 	}
445f2105c61SSimon Glass 
446*2c9f9efbSSimon Glass 	memset(probe_ent, 0, sizeof(struct ahci_uc_priv));
447f2105c61SSimon Glass 	probe_ent->dev = dev;
448f2105c61SSimon Glass 
449f2105c61SSimon Glass 	probe_ent->host_flags = ATA_FLAG_SATA
450f2105c61SSimon Glass 				| ATA_FLAG_NO_LEGACY
451f2105c61SSimon Glass 				| ATA_FLAG_MMIO
452f2105c61SSimon Glass 				| ATA_FLAG_PIO_DMA
453f2105c61SSimon Glass 				| ATA_FLAG_NO_ATAPI;
454f2105c61SSimon Glass 	probe_ent->pio_mask = 0x1f;
455f2105c61SSimon Glass 	probe_ent->udma_mask = 0x7f;	/*Fixme,assume to support UDMA6 */
456f2105c61SSimon Glass 
457f2105c61SSimon Glass #if !defined(CONFIG_DM_SCSI)
458f2105c61SSimon Glass #ifdef CONFIG_DM_PCI
459f2105c61SSimon Glass 	probe_ent->mmio_base = dm_pci_map_bar(dev, PCI_BASE_ADDRESS_5,
460f2105c61SSimon Glass 					      PCI_REGION_MEM);
461f2105c61SSimon Glass 
462f2105c61SSimon Glass 	/* Take from kernel:
463f2105c61SSimon Glass 	 * JMicron-specific fixup:
464f2105c61SSimon Glass 	 * make sure we're in AHCI mode
465f2105c61SSimon Glass 	 */
466f2105c61SSimon Glass 	dm_pci_read_config16(dev, PCI_VENDOR_ID, &vendor);
467f2105c61SSimon Glass 	if (vendor == 0x197b)
468f2105c61SSimon Glass 		dm_pci_write_config8(dev, 0x41, 0xa1);
469f2105c61SSimon Glass #else
470f2105c61SSimon Glass 	probe_ent->mmio_base = pci_map_bar(dev, PCI_BASE_ADDRESS_5,
471f2105c61SSimon Glass 					   PCI_REGION_MEM);
472f2105c61SSimon Glass 
473f2105c61SSimon Glass 	/* Take from kernel:
474f2105c61SSimon Glass 	 * JMicron-specific fixup:
475f2105c61SSimon Glass 	 * make sure we're in AHCI mode
476f2105c61SSimon Glass 	 */
477f2105c61SSimon Glass 	pci_read_config_word(dev, PCI_VENDOR_ID, &vendor);
478f2105c61SSimon Glass 	if (vendor == 0x197b)
479f2105c61SSimon Glass 		pci_write_config_byte(dev, 0x41, 0xa1);
480f2105c61SSimon Glass #endif
481f2105c61SSimon Glass #else
4821dc64f6cSSimon Glass 	struct scsi_platdata *plat = dev_get_uclass_platdata(dev);
483f2105c61SSimon Glass 	probe_ent->mmio_base = (void *)plat->base;
484f2105c61SSimon Glass #endif
485f2105c61SSimon Glass 
486f2105c61SSimon Glass 	debug("ahci mmio_base=0x%p\n", probe_ent->mmio_base);
487f2105c61SSimon Glass 	/* initialize adapter */
488f2105c61SSimon Glass 	rc = ahci_host_init(probe_ent);
489f2105c61SSimon Glass 	if (rc)
490f2105c61SSimon Glass 		goto err_out;
491f2105c61SSimon Glass 
492f2105c61SSimon Glass 	ahci_print_info(probe_ent);
493f2105c61SSimon Glass 
494f2105c61SSimon Glass 	return 0;
495f2105c61SSimon Glass 
496f2105c61SSimon Glass       err_out:
497f2105c61SSimon Glass 	return rc;
498f2105c61SSimon Glass }
499f2105c61SSimon Glass #endif
500f2105c61SSimon Glass 
501f2105c61SSimon Glass #define MAX_DATA_BYTE_COUNT  (4*1024*1024)
502f2105c61SSimon Glass 
503f2105c61SSimon Glass static int ahci_fill_sg(u8 port, unsigned char *buf, int buf_len)
504f2105c61SSimon Glass {
505f2105c61SSimon Glass 	struct ahci_ioports *pp = &(probe_ent->port[port]);
506f2105c61SSimon Glass 	struct ahci_sg *ahci_sg = pp->cmd_tbl_sg;
507f2105c61SSimon Glass 	u32 sg_count;
508f2105c61SSimon Glass 	int i;
509f2105c61SSimon Glass 
510f2105c61SSimon Glass 	sg_count = ((buf_len - 1) / MAX_DATA_BYTE_COUNT) + 1;
511f2105c61SSimon Glass 	if (sg_count > AHCI_MAX_SG) {
512f2105c61SSimon Glass 		printf("Error:Too much sg!\n");
513f2105c61SSimon Glass 		return -1;
514f2105c61SSimon Glass 	}
515f2105c61SSimon Glass 
516f2105c61SSimon Glass 	for (i = 0; i < sg_count; i++) {
517f2105c61SSimon Glass 		ahci_sg->addr =
518f2105c61SSimon Glass 		    cpu_to_le32((unsigned long) buf + i * MAX_DATA_BYTE_COUNT);
519f2105c61SSimon Glass 		ahci_sg->addr_hi = 0;
520f2105c61SSimon Glass 		ahci_sg->flags_size = cpu_to_le32(0x3fffff &
521f2105c61SSimon Glass 					  (buf_len < MAX_DATA_BYTE_COUNT
522f2105c61SSimon Glass 					   ? (buf_len - 1)
523f2105c61SSimon Glass 					   : (MAX_DATA_BYTE_COUNT - 1)));
524f2105c61SSimon Glass 		ahci_sg++;
525f2105c61SSimon Glass 		buf_len -= MAX_DATA_BYTE_COUNT;
526f2105c61SSimon Glass 	}
527f2105c61SSimon Glass 
528f2105c61SSimon Glass 	return sg_count;
529f2105c61SSimon Glass }
530f2105c61SSimon Glass 
531f2105c61SSimon Glass 
532f2105c61SSimon Glass static void ahci_fill_cmd_slot(struct ahci_ioports *pp, u32 opts)
533f2105c61SSimon Glass {
534f2105c61SSimon Glass 	pp->cmd_slot->opts = cpu_to_le32(opts);
535f2105c61SSimon Glass 	pp->cmd_slot->status = 0;
536f2105c61SSimon Glass 	pp->cmd_slot->tbl_addr = cpu_to_le32((u32)pp->cmd_tbl & 0xffffffff);
537f2105c61SSimon Glass #ifdef CONFIG_PHYS_64BIT
538f2105c61SSimon Glass 	pp->cmd_slot->tbl_addr_hi =
539f2105c61SSimon Glass 	    cpu_to_le32((u32)(((pp->cmd_tbl) >> 16) >> 16));
540f2105c61SSimon Glass #endif
541f2105c61SSimon Glass }
542f2105c61SSimon Glass 
543f2105c61SSimon Glass static int wait_spinup(void __iomem *port_mmio)
544f2105c61SSimon Glass {
545f2105c61SSimon Glass 	ulong start;
546f2105c61SSimon Glass 	u32 tf_data;
547f2105c61SSimon Glass 
548f2105c61SSimon Glass 	start = get_timer(0);
549f2105c61SSimon Glass 	do {
550f2105c61SSimon Glass 		tf_data = readl(port_mmio + PORT_TFDATA);
551f2105c61SSimon Glass 		if (!(tf_data & ATA_BUSY))
552f2105c61SSimon Glass 			return 0;
553f2105c61SSimon Glass 	} while (get_timer(start) < WAIT_MS_SPINUP);
554f2105c61SSimon Glass 
555f2105c61SSimon Glass 	return -ETIMEDOUT;
556f2105c61SSimon Glass }
557f2105c61SSimon Glass 
558f2105c61SSimon Glass static int ahci_port_start(u8 port)
559f2105c61SSimon Glass {
560f2105c61SSimon Glass 	struct ahci_ioports *pp = &(probe_ent->port[port]);
561f2105c61SSimon Glass 	void __iomem *port_mmio = pp->port_mmio;
562f2105c61SSimon Glass 	u32 port_status;
563f2105c61SSimon Glass 	void __iomem *mem;
564f2105c61SSimon Glass 
565f2105c61SSimon Glass 	debug("Enter start port: %d\n", port);
566f2105c61SSimon Glass 	port_status = readl(port_mmio + PORT_SCR_STAT);
567f2105c61SSimon Glass 	debug("Port %d status: %x\n", port, port_status);
568f2105c61SSimon Glass 	if ((port_status & 0xf) != 0x03) {
569f2105c61SSimon Glass 		printf("No Link on this port!\n");
570f2105c61SSimon Glass 		return -1;
571f2105c61SSimon Glass 	}
572f2105c61SSimon Glass 
573f2105c61SSimon Glass 	mem = malloc(AHCI_PORT_PRIV_DMA_SZ + 2048);
574f2105c61SSimon Glass 	if (!mem) {
575f2105c61SSimon Glass 		free(pp);
576f2105c61SSimon Glass 		printf("%s: No mem for table!\n", __func__);
577f2105c61SSimon Glass 		return -ENOMEM;
578f2105c61SSimon Glass 	}
579f2105c61SSimon Glass 
580f2105c61SSimon Glass 	/* Aligned to 2048-bytes */
581f2105c61SSimon Glass 	mem = memalign(2048, AHCI_PORT_PRIV_DMA_SZ);
582f2105c61SSimon Glass 	memset(mem, 0, AHCI_PORT_PRIV_DMA_SZ);
583f2105c61SSimon Glass 
584f2105c61SSimon Glass 	/*
585f2105c61SSimon Glass 	 * First item in chunk of DMA memory: 32-slot command table,
586f2105c61SSimon Glass 	 * 32 bytes each in size
587f2105c61SSimon Glass 	 */
588f2105c61SSimon Glass 	pp->cmd_slot =
589f2105c61SSimon Glass 		(struct ahci_cmd_hdr *)(uintptr_t)virt_to_phys((void *)mem);
590f2105c61SSimon Glass 	debug("cmd_slot = %p\n", pp->cmd_slot);
591f2105c61SSimon Glass 	mem += (AHCI_CMD_SLOT_SZ + 224);
592f2105c61SSimon Glass 
593f2105c61SSimon Glass 	/*
594f2105c61SSimon Glass 	 * Second item: Received-FIS area
595f2105c61SSimon Glass 	 */
596f2105c61SSimon Glass 	pp->rx_fis = virt_to_phys((void *)mem);
597f2105c61SSimon Glass 	mem += AHCI_RX_FIS_SZ;
598f2105c61SSimon Glass 
599f2105c61SSimon Glass 	/*
600f2105c61SSimon Glass 	 * Third item: data area for storing a single command
601f2105c61SSimon Glass 	 * and its scatter-gather table
602f2105c61SSimon Glass 	 */
603f2105c61SSimon Glass 	pp->cmd_tbl = virt_to_phys((void *)mem);
604f2105c61SSimon Glass 	debug("cmd_tbl_dma = %lx\n", pp->cmd_tbl);
605f2105c61SSimon Glass 
606f2105c61SSimon Glass 	mem += AHCI_CMD_TBL_HDR;
607f2105c61SSimon Glass 	pp->cmd_tbl_sg =
608f2105c61SSimon Glass 			(struct ahci_sg *)(uintptr_t)virt_to_phys((void *)mem);
609f2105c61SSimon Glass 
610f2105c61SSimon Glass 	writel_with_flush((unsigned long)pp->cmd_slot,
611f2105c61SSimon Glass 			  port_mmio + PORT_LST_ADDR);
612f2105c61SSimon Glass 
613f2105c61SSimon Glass 	writel_with_flush(pp->rx_fis, port_mmio + PORT_FIS_ADDR);
614f2105c61SSimon Glass 
615f2105c61SSimon Glass #ifdef CONFIG_SUNXI_AHCI
616f2105c61SSimon Glass 	sunxi_dma_init(port_mmio);
617f2105c61SSimon Glass #endif
618f2105c61SSimon Glass 
619f2105c61SSimon Glass 	writel_with_flush(PORT_CMD_ICC_ACTIVE | PORT_CMD_FIS_RX |
620f2105c61SSimon Glass 			  PORT_CMD_POWER_ON | PORT_CMD_SPIN_UP |
621f2105c61SSimon Glass 			  PORT_CMD_START, port_mmio + PORT_CMD);
622f2105c61SSimon Glass 
623f2105c61SSimon Glass 	debug("Exit start port %d\n", port);
624f2105c61SSimon Glass 
625f2105c61SSimon Glass 	/*
626f2105c61SSimon Glass 	 * Make sure interface is not busy based on error and status
627f2105c61SSimon Glass 	 * information from task file data register before proceeding
628f2105c61SSimon Glass 	 */
629f2105c61SSimon Glass 	return wait_spinup(port_mmio);
630f2105c61SSimon Glass }
631f2105c61SSimon Glass 
632f2105c61SSimon Glass 
633f2105c61SSimon Glass static int ahci_device_data_io(u8 port, u8 *fis, int fis_len, u8 *buf,
634f2105c61SSimon Glass 				int buf_len, u8 is_write)
635f2105c61SSimon Glass {
636f2105c61SSimon Glass 
637f2105c61SSimon Glass 	struct ahci_ioports *pp = &(probe_ent->port[port]);
638f2105c61SSimon Glass 	void __iomem *port_mmio = pp->port_mmio;
639f2105c61SSimon Glass 	u32 opts;
640f2105c61SSimon Glass 	u32 port_status;
641f2105c61SSimon Glass 	int sg_count;
642f2105c61SSimon Glass 
643f2105c61SSimon Glass 	debug("Enter %s: for port %d\n", __func__, port);
644f2105c61SSimon Glass 
645f2105c61SSimon Glass 	if (port > probe_ent->n_ports) {
646f2105c61SSimon Glass 		printf("Invalid port number %d\n", port);
647f2105c61SSimon Glass 		return -1;
648f2105c61SSimon Glass 	}
649f2105c61SSimon Glass 
650f2105c61SSimon Glass 	port_status = readl(port_mmio + PORT_SCR_STAT);
651f2105c61SSimon Glass 	if ((port_status & 0xf) != 0x03) {
652f2105c61SSimon Glass 		debug("No Link on port %d!\n", port);
653f2105c61SSimon Glass 		return -1;
654f2105c61SSimon Glass 	}
655f2105c61SSimon Glass 
656f2105c61SSimon Glass 	memcpy((unsigned char *)pp->cmd_tbl, fis, fis_len);
657f2105c61SSimon Glass 
658f2105c61SSimon Glass 	sg_count = ahci_fill_sg(port, buf, buf_len);
659f2105c61SSimon Glass 	opts = (fis_len >> 2) | (sg_count << 16) | (is_write << 6);
660f2105c61SSimon Glass 	ahci_fill_cmd_slot(pp, opts);
661f2105c61SSimon Glass 
662f2105c61SSimon Glass 	ahci_dcache_flush_sata_cmd(pp);
663f2105c61SSimon Glass 	ahci_dcache_flush_range((unsigned long)buf, (unsigned long)buf_len);
664f2105c61SSimon Glass 
665f2105c61SSimon Glass 	writel_with_flush(1, port_mmio + PORT_CMD_ISSUE);
666f2105c61SSimon Glass 
667f2105c61SSimon Glass 	if (waiting_for_cmd_completed(port_mmio + PORT_CMD_ISSUE,
668f2105c61SSimon Glass 				WAIT_MS_DATAIO, 0x1)) {
669f2105c61SSimon Glass 		printf("timeout exit!\n");
670f2105c61SSimon Glass 		return -1;
671f2105c61SSimon Glass 	}
672f2105c61SSimon Glass 
673f2105c61SSimon Glass 	ahci_dcache_invalidate_range((unsigned long)buf,
674f2105c61SSimon Glass 				     (unsigned long)buf_len);
675f2105c61SSimon Glass 	debug("%s: %d byte transferred.\n", __func__, pp->cmd_slot->status);
676f2105c61SSimon Glass 
677f2105c61SSimon Glass 	return 0;
678f2105c61SSimon Glass }
679f2105c61SSimon Glass 
680f2105c61SSimon Glass 
681f2105c61SSimon Glass static char *ata_id_strcpy(u16 *target, u16 *src, int len)
682f2105c61SSimon Glass {
683f2105c61SSimon Glass 	int i;
684f2105c61SSimon Glass 	for (i = 0; i < len / 2; i++)
685f2105c61SSimon Glass 		target[i] = swab16(src[i]);
686f2105c61SSimon Glass 	return (char *)target;
687f2105c61SSimon Glass }
688f2105c61SSimon Glass 
689f2105c61SSimon Glass /*
690f2105c61SSimon Glass  * SCSI INQUIRY command operation.
691f2105c61SSimon Glass  */
692b9560ad6SSimon Glass static int ata_scsiop_inquiry(struct scsi_cmd *pccb)
693f2105c61SSimon Glass {
694f2105c61SSimon Glass 	static const u8 hdr[] = {
695f2105c61SSimon Glass 		0,
696f2105c61SSimon Glass 		0,
697f2105c61SSimon Glass 		0x5,		/* claim SPC-3 version compatibility */
698f2105c61SSimon Glass 		2,
699f2105c61SSimon Glass 		95 - 4,
700f2105c61SSimon Glass 	};
701f2105c61SSimon Glass 	u8 fis[20];
702f2105c61SSimon Glass 	u16 *idbuf;
703f2105c61SSimon Glass 	ALLOC_CACHE_ALIGN_BUFFER(u16, tmpid, ATA_ID_WORDS);
704f2105c61SSimon Glass 	u8 port;
705f2105c61SSimon Glass 
706f2105c61SSimon Glass 	/* Clean ccb data buffer */
707f2105c61SSimon Glass 	memset(pccb->pdata, 0, pccb->datalen);
708f2105c61SSimon Glass 
709f2105c61SSimon Glass 	memcpy(pccb->pdata, hdr, sizeof(hdr));
710f2105c61SSimon Glass 
711f2105c61SSimon Glass 	if (pccb->datalen <= 35)
712f2105c61SSimon Glass 		return 0;
713f2105c61SSimon Glass 
714f2105c61SSimon Glass 	memset(fis, 0, sizeof(fis));
715f2105c61SSimon Glass 	/* Construct the FIS */
716f2105c61SSimon Glass 	fis[0] = 0x27;		/* Host to device FIS. */
717f2105c61SSimon Glass 	fis[1] = 1 << 7;	/* Command FIS. */
718f2105c61SSimon Glass 	fis[2] = ATA_CMD_ID_ATA; /* Command byte. */
719f2105c61SSimon Glass 
720f2105c61SSimon Glass 	/* Read id from sata */
721f2105c61SSimon Glass 	port = pccb->target;
722f2105c61SSimon Glass 
723f2105c61SSimon Glass 	if (ahci_device_data_io(port, (u8 *) &fis, sizeof(fis), (u8 *)tmpid,
724f2105c61SSimon Glass 				ATA_ID_WORDS * 2, 0)) {
725f2105c61SSimon Glass 		debug("scsi_ahci: SCSI inquiry command failure.\n");
726f2105c61SSimon Glass 		return -EIO;
727f2105c61SSimon Glass 	}
728f2105c61SSimon Glass 
729f2105c61SSimon Glass 	if (!ataid[port]) {
730f2105c61SSimon Glass 		ataid[port] = malloc(ATA_ID_WORDS * 2);
731f2105c61SSimon Glass 		if (!ataid[port]) {
732f2105c61SSimon Glass 			printf("%s: No memory for ataid[port]\n", __func__);
733f2105c61SSimon Glass 			return -ENOMEM;
734f2105c61SSimon Glass 		}
735f2105c61SSimon Glass 	}
736f2105c61SSimon Glass 
737f2105c61SSimon Glass 	idbuf = ataid[port];
738f2105c61SSimon Glass 
739f2105c61SSimon Glass 	memcpy(idbuf, tmpid, ATA_ID_WORDS * 2);
740f2105c61SSimon Glass 	ata_swap_buf_le16(idbuf, ATA_ID_WORDS);
741f2105c61SSimon Glass 
742f2105c61SSimon Glass 	memcpy(&pccb->pdata[8], "ATA     ", 8);
743f2105c61SSimon Glass 	ata_id_strcpy((u16 *)&pccb->pdata[16], &idbuf[ATA_ID_PROD], 16);
744f2105c61SSimon Glass 	ata_id_strcpy((u16 *)&pccb->pdata[32], &idbuf[ATA_ID_FW_REV], 4);
745f2105c61SSimon Glass 
746f2105c61SSimon Glass #ifdef DEBUG
747f2105c61SSimon Glass 	ata_dump_id(idbuf);
748f2105c61SSimon Glass #endif
749f2105c61SSimon Glass 	return 0;
750f2105c61SSimon Glass }
751f2105c61SSimon Glass 
752f2105c61SSimon Glass 
753f2105c61SSimon Glass /*
754f2105c61SSimon Glass  * SCSI READ10/WRITE10 command operation.
755f2105c61SSimon Glass  */
756b9560ad6SSimon Glass static int ata_scsiop_read_write(struct scsi_cmd *pccb, u8 is_write)
757f2105c61SSimon Glass {
758f2105c61SSimon Glass 	lbaint_t lba = 0;
759f2105c61SSimon Glass 	u16 blocks = 0;
760f2105c61SSimon Glass 	u8 fis[20];
761f2105c61SSimon Glass 	u8 *user_buffer = pccb->pdata;
762f2105c61SSimon Glass 	u32 user_buffer_size = pccb->datalen;
763f2105c61SSimon Glass 
764f2105c61SSimon Glass 	/* Retrieve the base LBA number from the ccb structure. */
765f2105c61SSimon Glass 	if (pccb->cmd[0] == SCSI_READ16) {
766f2105c61SSimon Glass 		memcpy(&lba, pccb->cmd + 2, 8);
767f2105c61SSimon Glass 		lba = be64_to_cpu(lba);
768f2105c61SSimon Glass 	} else {
769f2105c61SSimon Glass 		u32 temp;
770f2105c61SSimon Glass 		memcpy(&temp, pccb->cmd + 2, 4);
771f2105c61SSimon Glass 		lba = be32_to_cpu(temp);
772f2105c61SSimon Glass 	}
773f2105c61SSimon Glass 
774f2105c61SSimon Glass 	/*
775f2105c61SSimon Glass 	 * Retrieve the base LBA number and the block count from
776f2105c61SSimon Glass 	 * the ccb structure.
777f2105c61SSimon Glass 	 *
778f2105c61SSimon Glass 	 * For 10-byte and 16-byte SCSI R/W commands, transfer
779f2105c61SSimon Glass 	 * length 0 means transfer 0 block of data.
780f2105c61SSimon Glass 	 * However, for ATA R/W commands, sector count 0 means
781f2105c61SSimon Glass 	 * 256 or 65536 sectors, not 0 sectors as in SCSI.
782f2105c61SSimon Glass 	 *
783f2105c61SSimon Glass 	 * WARNING: one or two older ATA drives treat 0 as 0...
784f2105c61SSimon Glass 	 */
785f2105c61SSimon Glass 	if (pccb->cmd[0] == SCSI_READ16)
786f2105c61SSimon Glass 		blocks = (((u16)pccb->cmd[13]) << 8) | ((u16) pccb->cmd[14]);
787f2105c61SSimon Glass 	else
788f2105c61SSimon Glass 		blocks = (((u16)pccb->cmd[7]) << 8) | ((u16) pccb->cmd[8]);
789f2105c61SSimon Glass 
790f2105c61SSimon Glass 	debug("scsi_ahci: %s %u blocks starting from lba 0x" LBAFU "\n",
791f2105c61SSimon Glass 	      is_write ?  "write" : "read", blocks, lba);
792f2105c61SSimon Glass 
793f2105c61SSimon Glass 	/* Preset the FIS */
794f2105c61SSimon Glass 	memset(fis, 0, sizeof(fis));
795f2105c61SSimon Glass 	fis[0] = 0x27;		 /* Host to device FIS. */
796f2105c61SSimon Glass 	fis[1] = 1 << 7;	 /* Command FIS. */
797f2105c61SSimon Glass 	/* Command byte (read/write). */
798f2105c61SSimon Glass 	fis[2] = is_write ? ATA_CMD_WRITE_EXT : ATA_CMD_READ_EXT;
799f2105c61SSimon Glass 
800f2105c61SSimon Glass 	while (blocks) {
801f2105c61SSimon Glass 		u16 now_blocks; /* number of blocks per iteration */
802f2105c61SSimon Glass 		u32 transfer_size; /* number of bytes per iteration */
803f2105c61SSimon Glass 
804f2105c61SSimon Glass 		now_blocks = min((u16)MAX_SATA_BLOCKS_READ_WRITE, blocks);
805f2105c61SSimon Glass 
806f2105c61SSimon Glass 		transfer_size = ATA_SECT_SIZE * now_blocks;
807f2105c61SSimon Glass 		if (transfer_size > user_buffer_size) {
808f2105c61SSimon Glass 			printf("scsi_ahci: Error: buffer too small.\n");
809f2105c61SSimon Glass 			return -EIO;
810f2105c61SSimon Glass 		}
811f2105c61SSimon Glass 
812f2105c61SSimon Glass 		/*
813f2105c61SSimon Glass 		 * LBA48 SATA command but only use 32bit address range within
814f2105c61SSimon Glass 		 * that (unless we've enabled 64bit LBA support). The next
815f2105c61SSimon Glass 		 * smaller command range (28bit) is too small.
816f2105c61SSimon Glass 		 */
817f2105c61SSimon Glass 		fis[4] = (lba >> 0) & 0xff;
818f2105c61SSimon Glass 		fis[5] = (lba >> 8) & 0xff;
819f2105c61SSimon Glass 		fis[6] = (lba >> 16) & 0xff;
820f2105c61SSimon Glass 		fis[7] = 1 << 6; /* device reg: set LBA mode */
821f2105c61SSimon Glass 		fis[8] = ((lba >> 24) & 0xff);
822f2105c61SSimon Glass #ifdef CONFIG_SYS_64BIT_LBA
823f2105c61SSimon Glass 		if (pccb->cmd[0] == SCSI_READ16) {
824f2105c61SSimon Glass 			fis[9] = ((lba >> 32) & 0xff);
825f2105c61SSimon Glass 			fis[10] = ((lba >> 40) & 0xff);
826f2105c61SSimon Glass 		}
827f2105c61SSimon Glass #endif
828f2105c61SSimon Glass 
829f2105c61SSimon Glass 		fis[3] = 0xe0; /* features */
830f2105c61SSimon Glass 
831f2105c61SSimon Glass 		/* Block (sector) count */
832f2105c61SSimon Glass 		fis[12] = (now_blocks >> 0) & 0xff;
833f2105c61SSimon Glass 		fis[13] = (now_blocks >> 8) & 0xff;
834f2105c61SSimon Glass 
835f2105c61SSimon Glass 		/* Read/Write from ahci */
836f2105c61SSimon Glass 		if (ahci_device_data_io(pccb->target, (u8 *) &fis, sizeof(fis),
837f2105c61SSimon Glass 					user_buffer, transfer_size,
838f2105c61SSimon Glass 					is_write)) {
839f2105c61SSimon Glass 			debug("scsi_ahci: SCSI %s10 command failure.\n",
840f2105c61SSimon Glass 			      is_write ? "WRITE" : "READ");
841f2105c61SSimon Glass 			return -EIO;
842f2105c61SSimon Glass 		}
843f2105c61SSimon Glass 
844f2105c61SSimon Glass 		/* If this transaction is a write, do a following flush.
845f2105c61SSimon Glass 		 * Writes in u-boot are so rare, and the logic to know when is
846f2105c61SSimon Glass 		 * the last write and do a flush only there is sufficiently
847f2105c61SSimon Glass 		 * difficult. Just do a flush after every write. This incurs,
848f2105c61SSimon Glass 		 * usually, one extra flush when the rare writes do happen.
849f2105c61SSimon Glass 		 */
850f2105c61SSimon Glass 		if (is_write) {
851f2105c61SSimon Glass 			if (-EIO == ata_io_flush(pccb->target))
852f2105c61SSimon Glass 				return -EIO;
853f2105c61SSimon Glass 		}
854f2105c61SSimon Glass 		user_buffer += transfer_size;
855f2105c61SSimon Glass 		user_buffer_size -= transfer_size;
856f2105c61SSimon Glass 		blocks -= now_blocks;
857f2105c61SSimon Glass 		lba += now_blocks;
858f2105c61SSimon Glass 	}
859f2105c61SSimon Glass 
860f2105c61SSimon Glass 	return 0;
861f2105c61SSimon Glass }
862f2105c61SSimon Glass 
863f2105c61SSimon Glass 
864f2105c61SSimon Glass /*
865f2105c61SSimon Glass  * SCSI READ CAPACITY10 command operation.
866f2105c61SSimon Glass  */
867b9560ad6SSimon Glass static int ata_scsiop_read_capacity10(struct scsi_cmd *pccb)
868f2105c61SSimon Glass {
869f2105c61SSimon Glass 	u32 cap;
870f2105c61SSimon Glass 	u64 cap64;
871f2105c61SSimon Glass 	u32 block_size;
872f2105c61SSimon Glass 
873f2105c61SSimon Glass 	if (!ataid[pccb->target]) {
874f2105c61SSimon Glass 		printf("scsi_ahci: SCSI READ CAPACITY10 command failure. "
875f2105c61SSimon Glass 		       "\tNo ATA info!\n"
876f2105c61SSimon Glass 		       "\tPlease run SCSI command INQUIRY first!\n");
877f2105c61SSimon Glass 		return -EPERM;
878f2105c61SSimon Glass 	}
879f2105c61SSimon Glass 
880f2105c61SSimon Glass 	cap64 = ata_id_n_sectors(ataid[pccb->target]);
881f2105c61SSimon Glass 	if (cap64 > 0x100000000ULL)
882f2105c61SSimon Glass 		cap64 = 0xffffffff;
883f2105c61SSimon Glass 
884f2105c61SSimon Glass 	cap = cpu_to_be32(cap64);
885f2105c61SSimon Glass 	memcpy(pccb->pdata, &cap, sizeof(cap));
886f2105c61SSimon Glass 
887f2105c61SSimon Glass 	block_size = cpu_to_be32((u32)512);
888f2105c61SSimon Glass 	memcpy(&pccb->pdata[4], &block_size, 4);
889f2105c61SSimon Glass 
890f2105c61SSimon Glass 	return 0;
891f2105c61SSimon Glass }
892f2105c61SSimon Glass 
893f2105c61SSimon Glass 
894f2105c61SSimon Glass /*
895f2105c61SSimon Glass  * SCSI READ CAPACITY16 command operation.
896f2105c61SSimon Glass  */
897b9560ad6SSimon Glass static int ata_scsiop_read_capacity16(struct scsi_cmd *pccb)
898f2105c61SSimon Glass {
899f2105c61SSimon Glass 	u64 cap;
900f2105c61SSimon Glass 	u64 block_size;
901f2105c61SSimon Glass 
902f2105c61SSimon Glass 	if (!ataid[pccb->target]) {
903f2105c61SSimon Glass 		printf("scsi_ahci: SCSI READ CAPACITY16 command failure. "
904f2105c61SSimon Glass 		       "\tNo ATA info!\n"
905f2105c61SSimon Glass 		       "\tPlease run SCSI command INQUIRY first!\n");
906f2105c61SSimon Glass 		return -EPERM;
907f2105c61SSimon Glass 	}
908f2105c61SSimon Glass 
909f2105c61SSimon Glass 	cap = ata_id_n_sectors(ataid[pccb->target]);
910f2105c61SSimon Glass 	cap = cpu_to_be64(cap);
911f2105c61SSimon Glass 	memcpy(pccb->pdata, &cap, sizeof(cap));
912f2105c61SSimon Glass 
913f2105c61SSimon Glass 	block_size = cpu_to_be64((u64)512);
914f2105c61SSimon Glass 	memcpy(&pccb->pdata[8], &block_size, 8);
915f2105c61SSimon Glass 
916f2105c61SSimon Glass 	return 0;
917f2105c61SSimon Glass }
918f2105c61SSimon Glass 
919f2105c61SSimon Glass 
920f2105c61SSimon Glass /*
921f2105c61SSimon Glass  * SCSI TEST UNIT READY command operation.
922f2105c61SSimon Glass  */
923b9560ad6SSimon Glass static int ata_scsiop_test_unit_ready(struct scsi_cmd *pccb)
924f2105c61SSimon Glass {
925f2105c61SSimon Glass 	return (ataid[pccb->target]) ? 0 : -EPERM;
926f2105c61SSimon Glass }
927f2105c61SSimon Glass 
928f2105c61SSimon Glass 
929b9560ad6SSimon Glass int scsi_exec(struct scsi_cmd *pccb)
930f2105c61SSimon Glass {
931f2105c61SSimon Glass 	int ret;
932f2105c61SSimon Glass 
933f2105c61SSimon Glass 	switch (pccb->cmd[0]) {
934f2105c61SSimon Glass 	case SCSI_READ16:
935f2105c61SSimon Glass 	case SCSI_READ10:
936f2105c61SSimon Glass 		ret = ata_scsiop_read_write(pccb, 0);
937f2105c61SSimon Glass 		break;
938f2105c61SSimon Glass 	case SCSI_WRITE10:
939f2105c61SSimon Glass 		ret = ata_scsiop_read_write(pccb, 1);
940f2105c61SSimon Glass 		break;
941f2105c61SSimon Glass 	case SCSI_RD_CAPAC10:
942f2105c61SSimon Glass 		ret = ata_scsiop_read_capacity10(pccb);
943f2105c61SSimon Glass 		break;
944f2105c61SSimon Glass 	case SCSI_RD_CAPAC16:
945f2105c61SSimon Glass 		ret = ata_scsiop_read_capacity16(pccb);
946f2105c61SSimon Glass 		break;
947f2105c61SSimon Glass 	case SCSI_TST_U_RDY:
948f2105c61SSimon Glass 		ret = ata_scsiop_test_unit_ready(pccb);
949f2105c61SSimon Glass 		break;
950f2105c61SSimon Glass 	case SCSI_INQUIRY:
951f2105c61SSimon Glass 		ret = ata_scsiop_inquiry(pccb);
952f2105c61SSimon Glass 		break;
953f2105c61SSimon Glass 	default:
954f2105c61SSimon Glass 		printf("Unsupport SCSI command 0x%02x\n", pccb->cmd[0]);
955f2105c61SSimon Glass 		return false;
956f2105c61SSimon Glass 	}
957f2105c61SSimon Glass 
958f2105c61SSimon Glass 	if (ret) {
959f2105c61SSimon Glass 		debug("SCSI command 0x%02x ret errno %d\n", pccb->cmd[0], ret);
960f2105c61SSimon Glass 		return false;
961f2105c61SSimon Glass 	}
962f2105c61SSimon Glass 	return true;
963f2105c61SSimon Glass 
964f2105c61SSimon Glass }
965f2105c61SSimon Glass 
966f2105c61SSimon Glass #if defined(CONFIG_DM_SCSI)
967f2105c61SSimon Glass void scsi_low_level_init(int busdevfunc, struct udevice *dev)
968f2105c61SSimon Glass #else
969f2105c61SSimon Glass void scsi_low_level_init(int busdevfunc)
970f2105c61SSimon Glass #endif
971f2105c61SSimon Glass {
972f2105c61SSimon Glass 	int i;
973f2105c61SSimon Glass 	u32 linkmap;
974f2105c61SSimon Glass 
975f2105c61SSimon Glass #ifndef CONFIG_SCSI_AHCI_PLAT
976f2105c61SSimon Glass # if defined(CONFIG_DM_PCI)
977f2105c61SSimon Glass 	struct udevice *dev;
978f2105c61SSimon Glass 	int ret;
979f2105c61SSimon Glass 
980f2105c61SSimon Glass 	ret = dm_pci_bus_find_bdf(busdevfunc, &dev);
981f2105c61SSimon Glass 	if (ret)
982f2105c61SSimon Glass 		return;
983f2105c61SSimon Glass 	ahci_init_one(dev);
984f2105c61SSimon Glass # elif defined(CONFIG_DM_SCSI)
985f2105c61SSimon Glass 	ahci_init_one(dev);
986f2105c61SSimon Glass # else
987f2105c61SSimon Glass 	ahci_init_one(busdevfunc);
988f2105c61SSimon Glass # endif
989f2105c61SSimon Glass #endif
990f2105c61SSimon Glass 
991f2105c61SSimon Glass 	linkmap = probe_ent->link_port_map;
992f2105c61SSimon Glass 
993f2105c61SSimon Glass 	for (i = 0; i < CONFIG_SYS_SCSI_MAX_SCSI_ID; i++) {
994f2105c61SSimon Glass 		if (((linkmap >> i) & 0x01)) {
995f2105c61SSimon Glass 			if (ahci_port_start((u8) i)) {
996f2105c61SSimon Glass 				printf("Can not start port %d\n", i);
997f2105c61SSimon Glass 				continue;
998f2105c61SSimon Glass 			}
999f2105c61SSimon Glass 		}
1000f2105c61SSimon Glass 	}
1001f2105c61SSimon Glass }
1002f2105c61SSimon Glass 
1003f2105c61SSimon Glass #ifdef CONFIG_SCSI_AHCI_PLAT
1004f2105c61SSimon Glass int ahci_init(void __iomem *base)
1005f2105c61SSimon Glass {
1006f2105c61SSimon Glass 	int i, rc = 0;
1007f2105c61SSimon Glass 	u32 linkmap;
1008f2105c61SSimon Glass 
1009*2c9f9efbSSimon Glass 	probe_ent = malloc(sizeof(struct ahci_uc_priv));
1010f2105c61SSimon Glass 	if (!probe_ent) {
1011f2105c61SSimon Glass 		printf("%s: No memory for probe_ent\n", __func__);
1012f2105c61SSimon Glass 		return -ENOMEM;
1013f2105c61SSimon Glass 	}
1014f2105c61SSimon Glass 
1015*2c9f9efbSSimon Glass 	memset(probe_ent, 0, sizeof(struct ahci_uc_priv));
1016f2105c61SSimon Glass 
1017f2105c61SSimon Glass 	probe_ent->host_flags = ATA_FLAG_SATA
1018f2105c61SSimon Glass 				| ATA_FLAG_NO_LEGACY
1019f2105c61SSimon Glass 				| ATA_FLAG_MMIO
1020f2105c61SSimon Glass 				| ATA_FLAG_PIO_DMA
1021f2105c61SSimon Glass 				| ATA_FLAG_NO_ATAPI;
1022f2105c61SSimon Glass 	probe_ent->pio_mask = 0x1f;
1023f2105c61SSimon Glass 	probe_ent->udma_mask = 0x7f;	/*Fixme,assume to support UDMA6 */
1024f2105c61SSimon Glass 
1025f2105c61SSimon Glass 	probe_ent->mmio_base = base;
1026f2105c61SSimon Glass 
1027f2105c61SSimon Glass 	/* initialize adapter */
1028f2105c61SSimon Glass 	rc = ahci_host_init(probe_ent);
1029f2105c61SSimon Glass 	if (rc)
1030f2105c61SSimon Glass 		goto err_out;
1031f2105c61SSimon Glass 
1032f2105c61SSimon Glass 	ahci_print_info(probe_ent);
1033f2105c61SSimon Glass 
1034f2105c61SSimon Glass 	linkmap = probe_ent->link_port_map;
1035f2105c61SSimon Glass 
1036f2105c61SSimon Glass 	for (i = 0; i < CONFIG_SYS_SCSI_MAX_SCSI_ID; i++) {
1037f2105c61SSimon Glass 		if (((linkmap >> i) & 0x01)) {
1038f2105c61SSimon Glass 			if (ahci_port_start((u8) i)) {
1039f2105c61SSimon Glass 				printf("Can not start port %d\n", i);
1040f2105c61SSimon Glass 				continue;
1041f2105c61SSimon Glass 			}
1042f2105c61SSimon Glass 		}
1043f2105c61SSimon Glass 	}
1044f2105c61SSimon Glass err_out:
1045f2105c61SSimon Glass 	return rc;
1046f2105c61SSimon Glass }
1047f2105c61SSimon Glass 
1048f2105c61SSimon Glass void __weak scsi_init(void)
1049f2105c61SSimon Glass {
1050f2105c61SSimon Glass }
1051f2105c61SSimon Glass 
1052f2105c61SSimon Glass #endif
1053f2105c61SSimon Glass 
1054f2105c61SSimon Glass /*
1055f2105c61SSimon Glass  * In the general case of generic rotating media it makes sense to have a
1056f2105c61SSimon Glass  * flush capability. It probably even makes sense in the case of SSDs because
1057f2105c61SSimon Glass  * one cannot always know for sure what kind of internal cache/flush mechanism
1058f2105c61SSimon Glass  * is embodied therein. At first it was planned to invoke this after the last
1059f2105c61SSimon Glass  * write to disk and before rebooting. In practice, knowing, a priori, which
1060f2105c61SSimon Glass  * is the last write is difficult. Because writing to the disk in u-boot is
1061f2105c61SSimon Glass  * very rare, this flush command will be invoked after every block write.
1062f2105c61SSimon Glass  */
1063f2105c61SSimon Glass static int ata_io_flush(u8 port)
1064f2105c61SSimon Glass {
1065f2105c61SSimon Glass 	u8 fis[20];
1066f2105c61SSimon Glass 	struct ahci_ioports *pp = &(probe_ent->port[port]);
1067f2105c61SSimon Glass 	void __iomem *port_mmio = pp->port_mmio;
1068f2105c61SSimon Glass 	u32 cmd_fis_len = 5;	/* five dwords */
1069f2105c61SSimon Glass 
1070f2105c61SSimon Glass 	/* Preset the FIS */
1071f2105c61SSimon Glass 	memset(fis, 0, 20);
1072f2105c61SSimon Glass 	fis[0] = 0x27;		 /* Host to device FIS. */
1073f2105c61SSimon Glass 	fis[1] = 1 << 7;	 /* Command FIS. */
1074f2105c61SSimon Glass 	fis[2] = ATA_CMD_FLUSH_EXT;
1075f2105c61SSimon Glass 
1076f2105c61SSimon Glass 	memcpy((unsigned char *)pp->cmd_tbl, fis, 20);
1077f2105c61SSimon Glass 	ahci_fill_cmd_slot(pp, cmd_fis_len);
1078f2105c61SSimon Glass 	ahci_dcache_flush_sata_cmd(pp);
1079f2105c61SSimon Glass 	writel_with_flush(1, port_mmio + PORT_CMD_ISSUE);
1080f2105c61SSimon Glass 
1081f2105c61SSimon Glass 	if (waiting_for_cmd_completed(port_mmio + PORT_CMD_ISSUE,
1082f2105c61SSimon Glass 			WAIT_MS_FLUSH, 0x1)) {
1083f2105c61SSimon Glass 		debug("scsi_ahci: flush command timeout on port %d.\n", port);
1084f2105c61SSimon Glass 		return -EIO;
1085f2105c61SSimon Glass 	}
1086f2105c61SSimon Glass 
1087f2105c61SSimon Glass 	return 0;
1088f2105c61SSimon Glass }
1089f2105c61SSimon Glass 
1090f2105c61SSimon Glass 
1091f2105c61SSimon Glass __weak void scsi_bus_reset(void)
1092f2105c61SSimon Glass {
1093f2105c61SSimon Glass 	/*Not implement*/
1094f2105c61SSimon Glass }
1095