152a822edSMichal Simek /* 252a822edSMichal Simek * (C) Copyright 2007 Michal Simek 352a822edSMichal Simek * 452a822edSMichal Simek * Michal SIMEK <monstr@monstr.eu> 552a822edSMichal Simek * 652a822edSMichal Simek * See file CREDITS for list of people who contributed to this 752a822edSMichal Simek * project. 852a822edSMichal Simek * 952a822edSMichal Simek * This program is free software; you can redistribute it and/or 1052a822edSMichal Simek * modify it under the terms of the GNU General Public License as 1152a822edSMichal Simek * published by the Free Software Foundation; either version 2 of 1252a822edSMichal Simek * the License, or (at your option) any later version. 1352a822edSMichal Simek * 1452a822edSMichal Simek * This program is distributed in the hope that it will be useful, 1552a822edSMichal Simek * but WITHOUT ANY WARRANTY; without even the implied warranty of 1652a822edSMichal Simek * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 1752a822edSMichal Simek * GNU General Public License for more details. 1852a822edSMichal Simek * 1952a822edSMichal Simek * You should have received a copy of the GNU General Public License 2052a822edSMichal Simek * along with this program; if not, write to the Free Software 2152a822edSMichal Simek * Foundation, Inc., 59 Temple Place, Suite 330, Boston, 2252a822edSMichal Simek * MA 02111-1307 USA 2352a822edSMichal Simek */ 2452a822edSMichal Simek 2552a822edSMichal Simek /* This is a board specific file. It's OK to include board specific 2652a822edSMichal Simek * header files */ 2752a822edSMichal Simek 2852a822edSMichal Simek #include <common.h> 2952a822edSMichal Simek #include <config.h> 30d69f8f41SMichal Simek #include <netdev.h> 31*2380b8f5SMichal Simek #include <asm/processor.h> 3252a822edSMichal Simek #include <asm/microblaze_intc.h> 3352a822edSMichal Simek #include <asm/asm.h> 3452a822edSMichal Simek 35882b7d72SMike Frysinger int do_reset(cmd_tbl_t *cmdtp, int flag, int argc, char * const argv[]) 3652a822edSMichal Simek { 3752a822edSMichal Simek #ifdef CONFIG_SYS_GPIO_0 3852a822edSMichal Simek *((unsigned long *)(CONFIG_SYS_GPIO_0_ADDR)) = 3952a822edSMichal Simek ++(*((unsigned long *)(CONFIG_SYS_GPIO_0_ADDR))); 4052a822edSMichal Simek #endif 4152a822edSMichal Simek #ifdef CONFIG_SYS_RESET_ADDRESS 4252a822edSMichal Simek puts ("Reseting board\n"); 4352a822edSMichal Simek asm ("bra r0"); 4452a822edSMichal Simek #endif 45882b7d72SMike Frysinger return 0; 4652a822edSMichal Simek } 4752a822edSMichal Simek 4852a822edSMichal Simek int gpio_init (void) 4952a822edSMichal Simek { 5052a822edSMichal Simek #ifdef CONFIG_SYS_GPIO_0 5152a822edSMichal Simek *((unsigned long *)(CONFIG_SYS_GPIO_0_ADDR)) = 0xFFFFFFFF; 5252a822edSMichal Simek #endif 5352a822edSMichal Simek return 0; 5452a822edSMichal Simek } 5552a822edSMichal Simek 5652a822edSMichal Simek #ifdef CONFIG_SYS_FSL_2 5752a822edSMichal Simek void fsl_isr2 (void *arg) { 5852a822edSMichal Simek volatile int num; 5952a822edSMichal Simek *((unsigned int *)(CONFIG_SYS_GPIO_0_ADDR + 0x4)) = 6052a822edSMichal Simek ++(*((unsigned int *)(CONFIG_SYS_GPIO_0_ADDR + 0x4))); 6152a822edSMichal Simek GET (num, 2); 6252a822edSMichal Simek NGET (num, 2); 6352a822edSMichal Simek puts("*"); 6452a822edSMichal Simek } 6552a822edSMichal Simek 66b2664097SMichal Simek int fsl_init2 (void) { 6752a822edSMichal Simek puts("fsl_init2\n"); 68b2664097SMichal Simek install_interrupt_handler (FSL_INTR_2, fsl_isr2, NULL); 69b2664097SMichal Simek return 0; 7052a822edSMichal Simek } 7152a822edSMichal Simek #endif 72d69f8f41SMichal Simek 73*2380b8f5SMichal Simek void board_init(void) 74*2380b8f5SMichal Simek { 75*2380b8f5SMichal Simek gpio_init(); 76*2380b8f5SMichal Simek #ifdef CONFIG_SYS_FSL_2 77*2380b8f5SMichal Simek fsl_init2(); 78*2380b8f5SMichal Simek #endif 79*2380b8f5SMichal Simek } 80*2380b8f5SMichal Simek 81d69f8f41SMichal Simek int board_eth_init(bd_t *bis) 82d69f8f41SMichal Simek { 83c1044a1eSMichal Simek int ret = 0; 84e634138eSMichal Simek 85e634138eSMichal Simek #ifdef CONFIG_XILINX_AXIEMAC 86e634138eSMichal Simek ret |= xilinx_axiemac_initialize(bis, XILINX_AXIEMAC_BASEADDR, 87e634138eSMichal Simek XILINX_AXIDMA_BASEADDR); 88e634138eSMichal Simek #endif 89e634138eSMichal Simek 90d69f8f41SMichal Simek #ifdef CONFIG_XILINX_EMACLITE 91c1044a1eSMichal Simek u32 txpp = 0; 92c1044a1eSMichal Simek u32 rxpp = 0; 93c1044a1eSMichal Simek # ifdef CONFIG_XILINX_EMACLITE_TX_PING_PONG 94c1044a1eSMichal Simek txpp = 1; 95d69f8f41SMichal Simek # endif 96c1044a1eSMichal Simek # ifdef CONFIG_XILINX_EMACLITE_RX_PING_PONG 97c1044a1eSMichal Simek rxpp = 1; 98c1044a1eSMichal Simek # endif 99c1044a1eSMichal Simek ret |= xilinx_emaclite_initialize(bis, XILINX_EMACLITE_BASEADDR, 100c1044a1eSMichal Simek txpp, rxpp); 101c1044a1eSMichal Simek #endif 1023ceecef1SStephan Linz 1033ceecef1SStephan Linz #ifdef CONFIG_XILINX_LL_TEMAC 1043ceecef1SStephan Linz # ifdef XILINX_LLTEMAC_BASEADDR 1053ceecef1SStephan Linz # ifdef XILINX_LLTEMAC_FIFO_BASEADDR 1063ceecef1SStephan Linz ret |= xilinx_ll_temac_eth_init(bis, XILINX_LLTEMAC_BASEADDR, 1073ceecef1SStephan Linz XILINX_LL_TEMAC_M_FIFO, XILINX_LLTEMAC_FIFO_BASEADDR); 1083ceecef1SStephan Linz # elif XILINX_LLTEMAC_SDMA_CTRL_BASEADDR 1093ceecef1SStephan Linz # if XILINX_LLTEMAC_SDMA_USE_DCR == 1 1103ceecef1SStephan Linz ret |= xilinx_ll_temac_eth_init(bis, XILINX_LLTEMAC_BASEADDR, 1113ceecef1SStephan Linz XILINX_LL_TEMAC_M_SDMA_DCR, 1123ceecef1SStephan Linz XILINX_LLTEMAC_SDMA_CTRL_BASEADDR); 1133ceecef1SStephan Linz # else 1143ceecef1SStephan Linz ret |= xilinx_ll_temac_eth_init(bis, XILINX_LLTEMAC_BASEADDR, 1153ceecef1SStephan Linz XILINX_LL_TEMAC_M_SDMA_PLB, 1163ceecef1SStephan Linz XILINX_LLTEMAC_SDMA_CTRL_BASEADDR); 1173ceecef1SStephan Linz # endif 1183ceecef1SStephan Linz # endif 1193ceecef1SStephan Linz # endif 1203ceecef1SStephan Linz # ifdef XILINX_LLTEMAC_BASEADDR1 1213ceecef1SStephan Linz # ifdef XILINX_LLTEMAC_FIFO_BASEADDR1 1223ceecef1SStephan Linz ret |= xilinx_ll_temac_eth_init(bis, XILINX_LLTEMAC_BASEADDR1, 1233ceecef1SStephan Linz XILINX_LL_TEMAC_M_FIFO, XILINX_LLTEMAC_FIFO_BASEADDR1); 1243ceecef1SStephan Linz # elif XILINX_LLTEMAC_SDMA_CTRL_BASEADDR1 1253ceecef1SStephan Linz # if XILINX_LLTEMAC_SDMA_USE_DCR == 1 1263ceecef1SStephan Linz ret |= xilinx_ll_temac_eth_init(bis, XILINX_LLTEMAC_BASEADDR1, 1273ceecef1SStephan Linz XILINX_LL_TEMAC_M_SDMA_DCR, 1283ceecef1SStephan Linz XILINX_LLTEMAC_SDMA_CTRL_BASEADDR1); 1293ceecef1SStephan Linz # else 1303ceecef1SStephan Linz ret |= xilinx_ll_temac_eth_init(bis, XILINX_LLTEMAC_BASEADDR1, 1313ceecef1SStephan Linz XILINX_LL_TEMAC_M_SDMA_PLB, 1323ceecef1SStephan Linz XILINX_LLTEMAC_SDMA_CTRL_BASEADDR1); 1333ceecef1SStephan Linz # endif 1343ceecef1SStephan Linz # endif 1353ceecef1SStephan Linz # endif 1363ceecef1SStephan Linz #endif 1373ceecef1SStephan Linz 138c1044a1eSMichal Simek return ret; 139d69f8f41SMichal Simek } 140